clk-fractional-divider.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135
  1. /*
  2. * Copyright (C) 2014 Intel Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * Adjustable fractional divider clock implementation.
  9. * Output rate = (m / n) * parent_rate.
  10. */
  11. #include <linux/clk-provider.h>
  12. #include <linux/module.h>
  13. #include <linux/device.h>
  14. #include <linux/slab.h>
  15. #include <linux/gcd.h>
  16. #define to_clk_fd(_hw) container_of(_hw, struct clk_fractional_divider, hw)
  17. static unsigned long clk_fd_recalc_rate(struct clk_hw *hw,
  18. unsigned long parent_rate)
  19. {
  20. struct clk_fractional_divider *fd = to_clk_fd(hw);
  21. unsigned long flags = 0;
  22. u32 val, m, n;
  23. u64 ret;
  24. if (fd->lock)
  25. spin_lock_irqsave(fd->lock, flags);
  26. val = clk_readl(fd->reg);
  27. if (fd->lock)
  28. spin_unlock_irqrestore(fd->lock, flags);
  29. m = (val & fd->mmask) >> fd->mshift;
  30. n = (val & fd->nmask) >> fd->nshift;
  31. ret = (u64)parent_rate * m;
  32. do_div(ret, n);
  33. return ret;
  34. }
  35. static long clk_fd_round_rate(struct clk_hw *hw, unsigned long rate,
  36. unsigned long *prate)
  37. {
  38. struct clk_fractional_divider *fd = to_clk_fd(hw);
  39. unsigned maxn = (fd->nmask >> fd->nshift) + 1;
  40. unsigned div;
  41. if (!rate || rate >= *prate)
  42. return *prate;
  43. div = gcd(*prate, rate);
  44. while ((*prate / div) > maxn) {
  45. div <<= 1;
  46. rate <<= 1;
  47. }
  48. return rate;
  49. }
  50. static int clk_fd_set_rate(struct clk_hw *hw, unsigned long rate,
  51. unsigned long parent_rate)
  52. {
  53. struct clk_fractional_divider *fd = to_clk_fd(hw);
  54. unsigned long flags = 0;
  55. unsigned long div;
  56. unsigned n, m;
  57. u32 val;
  58. div = gcd(parent_rate, rate);
  59. m = rate / div;
  60. n = parent_rate / div;
  61. if (fd->lock)
  62. spin_lock_irqsave(fd->lock, flags);
  63. val = clk_readl(fd->reg);
  64. val &= ~(fd->mmask | fd->nmask);
  65. val |= (m << fd->mshift) | (n << fd->nshift);
  66. clk_writel(val, fd->reg);
  67. if (fd->lock)
  68. spin_unlock_irqrestore(fd->lock, flags);
  69. return 0;
  70. }
  71. const struct clk_ops clk_fractional_divider_ops = {
  72. .recalc_rate = clk_fd_recalc_rate,
  73. .round_rate = clk_fd_round_rate,
  74. .set_rate = clk_fd_set_rate,
  75. };
  76. EXPORT_SYMBOL_GPL(clk_fractional_divider_ops);
  77. struct clk *clk_register_fractional_divider(struct device *dev,
  78. const char *name, const char *parent_name, unsigned long flags,
  79. void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
  80. u8 clk_divider_flags, spinlock_t *lock)
  81. {
  82. struct clk_fractional_divider *fd;
  83. struct clk_init_data init;
  84. struct clk *clk;
  85. fd = kzalloc(sizeof(*fd), GFP_KERNEL);
  86. if (!fd) {
  87. dev_err(dev, "could not allocate fractional divider clk\n");
  88. return ERR_PTR(-ENOMEM);
  89. }
  90. init.name = name;
  91. init.ops = &clk_fractional_divider_ops;
  92. init.flags = flags | CLK_IS_BASIC;
  93. init.parent_names = parent_name ? &parent_name : NULL;
  94. init.num_parents = parent_name ? 1 : 0;
  95. fd->reg = reg;
  96. fd->mshift = mshift;
  97. fd->mmask = (BIT(mwidth) - 1) << mshift;
  98. fd->nshift = nshift;
  99. fd->nmask = (BIT(nwidth) - 1) << nshift;
  100. fd->flags = clk_divider_flags;
  101. fd->lock = lock;
  102. fd->hw.init = &init;
  103. clk = clk_register(dev, &fd->hw);
  104. if (IS_ERR(clk))
  105. kfree(fd);
  106. return clk;
  107. }
  108. EXPORT_SYMBOL_GPL(clk_register_fractional_divider);