idt77252.c 90 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797
  1. /*******************************************************************
  2. *
  3. * Copyright (c) 2000 ATecoM GmbH
  4. *
  5. * The author may be reached at ecd@atecom.com.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. *
  12. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  13. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  14. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  15. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  16. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  17. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  18. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  19. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  20. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  21. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  22. *
  23. * You should have received a copy of the GNU General Public License along
  24. * with this program; if not, write to the Free Software Foundation, Inc.,
  25. * 675 Mass Ave, Cambridge, MA 02139, USA.
  26. *
  27. *******************************************************************/
  28. #include <linux/module.h>
  29. #include <linux/pci.h>
  30. #include <linux/poison.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/kernel.h>
  33. #include <linux/vmalloc.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/atmdev.h>
  36. #include <linux/atm.h>
  37. #include <linux/delay.h>
  38. #include <linux/init.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/bitops.h>
  41. #include <linux/wait.h>
  42. #include <linux/jiffies.h>
  43. #include <linux/mutex.h>
  44. #include <linux/slab.h>
  45. #include <asm/io.h>
  46. #include <asm/uaccess.h>
  47. #include <linux/atomic.h>
  48. #include <asm/byteorder.h>
  49. #ifdef CONFIG_ATM_IDT77252_USE_SUNI
  50. #include "suni.h"
  51. #endif /* CONFIG_ATM_IDT77252_USE_SUNI */
  52. #include "idt77252.h"
  53. #include "idt77252_tables.h"
  54. static unsigned int vpibits = 1;
  55. #define ATM_IDT77252_SEND_IDLE 1
  56. /*
  57. * Debug HACKs.
  58. */
  59. #define DEBUG_MODULE 1
  60. #undef HAVE_EEPROM /* does not work, yet. */
  61. #ifdef CONFIG_ATM_IDT77252_DEBUG
  62. static unsigned long debug = DBG_GENERAL;
  63. #endif
  64. #define SAR_RX_DELAY (SAR_CFG_RXINT_NODELAY)
  65. /*
  66. * SCQ Handling.
  67. */
  68. static struct scq_info *alloc_scq(struct idt77252_dev *, int);
  69. static void free_scq(struct idt77252_dev *, struct scq_info *);
  70. static int queue_skb(struct idt77252_dev *, struct vc_map *,
  71. struct sk_buff *, int oam);
  72. static void drain_scq(struct idt77252_dev *, struct vc_map *);
  73. static unsigned long get_free_scd(struct idt77252_dev *, struct vc_map *);
  74. static void fill_scd(struct idt77252_dev *, struct scq_info *, int);
  75. /*
  76. * FBQ Handling.
  77. */
  78. static int push_rx_skb(struct idt77252_dev *,
  79. struct sk_buff *, int queue);
  80. static void recycle_rx_skb(struct idt77252_dev *, struct sk_buff *);
  81. static void flush_rx_pool(struct idt77252_dev *, struct rx_pool *);
  82. static void recycle_rx_pool_skb(struct idt77252_dev *,
  83. struct rx_pool *);
  84. static void add_rx_skb(struct idt77252_dev *, int queue,
  85. unsigned int size, unsigned int count);
  86. /*
  87. * RSQ Handling.
  88. */
  89. static int init_rsq(struct idt77252_dev *);
  90. static void deinit_rsq(struct idt77252_dev *);
  91. static void idt77252_rx(struct idt77252_dev *);
  92. /*
  93. * TSQ handling.
  94. */
  95. static int init_tsq(struct idt77252_dev *);
  96. static void deinit_tsq(struct idt77252_dev *);
  97. static void idt77252_tx(struct idt77252_dev *);
  98. /*
  99. * ATM Interface.
  100. */
  101. static void idt77252_dev_close(struct atm_dev *dev);
  102. static int idt77252_open(struct atm_vcc *vcc);
  103. static void idt77252_close(struct atm_vcc *vcc);
  104. static int idt77252_send(struct atm_vcc *vcc, struct sk_buff *skb);
  105. static int idt77252_send_oam(struct atm_vcc *vcc, void *cell,
  106. int flags);
  107. static void idt77252_phy_put(struct atm_dev *dev, unsigned char value,
  108. unsigned long addr);
  109. static unsigned char idt77252_phy_get(struct atm_dev *dev, unsigned long addr);
  110. static int idt77252_change_qos(struct atm_vcc *vcc, struct atm_qos *qos,
  111. int flags);
  112. static int idt77252_proc_read(struct atm_dev *dev, loff_t * pos,
  113. char *page);
  114. static void idt77252_softint(struct work_struct *work);
  115. static struct atmdev_ops idt77252_ops =
  116. {
  117. .dev_close = idt77252_dev_close,
  118. .open = idt77252_open,
  119. .close = idt77252_close,
  120. .send = idt77252_send,
  121. .send_oam = idt77252_send_oam,
  122. .phy_put = idt77252_phy_put,
  123. .phy_get = idt77252_phy_get,
  124. .change_qos = idt77252_change_qos,
  125. .proc_read = idt77252_proc_read,
  126. .owner = THIS_MODULE
  127. };
  128. static struct idt77252_dev *idt77252_chain = NULL;
  129. static unsigned int idt77252_sram_write_errors = 0;
  130. /*****************************************************************************/
  131. /* */
  132. /* I/O and Utility Bus */
  133. /* */
  134. /*****************************************************************************/
  135. static void
  136. waitfor_idle(struct idt77252_dev *card)
  137. {
  138. u32 stat;
  139. stat = readl(SAR_REG_STAT);
  140. while (stat & SAR_STAT_CMDBZ)
  141. stat = readl(SAR_REG_STAT);
  142. }
  143. static u32
  144. read_sram(struct idt77252_dev *card, unsigned long addr)
  145. {
  146. unsigned long flags;
  147. u32 value;
  148. spin_lock_irqsave(&card->cmd_lock, flags);
  149. writel(SAR_CMD_READ_SRAM | (addr << 2), SAR_REG_CMD);
  150. waitfor_idle(card);
  151. value = readl(SAR_REG_DR0);
  152. spin_unlock_irqrestore(&card->cmd_lock, flags);
  153. return value;
  154. }
  155. static void
  156. write_sram(struct idt77252_dev *card, unsigned long addr, u32 value)
  157. {
  158. unsigned long flags;
  159. if ((idt77252_sram_write_errors == 0) &&
  160. (((addr > card->tst[0] + card->tst_size - 2) &&
  161. (addr < card->tst[0] + card->tst_size)) ||
  162. ((addr > card->tst[1] + card->tst_size - 2) &&
  163. (addr < card->tst[1] + card->tst_size)))) {
  164. printk("%s: ERROR: TST JMP section at %08lx written: %08x\n",
  165. card->name, addr, value);
  166. }
  167. spin_lock_irqsave(&card->cmd_lock, flags);
  168. writel(value, SAR_REG_DR0);
  169. writel(SAR_CMD_WRITE_SRAM | (addr << 2), SAR_REG_CMD);
  170. waitfor_idle(card);
  171. spin_unlock_irqrestore(&card->cmd_lock, flags);
  172. }
  173. static u8
  174. read_utility(void *dev, unsigned long ubus_addr)
  175. {
  176. struct idt77252_dev *card = dev;
  177. unsigned long flags;
  178. u8 value;
  179. if (!card) {
  180. printk("Error: No such device.\n");
  181. return -1;
  182. }
  183. spin_lock_irqsave(&card->cmd_lock, flags);
  184. writel(SAR_CMD_READ_UTILITY + ubus_addr, SAR_REG_CMD);
  185. waitfor_idle(card);
  186. value = readl(SAR_REG_DR0);
  187. spin_unlock_irqrestore(&card->cmd_lock, flags);
  188. return value;
  189. }
  190. static void
  191. write_utility(void *dev, unsigned long ubus_addr, u8 value)
  192. {
  193. struct idt77252_dev *card = dev;
  194. unsigned long flags;
  195. if (!card) {
  196. printk("Error: No such device.\n");
  197. return;
  198. }
  199. spin_lock_irqsave(&card->cmd_lock, flags);
  200. writel((u32) value, SAR_REG_DR0);
  201. writel(SAR_CMD_WRITE_UTILITY + ubus_addr, SAR_REG_CMD);
  202. waitfor_idle(card);
  203. spin_unlock_irqrestore(&card->cmd_lock, flags);
  204. }
  205. #ifdef HAVE_EEPROM
  206. static u32 rdsrtab[] =
  207. {
  208. SAR_GP_EECS | SAR_GP_EESCLK,
  209. 0,
  210. SAR_GP_EESCLK, /* 0 */
  211. 0,
  212. SAR_GP_EESCLK, /* 0 */
  213. 0,
  214. SAR_GP_EESCLK, /* 0 */
  215. 0,
  216. SAR_GP_EESCLK, /* 0 */
  217. 0,
  218. SAR_GP_EESCLK, /* 0 */
  219. SAR_GP_EEDO,
  220. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  221. 0,
  222. SAR_GP_EESCLK, /* 0 */
  223. SAR_GP_EEDO,
  224. SAR_GP_EESCLK | SAR_GP_EEDO /* 1 */
  225. };
  226. static u32 wrentab[] =
  227. {
  228. SAR_GP_EECS | SAR_GP_EESCLK,
  229. 0,
  230. SAR_GP_EESCLK, /* 0 */
  231. 0,
  232. SAR_GP_EESCLK, /* 0 */
  233. 0,
  234. SAR_GP_EESCLK, /* 0 */
  235. 0,
  236. SAR_GP_EESCLK, /* 0 */
  237. SAR_GP_EEDO,
  238. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  239. SAR_GP_EEDO,
  240. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  241. 0,
  242. SAR_GP_EESCLK, /* 0 */
  243. 0,
  244. SAR_GP_EESCLK /* 0 */
  245. };
  246. static u32 rdtab[] =
  247. {
  248. SAR_GP_EECS | SAR_GP_EESCLK,
  249. 0,
  250. SAR_GP_EESCLK, /* 0 */
  251. 0,
  252. SAR_GP_EESCLK, /* 0 */
  253. 0,
  254. SAR_GP_EESCLK, /* 0 */
  255. 0,
  256. SAR_GP_EESCLK, /* 0 */
  257. 0,
  258. SAR_GP_EESCLK, /* 0 */
  259. 0,
  260. SAR_GP_EESCLK, /* 0 */
  261. SAR_GP_EEDO,
  262. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  263. SAR_GP_EEDO,
  264. SAR_GP_EESCLK | SAR_GP_EEDO /* 1 */
  265. };
  266. static u32 wrtab[] =
  267. {
  268. SAR_GP_EECS | SAR_GP_EESCLK,
  269. 0,
  270. SAR_GP_EESCLK, /* 0 */
  271. 0,
  272. SAR_GP_EESCLK, /* 0 */
  273. 0,
  274. SAR_GP_EESCLK, /* 0 */
  275. 0,
  276. SAR_GP_EESCLK, /* 0 */
  277. 0,
  278. SAR_GP_EESCLK, /* 0 */
  279. 0,
  280. SAR_GP_EESCLK, /* 0 */
  281. SAR_GP_EEDO,
  282. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  283. 0,
  284. SAR_GP_EESCLK /* 0 */
  285. };
  286. static u32 clktab[] =
  287. {
  288. 0,
  289. SAR_GP_EESCLK,
  290. 0,
  291. SAR_GP_EESCLK,
  292. 0,
  293. SAR_GP_EESCLK,
  294. 0,
  295. SAR_GP_EESCLK,
  296. 0,
  297. SAR_GP_EESCLK,
  298. 0,
  299. SAR_GP_EESCLK,
  300. 0,
  301. SAR_GP_EESCLK,
  302. 0,
  303. SAR_GP_EESCLK,
  304. 0
  305. };
  306. static u32
  307. idt77252_read_gp(struct idt77252_dev *card)
  308. {
  309. u32 gp;
  310. gp = readl(SAR_REG_GP);
  311. #if 0
  312. printk("RD: %s\n", gp & SAR_GP_EEDI ? "1" : "0");
  313. #endif
  314. return gp;
  315. }
  316. static void
  317. idt77252_write_gp(struct idt77252_dev *card, u32 value)
  318. {
  319. unsigned long flags;
  320. #if 0
  321. printk("WR: %s %s %s\n", value & SAR_GP_EECS ? " " : "/CS",
  322. value & SAR_GP_EESCLK ? "HIGH" : "LOW ",
  323. value & SAR_GP_EEDO ? "1" : "0");
  324. #endif
  325. spin_lock_irqsave(&card->cmd_lock, flags);
  326. waitfor_idle(card);
  327. writel(value, SAR_REG_GP);
  328. spin_unlock_irqrestore(&card->cmd_lock, flags);
  329. }
  330. static u8
  331. idt77252_eeprom_read_status(struct idt77252_dev *card)
  332. {
  333. u8 byte;
  334. u32 gp;
  335. int i, j;
  336. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  337. for (i = 0; i < ARRAY_SIZE(rdsrtab); i++) {
  338. idt77252_write_gp(card, gp | rdsrtab[i]);
  339. udelay(5);
  340. }
  341. idt77252_write_gp(card, gp | SAR_GP_EECS);
  342. udelay(5);
  343. byte = 0;
  344. for (i = 0, j = 0; i < 8; i++) {
  345. byte <<= 1;
  346. idt77252_write_gp(card, gp | clktab[j++]);
  347. udelay(5);
  348. byte |= idt77252_read_gp(card) & SAR_GP_EEDI ? 1 : 0;
  349. idt77252_write_gp(card, gp | clktab[j++]);
  350. udelay(5);
  351. }
  352. idt77252_write_gp(card, gp | SAR_GP_EECS);
  353. udelay(5);
  354. return byte;
  355. }
  356. static u8
  357. idt77252_eeprom_read_byte(struct idt77252_dev *card, u8 offset)
  358. {
  359. u8 byte;
  360. u32 gp;
  361. int i, j;
  362. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  363. for (i = 0; i < ARRAY_SIZE(rdtab); i++) {
  364. idt77252_write_gp(card, gp | rdtab[i]);
  365. udelay(5);
  366. }
  367. idt77252_write_gp(card, gp | SAR_GP_EECS);
  368. udelay(5);
  369. for (i = 0, j = 0; i < 8; i++) {
  370. idt77252_write_gp(card, gp | clktab[j++] |
  371. (offset & 1 ? SAR_GP_EEDO : 0));
  372. udelay(5);
  373. idt77252_write_gp(card, gp | clktab[j++] |
  374. (offset & 1 ? SAR_GP_EEDO : 0));
  375. udelay(5);
  376. offset >>= 1;
  377. }
  378. idt77252_write_gp(card, gp | SAR_GP_EECS);
  379. udelay(5);
  380. byte = 0;
  381. for (i = 0, j = 0; i < 8; i++) {
  382. byte <<= 1;
  383. idt77252_write_gp(card, gp | clktab[j++]);
  384. udelay(5);
  385. byte |= idt77252_read_gp(card) & SAR_GP_EEDI ? 1 : 0;
  386. idt77252_write_gp(card, gp | clktab[j++]);
  387. udelay(5);
  388. }
  389. idt77252_write_gp(card, gp | SAR_GP_EECS);
  390. udelay(5);
  391. return byte;
  392. }
  393. static void
  394. idt77252_eeprom_write_byte(struct idt77252_dev *card, u8 offset, u8 data)
  395. {
  396. u32 gp;
  397. int i, j;
  398. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  399. for (i = 0; i < ARRAY_SIZE(wrentab); i++) {
  400. idt77252_write_gp(card, gp | wrentab[i]);
  401. udelay(5);
  402. }
  403. idt77252_write_gp(card, gp | SAR_GP_EECS);
  404. udelay(5);
  405. for (i = 0; i < ARRAY_SIZE(wrtab); i++) {
  406. idt77252_write_gp(card, gp | wrtab[i]);
  407. udelay(5);
  408. }
  409. idt77252_write_gp(card, gp | SAR_GP_EECS);
  410. udelay(5);
  411. for (i = 0, j = 0; i < 8; i++) {
  412. idt77252_write_gp(card, gp | clktab[j++] |
  413. (offset & 1 ? SAR_GP_EEDO : 0));
  414. udelay(5);
  415. idt77252_write_gp(card, gp | clktab[j++] |
  416. (offset & 1 ? SAR_GP_EEDO : 0));
  417. udelay(5);
  418. offset >>= 1;
  419. }
  420. idt77252_write_gp(card, gp | SAR_GP_EECS);
  421. udelay(5);
  422. for (i = 0, j = 0; i < 8; i++) {
  423. idt77252_write_gp(card, gp | clktab[j++] |
  424. (data & 1 ? SAR_GP_EEDO : 0));
  425. udelay(5);
  426. idt77252_write_gp(card, gp | clktab[j++] |
  427. (data & 1 ? SAR_GP_EEDO : 0));
  428. udelay(5);
  429. data >>= 1;
  430. }
  431. idt77252_write_gp(card, gp | SAR_GP_EECS);
  432. udelay(5);
  433. }
  434. static void
  435. idt77252_eeprom_init(struct idt77252_dev *card)
  436. {
  437. u32 gp;
  438. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  439. idt77252_write_gp(card, gp | SAR_GP_EECS | SAR_GP_EESCLK);
  440. udelay(5);
  441. idt77252_write_gp(card, gp | SAR_GP_EECS);
  442. udelay(5);
  443. idt77252_write_gp(card, gp | SAR_GP_EECS | SAR_GP_EESCLK);
  444. udelay(5);
  445. idt77252_write_gp(card, gp | SAR_GP_EECS);
  446. udelay(5);
  447. }
  448. #endif /* HAVE_EEPROM */
  449. #ifdef CONFIG_ATM_IDT77252_DEBUG
  450. static void
  451. dump_tct(struct idt77252_dev *card, int index)
  452. {
  453. unsigned long tct;
  454. int i;
  455. tct = (unsigned long) (card->tct_base + index * SAR_SRAM_TCT_SIZE);
  456. printk("%s: TCT %x:", card->name, index);
  457. for (i = 0; i < 8; i++) {
  458. printk(" %08x", read_sram(card, tct + i));
  459. }
  460. printk("\n");
  461. }
  462. static void
  463. idt77252_tx_dump(struct idt77252_dev *card)
  464. {
  465. struct atm_vcc *vcc;
  466. struct vc_map *vc;
  467. int i;
  468. printk("%s\n", __func__);
  469. for (i = 0; i < card->tct_size; i++) {
  470. vc = card->vcs[i];
  471. if (!vc)
  472. continue;
  473. vcc = NULL;
  474. if (vc->rx_vcc)
  475. vcc = vc->rx_vcc;
  476. else if (vc->tx_vcc)
  477. vcc = vc->tx_vcc;
  478. if (!vcc)
  479. continue;
  480. printk("%s: Connection %d:\n", card->name, vc->index);
  481. dump_tct(card, vc->index);
  482. }
  483. }
  484. #endif
  485. /*****************************************************************************/
  486. /* */
  487. /* SCQ Handling */
  488. /* */
  489. /*****************************************************************************/
  490. static int
  491. sb_pool_add(struct idt77252_dev *card, struct sk_buff *skb, int queue)
  492. {
  493. struct sb_pool *pool = &card->sbpool[queue];
  494. int index;
  495. index = pool->index;
  496. while (pool->skb[index]) {
  497. index = (index + 1) & FBQ_MASK;
  498. if (index == pool->index)
  499. return -ENOBUFS;
  500. }
  501. pool->skb[index] = skb;
  502. IDT77252_PRV_POOL(skb) = POOL_HANDLE(queue, index);
  503. pool->index = (index + 1) & FBQ_MASK;
  504. return 0;
  505. }
  506. static void
  507. sb_pool_remove(struct idt77252_dev *card, struct sk_buff *skb)
  508. {
  509. unsigned int queue, index;
  510. u32 handle;
  511. handle = IDT77252_PRV_POOL(skb);
  512. queue = POOL_QUEUE(handle);
  513. if (queue > 3)
  514. return;
  515. index = POOL_INDEX(handle);
  516. if (index > FBQ_SIZE - 1)
  517. return;
  518. card->sbpool[queue].skb[index] = NULL;
  519. }
  520. static struct sk_buff *
  521. sb_pool_skb(struct idt77252_dev *card, u32 handle)
  522. {
  523. unsigned int queue, index;
  524. queue = POOL_QUEUE(handle);
  525. if (queue > 3)
  526. return NULL;
  527. index = POOL_INDEX(handle);
  528. if (index > FBQ_SIZE - 1)
  529. return NULL;
  530. return card->sbpool[queue].skb[index];
  531. }
  532. static struct scq_info *
  533. alloc_scq(struct idt77252_dev *card, int class)
  534. {
  535. struct scq_info *scq;
  536. scq = kzalloc(sizeof(struct scq_info), GFP_KERNEL);
  537. if (!scq)
  538. return NULL;
  539. scq->base = pci_zalloc_consistent(card->pcidev, SCQ_SIZE, &scq->paddr);
  540. if (scq->base == NULL) {
  541. kfree(scq);
  542. return NULL;
  543. }
  544. scq->next = scq->base;
  545. scq->last = scq->base + (SCQ_ENTRIES - 1);
  546. atomic_set(&scq->used, 0);
  547. spin_lock_init(&scq->lock);
  548. spin_lock_init(&scq->skblock);
  549. skb_queue_head_init(&scq->transmit);
  550. skb_queue_head_init(&scq->pending);
  551. TXPRINTK("idt77252: SCQ: base 0x%p, next 0x%p, last 0x%p, paddr %08llx\n",
  552. scq->base, scq->next, scq->last, (unsigned long long)scq->paddr);
  553. return scq;
  554. }
  555. static void
  556. free_scq(struct idt77252_dev *card, struct scq_info *scq)
  557. {
  558. struct sk_buff *skb;
  559. struct atm_vcc *vcc;
  560. pci_free_consistent(card->pcidev, SCQ_SIZE,
  561. scq->base, scq->paddr);
  562. while ((skb = skb_dequeue(&scq->transmit))) {
  563. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  564. skb->len, PCI_DMA_TODEVICE);
  565. vcc = ATM_SKB(skb)->vcc;
  566. if (vcc->pop)
  567. vcc->pop(vcc, skb);
  568. else
  569. dev_kfree_skb(skb);
  570. }
  571. while ((skb = skb_dequeue(&scq->pending))) {
  572. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  573. skb->len, PCI_DMA_TODEVICE);
  574. vcc = ATM_SKB(skb)->vcc;
  575. if (vcc->pop)
  576. vcc->pop(vcc, skb);
  577. else
  578. dev_kfree_skb(skb);
  579. }
  580. kfree(scq);
  581. }
  582. static int
  583. push_on_scq(struct idt77252_dev *card, struct vc_map *vc, struct sk_buff *skb)
  584. {
  585. struct scq_info *scq = vc->scq;
  586. unsigned long flags;
  587. struct scqe *tbd;
  588. int entries;
  589. TXPRINTK("%s: SCQ: next 0x%p\n", card->name, scq->next);
  590. atomic_inc(&scq->used);
  591. entries = atomic_read(&scq->used);
  592. if (entries > (SCQ_ENTRIES - 1)) {
  593. atomic_dec(&scq->used);
  594. goto out;
  595. }
  596. skb_queue_tail(&scq->transmit, skb);
  597. spin_lock_irqsave(&vc->lock, flags);
  598. if (vc->estimator) {
  599. struct atm_vcc *vcc = vc->tx_vcc;
  600. struct sock *sk = sk_atm(vcc);
  601. vc->estimator->cells += (skb->len + 47) / 48;
  602. if (atomic_read(&sk->sk_wmem_alloc) >
  603. (sk->sk_sndbuf >> 1)) {
  604. u32 cps = vc->estimator->maxcps;
  605. vc->estimator->cps = cps;
  606. vc->estimator->avcps = cps << 5;
  607. if (vc->lacr < vc->init_er) {
  608. vc->lacr = vc->init_er;
  609. writel(TCMDQ_LACR | (vc->lacr << 16) |
  610. vc->index, SAR_REG_TCMDQ);
  611. }
  612. }
  613. }
  614. spin_unlock_irqrestore(&vc->lock, flags);
  615. tbd = &IDT77252_PRV_TBD(skb);
  616. spin_lock_irqsave(&scq->lock, flags);
  617. scq->next->word_1 = cpu_to_le32(tbd->word_1 |
  618. SAR_TBD_TSIF | SAR_TBD_GTSI);
  619. scq->next->word_2 = cpu_to_le32(tbd->word_2);
  620. scq->next->word_3 = cpu_to_le32(tbd->word_3);
  621. scq->next->word_4 = cpu_to_le32(tbd->word_4);
  622. if (scq->next == scq->last)
  623. scq->next = scq->base;
  624. else
  625. scq->next++;
  626. write_sram(card, scq->scd,
  627. scq->paddr +
  628. (u32)((unsigned long)scq->next - (unsigned long)scq->base));
  629. spin_unlock_irqrestore(&scq->lock, flags);
  630. scq->trans_start = jiffies;
  631. if (test_and_clear_bit(VCF_IDLE, &vc->flags)) {
  632. writel(TCMDQ_START_LACR | (vc->lacr << 16) | vc->index,
  633. SAR_REG_TCMDQ);
  634. }
  635. TXPRINTK("%d entries in SCQ used (push).\n", atomic_read(&scq->used));
  636. XPRINTK("%s: SCQ (after push %2d) head = 0x%x, next = 0x%p.\n",
  637. card->name, atomic_read(&scq->used),
  638. read_sram(card, scq->scd + 1), scq->next);
  639. return 0;
  640. out:
  641. if (time_after(jiffies, scq->trans_start + HZ)) {
  642. printk("%s: Error pushing TBD for %d.%d\n",
  643. card->name, vc->tx_vcc->vpi, vc->tx_vcc->vci);
  644. #ifdef CONFIG_ATM_IDT77252_DEBUG
  645. idt77252_tx_dump(card);
  646. #endif
  647. scq->trans_start = jiffies;
  648. }
  649. return -ENOBUFS;
  650. }
  651. static void
  652. drain_scq(struct idt77252_dev *card, struct vc_map *vc)
  653. {
  654. struct scq_info *scq = vc->scq;
  655. struct sk_buff *skb;
  656. struct atm_vcc *vcc;
  657. TXPRINTK("%s: SCQ (before drain %2d) next = 0x%p.\n",
  658. card->name, atomic_read(&scq->used), scq->next);
  659. skb = skb_dequeue(&scq->transmit);
  660. if (skb) {
  661. TXPRINTK("%s: freeing skb at %p.\n", card->name, skb);
  662. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  663. skb->len, PCI_DMA_TODEVICE);
  664. vcc = ATM_SKB(skb)->vcc;
  665. if (vcc->pop)
  666. vcc->pop(vcc, skb);
  667. else
  668. dev_kfree_skb(skb);
  669. atomic_inc(&vcc->stats->tx);
  670. }
  671. atomic_dec(&scq->used);
  672. spin_lock(&scq->skblock);
  673. while ((skb = skb_dequeue(&scq->pending))) {
  674. if (push_on_scq(card, vc, skb)) {
  675. skb_queue_head(&vc->scq->pending, skb);
  676. break;
  677. }
  678. }
  679. spin_unlock(&scq->skblock);
  680. }
  681. static int
  682. queue_skb(struct idt77252_dev *card, struct vc_map *vc,
  683. struct sk_buff *skb, int oam)
  684. {
  685. struct atm_vcc *vcc;
  686. struct scqe *tbd;
  687. unsigned long flags;
  688. int error;
  689. int aal;
  690. if (skb->len == 0) {
  691. printk("%s: invalid skb->len (%d)\n", card->name, skb->len);
  692. return -EINVAL;
  693. }
  694. TXPRINTK("%s: Sending %d bytes of data.\n",
  695. card->name, skb->len);
  696. tbd = &IDT77252_PRV_TBD(skb);
  697. vcc = ATM_SKB(skb)->vcc;
  698. IDT77252_PRV_PADDR(skb) = pci_map_single(card->pcidev, skb->data,
  699. skb->len, PCI_DMA_TODEVICE);
  700. error = -EINVAL;
  701. if (oam) {
  702. if (skb->len != 52)
  703. goto errout;
  704. tbd->word_1 = SAR_TBD_OAM | ATM_CELL_PAYLOAD | SAR_TBD_EPDU;
  705. tbd->word_2 = IDT77252_PRV_PADDR(skb) + 4;
  706. tbd->word_3 = 0x00000000;
  707. tbd->word_4 = (skb->data[0] << 24) | (skb->data[1] << 16) |
  708. (skb->data[2] << 8) | (skb->data[3] << 0);
  709. if (test_bit(VCF_RSV, &vc->flags))
  710. vc = card->vcs[0];
  711. goto done;
  712. }
  713. if (test_bit(VCF_RSV, &vc->flags)) {
  714. printk("%s: Trying to transmit on reserved VC\n", card->name);
  715. goto errout;
  716. }
  717. aal = vcc->qos.aal;
  718. switch (aal) {
  719. case ATM_AAL0:
  720. case ATM_AAL34:
  721. if (skb->len > 52)
  722. goto errout;
  723. if (aal == ATM_AAL0)
  724. tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL0 |
  725. ATM_CELL_PAYLOAD;
  726. else
  727. tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL34 |
  728. ATM_CELL_PAYLOAD;
  729. tbd->word_2 = IDT77252_PRV_PADDR(skb) + 4;
  730. tbd->word_3 = 0x00000000;
  731. tbd->word_4 = (skb->data[0] << 24) | (skb->data[1] << 16) |
  732. (skb->data[2] << 8) | (skb->data[3] << 0);
  733. break;
  734. case ATM_AAL5:
  735. tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL5 | skb->len;
  736. tbd->word_2 = IDT77252_PRV_PADDR(skb);
  737. tbd->word_3 = skb->len;
  738. tbd->word_4 = (vcc->vpi << SAR_TBD_VPI_SHIFT) |
  739. (vcc->vci << SAR_TBD_VCI_SHIFT);
  740. break;
  741. case ATM_AAL1:
  742. case ATM_AAL2:
  743. default:
  744. printk("%s: Traffic type not supported.\n", card->name);
  745. error = -EPROTONOSUPPORT;
  746. goto errout;
  747. }
  748. done:
  749. spin_lock_irqsave(&vc->scq->skblock, flags);
  750. skb_queue_tail(&vc->scq->pending, skb);
  751. while ((skb = skb_dequeue(&vc->scq->pending))) {
  752. if (push_on_scq(card, vc, skb)) {
  753. skb_queue_head(&vc->scq->pending, skb);
  754. break;
  755. }
  756. }
  757. spin_unlock_irqrestore(&vc->scq->skblock, flags);
  758. return 0;
  759. errout:
  760. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  761. skb->len, PCI_DMA_TODEVICE);
  762. return error;
  763. }
  764. static unsigned long
  765. get_free_scd(struct idt77252_dev *card, struct vc_map *vc)
  766. {
  767. int i;
  768. for (i = 0; i < card->scd_size; i++) {
  769. if (!card->scd2vc[i]) {
  770. card->scd2vc[i] = vc;
  771. vc->scd_index = i;
  772. return card->scd_base + i * SAR_SRAM_SCD_SIZE;
  773. }
  774. }
  775. return 0;
  776. }
  777. static void
  778. fill_scd(struct idt77252_dev *card, struct scq_info *scq, int class)
  779. {
  780. write_sram(card, scq->scd, scq->paddr);
  781. write_sram(card, scq->scd + 1, 0x00000000);
  782. write_sram(card, scq->scd + 2, 0xffffffff);
  783. write_sram(card, scq->scd + 3, 0x00000000);
  784. }
  785. static void
  786. clear_scd(struct idt77252_dev *card, struct scq_info *scq, int class)
  787. {
  788. return;
  789. }
  790. /*****************************************************************************/
  791. /* */
  792. /* RSQ Handling */
  793. /* */
  794. /*****************************************************************************/
  795. static int
  796. init_rsq(struct idt77252_dev *card)
  797. {
  798. struct rsq_entry *rsqe;
  799. card->rsq.base = pci_zalloc_consistent(card->pcidev, RSQSIZE,
  800. &card->rsq.paddr);
  801. if (card->rsq.base == NULL) {
  802. printk("%s: can't allocate RSQ.\n", card->name);
  803. return -1;
  804. }
  805. card->rsq.last = card->rsq.base + RSQ_NUM_ENTRIES - 1;
  806. card->rsq.next = card->rsq.last;
  807. for (rsqe = card->rsq.base; rsqe <= card->rsq.last; rsqe++)
  808. rsqe->word_4 = 0;
  809. writel((unsigned long) card->rsq.last - (unsigned long) card->rsq.base,
  810. SAR_REG_RSQH);
  811. writel(card->rsq.paddr, SAR_REG_RSQB);
  812. IPRINTK("%s: RSQ base at 0x%lx (0x%x).\n", card->name,
  813. (unsigned long) card->rsq.base,
  814. readl(SAR_REG_RSQB));
  815. IPRINTK("%s: RSQ head = 0x%x, base = 0x%x, tail = 0x%x.\n",
  816. card->name,
  817. readl(SAR_REG_RSQH),
  818. readl(SAR_REG_RSQB),
  819. readl(SAR_REG_RSQT));
  820. return 0;
  821. }
  822. static void
  823. deinit_rsq(struct idt77252_dev *card)
  824. {
  825. pci_free_consistent(card->pcidev, RSQSIZE,
  826. card->rsq.base, card->rsq.paddr);
  827. }
  828. static void
  829. dequeue_rx(struct idt77252_dev *card, struct rsq_entry *rsqe)
  830. {
  831. struct atm_vcc *vcc;
  832. struct sk_buff *skb;
  833. struct rx_pool *rpp;
  834. struct vc_map *vc;
  835. u32 header, vpi, vci;
  836. u32 stat;
  837. int i;
  838. stat = le32_to_cpu(rsqe->word_4);
  839. if (stat & SAR_RSQE_IDLE) {
  840. RXPRINTK("%s: message about inactive connection.\n",
  841. card->name);
  842. return;
  843. }
  844. skb = sb_pool_skb(card, le32_to_cpu(rsqe->word_2));
  845. if (skb == NULL) {
  846. printk("%s: NULL skb in %s, rsqe: %08x %08x %08x %08x\n",
  847. card->name, __func__,
  848. le32_to_cpu(rsqe->word_1), le32_to_cpu(rsqe->word_2),
  849. le32_to_cpu(rsqe->word_3), le32_to_cpu(rsqe->word_4));
  850. return;
  851. }
  852. header = le32_to_cpu(rsqe->word_1);
  853. vpi = (header >> 16) & 0x00ff;
  854. vci = (header >> 0) & 0xffff;
  855. RXPRINTK("%s: SDU for %d.%d received in buffer 0x%p (data 0x%p).\n",
  856. card->name, vpi, vci, skb, skb->data);
  857. if ((vpi >= (1 << card->vpibits)) || (vci != (vci & card->vcimask))) {
  858. printk("%s: SDU received for out-of-range vc %u.%u\n",
  859. card->name, vpi, vci);
  860. recycle_rx_skb(card, skb);
  861. return;
  862. }
  863. vc = card->vcs[VPCI2VC(card, vpi, vci)];
  864. if (!vc || !test_bit(VCF_RX, &vc->flags)) {
  865. printk("%s: SDU received on non RX vc %u.%u\n",
  866. card->name, vpi, vci);
  867. recycle_rx_skb(card, skb);
  868. return;
  869. }
  870. vcc = vc->rx_vcc;
  871. pci_dma_sync_single_for_cpu(card->pcidev, IDT77252_PRV_PADDR(skb),
  872. skb_end_pointer(skb) - skb->data,
  873. PCI_DMA_FROMDEVICE);
  874. if ((vcc->qos.aal == ATM_AAL0) ||
  875. (vcc->qos.aal == ATM_AAL34)) {
  876. struct sk_buff *sb;
  877. unsigned char *cell;
  878. u32 aal0;
  879. cell = skb->data;
  880. for (i = (stat & SAR_RSQE_CELLCNT); i; i--) {
  881. if ((sb = dev_alloc_skb(64)) == NULL) {
  882. printk("%s: Can't allocate buffers for aal0.\n",
  883. card->name);
  884. atomic_add(i, &vcc->stats->rx_drop);
  885. break;
  886. }
  887. if (!atm_charge(vcc, sb->truesize)) {
  888. RXPRINTK("%s: atm_charge() dropped aal0 packets.\n",
  889. card->name);
  890. atomic_add(i - 1, &vcc->stats->rx_drop);
  891. dev_kfree_skb(sb);
  892. break;
  893. }
  894. aal0 = (vpi << ATM_HDR_VPI_SHIFT) |
  895. (vci << ATM_HDR_VCI_SHIFT);
  896. aal0 |= (stat & SAR_RSQE_EPDU) ? 0x00000002 : 0;
  897. aal0 |= (stat & SAR_RSQE_CLP) ? 0x00000001 : 0;
  898. *((u32 *) sb->data) = aal0;
  899. skb_put(sb, sizeof(u32));
  900. memcpy(skb_put(sb, ATM_CELL_PAYLOAD),
  901. cell, ATM_CELL_PAYLOAD);
  902. ATM_SKB(sb)->vcc = vcc;
  903. __net_timestamp(sb);
  904. vcc->push(vcc, sb);
  905. atomic_inc(&vcc->stats->rx);
  906. cell += ATM_CELL_PAYLOAD;
  907. }
  908. recycle_rx_skb(card, skb);
  909. return;
  910. }
  911. if (vcc->qos.aal != ATM_AAL5) {
  912. printk("%s: Unexpected AAL type in dequeue_rx(): %d.\n",
  913. card->name, vcc->qos.aal);
  914. recycle_rx_skb(card, skb);
  915. return;
  916. }
  917. skb->len = (stat & SAR_RSQE_CELLCNT) * ATM_CELL_PAYLOAD;
  918. rpp = &vc->rcv.rx_pool;
  919. __skb_queue_tail(&rpp->queue, skb);
  920. rpp->len += skb->len;
  921. if (stat & SAR_RSQE_EPDU) {
  922. unsigned char *l1l2;
  923. unsigned int len;
  924. l1l2 = (unsigned char *) ((unsigned long) skb->data + skb->len - 6);
  925. len = (l1l2[0] << 8) | l1l2[1];
  926. len = len ? len : 0x10000;
  927. RXPRINTK("%s: PDU has %d bytes.\n", card->name, len);
  928. if ((len + 8 > rpp->len) || (len + (47 + 8) < rpp->len)) {
  929. RXPRINTK("%s: AAL5 PDU size mismatch: %d != %d. "
  930. "(CDC: %08x)\n",
  931. card->name, len, rpp->len, readl(SAR_REG_CDC));
  932. recycle_rx_pool_skb(card, rpp);
  933. atomic_inc(&vcc->stats->rx_err);
  934. return;
  935. }
  936. if (stat & SAR_RSQE_CRC) {
  937. RXPRINTK("%s: AAL5 CRC error.\n", card->name);
  938. recycle_rx_pool_skb(card, rpp);
  939. atomic_inc(&vcc->stats->rx_err);
  940. return;
  941. }
  942. if (skb_queue_len(&rpp->queue) > 1) {
  943. struct sk_buff *sb;
  944. skb = dev_alloc_skb(rpp->len);
  945. if (!skb) {
  946. RXPRINTK("%s: Can't alloc RX skb.\n",
  947. card->name);
  948. recycle_rx_pool_skb(card, rpp);
  949. atomic_inc(&vcc->stats->rx_err);
  950. return;
  951. }
  952. if (!atm_charge(vcc, skb->truesize)) {
  953. recycle_rx_pool_skb(card, rpp);
  954. dev_kfree_skb(skb);
  955. return;
  956. }
  957. skb_queue_walk(&rpp->queue, sb)
  958. memcpy(skb_put(skb, sb->len),
  959. sb->data, sb->len);
  960. recycle_rx_pool_skb(card, rpp);
  961. skb_trim(skb, len);
  962. ATM_SKB(skb)->vcc = vcc;
  963. __net_timestamp(skb);
  964. vcc->push(vcc, skb);
  965. atomic_inc(&vcc->stats->rx);
  966. return;
  967. }
  968. flush_rx_pool(card, rpp);
  969. if (!atm_charge(vcc, skb->truesize)) {
  970. recycle_rx_skb(card, skb);
  971. return;
  972. }
  973. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  974. skb_end_pointer(skb) - skb->data,
  975. PCI_DMA_FROMDEVICE);
  976. sb_pool_remove(card, skb);
  977. skb_trim(skb, len);
  978. ATM_SKB(skb)->vcc = vcc;
  979. __net_timestamp(skb);
  980. vcc->push(vcc, skb);
  981. atomic_inc(&vcc->stats->rx);
  982. if (skb->truesize > SAR_FB_SIZE_3)
  983. add_rx_skb(card, 3, SAR_FB_SIZE_3, 1);
  984. else if (skb->truesize > SAR_FB_SIZE_2)
  985. add_rx_skb(card, 2, SAR_FB_SIZE_2, 1);
  986. else if (skb->truesize > SAR_FB_SIZE_1)
  987. add_rx_skb(card, 1, SAR_FB_SIZE_1, 1);
  988. else
  989. add_rx_skb(card, 0, SAR_FB_SIZE_0, 1);
  990. return;
  991. }
  992. }
  993. static void
  994. idt77252_rx(struct idt77252_dev *card)
  995. {
  996. struct rsq_entry *rsqe;
  997. if (card->rsq.next == card->rsq.last)
  998. rsqe = card->rsq.base;
  999. else
  1000. rsqe = card->rsq.next + 1;
  1001. if (!(le32_to_cpu(rsqe->word_4) & SAR_RSQE_VALID)) {
  1002. RXPRINTK("%s: no entry in RSQ.\n", card->name);
  1003. return;
  1004. }
  1005. do {
  1006. dequeue_rx(card, rsqe);
  1007. rsqe->word_4 = 0;
  1008. card->rsq.next = rsqe;
  1009. if (card->rsq.next == card->rsq.last)
  1010. rsqe = card->rsq.base;
  1011. else
  1012. rsqe = card->rsq.next + 1;
  1013. } while (le32_to_cpu(rsqe->word_4) & SAR_RSQE_VALID);
  1014. writel((unsigned long) card->rsq.next - (unsigned long) card->rsq.base,
  1015. SAR_REG_RSQH);
  1016. }
  1017. static void
  1018. idt77252_rx_raw(struct idt77252_dev *card)
  1019. {
  1020. struct sk_buff *queue;
  1021. u32 head, tail;
  1022. struct atm_vcc *vcc;
  1023. struct vc_map *vc;
  1024. struct sk_buff *sb;
  1025. if (card->raw_cell_head == NULL) {
  1026. u32 handle = le32_to_cpu(*(card->raw_cell_hnd + 1));
  1027. card->raw_cell_head = sb_pool_skb(card, handle);
  1028. }
  1029. queue = card->raw_cell_head;
  1030. if (!queue)
  1031. return;
  1032. head = IDT77252_PRV_PADDR(queue) + (queue->data - queue->head - 16);
  1033. tail = readl(SAR_REG_RAWCT);
  1034. pci_dma_sync_single_for_cpu(card->pcidev, IDT77252_PRV_PADDR(queue),
  1035. skb_end_offset(queue) - 16,
  1036. PCI_DMA_FROMDEVICE);
  1037. while (head != tail) {
  1038. unsigned int vpi, vci;
  1039. u32 header;
  1040. header = le32_to_cpu(*(u32 *) &queue->data[0]);
  1041. vpi = (header & ATM_HDR_VPI_MASK) >> ATM_HDR_VPI_SHIFT;
  1042. vci = (header & ATM_HDR_VCI_MASK) >> ATM_HDR_VCI_SHIFT;
  1043. #ifdef CONFIG_ATM_IDT77252_DEBUG
  1044. if (debug & DBG_RAW_CELL) {
  1045. int i;
  1046. printk("%s: raw cell %x.%02x.%04x.%x.%x\n",
  1047. card->name, (header >> 28) & 0x000f,
  1048. (header >> 20) & 0x00ff,
  1049. (header >> 4) & 0xffff,
  1050. (header >> 1) & 0x0007,
  1051. (header >> 0) & 0x0001);
  1052. for (i = 16; i < 64; i++)
  1053. printk(" %02x", queue->data[i]);
  1054. printk("\n");
  1055. }
  1056. #endif
  1057. if (vpi >= (1<<card->vpibits) || vci >= (1<<card->vcibits)) {
  1058. RPRINTK("%s: SDU received for out-of-range vc %u.%u\n",
  1059. card->name, vpi, vci);
  1060. goto drop;
  1061. }
  1062. vc = card->vcs[VPCI2VC(card, vpi, vci)];
  1063. if (!vc || !test_bit(VCF_RX, &vc->flags)) {
  1064. RPRINTK("%s: SDU received on non RX vc %u.%u\n",
  1065. card->name, vpi, vci);
  1066. goto drop;
  1067. }
  1068. vcc = vc->rx_vcc;
  1069. if (vcc->qos.aal != ATM_AAL0) {
  1070. RPRINTK("%s: raw cell for non AAL0 vc %u.%u\n",
  1071. card->name, vpi, vci);
  1072. atomic_inc(&vcc->stats->rx_drop);
  1073. goto drop;
  1074. }
  1075. if ((sb = dev_alloc_skb(64)) == NULL) {
  1076. printk("%s: Can't allocate buffers for AAL0.\n",
  1077. card->name);
  1078. atomic_inc(&vcc->stats->rx_err);
  1079. goto drop;
  1080. }
  1081. if (!atm_charge(vcc, sb->truesize)) {
  1082. RXPRINTK("%s: atm_charge() dropped AAL0 packets.\n",
  1083. card->name);
  1084. dev_kfree_skb(sb);
  1085. goto drop;
  1086. }
  1087. *((u32 *) sb->data) = header;
  1088. skb_put(sb, sizeof(u32));
  1089. memcpy(skb_put(sb, ATM_CELL_PAYLOAD), &(queue->data[16]),
  1090. ATM_CELL_PAYLOAD);
  1091. ATM_SKB(sb)->vcc = vcc;
  1092. __net_timestamp(sb);
  1093. vcc->push(vcc, sb);
  1094. atomic_inc(&vcc->stats->rx);
  1095. drop:
  1096. skb_pull(queue, 64);
  1097. head = IDT77252_PRV_PADDR(queue)
  1098. + (queue->data - queue->head - 16);
  1099. if (queue->len < 128) {
  1100. struct sk_buff *next;
  1101. u32 handle;
  1102. head = le32_to_cpu(*(u32 *) &queue->data[0]);
  1103. handle = le32_to_cpu(*(u32 *) &queue->data[4]);
  1104. next = sb_pool_skb(card, handle);
  1105. recycle_rx_skb(card, queue);
  1106. if (next) {
  1107. card->raw_cell_head = next;
  1108. queue = card->raw_cell_head;
  1109. pci_dma_sync_single_for_cpu(card->pcidev,
  1110. IDT77252_PRV_PADDR(queue),
  1111. (skb_end_pointer(queue) -
  1112. queue->data),
  1113. PCI_DMA_FROMDEVICE);
  1114. } else {
  1115. card->raw_cell_head = NULL;
  1116. printk("%s: raw cell queue overrun\n",
  1117. card->name);
  1118. break;
  1119. }
  1120. }
  1121. }
  1122. }
  1123. /*****************************************************************************/
  1124. /* */
  1125. /* TSQ Handling */
  1126. /* */
  1127. /*****************************************************************************/
  1128. static int
  1129. init_tsq(struct idt77252_dev *card)
  1130. {
  1131. struct tsq_entry *tsqe;
  1132. card->tsq.base = pci_alloc_consistent(card->pcidev, RSQSIZE,
  1133. &card->tsq.paddr);
  1134. if (card->tsq.base == NULL) {
  1135. printk("%s: can't allocate TSQ.\n", card->name);
  1136. return -1;
  1137. }
  1138. memset(card->tsq.base, 0, TSQSIZE);
  1139. card->tsq.last = card->tsq.base + TSQ_NUM_ENTRIES - 1;
  1140. card->tsq.next = card->tsq.last;
  1141. for (tsqe = card->tsq.base; tsqe <= card->tsq.last; tsqe++)
  1142. tsqe->word_2 = cpu_to_le32(SAR_TSQE_INVALID);
  1143. writel(card->tsq.paddr, SAR_REG_TSQB);
  1144. writel((unsigned long) card->tsq.next - (unsigned long) card->tsq.base,
  1145. SAR_REG_TSQH);
  1146. return 0;
  1147. }
  1148. static void
  1149. deinit_tsq(struct idt77252_dev *card)
  1150. {
  1151. pci_free_consistent(card->pcidev, TSQSIZE,
  1152. card->tsq.base, card->tsq.paddr);
  1153. }
  1154. static void
  1155. idt77252_tx(struct idt77252_dev *card)
  1156. {
  1157. struct tsq_entry *tsqe;
  1158. unsigned int vpi, vci;
  1159. struct vc_map *vc;
  1160. u32 conn, stat;
  1161. if (card->tsq.next == card->tsq.last)
  1162. tsqe = card->tsq.base;
  1163. else
  1164. tsqe = card->tsq.next + 1;
  1165. TXPRINTK("idt77252_tx: tsq %p: base %p, next %p, last %p\n", tsqe,
  1166. card->tsq.base, card->tsq.next, card->tsq.last);
  1167. TXPRINTK("idt77252_tx: tsqb %08x, tsqt %08x, tsqh %08x, \n",
  1168. readl(SAR_REG_TSQB),
  1169. readl(SAR_REG_TSQT),
  1170. readl(SAR_REG_TSQH));
  1171. stat = le32_to_cpu(tsqe->word_2);
  1172. if (stat & SAR_TSQE_INVALID)
  1173. return;
  1174. do {
  1175. TXPRINTK("tsqe: 0x%p [0x%08x 0x%08x]\n", tsqe,
  1176. le32_to_cpu(tsqe->word_1),
  1177. le32_to_cpu(tsqe->word_2));
  1178. switch (stat & SAR_TSQE_TYPE) {
  1179. case SAR_TSQE_TYPE_TIMER:
  1180. TXPRINTK("%s: Timer RollOver detected.\n", card->name);
  1181. break;
  1182. case SAR_TSQE_TYPE_IDLE:
  1183. conn = le32_to_cpu(tsqe->word_1);
  1184. if (SAR_TSQE_TAG(stat) == 0x10) {
  1185. #ifdef NOTDEF
  1186. printk("%s: Connection %d halted.\n",
  1187. card->name,
  1188. le32_to_cpu(tsqe->word_1) & 0x1fff);
  1189. #endif
  1190. break;
  1191. }
  1192. vc = card->vcs[conn & 0x1fff];
  1193. if (!vc) {
  1194. printk("%s: could not find VC from conn %d\n",
  1195. card->name, conn & 0x1fff);
  1196. break;
  1197. }
  1198. printk("%s: Connection %d IDLE.\n",
  1199. card->name, vc->index);
  1200. set_bit(VCF_IDLE, &vc->flags);
  1201. break;
  1202. case SAR_TSQE_TYPE_TSR:
  1203. conn = le32_to_cpu(tsqe->word_1);
  1204. vc = card->vcs[conn & 0x1fff];
  1205. if (!vc) {
  1206. printk("%s: no VC at index %d\n",
  1207. card->name,
  1208. le32_to_cpu(tsqe->word_1) & 0x1fff);
  1209. break;
  1210. }
  1211. drain_scq(card, vc);
  1212. break;
  1213. case SAR_TSQE_TYPE_TBD_COMP:
  1214. conn = le32_to_cpu(tsqe->word_1);
  1215. vpi = (conn >> SAR_TBD_VPI_SHIFT) & 0x00ff;
  1216. vci = (conn >> SAR_TBD_VCI_SHIFT) & 0xffff;
  1217. if (vpi >= (1 << card->vpibits) ||
  1218. vci >= (1 << card->vcibits)) {
  1219. printk("%s: TBD complete: "
  1220. "out of range VPI.VCI %u.%u\n",
  1221. card->name, vpi, vci);
  1222. break;
  1223. }
  1224. vc = card->vcs[VPCI2VC(card, vpi, vci)];
  1225. if (!vc) {
  1226. printk("%s: TBD complete: "
  1227. "no VC at VPI.VCI %u.%u\n",
  1228. card->name, vpi, vci);
  1229. break;
  1230. }
  1231. drain_scq(card, vc);
  1232. break;
  1233. }
  1234. tsqe->word_2 = cpu_to_le32(SAR_TSQE_INVALID);
  1235. card->tsq.next = tsqe;
  1236. if (card->tsq.next == card->tsq.last)
  1237. tsqe = card->tsq.base;
  1238. else
  1239. tsqe = card->tsq.next + 1;
  1240. TXPRINTK("tsqe: %p: base %p, next %p, last %p\n", tsqe,
  1241. card->tsq.base, card->tsq.next, card->tsq.last);
  1242. stat = le32_to_cpu(tsqe->word_2);
  1243. } while (!(stat & SAR_TSQE_INVALID));
  1244. writel((unsigned long)card->tsq.next - (unsigned long)card->tsq.base,
  1245. SAR_REG_TSQH);
  1246. XPRINTK("idt77252_tx-after writel%d: TSQ head = 0x%x, tail = 0x%x, next = 0x%p.\n",
  1247. card->index, readl(SAR_REG_TSQH),
  1248. readl(SAR_REG_TSQT), card->tsq.next);
  1249. }
  1250. static void
  1251. tst_timer(unsigned long data)
  1252. {
  1253. struct idt77252_dev *card = (struct idt77252_dev *)data;
  1254. unsigned long base, idle, jump;
  1255. unsigned long flags;
  1256. u32 pc;
  1257. int e;
  1258. spin_lock_irqsave(&card->tst_lock, flags);
  1259. base = card->tst[card->tst_index];
  1260. idle = card->tst[card->tst_index ^ 1];
  1261. if (test_bit(TST_SWITCH_WAIT, &card->tst_state)) {
  1262. jump = base + card->tst_size - 2;
  1263. pc = readl(SAR_REG_NOW) >> 2;
  1264. if ((pc ^ idle) & ~(card->tst_size - 1)) {
  1265. mod_timer(&card->tst_timer, jiffies + 1);
  1266. goto out;
  1267. }
  1268. clear_bit(TST_SWITCH_WAIT, &card->tst_state);
  1269. card->tst_index ^= 1;
  1270. write_sram(card, jump, TSTE_OPC_JMP | (base << 2));
  1271. base = card->tst[card->tst_index];
  1272. idle = card->tst[card->tst_index ^ 1];
  1273. for (e = 0; e < card->tst_size - 2; e++) {
  1274. if (card->soft_tst[e].tste & TSTE_PUSH_IDLE) {
  1275. write_sram(card, idle + e,
  1276. card->soft_tst[e].tste & TSTE_MASK);
  1277. card->soft_tst[e].tste &= ~(TSTE_PUSH_IDLE);
  1278. }
  1279. }
  1280. }
  1281. if (test_and_clear_bit(TST_SWITCH_PENDING, &card->tst_state)) {
  1282. for (e = 0; e < card->tst_size - 2; e++) {
  1283. if (card->soft_tst[e].tste & TSTE_PUSH_ACTIVE) {
  1284. write_sram(card, idle + e,
  1285. card->soft_tst[e].tste & TSTE_MASK);
  1286. card->soft_tst[e].tste &= ~(TSTE_PUSH_ACTIVE);
  1287. card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
  1288. }
  1289. }
  1290. jump = base + card->tst_size - 2;
  1291. write_sram(card, jump, TSTE_OPC_NULL);
  1292. set_bit(TST_SWITCH_WAIT, &card->tst_state);
  1293. mod_timer(&card->tst_timer, jiffies + 1);
  1294. }
  1295. out:
  1296. spin_unlock_irqrestore(&card->tst_lock, flags);
  1297. }
  1298. static int
  1299. __fill_tst(struct idt77252_dev *card, struct vc_map *vc,
  1300. int n, unsigned int opc)
  1301. {
  1302. unsigned long cl, avail;
  1303. unsigned long idle;
  1304. int e, r;
  1305. u32 data;
  1306. avail = card->tst_size - 2;
  1307. for (e = 0; e < avail; e++) {
  1308. if (card->soft_tst[e].vc == NULL)
  1309. break;
  1310. }
  1311. if (e >= avail) {
  1312. printk("%s: No free TST entries found\n", card->name);
  1313. return -1;
  1314. }
  1315. NPRINTK("%s: conn %d: first TST entry at %d.\n",
  1316. card->name, vc ? vc->index : -1, e);
  1317. r = n;
  1318. cl = avail;
  1319. data = opc & TSTE_OPC_MASK;
  1320. if (vc && (opc != TSTE_OPC_NULL))
  1321. data = opc | vc->index;
  1322. idle = card->tst[card->tst_index ^ 1];
  1323. /*
  1324. * Fill Soft TST.
  1325. */
  1326. while (r > 0) {
  1327. if ((cl >= avail) && (card->soft_tst[e].vc == NULL)) {
  1328. if (vc)
  1329. card->soft_tst[e].vc = vc;
  1330. else
  1331. card->soft_tst[e].vc = (void *)-1;
  1332. card->soft_tst[e].tste = data;
  1333. if (timer_pending(&card->tst_timer))
  1334. card->soft_tst[e].tste |= TSTE_PUSH_ACTIVE;
  1335. else {
  1336. write_sram(card, idle + e, data);
  1337. card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
  1338. }
  1339. cl -= card->tst_size;
  1340. r--;
  1341. }
  1342. if (++e == avail)
  1343. e = 0;
  1344. cl += n;
  1345. }
  1346. return 0;
  1347. }
  1348. static int
  1349. fill_tst(struct idt77252_dev *card, struct vc_map *vc, int n, unsigned int opc)
  1350. {
  1351. unsigned long flags;
  1352. int res;
  1353. spin_lock_irqsave(&card->tst_lock, flags);
  1354. res = __fill_tst(card, vc, n, opc);
  1355. set_bit(TST_SWITCH_PENDING, &card->tst_state);
  1356. if (!timer_pending(&card->tst_timer))
  1357. mod_timer(&card->tst_timer, jiffies + 1);
  1358. spin_unlock_irqrestore(&card->tst_lock, flags);
  1359. return res;
  1360. }
  1361. static int
  1362. __clear_tst(struct idt77252_dev *card, struct vc_map *vc)
  1363. {
  1364. unsigned long idle;
  1365. int e;
  1366. idle = card->tst[card->tst_index ^ 1];
  1367. for (e = 0; e < card->tst_size - 2; e++) {
  1368. if (card->soft_tst[e].vc == vc) {
  1369. card->soft_tst[e].vc = NULL;
  1370. card->soft_tst[e].tste = TSTE_OPC_VAR;
  1371. if (timer_pending(&card->tst_timer))
  1372. card->soft_tst[e].tste |= TSTE_PUSH_ACTIVE;
  1373. else {
  1374. write_sram(card, idle + e, TSTE_OPC_VAR);
  1375. card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
  1376. }
  1377. }
  1378. }
  1379. return 0;
  1380. }
  1381. static int
  1382. clear_tst(struct idt77252_dev *card, struct vc_map *vc)
  1383. {
  1384. unsigned long flags;
  1385. int res;
  1386. spin_lock_irqsave(&card->tst_lock, flags);
  1387. res = __clear_tst(card, vc);
  1388. set_bit(TST_SWITCH_PENDING, &card->tst_state);
  1389. if (!timer_pending(&card->tst_timer))
  1390. mod_timer(&card->tst_timer, jiffies + 1);
  1391. spin_unlock_irqrestore(&card->tst_lock, flags);
  1392. return res;
  1393. }
  1394. static int
  1395. change_tst(struct idt77252_dev *card, struct vc_map *vc,
  1396. int n, unsigned int opc)
  1397. {
  1398. unsigned long flags;
  1399. int res;
  1400. spin_lock_irqsave(&card->tst_lock, flags);
  1401. __clear_tst(card, vc);
  1402. res = __fill_tst(card, vc, n, opc);
  1403. set_bit(TST_SWITCH_PENDING, &card->tst_state);
  1404. if (!timer_pending(&card->tst_timer))
  1405. mod_timer(&card->tst_timer, jiffies + 1);
  1406. spin_unlock_irqrestore(&card->tst_lock, flags);
  1407. return res;
  1408. }
  1409. static int
  1410. set_tct(struct idt77252_dev *card, struct vc_map *vc)
  1411. {
  1412. unsigned long tct;
  1413. tct = (unsigned long) (card->tct_base + vc->index * SAR_SRAM_TCT_SIZE);
  1414. switch (vc->class) {
  1415. case SCHED_CBR:
  1416. OPRINTK("%s: writing TCT at 0x%lx, SCD 0x%lx.\n",
  1417. card->name, tct, vc->scq->scd);
  1418. write_sram(card, tct + 0, TCT_CBR | vc->scq->scd);
  1419. write_sram(card, tct + 1, 0);
  1420. write_sram(card, tct + 2, 0);
  1421. write_sram(card, tct + 3, 0);
  1422. write_sram(card, tct + 4, 0);
  1423. write_sram(card, tct + 5, 0);
  1424. write_sram(card, tct + 6, 0);
  1425. write_sram(card, tct + 7, 0);
  1426. break;
  1427. case SCHED_UBR:
  1428. OPRINTK("%s: writing TCT at 0x%lx, SCD 0x%lx.\n",
  1429. card->name, tct, vc->scq->scd);
  1430. write_sram(card, tct + 0, TCT_UBR | vc->scq->scd);
  1431. write_sram(card, tct + 1, 0);
  1432. write_sram(card, tct + 2, TCT_TSIF);
  1433. write_sram(card, tct + 3, TCT_HALT | TCT_IDLE);
  1434. write_sram(card, tct + 4, 0);
  1435. write_sram(card, tct + 5, vc->init_er);
  1436. write_sram(card, tct + 6, 0);
  1437. write_sram(card, tct + 7, TCT_FLAG_UBR);
  1438. break;
  1439. case SCHED_VBR:
  1440. case SCHED_ABR:
  1441. default:
  1442. return -ENOSYS;
  1443. }
  1444. return 0;
  1445. }
  1446. /*****************************************************************************/
  1447. /* */
  1448. /* FBQ Handling */
  1449. /* */
  1450. /*****************************************************************************/
  1451. static __inline__ int
  1452. idt77252_fbq_level(struct idt77252_dev *card, int queue)
  1453. {
  1454. return (readl(SAR_REG_STAT) >> (16 + (queue << 2))) & 0x0f;
  1455. }
  1456. static __inline__ int
  1457. idt77252_fbq_full(struct idt77252_dev *card, int queue)
  1458. {
  1459. return (readl(SAR_REG_STAT) >> (16 + (queue << 2))) == 0x0f;
  1460. }
  1461. static int
  1462. push_rx_skb(struct idt77252_dev *card, struct sk_buff *skb, int queue)
  1463. {
  1464. unsigned long flags;
  1465. u32 handle;
  1466. u32 addr;
  1467. skb->data = skb->head;
  1468. skb_reset_tail_pointer(skb);
  1469. skb->len = 0;
  1470. skb_reserve(skb, 16);
  1471. switch (queue) {
  1472. case 0:
  1473. skb_put(skb, SAR_FB_SIZE_0);
  1474. break;
  1475. case 1:
  1476. skb_put(skb, SAR_FB_SIZE_1);
  1477. break;
  1478. case 2:
  1479. skb_put(skb, SAR_FB_SIZE_2);
  1480. break;
  1481. case 3:
  1482. skb_put(skb, SAR_FB_SIZE_3);
  1483. break;
  1484. default:
  1485. return -1;
  1486. }
  1487. if (idt77252_fbq_full(card, queue))
  1488. return -1;
  1489. memset(&skb->data[(skb->len & ~(0x3f)) - 64], 0, 2 * sizeof(u32));
  1490. handle = IDT77252_PRV_POOL(skb);
  1491. addr = IDT77252_PRV_PADDR(skb);
  1492. spin_lock_irqsave(&card->cmd_lock, flags);
  1493. writel(handle, card->fbq[queue]);
  1494. writel(addr, card->fbq[queue]);
  1495. spin_unlock_irqrestore(&card->cmd_lock, flags);
  1496. return 0;
  1497. }
  1498. static void
  1499. add_rx_skb(struct idt77252_dev *card, int queue,
  1500. unsigned int size, unsigned int count)
  1501. {
  1502. struct sk_buff *skb;
  1503. dma_addr_t paddr;
  1504. u32 handle;
  1505. while (count--) {
  1506. skb = dev_alloc_skb(size);
  1507. if (!skb)
  1508. return;
  1509. if (sb_pool_add(card, skb, queue)) {
  1510. printk("%s: SB POOL full\n", __func__);
  1511. goto outfree;
  1512. }
  1513. paddr = pci_map_single(card->pcidev, skb->data,
  1514. skb_end_pointer(skb) - skb->data,
  1515. PCI_DMA_FROMDEVICE);
  1516. IDT77252_PRV_PADDR(skb) = paddr;
  1517. if (push_rx_skb(card, skb, queue)) {
  1518. printk("%s: FB QUEUE full\n", __func__);
  1519. goto outunmap;
  1520. }
  1521. }
  1522. return;
  1523. outunmap:
  1524. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  1525. skb_end_pointer(skb) - skb->data, PCI_DMA_FROMDEVICE);
  1526. handle = IDT77252_PRV_POOL(skb);
  1527. card->sbpool[POOL_QUEUE(handle)].skb[POOL_INDEX(handle)] = NULL;
  1528. outfree:
  1529. dev_kfree_skb(skb);
  1530. }
  1531. static void
  1532. recycle_rx_skb(struct idt77252_dev *card, struct sk_buff *skb)
  1533. {
  1534. u32 handle = IDT77252_PRV_POOL(skb);
  1535. int err;
  1536. pci_dma_sync_single_for_device(card->pcidev, IDT77252_PRV_PADDR(skb),
  1537. skb_end_pointer(skb) - skb->data,
  1538. PCI_DMA_FROMDEVICE);
  1539. err = push_rx_skb(card, skb, POOL_QUEUE(handle));
  1540. if (err) {
  1541. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  1542. skb_end_pointer(skb) - skb->data,
  1543. PCI_DMA_FROMDEVICE);
  1544. sb_pool_remove(card, skb);
  1545. dev_kfree_skb(skb);
  1546. }
  1547. }
  1548. static void
  1549. flush_rx_pool(struct idt77252_dev *card, struct rx_pool *rpp)
  1550. {
  1551. skb_queue_head_init(&rpp->queue);
  1552. rpp->len = 0;
  1553. }
  1554. static void
  1555. recycle_rx_pool_skb(struct idt77252_dev *card, struct rx_pool *rpp)
  1556. {
  1557. struct sk_buff *skb, *tmp;
  1558. skb_queue_walk_safe(&rpp->queue, skb, tmp)
  1559. recycle_rx_skb(card, skb);
  1560. flush_rx_pool(card, rpp);
  1561. }
  1562. /*****************************************************************************/
  1563. /* */
  1564. /* ATM Interface */
  1565. /* */
  1566. /*****************************************************************************/
  1567. static void
  1568. idt77252_phy_put(struct atm_dev *dev, unsigned char value, unsigned long addr)
  1569. {
  1570. write_utility(dev->dev_data, 0x100 + (addr & 0x1ff), value);
  1571. }
  1572. static unsigned char
  1573. idt77252_phy_get(struct atm_dev *dev, unsigned long addr)
  1574. {
  1575. return read_utility(dev->dev_data, 0x100 + (addr & 0x1ff));
  1576. }
  1577. static inline int
  1578. idt77252_send_skb(struct atm_vcc *vcc, struct sk_buff *skb, int oam)
  1579. {
  1580. struct atm_dev *dev = vcc->dev;
  1581. struct idt77252_dev *card = dev->dev_data;
  1582. struct vc_map *vc = vcc->dev_data;
  1583. int err;
  1584. if (vc == NULL) {
  1585. printk("%s: NULL connection in send().\n", card->name);
  1586. atomic_inc(&vcc->stats->tx_err);
  1587. dev_kfree_skb(skb);
  1588. return -EINVAL;
  1589. }
  1590. if (!test_bit(VCF_TX, &vc->flags)) {
  1591. printk("%s: Trying to transmit on a non-tx VC.\n", card->name);
  1592. atomic_inc(&vcc->stats->tx_err);
  1593. dev_kfree_skb(skb);
  1594. return -EINVAL;
  1595. }
  1596. switch (vcc->qos.aal) {
  1597. case ATM_AAL0:
  1598. case ATM_AAL1:
  1599. case ATM_AAL5:
  1600. break;
  1601. default:
  1602. printk("%s: Unsupported AAL: %d\n", card->name, vcc->qos.aal);
  1603. atomic_inc(&vcc->stats->tx_err);
  1604. dev_kfree_skb(skb);
  1605. return -EINVAL;
  1606. }
  1607. if (skb_shinfo(skb)->nr_frags != 0) {
  1608. printk("%s: No scatter-gather yet.\n", card->name);
  1609. atomic_inc(&vcc->stats->tx_err);
  1610. dev_kfree_skb(skb);
  1611. return -EINVAL;
  1612. }
  1613. ATM_SKB(skb)->vcc = vcc;
  1614. err = queue_skb(card, vc, skb, oam);
  1615. if (err) {
  1616. atomic_inc(&vcc->stats->tx_err);
  1617. dev_kfree_skb(skb);
  1618. return err;
  1619. }
  1620. return 0;
  1621. }
  1622. static int idt77252_send(struct atm_vcc *vcc, struct sk_buff *skb)
  1623. {
  1624. return idt77252_send_skb(vcc, skb, 0);
  1625. }
  1626. static int
  1627. idt77252_send_oam(struct atm_vcc *vcc, void *cell, int flags)
  1628. {
  1629. struct atm_dev *dev = vcc->dev;
  1630. struct idt77252_dev *card = dev->dev_data;
  1631. struct sk_buff *skb;
  1632. skb = dev_alloc_skb(64);
  1633. if (!skb) {
  1634. printk("%s: Out of memory in send_oam().\n", card->name);
  1635. atomic_inc(&vcc->stats->tx_err);
  1636. return -ENOMEM;
  1637. }
  1638. atomic_add(skb->truesize, &sk_atm(vcc)->sk_wmem_alloc);
  1639. memcpy(skb_put(skb, 52), cell, 52);
  1640. return idt77252_send_skb(vcc, skb, 1);
  1641. }
  1642. static __inline__ unsigned int
  1643. idt77252_fls(unsigned int x)
  1644. {
  1645. int r = 1;
  1646. if (x == 0)
  1647. return 0;
  1648. if (x & 0xffff0000) {
  1649. x >>= 16;
  1650. r += 16;
  1651. }
  1652. if (x & 0xff00) {
  1653. x >>= 8;
  1654. r += 8;
  1655. }
  1656. if (x & 0xf0) {
  1657. x >>= 4;
  1658. r += 4;
  1659. }
  1660. if (x & 0xc) {
  1661. x >>= 2;
  1662. r += 2;
  1663. }
  1664. if (x & 0x2)
  1665. r += 1;
  1666. return r;
  1667. }
  1668. static u16
  1669. idt77252_int_to_atmfp(unsigned int rate)
  1670. {
  1671. u16 m, e;
  1672. if (rate == 0)
  1673. return 0;
  1674. e = idt77252_fls(rate) - 1;
  1675. if (e < 9)
  1676. m = (rate - (1 << e)) << (9 - e);
  1677. else if (e == 9)
  1678. m = (rate - (1 << e));
  1679. else /* e > 9 */
  1680. m = (rate - (1 << e)) >> (e - 9);
  1681. return 0x4000 | (e << 9) | m;
  1682. }
  1683. static u8
  1684. idt77252_rate_logindex(struct idt77252_dev *card, int pcr)
  1685. {
  1686. u16 afp;
  1687. afp = idt77252_int_to_atmfp(pcr < 0 ? -pcr : pcr);
  1688. if (pcr < 0)
  1689. return rate_to_log[(afp >> 5) & 0x1ff];
  1690. return rate_to_log[((afp >> 5) + 1) & 0x1ff];
  1691. }
  1692. static void
  1693. idt77252_est_timer(unsigned long data)
  1694. {
  1695. struct vc_map *vc = (struct vc_map *)data;
  1696. struct idt77252_dev *card = vc->card;
  1697. struct rate_estimator *est;
  1698. unsigned long flags;
  1699. u32 rate, cps;
  1700. u64 ncells;
  1701. u8 lacr;
  1702. spin_lock_irqsave(&vc->lock, flags);
  1703. est = vc->estimator;
  1704. if (!est)
  1705. goto out;
  1706. ncells = est->cells;
  1707. rate = ((u32)(ncells - est->last_cells)) << (7 - est->interval);
  1708. est->last_cells = ncells;
  1709. est->avcps += ((long)rate - (long)est->avcps) >> est->ewma_log;
  1710. est->cps = (est->avcps + 0x1f) >> 5;
  1711. cps = est->cps;
  1712. if (cps < (est->maxcps >> 4))
  1713. cps = est->maxcps >> 4;
  1714. lacr = idt77252_rate_logindex(card, cps);
  1715. if (lacr > vc->max_er)
  1716. lacr = vc->max_er;
  1717. if (lacr != vc->lacr) {
  1718. vc->lacr = lacr;
  1719. writel(TCMDQ_LACR|(vc->lacr << 16)|vc->index, SAR_REG_TCMDQ);
  1720. }
  1721. est->timer.expires = jiffies + ((HZ / 4) << est->interval);
  1722. add_timer(&est->timer);
  1723. out:
  1724. spin_unlock_irqrestore(&vc->lock, flags);
  1725. }
  1726. static struct rate_estimator *
  1727. idt77252_init_est(struct vc_map *vc, int pcr)
  1728. {
  1729. struct rate_estimator *est;
  1730. est = kzalloc(sizeof(struct rate_estimator), GFP_KERNEL);
  1731. if (!est)
  1732. return NULL;
  1733. est->maxcps = pcr < 0 ? -pcr : pcr;
  1734. est->cps = est->maxcps;
  1735. est->avcps = est->cps << 5;
  1736. est->interval = 2; /* XXX: make this configurable */
  1737. est->ewma_log = 2; /* XXX: make this configurable */
  1738. init_timer(&est->timer);
  1739. est->timer.data = (unsigned long)vc;
  1740. est->timer.function = idt77252_est_timer;
  1741. est->timer.expires = jiffies + ((HZ / 4) << est->interval);
  1742. add_timer(&est->timer);
  1743. return est;
  1744. }
  1745. static int
  1746. idt77252_init_cbr(struct idt77252_dev *card, struct vc_map *vc,
  1747. struct atm_vcc *vcc, struct atm_qos *qos)
  1748. {
  1749. int tst_free, tst_used, tst_entries;
  1750. unsigned long tmpl, modl;
  1751. int tcr, tcra;
  1752. if ((qos->txtp.max_pcr == 0) &&
  1753. (qos->txtp.pcr == 0) && (qos->txtp.min_pcr == 0)) {
  1754. printk("%s: trying to open a CBR VC with cell rate = 0\n",
  1755. card->name);
  1756. return -EINVAL;
  1757. }
  1758. tst_used = 0;
  1759. tst_free = card->tst_free;
  1760. if (test_bit(VCF_TX, &vc->flags))
  1761. tst_used = vc->ntste;
  1762. tst_free += tst_used;
  1763. tcr = atm_pcr_goal(&qos->txtp);
  1764. tcra = tcr >= 0 ? tcr : -tcr;
  1765. TXPRINTK("%s: CBR target cell rate = %d\n", card->name, tcra);
  1766. tmpl = (unsigned long) tcra * ((unsigned long) card->tst_size - 2);
  1767. modl = tmpl % (unsigned long)card->utopia_pcr;
  1768. tst_entries = (int) (tmpl / card->utopia_pcr);
  1769. if (tcr > 0) {
  1770. if (modl > 0)
  1771. tst_entries++;
  1772. } else if (tcr == 0) {
  1773. tst_entries = tst_free - SAR_TST_RESERVED;
  1774. if (tst_entries <= 0) {
  1775. printk("%s: no CBR bandwidth free.\n", card->name);
  1776. return -ENOSR;
  1777. }
  1778. }
  1779. if (tst_entries == 0) {
  1780. printk("%s: selected CBR bandwidth < granularity.\n",
  1781. card->name);
  1782. return -EINVAL;
  1783. }
  1784. if (tst_entries > (tst_free - SAR_TST_RESERVED)) {
  1785. printk("%s: not enough CBR bandwidth free.\n", card->name);
  1786. return -ENOSR;
  1787. }
  1788. vc->ntste = tst_entries;
  1789. card->tst_free = tst_free - tst_entries;
  1790. if (test_bit(VCF_TX, &vc->flags)) {
  1791. if (tst_used == tst_entries)
  1792. return 0;
  1793. OPRINTK("%s: modify %d -> %d entries in TST.\n",
  1794. card->name, tst_used, tst_entries);
  1795. change_tst(card, vc, tst_entries, TSTE_OPC_CBR);
  1796. return 0;
  1797. }
  1798. OPRINTK("%s: setting %d entries in TST.\n", card->name, tst_entries);
  1799. fill_tst(card, vc, tst_entries, TSTE_OPC_CBR);
  1800. return 0;
  1801. }
  1802. static int
  1803. idt77252_init_ubr(struct idt77252_dev *card, struct vc_map *vc,
  1804. struct atm_vcc *vcc, struct atm_qos *qos)
  1805. {
  1806. unsigned long flags;
  1807. int tcr;
  1808. spin_lock_irqsave(&vc->lock, flags);
  1809. if (vc->estimator) {
  1810. del_timer(&vc->estimator->timer);
  1811. kfree(vc->estimator);
  1812. vc->estimator = NULL;
  1813. }
  1814. spin_unlock_irqrestore(&vc->lock, flags);
  1815. tcr = atm_pcr_goal(&qos->txtp);
  1816. if (tcr == 0)
  1817. tcr = card->link_pcr;
  1818. vc->estimator = idt77252_init_est(vc, tcr);
  1819. vc->class = SCHED_UBR;
  1820. vc->init_er = idt77252_rate_logindex(card, tcr);
  1821. vc->lacr = vc->init_er;
  1822. if (tcr < 0)
  1823. vc->max_er = vc->init_er;
  1824. else
  1825. vc->max_er = 0xff;
  1826. return 0;
  1827. }
  1828. static int
  1829. idt77252_init_tx(struct idt77252_dev *card, struct vc_map *vc,
  1830. struct atm_vcc *vcc, struct atm_qos *qos)
  1831. {
  1832. int error;
  1833. if (test_bit(VCF_TX, &vc->flags))
  1834. return -EBUSY;
  1835. switch (qos->txtp.traffic_class) {
  1836. case ATM_CBR:
  1837. vc->class = SCHED_CBR;
  1838. break;
  1839. case ATM_UBR:
  1840. vc->class = SCHED_UBR;
  1841. break;
  1842. case ATM_VBR:
  1843. case ATM_ABR:
  1844. default:
  1845. return -EPROTONOSUPPORT;
  1846. }
  1847. vc->scq = alloc_scq(card, vc->class);
  1848. if (!vc->scq) {
  1849. printk("%s: can't get SCQ.\n", card->name);
  1850. return -ENOMEM;
  1851. }
  1852. vc->scq->scd = get_free_scd(card, vc);
  1853. if (vc->scq->scd == 0) {
  1854. printk("%s: no SCD available.\n", card->name);
  1855. free_scq(card, vc->scq);
  1856. return -ENOMEM;
  1857. }
  1858. fill_scd(card, vc->scq, vc->class);
  1859. if (set_tct(card, vc)) {
  1860. printk("%s: class %d not supported.\n",
  1861. card->name, qos->txtp.traffic_class);
  1862. card->scd2vc[vc->scd_index] = NULL;
  1863. free_scq(card, vc->scq);
  1864. return -EPROTONOSUPPORT;
  1865. }
  1866. switch (vc->class) {
  1867. case SCHED_CBR:
  1868. error = idt77252_init_cbr(card, vc, vcc, qos);
  1869. if (error) {
  1870. card->scd2vc[vc->scd_index] = NULL;
  1871. free_scq(card, vc->scq);
  1872. return error;
  1873. }
  1874. clear_bit(VCF_IDLE, &vc->flags);
  1875. writel(TCMDQ_START | vc->index, SAR_REG_TCMDQ);
  1876. break;
  1877. case SCHED_UBR:
  1878. error = idt77252_init_ubr(card, vc, vcc, qos);
  1879. if (error) {
  1880. card->scd2vc[vc->scd_index] = NULL;
  1881. free_scq(card, vc->scq);
  1882. return error;
  1883. }
  1884. set_bit(VCF_IDLE, &vc->flags);
  1885. break;
  1886. }
  1887. vc->tx_vcc = vcc;
  1888. set_bit(VCF_TX, &vc->flags);
  1889. return 0;
  1890. }
  1891. static int
  1892. idt77252_init_rx(struct idt77252_dev *card, struct vc_map *vc,
  1893. struct atm_vcc *vcc, struct atm_qos *qos)
  1894. {
  1895. unsigned long flags;
  1896. unsigned long addr;
  1897. u32 rcte = 0;
  1898. if (test_bit(VCF_RX, &vc->flags))
  1899. return -EBUSY;
  1900. vc->rx_vcc = vcc;
  1901. set_bit(VCF_RX, &vc->flags);
  1902. if ((vcc->vci == 3) || (vcc->vci == 4))
  1903. return 0;
  1904. flush_rx_pool(card, &vc->rcv.rx_pool);
  1905. rcte |= SAR_RCTE_CONNECTOPEN;
  1906. rcte |= SAR_RCTE_RAWCELLINTEN;
  1907. switch (qos->aal) {
  1908. case ATM_AAL0:
  1909. rcte |= SAR_RCTE_RCQ;
  1910. break;
  1911. case ATM_AAL1:
  1912. rcte |= SAR_RCTE_OAM; /* Let SAR drop Video */
  1913. break;
  1914. case ATM_AAL34:
  1915. rcte |= SAR_RCTE_AAL34;
  1916. break;
  1917. case ATM_AAL5:
  1918. rcte |= SAR_RCTE_AAL5;
  1919. break;
  1920. default:
  1921. rcte |= SAR_RCTE_RCQ;
  1922. break;
  1923. }
  1924. if (qos->aal != ATM_AAL5)
  1925. rcte |= SAR_RCTE_FBP_1;
  1926. else if (qos->rxtp.max_sdu > SAR_FB_SIZE_2)
  1927. rcte |= SAR_RCTE_FBP_3;
  1928. else if (qos->rxtp.max_sdu > SAR_FB_SIZE_1)
  1929. rcte |= SAR_RCTE_FBP_2;
  1930. else if (qos->rxtp.max_sdu > SAR_FB_SIZE_0)
  1931. rcte |= SAR_RCTE_FBP_1;
  1932. else
  1933. rcte |= SAR_RCTE_FBP_01;
  1934. addr = card->rct_base + (vc->index << 2);
  1935. OPRINTK("%s: writing RCT at 0x%lx\n", card->name, addr);
  1936. write_sram(card, addr, rcte);
  1937. spin_lock_irqsave(&card->cmd_lock, flags);
  1938. writel(SAR_CMD_OPEN_CONNECTION | (addr << 2), SAR_REG_CMD);
  1939. waitfor_idle(card);
  1940. spin_unlock_irqrestore(&card->cmd_lock, flags);
  1941. return 0;
  1942. }
  1943. static int
  1944. idt77252_open(struct atm_vcc *vcc)
  1945. {
  1946. struct atm_dev *dev = vcc->dev;
  1947. struct idt77252_dev *card = dev->dev_data;
  1948. struct vc_map *vc;
  1949. unsigned int index;
  1950. unsigned int inuse;
  1951. int error;
  1952. int vci = vcc->vci;
  1953. short vpi = vcc->vpi;
  1954. if (vpi == ATM_VPI_UNSPEC || vci == ATM_VCI_UNSPEC)
  1955. return 0;
  1956. if (vpi >= (1 << card->vpibits)) {
  1957. printk("%s: unsupported VPI: %d\n", card->name, vpi);
  1958. return -EINVAL;
  1959. }
  1960. if (vci >= (1 << card->vcibits)) {
  1961. printk("%s: unsupported VCI: %d\n", card->name, vci);
  1962. return -EINVAL;
  1963. }
  1964. set_bit(ATM_VF_ADDR, &vcc->flags);
  1965. mutex_lock(&card->mutex);
  1966. OPRINTK("%s: opening vpi.vci: %d.%d\n", card->name, vpi, vci);
  1967. switch (vcc->qos.aal) {
  1968. case ATM_AAL0:
  1969. case ATM_AAL1:
  1970. case ATM_AAL5:
  1971. break;
  1972. default:
  1973. printk("%s: Unsupported AAL: %d\n", card->name, vcc->qos.aal);
  1974. mutex_unlock(&card->mutex);
  1975. return -EPROTONOSUPPORT;
  1976. }
  1977. index = VPCI2VC(card, vpi, vci);
  1978. if (!card->vcs[index]) {
  1979. card->vcs[index] = kzalloc(sizeof(struct vc_map), GFP_KERNEL);
  1980. if (!card->vcs[index]) {
  1981. printk("%s: can't alloc vc in open()\n", card->name);
  1982. mutex_unlock(&card->mutex);
  1983. return -ENOMEM;
  1984. }
  1985. card->vcs[index]->card = card;
  1986. card->vcs[index]->index = index;
  1987. spin_lock_init(&card->vcs[index]->lock);
  1988. }
  1989. vc = card->vcs[index];
  1990. vcc->dev_data = vc;
  1991. IPRINTK("%s: idt77252_open: vc = %d (%d.%d) %s/%s (max RX SDU: %u)\n",
  1992. card->name, vc->index, vcc->vpi, vcc->vci,
  1993. vcc->qos.rxtp.traffic_class != ATM_NONE ? "rx" : "--",
  1994. vcc->qos.txtp.traffic_class != ATM_NONE ? "tx" : "--",
  1995. vcc->qos.rxtp.max_sdu);
  1996. inuse = 0;
  1997. if (vcc->qos.txtp.traffic_class != ATM_NONE &&
  1998. test_bit(VCF_TX, &vc->flags))
  1999. inuse = 1;
  2000. if (vcc->qos.rxtp.traffic_class != ATM_NONE &&
  2001. test_bit(VCF_RX, &vc->flags))
  2002. inuse += 2;
  2003. if (inuse) {
  2004. printk("%s: %s vci already in use.\n", card->name,
  2005. inuse == 1 ? "tx" : inuse == 2 ? "rx" : "tx and rx");
  2006. mutex_unlock(&card->mutex);
  2007. return -EADDRINUSE;
  2008. }
  2009. if (vcc->qos.txtp.traffic_class != ATM_NONE) {
  2010. error = idt77252_init_tx(card, vc, vcc, &vcc->qos);
  2011. if (error) {
  2012. mutex_unlock(&card->mutex);
  2013. return error;
  2014. }
  2015. }
  2016. if (vcc->qos.rxtp.traffic_class != ATM_NONE) {
  2017. error = idt77252_init_rx(card, vc, vcc, &vcc->qos);
  2018. if (error) {
  2019. mutex_unlock(&card->mutex);
  2020. return error;
  2021. }
  2022. }
  2023. set_bit(ATM_VF_READY, &vcc->flags);
  2024. mutex_unlock(&card->mutex);
  2025. return 0;
  2026. }
  2027. static void
  2028. idt77252_close(struct atm_vcc *vcc)
  2029. {
  2030. struct atm_dev *dev = vcc->dev;
  2031. struct idt77252_dev *card = dev->dev_data;
  2032. struct vc_map *vc = vcc->dev_data;
  2033. unsigned long flags;
  2034. unsigned long addr;
  2035. unsigned long timeout;
  2036. mutex_lock(&card->mutex);
  2037. IPRINTK("%s: idt77252_close: vc = %d (%d.%d)\n",
  2038. card->name, vc->index, vcc->vpi, vcc->vci);
  2039. clear_bit(ATM_VF_READY, &vcc->flags);
  2040. if (vcc->qos.rxtp.traffic_class != ATM_NONE) {
  2041. spin_lock_irqsave(&vc->lock, flags);
  2042. clear_bit(VCF_RX, &vc->flags);
  2043. vc->rx_vcc = NULL;
  2044. spin_unlock_irqrestore(&vc->lock, flags);
  2045. if ((vcc->vci == 3) || (vcc->vci == 4))
  2046. goto done;
  2047. addr = card->rct_base + vc->index * SAR_SRAM_RCT_SIZE;
  2048. spin_lock_irqsave(&card->cmd_lock, flags);
  2049. writel(SAR_CMD_CLOSE_CONNECTION | (addr << 2), SAR_REG_CMD);
  2050. waitfor_idle(card);
  2051. spin_unlock_irqrestore(&card->cmd_lock, flags);
  2052. if (skb_queue_len(&vc->rcv.rx_pool.queue) != 0) {
  2053. DPRINTK("%s: closing a VC with pending rx buffers.\n",
  2054. card->name);
  2055. recycle_rx_pool_skb(card, &vc->rcv.rx_pool);
  2056. }
  2057. }
  2058. done:
  2059. if (vcc->qos.txtp.traffic_class != ATM_NONE) {
  2060. spin_lock_irqsave(&vc->lock, flags);
  2061. clear_bit(VCF_TX, &vc->flags);
  2062. clear_bit(VCF_IDLE, &vc->flags);
  2063. clear_bit(VCF_RSV, &vc->flags);
  2064. vc->tx_vcc = NULL;
  2065. if (vc->estimator) {
  2066. del_timer(&vc->estimator->timer);
  2067. kfree(vc->estimator);
  2068. vc->estimator = NULL;
  2069. }
  2070. spin_unlock_irqrestore(&vc->lock, flags);
  2071. timeout = 5 * 1000;
  2072. while (atomic_read(&vc->scq->used) > 0) {
  2073. timeout = msleep_interruptible(timeout);
  2074. if (!timeout) {
  2075. pr_warn("%s: SCQ drain timeout: %u used\n",
  2076. card->name, atomic_read(&vc->scq->used));
  2077. break;
  2078. }
  2079. }
  2080. writel(TCMDQ_HALT | vc->index, SAR_REG_TCMDQ);
  2081. clear_scd(card, vc->scq, vc->class);
  2082. if (vc->class == SCHED_CBR) {
  2083. clear_tst(card, vc);
  2084. card->tst_free += vc->ntste;
  2085. vc->ntste = 0;
  2086. }
  2087. card->scd2vc[vc->scd_index] = NULL;
  2088. free_scq(card, vc->scq);
  2089. }
  2090. mutex_unlock(&card->mutex);
  2091. }
  2092. static int
  2093. idt77252_change_qos(struct atm_vcc *vcc, struct atm_qos *qos, int flags)
  2094. {
  2095. struct atm_dev *dev = vcc->dev;
  2096. struct idt77252_dev *card = dev->dev_data;
  2097. struct vc_map *vc = vcc->dev_data;
  2098. int error = 0;
  2099. mutex_lock(&card->mutex);
  2100. if (qos->txtp.traffic_class != ATM_NONE) {
  2101. if (!test_bit(VCF_TX, &vc->flags)) {
  2102. error = idt77252_init_tx(card, vc, vcc, qos);
  2103. if (error)
  2104. goto out;
  2105. } else {
  2106. switch (qos->txtp.traffic_class) {
  2107. case ATM_CBR:
  2108. error = idt77252_init_cbr(card, vc, vcc, qos);
  2109. if (error)
  2110. goto out;
  2111. break;
  2112. case ATM_UBR:
  2113. error = idt77252_init_ubr(card, vc, vcc, qos);
  2114. if (error)
  2115. goto out;
  2116. if (!test_bit(VCF_IDLE, &vc->flags)) {
  2117. writel(TCMDQ_LACR | (vc->lacr << 16) |
  2118. vc->index, SAR_REG_TCMDQ);
  2119. }
  2120. break;
  2121. case ATM_VBR:
  2122. case ATM_ABR:
  2123. error = -EOPNOTSUPP;
  2124. goto out;
  2125. }
  2126. }
  2127. }
  2128. if ((qos->rxtp.traffic_class != ATM_NONE) &&
  2129. !test_bit(VCF_RX, &vc->flags)) {
  2130. error = idt77252_init_rx(card, vc, vcc, qos);
  2131. if (error)
  2132. goto out;
  2133. }
  2134. memcpy(&vcc->qos, qos, sizeof(struct atm_qos));
  2135. set_bit(ATM_VF_HASQOS, &vcc->flags);
  2136. out:
  2137. mutex_unlock(&card->mutex);
  2138. return error;
  2139. }
  2140. static int
  2141. idt77252_proc_read(struct atm_dev *dev, loff_t * pos, char *page)
  2142. {
  2143. struct idt77252_dev *card = dev->dev_data;
  2144. int i, left;
  2145. left = (int) *pos;
  2146. if (!left--)
  2147. return sprintf(page, "IDT77252 Interrupts:\n");
  2148. if (!left--)
  2149. return sprintf(page, "TSIF: %lu\n", card->irqstat[15]);
  2150. if (!left--)
  2151. return sprintf(page, "TXICP: %lu\n", card->irqstat[14]);
  2152. if (!left--)
  2153. return sprintf(page, "TSQF: %lu\n", card->irqstat[12]);
  2154. if (!left--)
  2155. return sprintf(page, "TMROF: %lu\n", card->irqstat[11]);
  2156. if (!left--)
  2157. return sprintf(page, "PHYI: %lu\n", card->irqstat[10]);
  2158. if (!left--)
  2159. return sprintf(page, "FBQ3A: %lu\n", card->irqstat[8]);
  2160. if (!left--)
  2161. return sprintf(page, "FBQ2A: %lu\n", card->irqstat[7]);
  2162. if (!left--)
  2163. return sprintf(page, "RSQF: %lu\n", card->irqstat[6]);
  2164. if (!left--)
  2165. return sprintf(page, "EPDU: %lu\n", card->irqstat[5]);
  2166. if (!left--)
  2167. return sprintf(page, "RAWCF: %lu\n", card->irqstat[4]);
  2168. if (!left--)
  2169. return sprintf(page, "FBQ1A: %lu\n", card->irqstat[3]);
  2170. if (!left--)
  2171. return sprintf(page, "FBQ0A: %lu\n", card->irqstat[2]);
  2172. if (!left--)
  2173. return sprintf(page, "RSQAF: %lu\n", card->irqstat[1]);
  2174. if (!left--)
  2175. return sprintf(page, "IDT77252 Transmit Connection Table:\n");
  2176. for (i = 0; i < card->tct_size; i++) {
  2177. unsigned long tct;
  2178. struct atm_vcc *vcc;
  2179. struct vc_map *vc;
  2180. char *p;
  2181. vc = card->vcs[i];
  2182. if (!vc)
  2183. continue;
  2184. vcc = NULL;
  2185. if (vc->tx_vcc)
  2186. vcc = vc->tx_vcc;
  2187. if (!vcc)
  2188. continue;
  2189. if (left--)
  2190. continue;
  2191. p = page;
  2192. p += sprintf(p, " %4u: %u.%u: ", i, vcc->vpi, vcc->vci);
  2193. tct = (unsigned long) (card->tct_base + i * SAR_SRAM_TCT_SIZE);
  2194. for (i = 0; i < 8; i++)
  2195. p += sprintf(p, " %08x", read_sram(card, tct + i));
  2196. p += sprintf(p, "\n");
  2197. return p - page;
  2198. }
  2199. return 0;
  2200. }
  2201. /*****************************************************************************/
  2202. /* */
  2203. /* Interrupt handler */
  2204. /* */
  2205. /*****************************************************************************/
  2206. static void
  2207. idt77252_collect_stat(struct idt77252_dev *card)
  2208. {
  2209. (void) readl(SAR_REG_CDC);
  2210. (void) readl(SAR_REG_VPEC);
  2211. (void) readl(SAR_REG_ICC);
  2212. }
  2213. static irqreturn_t
  2214. idt77252_interrupt(int irq, void *dev_id)
  2215. {
  2216. struct idt77252_dev *card = dev_id;
  2217. u32 stat;
  2218. stat = readl(SAR_REG_STAT) & 0xffff;
  2219. if (!stat) /* no interrupt for us */
  2220. return IRQ_NONE;
  2221. if (test_and_set_bit(IDT77252_BIT_INTERRUPT, &card->flags)) {
  2222. printk("%s: Re-entering irq_handler()\n", card->name);
  2223. goto out;
  2224. }
  2225. writel(stat, SAR_REG_STAT); /* reset interrupt */
  2226. if (stat & SAR_STAT_TSIF) { /* entry written to TSQ */
  2227. INTPRINTK("%s: TSIF\n", card->name);
  2228. card->irqstat[15]++;
  2229. idt77252_tx(card);
  2230. }
  2231. if (stat & SAR_STAT_TXICP) { /* Incomplete CS-PDU has */
  2232. INTPRINTK("%s: TXICP\n", card->name);
  2233. card->irqstat[14]++;
  2234. #ifdef CONFIG_ATM_IDT77252_DEBUG
  2235. idt77252_tx_dump(card);
  2236. #endif
  2237. }
  2238. if (stat & SAR_STAT_TSQF) { /* TSQ 7/8 full */
  2239. INTPRINTK("%s: TSQF\n", card->name);
  2240. card->irqstat[12]++;
  2241. idt77252_tx(card);
  2242. }
  2243. if (stat & SAR_STAT_TMROF) { /* Timer overflow */
  2244. INTPRINTK("%s: TMROF\n", card->name);
  2245. card->irqstat[11]++;
  2246. idt77252_collect_stat(card);
  2247. }
  2248. if (stat & SAR_STAT_EPDU) { /* Got complete CS-PDU */
  2249. INTPRINTK("%s: EPDU\n", card->name);
  2250. card->irqstat[5]++;
  2251. idt77252_rx(card);
  2252. }
  2253. if (stat & SAR_STAT_RSQAF) { /* RSQ is 7/8 full */
  2254. INTPRINTK("%s: RSQAF\n", card->name);
  2255. card->irqstat[1]++;
  2256. idt77252_rx(card);
  2257. }
  2258. if (stat & SAR_STAT_RSQF) { /* RSQ is full */
  2259. INTPRINTK("%s: RSQF\n", card->name);
  2260. card->irqstat[6]++;
  2261. idt77252_rx(card);
  2262. }
  2263. if (stat & SAR_STAT_RAWCF) { /* Raw cell received */
  2264. INTPRINTK("%s: RAWCF\n", card->name);
  2265. card->irqstat[4]++;
  2266. idt77252_rx_raw(card);
  2267. }
  2268. if (stat & SAR_STAT_PHYI) { /* PHY device interrupt */
  2269. INTPRINTK("%s: PHYI", card->name);
  2270. card->irqstat[10]++;
  2271. if (card->atmdev->phy && card->atmdev->phy->interrupt)
  2272. card->atmdev->phy->interrupt(card->atmdev);
  2273. }
  2274. if (stat & (SAR_STAT_FBQ0A | SAR_STAT_FBQ1A |
  2275. SAR_STAT_FBQ2A | SAR_STAT_FBQ3A)) {
  2276. writel(readl(SAR_REG_CFG) & ~(SAR_CFG_FBIE), SAR_REG_CFG);
  2277. INTPRINTK("%s: FBQA: %04x\n", card->name, stat);
  2278. if (stat & SAR_STAT_FBQ0A)
  2279. card->irqstat[2]++;
  2280. if (stat & SAR_STAT_FBQ1A)
  2281. card->irqstat[3]++;
  2282. if (stat & SAR_STAT_FBQ2A)
  2283. card->irqstat[7]++;
  2284. if (stat & SAR_STAT_FBQ3A)
  2285. card->irqstat[8]++;
  2286. schedule_work(&card->tqueue);
  2287. }
  2288. out:
  2289. clear_bit(IDT77252_BIT_INTERRUPT, &card->flags);
  2290. return IRQ_HANDLED;
  2291. }
  2292. static void
  2293. idt77252_softint(struct work_struct *work)
  2294. {
  2295. struct idt77252_dev *card =
  2296. container_of(work, struct idt77252_dev, tqueue);
  2297. u32 stat;
  2298. int done;
  2299. for (done = 1; ; done = 1) {
  2300. stat = readl(SAR_REG_STAT) >> 16;
  2301. if ((stat & 0x0f) < SAR_FBQ0_HIGH) {
  2302. add_rx_skb(card, 0, SAR_FB_SIZE_0, 32);
  2303. done = 0;
  2304. }
  2305. stat >>= 4;
  2306. if ((stat & 0x0f) < SAR_FBQ1_HIGH) {
  2307. add_rx_skb(card, 1, SAR_FB_SIZE_1, 32);
  2308. done = 0;
  2309. }
  2310. stat >>= 4;
  2311. if ((stat & 0x0f) < SAR_FBQ2_HIGH) {
  2312. add_rx_skb(card, 2, SAR_FB_SIZE_2, 32);
  2313. done = 0;
  2314. }
  2315. stat >>= 4;
  2316. if ((stat & 0x0f) < SAR_FBQ3_HIGH) {
  2317. add_rx_skb(card, 3, SAR_FB_SIZE_3, 32);
  2318. done = 0;
  2319. }
  2320. if (done)
  2321. break;
  2322. }
  2323. writel(readl(SAR_REG_CFG) | SAR_CFG_FBIE, SAR_REG_CFG);
  2324. }
  2325. static int
  2326. open_card_oam(struct idt77252_dev *card)
  2327. {
  2328. unsigned long flags;
  2329. unsigned long addr;
  2330. struct vc_map *vc;
  2331. int vpi, vci;
  2332. int index;
  2333. u32 rcte;
  2334. for (vpi = 0; vpi < (1 << card->vpibits); vpi++) {
  2335. for (vci = 3; vci < 5; vci++) {
  2336. index = VPCI2VC(card, vpi, vci);
  2337. vc = kzalloc(sizeof(struct vc_map), GFP_KERNEL);
  2338. if (!vc) {
  2339. printk("%s: can't alloc vc\n", card->name);
  2340. return -ENOMEM;
  2341. }
  2342. vc->index = index;
  2343. card->vcs[index] = vc;
  2344. flush_rx_pool(card, &vc->rcv.rx_pool);
  2345. rcte = SAR_RCTE_CONNECTOPEN |
  2346. SAR_RCTE_RAWCELLINTEN |
  2347. SAR_RCTE_RCQ |
  2348. SAR_RCTE_FBP_1;
  2349. addr = card->rct_base + (vc->index << 2);
  2350. write_sram(card, addr, rcte);
  2351. spin_lock_irqsave(&card->cmd_lock, flags);
  2352. writel(SAR_CMD_OPEN_CONNECTION | (addr << 2),
  2353. SAR_REG_CMD);
  2354. waitfor_idle(card);
  2355. spin_unlock_irqrestore(&card->cmd_lock, flags);
  2356. }
  2357. }
  2358. return 0;
  2359. }
  2360. static void
  2361. close_card_oam(struct idt77252_dev *card)
  2362. {
  2363. unsigned long flags;
  2364. unsigned long addr;
  2365. struct vc_map *vc;
  2366. int vpi, vci;
  2367. int index;
  2368. for (vpi = 0; vpi < (1 << card->vpibits); vpi++) {
  2369. for (vci = 3; vci < 5; vci++) {
  2370. index = VPCI2VC(card, vpi, vci);
  2371. vc = card->vcs[index];
  2372. addr = card->rct_base + vc->index * SAR_SRAM_RCT_SIZE;
  2373. spin_lock_irqsave(&card->cmd_lock, flags);
  2374. writel(SAR_CMD_CLOSE_CONNECTION | (addr << 2),
  2375. SAR_REG_CMD);
  2376. waitfor_idle(card);
  2377. spin_unlock_irqrestore(&card->cmd_lock, flags);
  2378. if (skb_queue_len(&vc->rcv.rx_pool.queue) != 0) {
  2379. DPRINTK("%s: closing a VC "
  2380. "with pending rx buffers.\n",
  2381. card->name);
  2382. recycle_rx_pool_skb(card, &vc->rcv.rx_pool);
  2383. }
  2384. }
  2385. }
  2386. }
  2387. static int
  2388. open_card_ubr0(struct idt77252_dev *card)
  2389. {
  2390. struct vc_map *vc;
  2391. vc = kzalloc(sizeof(struct vc_map), GFP_KERNEL);
  2392. if (!vc) {
  2393. printk("%s: can't alloc vc\n", card->name);
  2394. return -ENOMEM;
  2395. }
  2396. card->vcs[0] = vc;
  2397. vc->class = SCHED_UBR0;
  2398. vc->scq = alloc_scq(card, vc->class);
  2399. if (!vc->scq) {
  2400. printk("%s: can't get SCQ.\n", card->name);
  2401. return -ENOMEM;
  2402. }
  2403. card->scd2vc[0] = vc;
  2404. vc->scd_index = 0;
  2405. vc->scq->scd = card->scd_base;
  2406. fill_scd(card, vc->scq, vc->class);
  2407. write_sram(card, card->tct_base + 0, TCT_UBR | card->scd_base);
  2408. write_sram(card, card->tct_base + 1, 0);
  2409. write_sram(card, card->tct_base + 2, 0);
  2410. write_sram(card, card->tct_base + 3, 0);
  2411. write_sram(card, card->tct_base + 4, 0);
  2412. write_sram(card, card->tct_base + 5, 0);
  2413. write_sram(card, card->tct_base + 6, 0);
  2414. write_sram(card, card->tct_base + 7, TCT_FLAG_UBR);
  2415. clear_bit(VCF_IDLE, &vc->flags);
  2416. writel(TCMDQ_START | 0, SAR_REG_TCMDQ);
  2417. return 0;
  2418. }
  2419. static int
  2420. idt77252_dev_open(struct idt77252_dev *card)
  2421. {
  2422. u32 conf;
  2423. if (!test_bit(IDT77252_BIT_INIT, &card->flags)) {
  2424. printk("%s: SAR not yet initialized.\n", card->name);
  2425. return -1;
  2426. }
  2427. conf = SAR_CFG_RXPTH| /* enable receive path */
  2428. SAR_RX_DELAY | /* interrupt on complete PDU */
  2429. SAR_CFG_RAWIE | /* interrupt enable on raw cells */
  2430. SAR_CFG_RQFIE | /* interrupt on RSQ almost full */
  2431. SAR_CFG_TMOIE | /* interrupt on timer overflow */
  2432. SAR_CFG_FBIE | /* interrupt on low free buffers */
  2433. SAR_CFG_TXEN | /* transmit operation enable */
  2434. SAR_CFG_TXINT | /* interrupt on transmit status */
  2435. SAR_CFG_TXUIE | /* interrupt on transmit underrun */
  2436. SAR_CFG_TXSFI | /* interrupt on TSQ almost full */
  2437. SAR_CFG_PHYIE /* enable PHY interrupts */
  2438. ;
  2439. #ifdef CONFIG_ATM_IDT77252_RCV_ALL
  2440. /* Test RAW cell receive. */
  2441. conf |= SAR_CFG_VPECA;
  2442. #endif
  2443. writel(readl(SAR_REG_CFG) | conf, SAR_REG_CFG);
  2444. if (open_card_oam(card)) {
  2445. printk("%s: Error initializing OAM.\n", card->name);
  2446. return -1;
  2447. }
  2448. if (open_card_ubr0(card)) {
  2449. printk("%s: Error initializing UBR0.\n", card->name);
  2450. return -1;
  2451. }
  2452. IPRINTK("%s: opened IDT77252 ABR SAR.\n", card->name);
  2453. return 0;
  2454. }
  2455. static void idt77252_dev_close(struct atm_dev *dev)
  2456. {
  2457. struct idt77252_dev *card = dev->dev_data;
  2458. u32 conf;
  2459. close_card_oam(card);
  2460. conf = SAR_CFG_RXPTH | /* enable receive path */
  2461. SAR_RX_DELAY | /* interrupt on complete PDU */
  2462. SAR_CFG_RAWIE | /* interrupt enable on raw cells */
  2463. SAR_CFG_RQFIE | /* interrupt on RSQ almost full */
  2464. SAR_CFG_TMOIE | /* interrupt on timer overflow */
  2465. SAR_CFG_FBIE | /* interrupt on low free buffers */
  2466. SAR_CFG_TXEN | /* transmit operation enable */
  2467. SAR_CFG_TXINT | /* interrupt on transmit status */
  2468. SAR_CFG_TXUIE | /* interrupt on xmit underrun */
  2469. SAR_CFG_TXSFI /* interrupt on TSQ almost full */
  2470. ;
  2471. writel(readl(SAR_REG_CFG) & ~(conf), SAR_REG_CFG);
  2472. DIPRINTK("%s: closed IDT77252 ABR SAR.\n", card->name);
  2473. }
  2474. /*****************************************************************************/
  2475. /* */
  2476. /* Initialisation and Deinitialization of IDT77252 */
  2477. /* */
  2478. /*****************************************************************************/
  2479. static void
  2480. deinit_card(struct idt77252_dev *card)
  2481. {
  2482. struct sk_buff *skb;
  2483. int i, j;
  2484. if (!test_bit(IDT77252_BIT_INIT, &card->flags)) {
  2485. printk("%s: SAR not yet initialized.\n", card->name);
  2486. return;
  2487. }
  2488. DIPRINTK("idt77252: deinitialize card %u\n", card->index);
  2489. writel(0, SAR_REG_CFG);
  2490. if (card->atmdev)
  2491. atm_dev_deregister(card->atmdev);
  2492. for (i = 0; i < 4; i++) {
  2493. for (j = 0; j < FBQ_SIZE; j++) {
  2494. skb = card->sbpool[i].skb[j];
  2495. if (skb) {
  2496. pci_unmap_single(card->pcidev,
  2497. IDT77252_PRV_PADDR(skb),
  2498. (skb_end_pointer(skb) -
  2499. skb->data),
  2500. PCI_DMA_FROMDEVICE);
  2501. card->sbpool[i].skb[j] = NULL;
  2502. dev_kfree_skb(skb);
  2503. }
  2504. }
  2505. }
  2506. vfree(card->soft_tst);
  2507. vfree(card->scd2vc);
  2508. vfree(card->vcs);
  2509. if (card->raw_cell_hnd) {
  2510. pci_free_consistent(card->pcidev, 2 * sizeof(u32),
  2511. card->raw_cell_hnd, card->raw_cell_paddr);
  2512. }
  2513. if (card->rsq.base) {
  2514. DIPRINTK("%s: Release RSQ ...\n", card->name);
  2515. deinit_rsq(card);
  2516. }
  2517. if (card->tsq.base) {
  2518. DIPRINTK("%s: Release TSQ ...\n", card->name);
  2519. deinit_tsq(card);
  2520. }
  2521. DIPRINTK("idt77252: Release IRQ.\n");
  2522. free_irq(card->pcidev->irq, card);
  2523. for (i = 0; i < 4; i++) {
  2524. if (card->fbq[i])
  2525. iounmap(card->fbq[i]);
  2526. }
  2527. if (card->membase)
  2528. iounmap(card->membase);
  2529. clear_bit(IDT77252_BIT_INIT, &card->flags);
  2530. DIPRINTK("%s: Card deinitialized.\n", card->name);
  2531. }
  2532. static void init_sram(struct idt77252_dev *card)
  2533. {
  2534. int i;
  2535. for (i = 0; i < card->sramsize; i += 4)
  2536. write_sram(card, (i >> 2), 0);
  2537. /* set SRAM layout for THIS card */
  2538. if (card->sramsize == (512 * 1024)) {
  2539. card->tct_base = SAR_SRAM_TCT_128_BASE;
  2540. card->tct_size = (SAR_SRAM_TCT_128_TOP - card->tct_base + 1)
  2541. / SAR_SRAM_TCT_SIZE;
  2542. card->rct_base = SAR_SRAM_RCT_128_BASE;
  2543. card->rct_size = (SAR_SRAM_RCT_128_TOP - card->rct_base + 1)
  2544. / SAR_SRAM_RCT_SIZE;
  2545. card->rt_base = SAR_SRAM_RT_128_BASE;
  2546. card->scd_base = SAR_SRAM_SCD_128_BASE;
  2547. card->scd_size = (SAR_SRAM_SCD_128_TOP - card->scd_base + 1)
  2548. / SAR_SRAM_SCD_SIZE;
  2549. card->tst[0] = SAR_SRAM_TST1_128_BASE;
  2550. card->tst[1] = SAR_SRAM_TST2_128_BASE;
  2551. card->tst_size = SAR_SRAM_TST1_128_TOP - card->tst[0] + 1;
  2552. card->abrst_base = SAR_SRAM_ABRSTD_128_BASE;
  2553. card->abrst_size = SAR_ABRSTD_SIZE_8K;
  2554. card->fifo_base = SAR_SRAM_FIFO_128_BASE;
  2555. card->fifo_size = SAR_RXFD_SIZE_32K;
  2556. } else {
  2557. card->tct_base = SAR_SRAM_TCT_32_BASE;
  2558. card->tct_size = (SAR_SRAM_TCT_32_TOP - card->tct_base + 1)
  2559. / SAR_SRAM_TCT_SIZE;
  2560. card->rct_base = SAR_SRAM_RCT_32_BASE;
  2561. card->rct_size = (SAR_SRAM_RCT_32_TOP - card->rct_base + 1)
  2562. / SAR_SRAM_RCT_SIZE;
  2563. card->rt_base = SAR_SRAM_RT_32_BASE;
  2564. card->scd_base = SAR_SRAM_SCD_32_BASE;
  2565. card->scd_size = (SAR_SRAM_SCD_32_TOP - card->scd_base + 1)
  2566. / SAR_SRAM_SCD_SIZE;
  2567. card->tst[0] = SAR_SRAM_TST1_32_BASE;
  2568. card->tst[1] = SAR_SRAM_TST2_32_BASE;
  2569. card->tst_size = (SAR_SRAM_TST1_32_TOP - card->tst[0] + 1);
  2570. card->abrst_base = SAR_SRAM_ABRSTD_32_BASE;
  2571. card->abrst_size = SAR_ABRSTD_SIZE_1K;
  2572. card->fifo_base = SAR_SRAM_FIFO_32_BASE;
  2573. card->fifo_size = SAR_RXFD_SIZE_4K;
  2574. }
  2575. /* Initialize TCT */
  2576. for (i = 0; i < card->tct_size; i++) {
  2577. write_sram(card, i * SAR_SRAM_TCT_SIZE + 0, 0);
  2578. write_sram(card, i * SAR_SRAM_TCT_SIZE + 1, 0);
  2579. write_sram(card, i * SAR_SRAM_TCT_SIZE + 2, 0);
  2580. write_sram(card, i * SAR_SRAM_TCT_SIZE + 3, 0);
  2581. write_sram(card, i * SAR_SRAM_TCT_SIZE + 4, 0);
  2582. write_sram(card, i * SAR_SRAM_TCT_SIZE + 5, 0);
  2583. write_sram(card, i * SAR_SRAM_TCT_SIZE + 6, 0);
  2584. write_sram(card, i * SAR_SRAM_TCT_SIZE + 7, 0);
  2585. }
  2586. /* Initialize RCT */
  2587. for (i = 0; i < card->rct_size; i++) {
  2588. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE,
  2589. (u32) SAR_RCTE_RAWCELLINTEN);
  2590. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 1,
  2591. (u32) 0);
  2592. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 2,
  2593. (u32) 0);
  2594. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 3,
  2595. (u32) 0xffffffff);
  2596. }
  2597. writel((SAR_FBQ0_LOW << 28) | 0x00000000 | 0x00000000 |
  2598. (SAR_FB_SIZE_0 / 48), SAR_REG_FBQS0);
  2599. writel((SAR_FBQ1_LOW << 28) | 0x00000000 | 0x00000000 |
  2600. (SAR_FB_SIZE_1 / 48), SAR_REG_FBQS1);
  2601. writel((SAR_FBQ2_LOW << 28) | 0x00000000 | 0x00000000 |
  2602. (SAR_FB_SIZE_2 / 48), SAR_REG_FBQS2);
  2603. writel((SAR_FBQ3_LOW << 28) | 0x00000000 | 0x00000000 |
  2604. (SAR_FB_SIZE_3 / 48), SAR_REG_FBQS3);
  2605. /* Initialize rate table */
  2606. for (i = 0; i < 256; i++) {
  2607. write_sram(card, card->rt_base + i, log_to_rate[i]);
  2608. }
  2609. for (i = 0; i < 128; i++) {
  2610. unsigned int tmp;
  2611. tmp = rate_to_log[(i << 2) + 0] << 0;
  2612. tmp |= rate_to_log[(i << 2) + 1] << 8;
  2613. tmp |= rate_to_log[(i << 2) + 2] << 16;
  2614. tmp |= rate_to_log[(i << 2) + 3] << 24;
  2615. write_sram(card, card->rt_base + 256 + i, tmp);
  2616. }
  2617. #if 0 /* Fill RDF and AIR tables. */
  2618. for (i = 0; i < 128; i++) {
  2619. unsigned int tmp;
  2620. tmp = RDF[0][(i << 1) + 0] << 16;
  2621. tmp |= RDF[0][(i << 1) + 1] << 0;
  2622. write_sram(card, card->rt_base + 512 + i, tmp);
  2623. }
  2624. for (i = 0; i < 128; i++) {
  2625. unsigned int tmp;
  2626. tmp = AIR[0][(i << 1) + 0] << 16;
  2627. tmp |= AIR[0][(i << 1) + 1] << 0;
  2628. write_sram(card, card->rt_base + 640 + i, tmp);
  2629. }
  2630. #endif
  2631. IPRINTK("%s: initialize rate table ...\n", card->name);
  2632. writel(card->rt_base << 2, SAR_REG_RTBL);
  2633. /* Initialize TSTs */
  2634. IPRINTK("%s: initialize TST ...\n", card->name);
  2635. card->tst_free = card->tst_size - 2; /* last two are jumps */
  2636. for (i = card->tst[0]; i < card->tst[0] + card->tst_size - 2; i++)
  2637. write_sram(card, i, TSTE_OPC_VAR);
  2638. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[0] << 2));
  2639. idt77252_sram_write_errors = 1;
  2640. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[1] << 2));
  2641. idt77252_sram_write_errors = 0;
  2642. for (i = card->tst[1]; i < card->tst[1] + card->tst_size - 2; i++)
  2643. write_sram(card, i, TSTE_OPC_VAR);
  2644. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[1] << 2));
  2645. idt77252_sram_write_errors = 1;
  2646. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[0] << 2));
  2647. idt77252_sram_write_errors = 0;
  2648. card->tst_index = 0;
  2649. writel(card->tst[0] << 2, SAR_REG_TSTB);
  2650. /* Initialize ABRSTD and Receive FIFO */
  2651. IPRINTK("%s: initialize ABRSTD ...\n", card->name);
  2652. writel(card->abrst_size | (card->abrst_base << 2),
  2653. SAR_REG_ABRSTD);
  2654. IPRINTK("%s: initialize receive fifo ...\n", card->name);
  2655. writel(card->fifo_size | (card->fifo_base << 2),
  2656. SAR_REG_RXFD);
  2657. IPRINTK("%s: SRAM initialization complete.\n", card->name);
  2658. }
  2659. static int init_card(struct atm_dev *dev)
  2660. {
  2661. struct idt77252_dev *card = dev->dev_data;
  2662. struct pci_dev *pcidev = card->pcidev;
  2663. unsigned long tmpl, modl;
  2664. unsigned int linkrate, rsvdcr;
  2665. unsigned int tst_entries;
  2666. struct net_device *tmp;
  2667. char tname[10];
  2668. u32 size;
  2669. u_char pci_byte;
  2670. u32 conf;
  2671. int i, k;
  2672. if (test_bit(IDT77252_BIT_INIT, &card->flags)) {
  2673. printk("Error: SAR already initialized.\n");
  2674. return -1;
  2675. }
  2676. /*****************************************************************/
  2677. /* P C I C O N F I G U R A T I O N */
  2678. /*****************************************************************/
  2679. /* Set PCI Retry-Timeout and TRDY timeout */
  2680. IPRINTK("%s: Checking PCI retries.\n", card->name);
  2681. if (pci_read_config_byte(pcidev, 0x40, &pci_byte) != 0) {
  2682. printk("%s: can't read PCI retry timeout.\n", card->name);
  2683. deinit_card(card);
  2684. return -1;
  2685. }
  2686. if (pci_byte != 0) {
  2687. IPRINTK("%s: PCI retry timeout: %d, set to 0.\n",
  2688. card->name, pci_byte);
  2689. if (pci_write_config_byte(pcidev, 0x40, 0) != 0) {
  2690. printk("%s: can't set PCI retry timeout.\n",
  2691. card->name);
  2692. deinit_card(card);
  2693. return -1;
  2694. }
  2695. }
  2696. IPRINTK("%s: Checking PCI TRDY.\n", card->name);
  2697. if (pci_read_config_byte(pcidev, 0x41, &pci_byte) != 0) {
  2698. printk("%s: can't read PCI TRDY timeout.\n", card->name);
  2699. deinit_card(card);
  2700. return -1;
  2701. }
  2702. if (pci_byte != 0) {
  2703. IPRINTK("%s: PCI TRDY timeout: %d, set to 0.\n",
  2704. card->name, pci_byte);
  2705. if (pci_write_config_byte(pcidev, 0x41, 0) != 0) {
  2706. printk("%s: can't set PCI TRDY timeout.\n", card->name);
  2707. deinit_card(card);
  2708. return -1;
  2709. }
  2710. }
  2711. /* Reset Timer register */
  2712. if (readl(SAR_REG_STAT) & SAR_STAT_TMROF) {
  2713. printk("%s: resetting timer overflow.\n", card->name);
  2714. writel(SAR_STAT_TMROF, SAR_REG_STAT);
  2715. }
  2716. IPRINTK("%s: Request IRQ ... ", card->name);
  2717. if (request_irq(pcidev->irq, idt77252_interrupt, IRQF_SHARED,
  2718. card->name, card) != 0) {
  2719. printk("%s: can't allocate IRQ.\n", card->name);
  2720. deinit_card(card);
  2721. return -1;
  2722. }
  2723. IPRINTK("got %d.\n", pcidev->irq);
  2724. /*****************************************************************/
  2725. /* C H E C K A N D I N I T S R A M */
  2726. /*****************************************************************/
  2727. IPRINTK("%s: Initializing SRAM\n", card->name);
  2728. /* preset size of connecton table, so that init_sram() knows about it */
  2729. conf = SAR_CFG_TX_FIFO_SIZE_9 | /* Use maximum fifo size */
  2730. SAR_CFG_RXSTQ_SIZE_8k | /* Receive Status Queue is 8k */
  2731. SAR_CFG_IDLE_CLP | /* Set CLP on idle cells */
  2732. #ifndef ATM_IDT77252_SEND_IDLE
  2733. SAR_CFG_NO_IDLE | /* Do not send idle cells */
  2734. #endif
  2735. 0;
  2736. if (card->sramsize == (512 * 1024))
  2737. conf |= SAR_CFG_CNTBL_1k;
  2738. else
  2739. conf |= SAR_CFG_CNTBL_512;
  2740. switch (vpibits) {
  2741. case 0:
  2742. conf |= SAR_CFG_VPVCS_0;
  2743. break;
  2744. default:
  2745. case 1:
  2746. conf |= SAR_CFG_VPVCS_1;
  2747. break;
  2748. case 2:
  2749. conf |= SAR_CFG_VPVCS_2;
  2750. break;
  2751. case 8:
  2752. conf |= SAR_CFG_VPVCS_8;
  2753. break;
  2754. }
  2755. writel(readl(SAR_REG_CFG) | conf, SAR_REG_CFG);
  2756. init_sram(card);
  2757. /********************************************************************/
  2758. /* A L L O C R A M A N D S E T V A R I O U S T H I N G S */
  2759. /********************************************************************/
  2760. /* Initialize TSQ */
  2761. if (0 != init_tsq(card)) {
  2762. deinit_card(card);
  2763. return -1;
  2764. }
  2765. /* Initialize RSQ */
  2766. if (0 != init_rsq(card)) {
  2767. deinit_card(card);
  2768. return -1;
  2769. }
  2770. card->vpibits = vpibits;
  2771. if (card->sramsize == (512 * 1024)) {
  2772. card->vcibits = 10 - card->vpibits;
  2773. } else {
  2774. card->vcibits = 9 - card->vpibits;
  2775. }
  2776. card->vcimask = 0;
  2777. for (k = 0, i = 1; k < card->vcibits; k++) {
  2778. card->vcimask |= i;
  2779. i <<= 1;
  2780. }
  2781. IPRINTK("%s: Setting VPI/VCI mask to zero.\n", card->name);
  2782. writel(0, SAR_REG_VPM);
  2783. /* Little Endian Order */
  2784. writel(0, SAR_REG_GP);
  2785. /* Initialize RAW Cell Handle Register */
  2786. card->raw_cell_hnd = pci_zalloc_consistent(card->pcidev,
  2787. 2 * sizeof(u32),
  2788. &card->raw_cell_paddr);
  2789. if (!card->raw_cell_hnd) {
  2790. printk("%s: memory allocation failure.\n", card->name);
  2791. deinit_card(card);
  2792. return -1;
  2793. }
  2794. writel(card->raw_cell_paddr, SAR_REG_RAWHND);
  2795. IPRINTK("%s: raw cell handle is at 0x%p.\n", card->name,
  2796. card->raw_cell_hnd);
  2797. size = sizeof(struct vc_map *) * card->tct_size;
  2798. IPRINTK("%s: allocate %d byte for VC map.\n", card->name, size);
  2799. card->vcs = vzalloc(size);
  2800. if (!card->vcs) {
  2801. printk("%s: memory allocation failure.\n", card->name);
  2802. deinit_card(card);
  2803. return -1;
  2804. }
  2805. size = sizeof(struct vc_map *) * card->scd_size;
  2806. IPRINTK("%s: allocate %d byte for SCD to VC mapping.\n",
  2807. card->name, size);
  2808. card->scd2vc = vzalloc(size);
  2809. if (!card->scd2vc) {
  2810. printk("%s: memory allocation failure.\n", card->name);
  2811. deinit_card(card);
  2812. return -1;
  2813. }
  2814. size = sizeof(struct tst_info) * (card->tst_size - 2);
  2815. IPRINTK("%s: allocate %d byte for TST to VC mapping.\n",
  2816. card->name, size);
  2817. card->soft_tst = vmalloc(size);
  2818. if (!card->soft_tst) {
  2819. printk("%s: memory allocation failure.\n", card->name);
  2820. deinit_card(card);
  2821. return -1;
  2822. }
  2823. for (i = 0; i < card->tst_size - 2; i++) {
  2824. card->soft_tst[i].tste = TSTE_OPC_VAR;
  2825. card->soft_tst[i].vc = NULL;
  2826. }
  2827. if (dev->phy == NULL) {
  2828. printk("%s: No LT device defined.\n", card->name);
  2829. deinit_card(card);
  2830. return -1;
  2831. }
  2832. if (dev->phy->ioctl == NULL) {
  2833. printk("%s: LT had no IOCTL function defined.\n", card->name);
  2834. deinit_card(card);
  2835. return -1;
  2836. }
  2837. #ifdef CONFIG_ATM_IDT77252_USE_SUNI
  2838. /*
  2839. * this is a jhs hack to get around special functionality in the
  2840. * phy driver for the atecom hardware; the functionality doesn't
  2841. * exist in the linux atm suni driver
  2842. *
  2843. * it isn't the right way to do things, but as the guy from NIST
  2844. * said, talking about their measurement of the fine structure
  2845. * constant, "it's good enough for government work."
  2846. */
  2847. linkrate = 149760000;
  2848. #endif
  2849. card->link_pcr = (linkrate / 8 / 53);
  2850. printk("%s: Linkrate on ATM line : %u bit/s, %u cell/s.\n",
  2851. card->name, linkrate, card->link_pcr);
  2852. #ifdef ATM_IDT77252_SEND_IDLE
  2853. card->utopia_pcr = card->link_pcr;
  2854. #else
  2855. card->utopia_pcr = (160000000 / 8 / 54);
  2856. #endif
  2857. rsvdcr = 0;
  2858. if (card->utopia_pcr > card->link_pcr)
  2859. rsvdcr = card->utopia_pcr - card->link_pcr;
  2860. tmpl = (unsigned long) rsvdcr * ((unsigned long) card->tst_size - 2);
  2861. modl = tmpl % (unsigned long)card->utopia_pcr;
  2862. tst_entries = (int) (tmpl / (unsigned long)card->utopia_pcr);
  2863. if (modl)
  2864. tst_entries++;
  2865. card->tst_free -= tst_entries;
  2866. fill_tst(card, NULL, tst_entries, TSTE_OPC_NULL);
  2867. #ifdef HAVE_EEPROM
  2868. idt77252_eeprom_init(card);
  2869. printk("%s: EEPROM: %02x:", card->name,
  2870. idt77252_eeprom_read_status(card));
  2871. for (i = 0; i < 0x80; i++) {
  2872. printk(" %02x",
  2873. idt77252_eeprom_read_byte(card, i)
  2874. );
  2875. }
  2876. printk("\n");
  2877. #endif /* HAVE_EEPROM */
  2878. /*
  2879. * XXX: <hack>
  2880. */
  2881. sprintf(tname, "eth%d", card->index);
  2882. tmp = dev_get_by_name(&init_net, tname); /* jhs: was "tmp = dev_get(tname);" */
  2883. if (tmp) {
  2884. memcpy(card->atmdev->esi, tmp->dev_addr, 6);
  2885. dev_put(tmp);
  2886. printk("%s: ESI %pM\n", card->name, card->atmdev->esi);
  2887. }
  2888. /*
  2889. * XXX: </hack>
  2890. */
  2891. /* Set Maximum Deficit Count for now. */
  2892. writel(0xffff, SAR_REG_MDFCT);
  2893. set_bit(IDT77252_BIT_INIT, &card->flags);
  2894. XPRINTK("%s: IDT77252 ABR SAR initialization complete.\n", card->name);
  2895. return 0;
  2896. }
  2897. /*****************************************************************************/
  2898. /* */
  2899. /* Probing of IDT77252 ABR SAR */
  2900. /* */
  2901. /*****************************************************************************/
  2902. static int idt77252_preset(struct idt77252_dev *card)
  2903. {
  2904. u16 pci_command;
  2905. /*****************************************************************/
  2906. /* P C I C O N F I G U R A T I O N */
  2907. /*****************************************************************/
  2908. XPRINTK("%s: Enable PCI master and memory access for SAR.\n",
  2909. card->name);
  2910. if (pci_read_config_word(card->pcidev, PCI_COMMAND, &pci_command)) {
  2911. printk("%s: can't read PCI_COMMAND.\n", card->name);
  2912. deinit_card(card);
  2913. return -1;
  2914. }
  2915. if (!(pci_command & PCI_COMMAND_IO)) {
  2916. printk("%s: PCI_COMMAND: %04x (???)\n",
  2917. card->name, pci_command);
  2918. deinit_card(card);
  2919. return (-1);
  2920. }
  2921. pci_command |= (PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
  2922. if (pci_write_config_word(card->pcidev, PCI_COMMAND, pci_command)) {
  2923. printk("%s: can't write PCI_COMMAND.\n", card->name);
  2924. deinit_card(card);
  2925. return -1;
  2926. }
  2927. /*****************************************************************/
  2928. /* G E N E R I C R E S E T */
  2929. /*****************************************************************/
  2930. /* Software reset */
  2931. writel(SAR_CFG_SWRST, SAR_REG_CFG);
  2932. mdelay(1);
  2933. writel(0, SAR_REG_CFG);
  2934. IPRINTK("%s: Software resetted.\n", card->name);
  2935. return 0;
  2936. }
  2937. static unsigned long probe_sram(struct idt77252_dev *card)
  2938. {
  2939. u32 data, addr;
  2940. writel(0, SAR_REG_DR0);
  2941. writel(SAR_CMD_WRITE_SRAM | (0 << 2), SAR_REG_CMD);
  2942. for (addr = 0x4000; addr < 0x80000; addr += 0x4000) {
  2943. writel(ATM_POISON, SAR_REG_DR0);
  2944. writel(SAR_CMD_WRITE_SRAM | (addr << 2), SAR_REG_CMD);
  2945. writel(SAR_CMD_READ_SRAM | (0 << 2), SAR_REG_CMD);
  2946. data = readl(SAR_REG_DR0);
  2947. if (data != 0)
  2948. break;
  2949. }
  2950. return addr * sizeof(u32);
  2951. }
  2952. static int idt77252_init_one(struct pci_dev *pcidev,
  2953. const struct pci_device_id *id)
  2954. {
  2955. static struct idt77252_dev **last = &idt77252_chain;
  2956. static int index = 0;
  2957. unsigned long membase, srambase;
  2958. struct idt77252_dev *card;
  2959. struct atm_dev *dev;
  2960. int i, err;
  2961. if ((err = pci_enable_device(pcidev))) {
  2962. printk("idt77252: can't enable PCI device at %s\n", pci_name(pcidev));
  2963. return err;
  2964. }
  2965. card = kzalloc(sizeof(struct idt77252_dev), GFP_KERNEL);
  2966. if (!card) {
  2967. printk("idt77252-%d: can't allocate private data\n", index);
  2968. err = -ENOMEM;
  2969. goto err_out_disable_pdev;
  2970. }
  2971. card->revision = pcidev->revision;
  2972. card->index = index;
  2973. card->pcidev = pcidev;
  2974. sprintf(card->name, "idt77252-%d", card->index);
  2975. INIT_WORK(&card->tqueue, idt77252_softint);
  2976. membase = pci_resource_start(pcidev, 1);
  2977. srambase = pci_resource_start(pcidev, 2);
  2978. mutex_init(&card->mutex);
  2979. spin_lock_init(&card->cmd_lock);
  2980. spin_lock_init(&card->tst_lock);
  2981. init_timer(&card->tst_timer);
  2982. card->tst_timer.data = (unsigned long)card;
  2983. card->tst_timer.function = tst_timer;
  2984. /* Do the I/O remapping... */
  2985. card->membase = ioremap(membase, 1024);
  2986. if (!card->membase) {
  2987. printk("%s: can't ioremap() membase\n", card->name);
  2988. err = -EIO;
  2989. goto err_out_free_card;
  2990. }
  2991. if (idt77252_preset(card)) {
  2992. printk("%s: preset failed\n", card->name);
  2993. err = -EIO;
  2994. goto err_out_iounmap;
  2995. }
  2996. dev = atm_dev_register("idt77252", &pcidev->dev, &idt77252_ops, -1,
  2997. NULL);
  2998. if (!dev) {
  2999. printk("%s: can't register atm device\n", card->name);
  3000. err = -EIO;
  3001. goto err_out_iounmap;
  3002. }
  3003. dev->dev_data = card;
  3004. card->atmdev = dev;
  3005. #ifdef CONFIG_ATM_IDT77252_USE_SUNI
  3006. suni_init(dev);
  3007. if (!dev->phy) {
  3008. printk("%s: can't init SUNI\n", card->name);
  3009. err = -EIO;
  3010. goto err_out_deinit_card;
  3011. }
  3012. #endif /* CONFIG_ATM_IDT77252_USE_SUNI */
  3013. card->sramsize = probe_sram(card);
  3014. for (i = 0; i < 4; i++) {
  3015. card->fbq[i] = ioremap(srambase | 0x200000 | (i << 18), 4);
  3016. if (!card->fbq[i]) {
  3017. printk("%s: can't ioremap() FBQ%d\n", card->name, i);
  3018. err = -EIO;
  3019. goto err_out_deinit_card;
  3020. }
  3021. }
  3022. printk("%s: ABR SAR (Rev %c): MEM %08lx SRAM %08lx [%u KB]\n",
  3023. card->name, ((card->revision > 1) && (card->revision < 25)) ?
  3024. 'A' + card->revision - 1 : '?', membase, srambase,
  3025. card->sramsize / 1024);
  3026. if (init_card(dev)) {
  3027. printk("%s: init_card failed\n", card->name);
  3028. err = -EIO;
  3029. goto err_out_deinit_card;
  3030. }
  3031. dev->ci_range.vpi_bits = card->vpibits;
  3032. dev->ci_range.vci_bits = card->vcibits;
  3033. dev->link_rate = card->link_pcr;
  3034. if (dev->phy->start)
  3035. dev->phy->start(dev);
  3036. if (idt77252_dev_open(card)) {
  3037. printk("%s: dev_open failed\n", card->name);
  3038. err = -EIO;
  3039. goto err_out_stop;
  3040. }
  3041. *last = card;
  3042. last = &card->next;
  3043. index++;
  3044. return 0;
  3045. err_out_stop:
  3046. if (dev->phy->stop)
  3047. dev->phy->stop(dev);
  3048. err_out_deinit_card:
  3049. deinit_card(card);
  3050. err_out_iounmap:
  3051. iounmap(card->membase);
  3052. err_out_free_card:
  3053. kfree(card);
  3054. err_out_disable_pdev:
  3055. pci_disable_device(pcidev);
  3056. return err;
  3057. }
  3058. static struct pci_device_id idt77252_pci_tbl[] =
  3059. {
  3060. { PCI_VDEVICE(IDT, PCI_DEVICE_ID_IDT_IDT77252), 0 },
  3061. { 0, }
  3062. };
  3063. MODULE_DEVICE_TABLE(pci, idt77252_pci_tbl);
  3064. static struct pci_driver idt77252_driver = {
  3065. .name = "idt77252",
  3066. .id_table = idt77252_pci_tbl,
  3067. .probe = idt77252_init_one,
  3068. };
  3069. static int __init idt77252_init(void)
  3070. {
  3071. struct sk_buff *skb;
  3072. printk("%s: at %p\n", __func__, idt77252_init);
  3073. if (sizeof(skb->cb) < sizeof(struct atm_skb_data) +
  3074. sizeof(struct idt77252_skb_prv)) {
  3075. printk(KERN_ERR "%s: skb->cb is too small (%lu < %lu)\n",
  3076. __func__, (unsigned long) sizeof(skb->cb),
  3077. (unsigned long) sizeof(struct atm_skb_data) +
  3078. sizeof(struct idt77252_skb_prv));
  3079. return -EIO;
  3080. }
  3081. return pci_register_driver(&idt77252_driver);
  3082. }
  3083. static void __exit idt77252_exit(void)
  3084. {
  3085. struct idt77252_dev *card;
  3086. struct atm_dev *dev;
  3087. pci_unregister_driver(&idt77252_driver);
  3088. while (idt77252_chain) {
  3089. card = idt77252_chain;
  3090. dev = card->atmdev;
  3091. idt77252_chain = card->next;
  3092. if (dev->phy->stop)
  3093. dev->phy->stop(dev);
  3094. deinit_card(card);
  3095. pci_disable_device(card->pcidev);
  3096. kfree(card);
  3097. }
  3098. DIPRINTK("idt77252: finished cleanup-module().\n");
  3099. }
  3100. module_init(idt77252_init);
  3101. module_exit(idt77252_exit);
  3102. MODULE_LICENSE("GPL");
  3103. module_param(vpibits, uint, 0);
  3104. MODULE_PARM_DESC(vpibits, "number of VPI bits supported (0, 1, or 2)");
  3105. #ifdef CONFIG_ATM_IDT77252_DEBUG
  3106. module_param(debug, ulong, 0644);
  3107. MODULE_PARM_DESC(debug, "debug bitmap, see drivers/atm/idt77252.h");
  3108. #endif
  3109. MODULE_AUTHOR("Eddie C. Dost <ecd@atecom.com>");
  3110. MODULE_DESCRIPTION("IDT77252 ABR SAR Driver");