amdgpu_device.c 95 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amdgpu_atomfirmware.h"
  44. #include "amd_pcie.h"
  45. #ifdef CONFIG_DRM_AMDGPU_SI
  46. #include "si.h"
  47. #endif
  48. #ifdef CONFIG_DRM_AMDGPU_CIK
  49. #include "cik.h"
  50. #endif
  51. #include "vi.h"
  52. #include "soc15.h"
  53. #include "bif/bif_4_1_d.h"
  54. #include <linux/pci.h>
  55. #include <linux/firmware.h>
  56. #include "amdgpu_vf_error.h"
  57. #include "amdgpu_amdkfd.h"
  58. MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
  59. MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
  60. #define AMDGPU_RESUME_MS 2000
  61. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  62. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  63. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev);
  64. static const char *amdgpu_asic_name[] = {
  65. "TAHITI",
  66. "PITCAIRN",
  67. "VERDE",
  68. "OLAND",
  69. "HAINAN",
  70. "BONAIRE",
  71. "KAVERI",
  72. "KABINI",
  73. "HAWAII",
  74. "MULLINS",
  75. "TOPAZ",
  76. "TONGA",
  77. "FIJI",
  78. "CARRIZO",
  79. "STONEY",
  80. "POLARIS10",
  81. "POLARIS11",
  82. "POLARIS12",
  83. "VEGA10",
  84. "RAVEN",
  85. "LAST",
  86. };
  87. bool amdgpu_device_is_px(struct drm_device *dev)
  88. {
  89. struct amdgpu_device *adev = dev->dev_private;
  90. if (adev->flags & AMD_IS_PX)
  91. return true;
  92. return false;
  93. }
  94. /*
  95. * MMIO register access helper functions.
  96. */
  97. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  98. uint32_t acc_flags)
  99. {
  100. uint32_t ret;
  101. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  102. BUG_ON(in_interrupt());
  103. return amdgpu_virt_kiq_rreg(adev, reg);
  104. }
  105. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  106. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  107. else {
  108. unsigned long flags;
  109. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  110. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  111. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  112. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  113. }
  114. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  115. return ret;
  116. }
  117. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  118. uint32_t acc_flags)
  119. {
  120. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  121. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  122. adev->last_mm_index = v;
  123. }
  124. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  125. BUG_ON(in_interrupt());
  126. return amdgpu_virt_kiq_wreg(adev, reg, v);
  127. }
  128. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  129. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  130. else {
  131. unsigned long flags;
  132. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  133. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  134. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  135. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  136. }
  137. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  138. udelay(500);
  139. }
  140. }
  141. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  142. {
  143. if ((reg * 4) < adev->rio_mem_size)
  144. return ioread32(adev->rio_mem + (reg * 4));
  145. else {
  146. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  147. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  148. }
  149. }
  150. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  151. {
  152. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  153. adev->last_mm_index = v;
  154. }
  155. if ((reg * 4) < adev->rio_mem_size)
  156. iowrite32(v, adev->rio_mem + (reg * 4));
  157. else {
  158. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  159. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  160. }
  161. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  162. udelay(500);
  163. }
  164. }
  165. /**
  166. * amdgpu_mm_rdoorbell - read a doorbell dword
  167. *
  168. * @adev: amdgpu_device pointer
  169. * @index: doorbell index
  170. *
  171. * Returns the value in the doorbell aperture at the
  172. * requested doorbell index (CIK).
  173. */
  174. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  175. {
  176. if (index < adev->doorbell.num_doorbells) {
  177. return readl(adev->doorbell.ptr + index);
  178. } else {
  179. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  180. return 0;
  181. }
  182. }
  183. /**
  184. * amdgpu_mm_wdoorbell - write a doorbell dword
  185. *
  186. * @adev: amdgpu_device pointer
  187. * @index: doorbell index
  188. * @v: value to write
  189. *
  190. * Writes @v to the doorbell aperture at the
  191. * requested doorbell index (CIK).
  192. */
  193. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  194. {
  195. if (index < adev->doorbell.num_doorbells) {
  196. writel(v, adev->doorbell.ptr + index);
  197. } else {
  198. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  199. }
  200. }
  201. /**
  202. * amdgpu_mm_rdoorbell64 - read a doorbell Qword
  203. *
  204. * @adev: amdgpu_device pointer
  205. * @index: doorbell index
  206. *
  207. * Returns the value in the doorbell aperture at the
  208. * requested doorbell index (VEGA10+).
  209. */
  210. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
  211. {
  212. if (index < adev->doorbell.num_doorbells) {
  213. return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
  214. } else {
  215. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  216. return 0;
  217. }
  218. }
  219. /**
  220. * amdgpu_mm_wdoorbell64 - write a doorbell Qword
  221. *
  222. * @adev: amdgpu_device pointer
  223. * @index: doorbell index
  224. * @v: value to write
  225. *
  226. * Writes @v to the doorbell aperture at the
  227. * requested doorbell index (VEGA10+).
  228. */
  229. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
  230. {
  231. if (index < adev->doorbell.num_doorbells) {
  232. atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
  233. } else {
  234. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  235. }
  236. }
  237. /**
  238. * amdgpu_invalid_rreg - dummy reg read function
  239. *
  240. * @adev: amdgpu device pointer
  241. * @reg: offset of register
  242. *
  243. * Dummy register read function. Used for register blocks
  244. * that certain asics don't have (all asics).
  245. * Returns the value in the register.
  246. */
  247. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  248. {
  249. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  250. BUG();
  251. return 0;
  252. }
  253. /**
  254. * amdgpu_invalid_wreg - dummy reg write function
  255. *
  256. * @adev: amdgpu device pointer
  257. * @reg: offset of register
  258. * @v: value to write to the register
  259. *
  260. * Dummy register read function. Used for register blocks
  261. * that certain asics don't have (all asics).
  262. */
  263. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  264. {
  265. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  266. reg, v);
  267. BUG();
  268. }
  269. /**
  270. * amdgpu_block_invalid_rreg - dummy reg read function
  271. *
  272. * @adev: amdgpu device pointer
  273. * @block: offset of instance
  274. * @reg: offset of register
  275. *
  276. * Dummy register read function. Used for register blocks
  277. * that certain asics don't have (all asics).
  278. * Returns the value in the register.
  279. */
  280. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  281. uint32_t block, uint32_t reg)
  282. {
  283. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  284. reg, block);
  285. BUG();
  286. return 0;
  287. }
  288. /**
  289. * amdgpu_block_invalid_wreg - dummy reg write function
  290. *
  291. * @adev: amdgpu device pointer
  292. * @block: offset of instance
  293. * @reg: offset of register
  294. * @v: value to write to the register
  295. *
  296. * Dummy register read function. Used for register blocks
  297. * that certain asics don't have (all asics).
  298. */
  299. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  300. uint32_t block,
  301. uint32_t reg, uint32_t v)
  302. {
  303. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  304. reg, block, v);
  305. BUG();
  306. }
  307. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  308. {
  309. return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
  310. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  311. &adev->vram_scratch.robj,
  312. &adev->vram_scratch.gpu_addr,
  313. (void **)&adev->vram_scratch.ptr);
  314. }
  315. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  316. {
  317. amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
  318. }
  319. /**
  320. * amdgpu_program_register_sequence - program an array of registers.
  321. *
  322. * @adev: amdgpu_device pointer
  323. * @registers: pointer to the register array
  324. * @array_size: size of the register array
  325. *
  326. * Programs an array or registers with and and or masks.
  327. * This is a helper for setting golden registers.
  328. */
  329. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  330. const u32 *registers,
  331. const u32 array_size)
  332. {
  333. u32 tmp, reg, and_mask, or_mask;
  334. int i;
  335. if (array_size % 3)
  336. return;
  337. for (i = 0; i < array_size; i +=3) {
  338. reg = registers[i + 0];
  339. and_mask = registers[i + 1];
  340. or_mask = registers[i + 2];
  341. if (and_mask == 0xffffffff) {
  342. tmp = or_mask;
  343. } else {
  344. tmp = RREG32(reg);
  345. tmp &= ~and_mask;
  346. tmp |= or_mask;
  347. }
  348. WREG32(reg, tmp);
  349. }
  350. }
  351. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  352. {
  353. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  354. }
  355. /*
  356. * GPU doorbell aperture helpers function.
  357. */
  358. /**
  359. * amdgpu_doorbell_init - Init doorbell driver information.
  360. *
  361. * @adev: amdgpu_device pointer
  362. *
  363. * Init doorbell driver information (CIK)
  364. * Returns 0 on success, error on failure.
  365. */
  366. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  367. {
  368. /* doorbell bar mapping */
  369. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  370. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  371. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  372. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  373. if (adev->doorbell.num_doorbells == 0)
  374. return -EINVAL;
  375. adev->doorbell.ptr = ioremap(adev->doorbell.base,
  376. adev->doorbell.num_doorbells *
  377. sizeof(u32));
  378. if (adev->doorbell.ptr == NULL)
  379. return -ENOMEM;
  380. return 0;
  381. }
  382. /**
  383. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  384. *
  385. * @adev: amdgpu_device pointer
  386. *
  387. * Tear down doorbell driver information (CIK)
  388. */
  389. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  390. {
  391. iounmap(adev->doorbell.ptr);
  392. adev->doorbell.ptr = NULL;
  393. }
  394. /**
  395. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  396. * setup amdkfd
  397. *
  398. * @adev: amdgpu_device pointer
  399. * @aperture_base: output returning doorbell aperture base physical address
  400. * @aperture_size: output returning doorbell aperture size in bytes
  401. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  402. *
  403. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  404. * takes doorbells required for its own rings and reports the setup to amdkfd.
  405. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  406. */
  407. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  408. phys_addr_t *aperture_base,
  409. size_t *aperture_size,
  410. size_t *start_offset)
  411. {
  412. /*
  413. * The first num_doorbells are used by amdgpu.
  414. * amdkfd takes whatever's left in the aperture.
  415. */
  416. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  417. *aperture_base = adev->doorbell.base;
  418. *aperture_size = adev->doorbell.size;
  419. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  420. } else {
  421. *aperture_base = 0;
  422. *aperture_size = 0;
  423. *start_offset = 0;
  424. }
  425. }
  426. /*
  427. * amdgpu_wb_*()
  428. * Writeback is the method by which the GPU updates special pages in memory
  429. * with the status of certain GPU events (fences, ring pointers,etc.).
  430. */
  431. /**
  432. * amdgpu_wb_fini - Disable Writeback and free memory
  433. *
  434. * @adev: amdgpu_device pointer
  435. *
  436. * Disables Writeback and frees the Writeback memory (all asics).
  437. * Used at driver shutdown.
  438. */
  439. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  440. {
  441. if (adev->wb.wb_obj) {
  442. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  443. &adev->wb.gpu_addr,
  444. (void **)&adev->wb.wb);
  445. adev->wb.wb_obj = NULL;
  446. }
  447. }
  448. /**
  449. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  450. *
  451. * @adev: amdgpu_device pointer
  452. *
  453. * Initializes writeback and allocates writeback memory (all asics).
  454. * Used at driver startup.
  455. * Returns 0 on success or an -error on failure.
  456. */
  457. static int amdgpu_wb_init(struct amdgpu_device *adev)
  458. {
  459. int r;
  460. if (adev->wb.wb_obj == NULL) {
  461. /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
  462. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
  463. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  464. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  465. (void **)&adev->wb.wb);
  466. if (r) {
  467. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  468. return r;
  469. }
  470. adev->wb.num_wb = AMDGPU_MAX_WB;
  471. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  472. /* clear wb memory */
  473. memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
  474. }
  475. return 0;
  476. }
  477. /**
  478. * amdgpu_wb_get - Allocate a wb entry
  479. *
  480. * @adev: amdgpu_device pointer
  481. * @wb: wb index
  482. *
  483. * Allocate a wb slot for use by the driver (all asics).
  484. * Returns 0 on success or -EINVAL on failure.
  485. */
  486. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  487. {
  488. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  489. if (offset < adev->wb.num_wb) {
  490. __set_bit(offset, adev->wb.used);
  491. *wb = offset * 8; /* convert to dw offset */
  492. return 0;
  493. } else {
  494. return -EINVAL;
  495. }
  496. }
  497. /**
  498. * amdgpu_wb_free - Free a wb entry
  499. *
  500. * @adev: amdgpu_device pointer
  501. * @wb: wb index
  502. *
  503. * Free a wb slot allocated for use by the driver (all asics)
  504. */
  505. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  506. {
  507. if (wb < adev->wb.num_wb)
  508. __clear_bit(wb, adev->wb.used);
  509. }
  510. /**
  511. * amdgpu_vram_location - try to find VRAM location
  512. * @adev: amdgpu device structure holding all necessary informations
  513. * @mc: memory controller structure holding memory informations
  514. * @base: base address at which to put VRAM
  515. *
  516. * Function will try to place VRAM at base address provided
  517. * as parameter (which is so far either PCI aperture address or
  518. * for IGP TOM base address).
  519. *
  520. * If there is not enough space to fit the unvisible VRAM in the 32bits
  521. * address space then we limit the VRAM size to the aperture.
  522. *
  523. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  524. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  525. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  526. * not IGP.
  527. *
  528. * Note: we use mc_vram_size as on some board we need to program the mc to
  529. * cover the whole aperture even if VRAM size is inferior to aperture size
  530. * Novell bug 204882 + along with lots of ubuntu ones
  531. *
  532. * Note: when limiting vram it's safe to overwritte real_vram_size because
  533. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  534. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  535. * ones)
  536. *
  537. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  538. * explicitly check for that though.
  539. *
  540. * FIXME: when reducing VRAM size align new size on power of 2.
  541. */
  542. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  543. {
  544. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  545. mc->vram_start = base;
  546. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  547. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  548. mc->real_vram_size = mc->aper_size;
  549. mc->mc_vram_size = mc->aper_size;
  550. }
  551. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  552. if (limit && limit < mc->real_vram_size)
  553. mc->real_vram_size = limit;
  554. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  555. mc->mc_vram_size >> 20, mc->vram_start,
  556. mc->vram_end, mc->real_vram_size >> 20);
  557. }
  558. /**
  559. * amdgpu_gart_location - try to find GTT location
  560. * @adev: amdgpu device structure holding all necessary informations
  561. * @mc: memory controller structure holding memory informations
  562. *
  563. * Function will place try to place GTT before or after VRAM.
  564. *
  565. * If GTT size is bigger than space left then we ajust GTT size.
  566. * Thus function will never fails.
  567. *
  568. * FIXME: when reducing GTT size align new size on power of 2.
  569. */
  570. void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  571. {
  572. u64 size_af, size_bf;
  573. size_af = adev->mc.mc_mask - mc->vram_end;
  574. size_bf = mc->vram_start;
  575. if (size_bf > size_af) {
  576. if (mc->gart_size > size_bf) {
  577. dev_warn(adev->dev, "limiting GTT\n");
  578. mc->gart_size = size_bf;
  579. }
  580. mc->gart_start = 0;
  581. } else {
  582. if (mc->gart_size > size_af) {
  583. dev_warn(adev->dev, "limiting GTT\n");
  584. mc->gart_size = size_af;
  585. }
  586. mc->gart_start = mc->vram_end + 1;
  587. }
  588. mc->gart_end = mc->gart_start + mc->gart_size - 1;
  589. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  590. mc->gart_size >> 20, mc->gart_start, mc->gart_end);
  591. }
  592. /*
  593. * GPU helpers function.
  594. */
  595. /**
  596. * amdgpu_need_post - check if the hw need post or not
  597. *
  598. * @adev: amdgpu_device pointer
  599. *
  600. * Check if the asic has been initialized (all asics) at driver startup
  601. * or post is needed if hw reset is performed.
  602. * Returns true if need or false if not.
  603. */
  604. bool amdgpu_need_post(struct amdgpu_device *adev)
  605. {
  606. uint32_t reg;
  607. if (adev->has_hw_reset) {
  608. adev->has_hw_reset = false;
  609. return true;
  610. }
  611. /* bios scratch used on CIK+ */
  612. if (adev->asic_type >= CHIP_BONAIRE)
  613. return amdgpu_atombios_scratch_need_asic_init(adev);
  614. /* check MEM_SIZE for older asics */
  615. reg = amdgpu_asic_get_config_memsize(adev);
  616. if ((reg != 0) && (reg != 0xffffffff))
  617. return false;
  618. return true;
  619. }
  620. static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
  621. {
  622. if (amdgpu_sriov_vf(adev))
  623. return false;
  624. if (amdgpu_passthrough(adev)) {
  625. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  626. * some old smc fw still need driver do vPost otherwise gpu hang, while
  627. * those smc fw version above 22.15 doesn't have this flaw, so we force
  628. * vpost executed for smc version below 22.15
  629. */
  630. if (adev->asic_type == CHIP_FIJI) {
  631. int err;
  632. uint32_t fw_ver;
  633. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  634. /* force vPost if error occured */
  635. if (err)
  636. return true;
  637. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  638. if (fw_ver < 0x00160e00)
  639. return true;
  640. }
  641. }
  642. return amdgpu_need_post(adev);
  643. }
  644. /**
  645. * amdgpu_dummy_page_init - init dummy page used by the driver
  646. *
  647. * @adev: amdgpu_device pointer
  648. *
  649. * Allocate the dummy page used by the driver (all asics).
  650. * This dummy page is used by the driver as a filler for gart entries
  651. * when pages are taken out of the GART
  652. * Returns 0 on sucess, -ENOMEM on failure.
  653. */
  654. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  655. {
  656. if (adev->dummy_page.page)
  657. return 0;
  658. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  659. if (adev->dummy_page.page == NULL)
  660. return -ENOMEM;
  661. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  662. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  663. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  664. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  665. __free_page(adev->dummy_page.page);
  666. adev->dummy_page.page = NULL;
  667. return -ENOMEM;
  668. }
  669. return 0;
  670. }
  671. /**
  672. * amdgpu_dummy_page_fini - free dummy page used by the driver
  673. *
  674. * @adev: amdgpu_device pointer
  675. *
  676. * Frees the dummy page used by the driver (all asics).
  677. */
  678. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  679. {
  680. if (adev->dummy_page.page == NULL)
  681. return;
  682. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  683. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  684. __free_page(adev->dummy_page.page);
  685. adev->dummy_page.page = NULL;
  686. }
  687. /* ATOM accessor methods */
  688. /*
  689. * ATOM is an interpreted byte code stored in tables in the vbios. The
  690. * driver registers callbacks to access registers and the interpreter
  691. * in the driver parses the tables and executes then to program specific
  692. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  693. * atombios.h, and atom.c
  694. */
  695. /**
  696. * cail_pll_read - read PLL register
  697. *
  698. * @info: atom card_info pointer
  699. * @reg: PLL register offset
  700. *
  701. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  702. * Returns the value of the PLL register.
  703. */
  704. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  705. {
  706. return 0;
  707. }
  708. /**
  709. * cail_pll_write - write PLL register
  710. *
  711. * @info: atom card_info pointer
  712. * @reg: PLL register offset
  713. * @val: value to write to the pll register
  714. *
  715. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  716. */
  717. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  718. {
  719. }
  720. /**
  721. * cail_mc_read - read MC (Memory Controller) register
  722. *
  723. * @info: atom card_info pointer
  724. * @reg: MC register offset
  725. *
  726. * Provides an MC register accessor for the atom interpreter (r4xx+).
  727. * Returns the value of the MC register.
  728. */
  729. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  730. {
  731. return 0;
  732. }
  733. /**
  734. * cail_mc_write - write MC (Memory Controller) register
  735. *
  736. * @info: atom card_info pointer
  737. * @reg: MC register offset
  738. * @val: value to write to the pll register
  739. *
  740. * Provides a MC register accessor for the atom interpreter (r4xx+).
  741. */
  742. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  743. {
  744. }
  745. /**
  746. * cail_reg_write - write MMIO register
  747. *
  748. * @info: atom card_info pointer
  749. * @reg: MMIO register offset
  750. * @val: value to write to the pll register
  751. *
  752. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  753. */
  754. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  755. {
  756. struct amdgpu_device *adev = info->dev->dev_private;
  757. WREG32(reg, val);
  758. }
  759. /**
  760. * cail_reg_read - read MMIO register
  761. *
  762. * @info: atom card_info pointer
  763. * @reg: MMIO register offset
  764. *
  765. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  766. * Returns the value of the MMIO register.
  767. */
  768. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  769. {
  770. struct amdgpu_device *adev = info->dev->dev_private;
  771. uint32_t r;
  772. r = RREG32(reg);
  773. return r;
  774. }
  775. /**
  776. * cail_ioreg_write - write IO register
  777. *
  778. * @info: atom card_info pointer
  779. * @reg: IO register offset
  780. * @val: value to write to the pll register
  781. *
  782. * Provides a IO register accessor for the atom interpreter (r4xx+).
  783. */
  784. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  785. {
  786. struct amdgpu_device *adev = info->dev->dev_private;
  787. WREG32_IO(reg, val);
  788. }
  789. /**
  790. * cail_ioreg_read - read IO register
  791. *
  792. * @info: atom card_info pointer
  793. * @reg: IO register offset
  794. *
  795. * Provides an IO register accessor for the atom interpreter (r4xx+).
  796. * Returns the value of the IO register.
  797. */
  798. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  799. {
  800. struct amdgpu_device *adev = info->dev->dev_private;
  801. uint32_t r;
  802. r = RREG32_IO(reg);
  803. return r;
  804. }
  805. /**
  806. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  807. *
  808. * @adev: amdgpu_device pointer
  809. *
  810. * Frees the driver info and register access callbacks for the ATOM
  811. * interpreter (r4xx+).
  812. * Called at driver shutdown.
  813. */
  814. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  815. {
  816. if (adev->mode_info.atom_context) {
  817. kfree(adev->mode_info.atom_context->scratch);
  818. kfree(adev->mode_info.atom_context->iio);
  819. }
  820. kfree(adev->mode_info.atom_context);
  821. adev->mode_info.atom_context = NULL;
  822. kfree(adev->mode_info.atom_card_info);
  823. adev->mode_info.atom_card_info = NULL;
  824. }
  825. /**
  826. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  827. *
  828. * @adev: amdgpu_device pointer
  829. *
  830. * Initializes the driver info and register access callbacks for the
  831. * ATOM interpreter (r4xx+).
  832. * Returns 0 on sucess, -ENOMEM on failure.
  833. * Called at driver startup.
  834. */
  835. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  836. {
  837. struct card_info *atom_card_info =
  838. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  839. if (!atom_card_info)
  840. return -ENOMEM;
  841. adev->mode_info.atom_card_info = atom_card_info;
  842. atom_card_info->dev = adev->ddev;
  843. atom_card_info->reg_read = cail_reg_read;
  844. atom_card_info->reg_write = cail_reg_write;
  845. /* needed for iio ops */
  846. if (adev->rio_mem) {
  847. atom_card_info->ioreg_read = cail_ioreg_read;
  848. atom_card_info->ioreg_write = cail_ioreg_write;
  849. } else {
  850. DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
  851. atom_card_info->ioreg_read = cail_reg_read;
  852. atom_card_info->ioreg_write = cail_reg_write;
  853. }
  854. atom_card_info->mc_read = cail_mc_read;
  855. atom_card_info->mc_write = cail_mc_write;
  856. atom_card_info->pll_read = cail_pll_read;
  857. atom_card_info->pll_write = cail_pll_write;
  858. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  859. if (!adev->mode_info.atom_context) {
  860. amdgpu_atombios_fini(adev);
  861. return -ENOMEM;
  862. }
  863. mutex_init(&adev->mode_info.atom_context->mutex);
  864. if (adev->is_atom_fw) {
  865. amdgpu_atomfirmware_scratch_regs_init(adev);
  866. amdgpu_atomfirmware_allocate_fb_scratch(adev);
  867. } else {
  868. amdgpu_atombios_scratch_regs_init(adev);
  869. amdgpu_atombios_allocate_fb_scratch(adev);
  870. }
  871. return 0;
  872. }
  873. /* if we get transitioned to only one device, take VGA back */
  874. /**
  875. * amdgpu_vga_set_decode - enable/disable vga decode
  876. *
  877. * @cookie: amdgpu_device pointer
  878. * @state: enable/disable vga decode
  879. *
  880. * Enable/disable vga decode (all asics).
  881. * Returns VGA resource flags.
  882. */
  883. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  884. {
  885. struct amdgpu_device *adev = cookie;
  886. amdgpu_asic_set_vga_state(adev, state);
  887. if (state)
  888. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  889. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  890. else
  891. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  892. }
  893. static void amdgpu_check_block_size(struct amdgpu_device *adev)
  894. {
  895. /* defines number of bits in page table versus page directory,
  896. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  897. * page table and the remaining bits are in the page directory */
  898. if (amdgpu_vm_block_size == -1)
  899. return;
  900. if (amdgpu_vm_block_size < 9) {
  901. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  902. amdgpu_vm_block_size);
  903. goto def_value;
  904. }
  905. if (amdgpu_vm_block_size > 24 ||
  906. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  907. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  908. amdgpu_vm_block_size);
  909. goto def_value;
  910. }
  911. return;
  912. def_value:
  913. amdgpu_vm_block_size = -1;
  914. }
  915. static void amdgpu_check_vm_size(struct amdgpu_device *adev)
  916. {
  917. /* no need to check the default value */
  918. if (amdgpu_vm_size == -1)
  919. return;
  920. if (!is_power_of_2(amdgpu_vm_size)) {
  921. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  922. amdgpu_vm_size);
  923. goto def_value;
  924. }
  925. if (amdgpu_vm_size < 1) {
  926. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  927. amdgpu_vm_size);
  928. goto def_value;
  929. }
  930. /*
  931. * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
  932. */
  933. if (amdgpu_vm_size > 1024) {
  934. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  935. amdgpu_vm_size);
  936. goto def_value;
  937. }
  938. return;
  939. def_value:
  940. amdgpu_vm_size = -1;
  941. }
  942. /**
  943. * amdgpu_check_arguments - validate module params
  944. *
  945. * @adev: amdgpu_device pointer
  946. *
  947. * Validates certain module parameters and updates
  948. * the associated values used by the driver (all asics).
  949. */
  950. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  951. {
  952. if (amdgpu_sched_jobs < 4) {
  953. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  954. amdgpu_sched_jobs);
  955. amdgpu_sched_jobs = 4;
  956. } else if (!is_power_of_2(amdgpu_sched_jobs)){
  957. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  958. amdgpu_sched_jobs);
  959. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  960. }
  961. if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
  962. /* gart size must be greater or equal to 32M */
  963. dev_warn(adev->dev, "gart size (%d) too small\n",
  964. amdgpu_gart_size);
  965. amdgpu_gart_size = -1;
  966. }
  967. if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
  968. /* gtt size must be greater or equal to 32M */
  969. dev_warn(adev->dev, "gtt size (%d) too small\n",
  970. amdgpu_gtt_size);
  971. amdgpu_gtt_size = -1;
  972. }
  973. /* valid range is between 4 and 9 inclusive */
  974. if (amdgpu_vm_fragment_size != -1 &&
  975. (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
  976. dev_warn(adev->dev, "valid range is between 4 and 9\n");
  977. amdgpu_vm_fragment_size = -1;
  978. }
  979. amdgpu_check_vm_size(adev);
  980. amdgpu_check_block_size(adev);
  981. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  982. !is_power_of_2(amdgpu_vram_page_split))) {
  983. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  984. amdgpu_vram_page_split);
  985. amdgpu_vram_page_split = 1024;
  986. }
  987. }
  988. /**
  989. * amdgpu_switcheroo_set_state - set switcheroo state
  990. *
  991. * @pdev: pci dev pointer
  992. * @state: vga_switcheroo state
  993. *
  994. * Callback for the switcheroo driver. Suspends or resumes the
  995. * the asics before or after it is powered up using ACPI methods.
  996. */
  997. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  998. {
  999. struct drm_device *dev = pci_get_drvdata(pdev);
  1000. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  1001. return;
  1002. if (state == VGA_SWITCHEROO_ON) {
  1003. pr_info("amdgpu: switched on\n");
  1004. /* don't suspend or resume card normally */
  1005. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1006. amdgpu_device_resume(dev, true, true);
  1007. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1008. drm_kms_helper_poll_enable(dev);
  1009. } else {
  1010. pr_info("amdgpu: switched off\n");
  1011. drm_kms_helper_poll_disable(dev);
  1012. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1013. amdgpu_device_suspend(dev, true, true);
  1014. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1015. }
  1016. }
  1017. /**
  1018. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  1019. *
  1020. * @pdev: pci dev pointer
  1021. *
  1022. * Callback for the switcheroo driver. Check of the switcheroo
  1023. * state can be changed.
  1024. * Returns true if the state can be changed, false if not.
  1025. */
  1026. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  1027. {
  1028. struct drm_device *dev = pci_get_drvdata(pdev);
  1029. /*
  1030. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1031. * locking inversion with the driver load path. And the access here is
  1032. * completely racy anyway. So don't bother with locking for now.
  1033. */
  1034. return dev->open_count == 0;
  1035. }
  1036. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  1037. .set_gpu_state = amdgpu_switcheroo_set_state,
  1038. .reprobe = NULL,
  1039. .can_switch = amdgpu_switcheroo_can_switch,
  1040. };
  1041. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  1042. enum amd_ip_block_type block_type,
  1043. enum amd_clockgating_state state)
  1044. {
  1045. int i, r = 0;
  1046. for (i = 0; i < adev->num_ip_blocks; i++) {
  1047. if (!adev->ip_blocks[i].status.valid)
  1048. continue;
  1049. if (adev->ip_blocks[i].version->type != block_type)
  1050. continue;
  1051. if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
  1052. continue;
  1053. r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
  1054. (void *)adev, state);
  1055. if (r)
  1056. DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
  1057. adev->ip_blocks[i].version->funcs->name, r);
  1058. }
  1059. return r;
  1060. }
  1061. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1062. enum amd_ip_block_type block_type,
  1063. enum amd_powergating_state state)
  1064. {
  1065. int i, r = 0;
  1066. for (i = 0; i < adev->num_ip_blocks; i++) {
  1067. if (!adev->ip_blocks[i].status.valid)
  1068. continue;
  1069. if (adev->ip_blocks[i].version->type != block_type)
  1070. continue;
  1071. if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
  1072. continue;
  1073. r = adev->ip_blocks[i].version->funcs->set_powergating_state(
  1074. (void *)adev, state);
  1075. if (r)
  1076. DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
  1077. adev->ip_blocks[i].version->funcs->name, r);
  1078. }
  1079. return r;
  1080. }
  1081. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
  1082. {
  1083. int i;
  1084. for (i = 0; i < adev->num_ip_blocks; i++) {
  1085. if (!adev->ip_blocks[i].status.valid)
  1086. continue;
  1087. if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
  1088. adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
  1089. }
  1090. }
  1091. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1092. enum amd_ip_block_type block_type)
  1093. {
  1094. int i, r;
  1095. for (i = 0; i < adev->num_ip_blocks; i++) {
  1096. if (!adev->ip_blocks[i].status.valid)
  1097. continue;
  1098. if (adev->ip_blocks[i].version->type == block_type) {
  1099. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1100. if (r)
  1101. return r;
  1102. break;
  1103. }
  1104. }
  1105. return 0;
  1106. }
  1107. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1108. enum amd_ip_block_type block_type)
  1109. {
  1110. int i;
  1111. for (i = 0; i < adev->num_ip_blocks; i++) {
  1112. if (!adev->ip_blocks[i].status.valid)
  1113. continue;
  1114. if (adev->ip_blocks[i].version->type == block_type)
  1115. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1116. }
  1117. return true;
  1118. }
  1119. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1120. enum amd_ip_block_type type)
  1121. {
  1122. int i;
  1123. for (i = 0; i < adev->num_ip_blocks; i++)
  1124. if (adev->ip_blocks[i].version->type == type)
  1125. return &adev->ip_blocks[i];
  1126. return NULL;
  1127. }
  1128. /**
  1129. * amdgpu_ip_block_version_cmp
  1130. *
  1131. * @adev: amdgpu_device pointer
  1132. * @type: enum amd_ip_block_type
  1133. * @major: major version
  1134. * @minor: minor version
  1135. *
  1136. * return 0 if equal or greater
  1137. * return 1 if smaller or the ip_block doesn't exist
  1138. */
  1139. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1140. enum amd_ip_block_type type,
  1141. u32 major, u32 minor)
  1142. {
  1143. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1144. if (ip_block && ((ip_block->version->major > major) ||
  1145. ((ip_block->version->major == major) &&
  1146. (ip_block->version->minor >= minor))))
  1147. return 0;
  1148. return 1;
  1149. }
  1150. /**
  1151. * amdgpu_ip_block_add
  1152. *
  1153. * @adev: amdgpu_device pointer
  1154. * @ip_block_version: pointer to the IP to add
  1155. *
  1156. * Adds the IP block driver information to the collection of IPs
  1157. * on the asic.
  1158. */
  1159. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1160. const struct amdgpu_ip_block_version *ip_block_version)
  1161. {
  1162. if (!ip_block_version)
  1163. return -EINVAL;
  1164. DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
  1165. ip_block_version->funcs->name);
  1166. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1167. return 0;
  1168. }
  1169. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1170. {
  1171. adev->enable_virtual_display = false;
  1172. if (amdgpu_virtual_display) {
  1173. struct drm_device *ddev = adev->ddev;
  1174. const char *pci_address_name = pci_name(ddev->pdev);
  1175. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1176. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1177. pciaddstr_tmp = pciaddstr;
  1178. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1179. pciaddname = strsep(&pciaddname_tmp, ",");
  1180. if (!strcmp("all", pciaddname)
  1181. || !strcmp(pci_address_name, pciaddname)) {
  1182. long num_crtc;
  1183. int res = -1;
  1184. adev->enable_virtual_display = true;
  1185. if (pciaddname_tmp)
  1186. res = kstrtol(pciaddname_tmp, 10,
  1187. &num_crtc);
  1188. if (!res) {
  1189. if (num_crtc < 1)
  1190. num_crtc = 1;
  1191. if (num_crtc > 6)
  1192. num_crtc = 6;
  1193. adev->mode_info.num_crtc = num_crtc;
  1194. } else {
  1195. adev->mode_info.num_crtc = 1;
  1196. }
  1197. break;
  1198. }
  1199. }
  1200. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1201. amdgpu_virtual_display, pci_address_name,
  1202. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1203. kfree(pciaddstr);
  1204. }
  1205. }
  1206. static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
  1207. {
  1208. const char *chip_name;
  1209. char fw_name[30];
  1210. int err;
  1211. const struct gpu_info_firmware_header_v1_0 *hdr;
  1212. adev->firmware.gpu_info_fw = NULL;
  1213. switch (adev->asic_type) {
  1214. case CHIP_TOPAZ:
  1215. case CHIP_TONGA:
  1216. case CHIP_FIJI:
  1217. case CHIP_POLARIS11:
  1218. case CHIP_POLARIS10:
  1219. case CHIP_POLARIS12:
  1220. case CHIP_CARRIZO:
  1221. case CHIP_STONEY:
  1222. #ifdef CONFIG_DRM_AMDGPU_SI
  1223. case CHIP_VERDE:
  1224. case CHIP_TAHITI:
  1225. case CHIP_PITCAIRN:
  1226. case CHIP_OLAND:
  1227. case CHIP_HAINAN:
  1228. #endif
  1229. #ifdef CONFIG_DRM_AMDGPU_CIK
  1230. case CHIP_BONAIRE:
  1231. case CHIP_HAWAII:
  1232. case CHIP_KAVERI:
  1233. case CHIP_KABINI:
  1234. case CHIP_MULLINS:
  1235. #endif
  1236. default:
  1237. return 0;
  1238. case CHIP_VEGA10:
  1239. chip_name = "vega10";
  1240. break;
  1241. case CHIP_RAVEN:
  1242. chip_name = "raven";
  1243. break;
  1244. }
  1245. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
  1246. err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
  1247. if (err) {
  1248. dev_err(adev->dev,
  1249. "Failed to load gpu_info firmware \"%s\"\n",
  1250. fw_name);
  1251. goto out;
  1252. }
  1253. err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
  1254. if (err) {
  1255. dev_err(adev->dev,
  1256. "Failed to validate gpu_info firmware \"%s\"\n",
  1257. fw_name);
  1258. goto out;
  1259. }
  1260. hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
  1261. amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
  1262. switch (hdr->version_major) {
  1263. case 1:
  1264. {
  1265. const struct gpu_info_firmware_v1_0 *gpu_info_fw =
  1266. (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
  1267. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1268. adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
  1269. adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
  1270. adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
  1271. adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
  1272. adev->gfx.config.max_texture_channel_caches =
  1273. le32_to_cpu(gpu_info_fw->gc_num_tccs);
  1274. adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
  1275. adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
  1276. adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
  1277. adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
  1278. adev->gfx.config.double_offchip_lds_buf =
  1279. le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
  1280. adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
  1281. adev->gfx.cu_info.max_waves_per_simd =
  1282. le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
  1283. adev->gfx.cu_info.max_scratch_slots_per_cu =
  1284. le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
  1285. adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
  1286. break;
  1287. }
  1288. default:
  1289. dev_err(adev->dev,
  1290. "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
  1291. err = -EINVAL;
  1292. goto out;
  1293. }
  1294. out:
  1295. return err;
  1296. }
  1297. static int amdgpu_early_init(struct amdgpu_device *adev)
  1298. {
  1299. int i, r;
  1300. amdgpu_device_enable_virtual_display(adev);
  1301. switch (adev->asic_type) {
  1302. case CHIP_TOPAZ:
  1303. case CHIP_TONGA:
  1304. case CHIP_FIJI:
  1305. case CHIP_POLARIS11:
  1306. case CHIP_POLARIS10:
  1307. case CHIP_POLARIS12:
  1308. case CHIP_CARRIZO:
  1309. case CHIP_STONEY:
  1310. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1311. adev->family = AMDGPU_FAMILY_CZ;
  1312. else
  1313. adev->family = AMDGPU_FAMILY_VI;
  1314. r = vi_set_ip_blocks(adev);
  1315. if (r)
  1316. return r;
  1317. break;
  1318. #ifdef CONFIG_DRM_AMDGPU_SI
  1319. case CHIP_VERDE:
  1320. case CHIP_TAHITI:
  1321. case CHIP_PITCAIRN:
  1322. case CHIP_OLAND:
  1323. case CHIP_HAINAN:
  1324. adev->family = AMDGPU_FAMILY_SI;
  1325. r = si_set_ip_blocks(adev);
  1326. if (r)
  1327. return r;
  1328. break;
  1329. #endif
  1330. #ifdef CONFIG_DRM_AMDGPU_CIK
  1331. case CHIP_BONAIRE:
  1332. case CHIP_HAWAII:
  1333. case CHIP_KAVERI:
  1334. case CHIP_KABINI:
  1335. case CHIP_MULLINS:
  1336. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1337. adev->family = AMDGPU_FAMILY_CI;
  1338. else
  1339. adev->family = AMDGPU_FAMILY_KV;
  1340. r = cik_set_ip_blocks(adev);
  1341. if (r)
  1342. return r;
  1343. break;
  1344. #endif
  1345. case CHIP_VEGA10:
  1346. case CHIP_RAVEN:
  1347. if (adev->asic_type == CHIP_RAVEN)
  1348. adev->family = AMDGPU_FAMILY_RV;
  1349. else
  1350. adev->family = AMDGPU_FAMILY_AI;
  1351. r = soc15_set_ip_blocks(adev);
  1352. if (r)
  1353. return r;
  1354. break;
  1355. default:
  1356. /* FIXME: not supported yet */
  1357. return -EINVAL;
  1358. }
  1359. r = amdgpu_device_parse_gpu_info_fw(adev);
  1360. if (r)
  1361. return r;
  1362. if (amdgpu_sriov_vf(adev)) {
  1363. r = amdgpu_virt_request_full_gpu(adev, true);
  1364. if (r)
  1365. return r;
  1366. }
  1367. for (i = 0; i < adev->num_ip_blocks; i++) {
  1368. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1369. DRM_ERROR("disabled ip block: %d <%s>\n",
  1370. i, adev->ip_blocks[i].version->funcs->name);
  1371. adev->ip_blocks[i].status.valid = false;
  1372. } else {
  1373. if (adev->ip_blocks[i].version->funcs->early_init) {
  1374. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1375. if (r == -ENOENT) {
  1376. adev->ip_blocks[i].status.valid = false;
  1377. } else if (r) {
  1378. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1379. adev->ip_blocks[i].version->funcs->name, r);
  1380. return r;
  1381. } else {
  1382. adev->ip_blocks[i].status.valid = true;
  1383. }
  1384. } else {
  1385. adev->ip_blocks[i].status.valid = true;
  1386. }
  1387. }
  1388. }
  1389. adev->cg_flags &= amdgpu_cg_mask;
  1390. adev->pg_flags &= amdgpu_pg_mask;
  1391. return 0;
  1392. }
  1393. static int amdgpu_init(struct amdgpu_device *adev)
  1394. {
  1395. int i, r;
  1396. for (i = 0; i < adev->num_ip_blocks; i++) {
  1397. if (!adev->ip_blocks[i].status.valid)
  1398. continue;
  1399. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1400. if (r) {
  1401. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1402. adev->ip_blocks[i].version->funcs->name, r);
  1403. return r;
  1404. }
  1405. adev->ip_blocks[i].status.sw = true;
  1406. /* need to do gmc hw init early so we can allocate gpu mem */
  1407. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1408. r = amdgpu_vram_scratch_init(adev);
  1409. if (r) {
  1410. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1411. return r;
  1412. }
  1413. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1414. if (r) {
  1415. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1416. return r;
  1417. }
  1418. r = amdgpu_wb_init(adev);
  1419. if (r) {
  1420. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1421. return r;
  1422. }
  1423. adev->ip_blocks[i].status.hw = true;
  1424. /* right after GMC hw init, we create CSA */
  1425. if (amdgpu_sriov_vf(adev)) {
  1426. r = amdgpu_allocate_static_csa(adev);
  1427. if (r) {
  1428. DRM_ERROR("allocate CSA failed %d\n", r);
  1429. return r;
  1430. }
  1431. }
  1432. }
  1433. }
  1434. for (i = 0; i < adev->num_ip_blocks; i++) {
  1435. if (!adev->ip_blocks[i].status.sw)
  1436. continue;
  1437. /* gmc hw init is done early */
  1438. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1439. continue;
  1440. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1441. if (r) {
  1442. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1443. adev->ip_blocks[i].version->funcs->name, r);
  1444. return r;
  1445. }
  1446. adev->ip_blocks[i].status.hw = true;
  1447. }
  1448. return 0;
  1449. }
  1450. static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
  1451. {
  1452. memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
  1453. }
  1454. static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
  1455. {
  1456. return !!memcmp(adev->gart.ptr, adev->reset_magic,
  1457. AMDGPU_RESET_MAGIC_NUM);
  1458. }
  1459. static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
  1460. {
  1461. int i = 0, r;
  1462. for (i = 0; i < adev->num_ip_blocks; i++) {
  1463. if (!adev->ip_blocks[i].status.valid)
  1464. continue;
  1465. /* skip CG for VCE/UVD, it's handled specially */
  1466. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1467. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1468. /* enable clockgating to save power */
  1469. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1470. AMD_CG_STATE_GATE);
  1471. if (r) {
  1472. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1473. adev->ip_blocks[i].version->funcs->name, r);
  1474. return r;
  1475. }
  1476. }
  1477. }
  1478. return 0;
  1479. }
  1480. static int amdgpu_late_init(struct amdgpu_device *adev)
  1481. {
  1482. int i = 0, r;
  1483. for (i = 0; i < adev->num_ip_blocks; i++) {
  1484. if (!adev->ip_blocks[i].status.valid)
  1485. continue;
  1486. if (adev->ip_blocks[i].version->funcs->late_init) {
  1487. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1488. if (r) {
  1489. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1490. adev->ip_blocks[i].version->funcs->name, r);
  1491. return r;
  1492. }
  1493. adev->ip_blocks[i].status.late_initialized = true;
  1494. }
  1495. }
  1496. mod_delayed_work(system_wq, &adev->late_init_work,
  1497. msecs_to_jiffies(AMDGPU_RESUME_MS));
  1498. amdgpu_fill_reset_magic(adev);
  1499. return 0;
  1500. }
  1501. static int amdgpu_fini(struct amdgpu_device *adev)
  1502. {
  1503. int i, r;
  1504. /* need to disable SMC first */
  1505. for (i = 0; i < adev->num_ip_blocks; i++) {
  1506. if (!adev->ip_blocks[i].status.hw)
  1507. continue;
  1508. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1509. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1510. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1511. AMD_CG_STATE_UNGATE);
  1512. if (r) {
  1513. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1514. adev->ip_blocks[i].version->funcs->name, r);
  1515. return r;
  1516. }
  1517. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1518. /* XXX handle errors */
  1519. if (r) {
  1520. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1521. adev->ip_blocks[i].version->funcs->name, r);
  1522. }
  1523. adev->ip_blocks[i].status.hw = false;
  1524. break;
  1525. }
  1526. }
  1527. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1528. if (!adev->ip_blocks[i].status.hw)
  1529. continue;
  1530. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1531. amdgpu_wb_fini(adev);
  1532. amdgpu_vram_scratch_fini(adev);
  1533. }
  1534. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1535. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1536. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1537. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1538. AMD_CG_STATE_UNGATE);
  1539. if (r) {
  1540. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1541. adev->ip_blocks[i].version->funcs->name, r);
  1542. return r;
  1543. }
  1544. }
  1545. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1546. /* XXX handle errors */
  1547. if (r) {
  1548. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1549. adev->ip_blocks[i].version->funcs->name, r);
  1550. }
  1551. adev->ip_blocks[i].status.hw = false;
  1552. }
  1553. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1554. if (!adev->ip_blocks[i].status.sw)
  1555. continue;
  1556. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1557. /* XXX handle errors */
  1558. if (r) {
  1559. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1560. adev->ip_blocks[i].version->funcs->name, r);
  1561. }
  1562. adev->ip_blocks[i].status.sw = false;
  1563. adev->ip_blocks[i].status.valid = false;
  1564. }
  1565. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1566. if (!adev->ip_blocks[i].status.late_initialized)
  1567. continue;
  1568. if (adev->ip_blocks[i].version->funcs->late_fini)
  1569. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1570. adev->ip_blocks[i].status.late_initialized = false;
  1571. }
  1572. if (amdgpu_sriov_vf(adev)) {
  1573. amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
  1574. amdgpu_virt_release_full_gpu(adev, false);
  1575. }
  1576. return 0;
  1577. }
  1578. static void amdgpu_late_init_func_handler(struct work_struct *work)
  1579. {
  1580. struct amdgpu_device *adev =
  1581. container_of(work, struct amdgpu_device, late_init_work.work);
  1582. amdgpu_late_set_cg_state(adev);
  1583. }
  1584. int amdgpu_suspend(struct amdgpu_device *adev)
  1585. {
  1586. int i, r;
  1587. if (amdgpu_sriov_vf(adev))
  1588. amdgpu_virt_request_full_gpu(adev, false);
  1589. /* ungate SMC block first */
  1590. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1591. AMD_CG_STATE_UNGATE);
  1592. if (r) {
  1593. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1594. }
  1595. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1596. if (!adev->ip_blocks[i].status.valid)
  1597. continue;
  1598. /* ungate blocks so that suspend can properly shut them down */
  1599. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1600. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1601. AMD_CG_STATE_UNGATE);
  1602. if (r) {
  1603. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1604. adev->ip_blocks[i].version->funcs->name, r);
  1605. }
  1606. }
  1607. /* XXX handle errors */
  1608. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1609. /* XXX handle errors */
  1610. if (r) {
  1611. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1612. adev->ip_blocks[i].version->funcs->name, r);
  1613. }
  1614. }
  1615. if (amdgpu_sriov_vf(adev))
  1616. amdgpu_virt_release_full_gpu(adev, false);
  1617. return 0;
  1618. }
  1619. static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
  1620. {
  1621. int i, r;
  1622. static enum amd_ip_block_type ip_order[] = {
  1623. AMD_IP_BLOCK_TYPE_GMC,
  1624. AMD_IP_BLOCK_TYPE_COMMON,
  1625. AMD_IP_BLOCK_TYPE_IH,
  1626. };
  1627. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1628. int j;
  1629. struct amdgpu_ip_block *block;
  1630. for (j = 0; j < adev->num_ip_blocks; j++) {
  1631. block = &adev->ip_blocks[j];
  1632. if (block->version->type != ip_order[i] ||
  1633. !block->status.valid)
  1634. continue;
  1635. r = block->version->funcs->hw_init(adev);
  1636. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1637. }
  1638. }
  1639. return 0;
  1640. }
  1641. static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
  1642. {
  1643. int i, r;
  1644. static enum amd_ip_block_type ip_order[] = {
  1645. AMD_IP_BLOCK_TYPE_SMC,
  1646. AMD_IP_BLOCK_TYPE_DCE,
  1647. AMD_IP_BLOCK_TYPE_GFX,
  1648. AMD_IP_BLOCK_TYPE_SDMA,
  1649. AMD_IP_BLOCK_TYPE_UVD,
  1650. AMD_IP_BLOCK_TYPE_VCE
  1651. };
  1652. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1653. int j;
  1654. struct amdgpu_ip_block *block;
  1655. for (j = 0; j < adev->num_ip_blocks; j++) {
  1656. block = &adev->ip_blocks[j];
  1657. if (block->version->type != ip_order[i] ||
  1658. !block->status.valid)
  1659. continue;
  1660. r = block->version->funcs->hw_init(adev);
  1661. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1662. }
  1663. }
  1664. return 0;
  1665. }
  1666. static int amdgpu_resume_phase1(struct amdgpu_device *adev)
  1667. {
  1668. int i, r;
  1669. for (i = 0; i < adev->num_ip_blocks; i++) {
  1670. if (!adev->ip_blocks[i].status.valid)
  1671. continue;
  1672. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1673. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1674. adev->ip_blocks[i].version->type ==
  1675. AMD_IP_BLOCK_TYPE_IH) {
  1676. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1677. if (r) {
  1678. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1679. adev->ip_blocks[i].version->funcs->name, r);
  1680. return r;
  1681. }
  1682. }
  1683. }
  1684. return 0;
  1685. }
  1686. static int amdgpu_resume_phase2(struct amdgpu_device *adev)
  1687. {
  1688. int i, r;
  1689. for (i = 0; i < adev->num_ip_blocks; i++) {
  1690. if (!adev->ip_blocks[i].status.valid)
  1691. continue;
  1692. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1693. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1694. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
  1695. continue;
  1696. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1697. if (r) {
  1698. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1699. adev->ip_blocks[i].version->funcs->name, r);
  1700. return r;
  1701. }
  1702. }
  1703. return 0;
  1704. }
  1705. static int amdgpu_resume(struct amdgpu_device *adev)
  1706. {
  1707. int r;
  1708. r = amdgpu_resume_phase1(adev);
  1709. if (r)
  1710. return r;
  1711. r = amdgpu_resume_phase2(adev);
  1712. return r;
  1713. }
  1714. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1715. {
  1716. if (adev->is_atom_fw) {
  1717. if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
  1718. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1719. } else {
  1720. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1721. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1722. }
  1723. }
  1724. /**
  1725. * amdgpu_device_init - initialize the driver
  1726. *
  1727. * @adev: amdgpu_device pointer
  1728. * @pdev: drm dev pointer
  1729. * @pdev: pci dev pointer
  1730. * @flags: driver flags
  1731. *
  1732. * Initializes the driver info and hw (all asics).
  1733. * Returns 0 for success or an error on failure.
  1734. * Called at driver startup.
  1735. */
  1736. int amdgpu_device_init(struct amdgpu_device *adev,
  1737. struct drm_device *ddev,
  1738. struct pci_dev *pdev,
  1739. uint32_t flags)
  1740. {
  1741. int r, i;
  1742. bool runtime = false;
  1743. u32 max_MBps;
  1744. adev->shutdown = false;
  1745. adev->dev = &pdev->dev;
  1746. adev->ddev = ddev;
  1747. adev->pdev = pdev;
  1748. adev->flags = flags;
  1749. adev->asic_type = flags & AMD_ASIC_MASK;
  1750. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1751. adev->mc.gart_size = 512 * 1024 * 1024;
  1752. adev->accel_working = false;
  1753. adev->num_rings = 0;
  1754. adev->mman.buffer_funcs = NULL;
  1755. adev->mman.buffer_funcs_ring = NULL;
  1756. adev->vm_manager.vm_pte_funcs = NULL;
  1757. adev->vm_manager.vm_pte_num_rings = 0;
  1758. adev->gart.gart_funcs = NULL;
  1759. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1760. adev->smc_rreg = &amdgpu_invalid_rreg;
  1761. adev->smc_wreg = &amdgpu_invalid_wreg;
  1762. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1763. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1764. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1765. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1766. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1767. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1768. adev->didt_rreg = &amdgpu_invalid_rreg;
  1769. adev->didt_wreg = &amdgpu_invalid_wreg;
  1770. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1771. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1772. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1773. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1774. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1775. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1776. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1777. /* mutex initialization are all done here so we
  1778. * can recall function without having locking issues */
  1779. atomic_set(&adev->irq.ih.lock, 0);
  1780. mutex_init(&adev->firmware.mutex);
  1781. mutex_init(&adev->pm.mutex);
  1782. mutex_init(&adev->gfx.gpu_clock_mutex);
  1783. mutex_init(&adev->srbm_mutex);
  1784. mutex_init(&adev->grbm_idx_mutex);
  1785. mutex_init(&adev->mn_lock);
  1786. hash_init(adev->mn_hash);
  1787. amdgpu_check_arguments(adev);
  1788. spin_lock_init(&adev->mmio_idx_lock);
  1789. spin_lock_init(&adev->smc_idx_lock);
  1790. spin_lock_init(&adev->pcie_idx_lock);
  1791. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1792. spin_lock_init(&adev->didt_idx_lock);
  1793. spin_lock_init(&adev->gc_cac_idx_lock);
  1794. spin_lock_init(&adev->se_cac_idx_lock);
  1795. spin_lock_init(&adev->audio_endpt_idx_lock);
  1796. spin_lock_init(&adev->mm_stats.lock);
  1797. INIT_LIST_HEAD(&adev->shadow_list);
  1798. mutex_init(&adev->shadow_list_lock);
  1799. INIT_LIST_HEAD(&adev->gtt_list);
  1800. spin_lock_init(&adev->gtt_list_lock);
  1801. INIT_LIST_HEAD(&adev->ring_lru_list);
  1802. spin_lock_init(&adev->ring_lru_list_lock);
  1803. INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
  1804. /* Registers mapping */
  1805. /* TODO: block userspace mapping of io register */
  1806. if (adev->asic_type >= CHIP_BONAIRE) {
  1807. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1808. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1809. } else {
  1810. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1811. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1812. }
  1813. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1814. if (adev->rmmio == NULL) {
  1815. return -ENOMEM;
  1816. }
  1817. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1818. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1819. if (adev->asic_type >= CHIP_BONAIRE)
  1820. /* doorbell bar mapping */
  1821. amdgpu_doorbell_init(adev);
  1822. /* io port mapping */
  1823. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1824. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1825. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1826. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1827. break;
  1828. }
  1829. }
  1830. if (adev->rio_mem == NULL)
  1831. DRM_INFO("PCI I/O BAR is not found.\n");
  1832. /* early init functions */
  1833. r = amdgpu_early_init(adev);
  1834. if (r)
  1835. return r;
  1836. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1837. /* this will fail for cards that aren't VGA class devices, just
  1838. * ignore it */
  1839. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1840. if (amdgpu_runtime_pm == 1)
  1841. runtime = true;
  1842. if (amdgpu_device_is_px(ddev))
  1843. runtime = true;
  1844. if (!pci_is_thunderbolt_attached(adev->pdev))
  1845. vga_switcheroo_register_client(adev->pdev,
  1846. &amdgpu_switcheroo_ops, runtime);
  1847. if (runtime)
  1848. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1849. /* Read BIOS */
  1850. if (!amdgpu_get_bios(adev)) {
  1851. r = -EINVAL;
  1852. goto failed;
  1853. }
  1854. r = amdgpu_atombios_init(adev);
  1855. if (r) {
  1856. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1857. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
  1858. goto failed;
  1859. }
  1860. /* detect if we are with an SRIOV vbios */
  1861. amdgpu_device_detect_sriov_bios(adev);
  1862. /* Post card if necessary */
  1863. if (amdgpu_vpost_needed(adev)) {
  1864. if (!adev->bios) {
  1865. dev_err(adev->dev, "no vBIOS found\n");
  1866. amdgpu_vf_error_put(AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
  1867. r = -EINVAL;
  1868. goto failed;
  1869. }
  1870. DRM_INFO("GPU posting now...\n");
  1871. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1872. if (r) {
  1873. dev_err(adev->dev, "gpu post error!\n");
  1874. amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_POST_ERROR, 0, 0);
  1875. goto failed;
  1876. }
  1877. } else {
  1878. DRM_INFO("GPU post is not needed\n");
  1879. }
  1880. if (adev->is_atom_fw) {
  1881. /* Initialize clocks */
  1882. r = amdgpu_atomfirmware_get_clock_info(adev);
  1883. if (r) {
  1884. dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
  1885. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1886. goto failed;
  1887. }
  1888. } else {
  1889. /* Initialize clocks */
  1890. r = amdgpu_atombios_get_clock_info(adev);
  1891. if (r) {
  1892. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1893. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1894. goto failed;
  1895. }
  1896. /* init i2c buses */
  1897. amdgpu_atombios_i2c_init(adev);
  1898. }
  1899. /* Fence driver */
  1900. r = amdgpu_fence_driver_init(adev);
  1901. if (r) {
  1902. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1903. amdgpu_vf_error_put(AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
  1904. goto failed;
  1905. }
  1906. /* init the mode config */
  1907. drm_mode_config_init(adev->ddev);
  1908. r = amdgpu_init(adev);
  1909. if (r) {
  1910. dev_err(adev->dev, "amdgpu_init failed\n");
  1911. amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
  1912. amdgpu_fini(adev);
  1913. goto failed;
  1914. }
  1915. adev->accel_working = true;
  1916. amdgpu_vm_check_compute_bug(adev);
  1917. /* Initialize the buffer migration limit. */
  1918. if (amdgpu_moverate >= 0)
  1919. max_MBps = amdgpu_moverate;
  1920. else
  1921. max_MBps = 8; /* Allow 8 MB/s. */
  1922. /* Get a log2 for easy divisions. */
  1923. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  1924. r = amdgpu_ib_pool_init(adev);
  1925. if (r) {
  1926. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1927. amdgpu_vf_error_put(AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
  1928. goto failed;
  1929. }
  1930. r = amdgpu_ib_ring_tests(adev);
  1931. if (r)
  1932. DRM_ERROR("ib ring test failed (%d).\n", r);
  1933. amdgpu_fbdev_init(adev);
  1934. r = amdgpu_gem_debugfs_init(adev);
  1935. if (r)
  1936. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1937. r = amdgpu_debugfs_regs_init(adev);
  1938. if (r)
  1939. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  1940. r = amdgpu_debugfs_test_ib_ring_init(adev);
  1941. if (r)
  1942. DRM_ERROR("registering register test ib ring debugfs failed (%d).\n", r);
  1943. r = amdgpu_debugfs_firmware_init(adev);
  1944. if (r)
  1945. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  1946. if ((amdgpu_testing & 1)) {
  1947. if (adev->accel_working)
  1948. amdgpu_test_moves(adev);
  1949. else
  1950. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  1951. }
  1952. if (amdgpu_benchmarking) {
  1953. if (adev->accel_working)
  1954. amdgpu_benchmark(adev, amdgpu_benchmarking);
  1955. else
  1956. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  1957. }
  1958. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  1959. * explicit gating rather than handling it automatically.
  1960. */
  1961. r = amdgpu_late_init(adev);
  1962. if (r) {
  1963. dev_err(adev->dev, "amdgpu_late_init failed\n");
  1964. amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
  1965. goto failed;
  1966. }
  1967. return 0;
  1968. failed:
  1969. amdgpu_vf_error_trans_all(adev);
  1970. if (runtime)
  1971. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  1972. return r;
  1973. }
  1974. /**
  1975. * amdgpu_device_fini - tear down the driver
  1976. *
  1977. * @adev: amdgpu_device pointer
  1978. *
  1979. * Tear down the driver info (all asics).
  1980. * Called at driver shutdown.
  1981. */
  1982. void amdgpu_device_fini(struct amdgpu_device *adev)
  1983. {
  1984. int r;
  1985. DRM_INFO("amdgpu: finishing device.\n");
  1986. adev->shutdown = true;
  1987. if (adev->mode_info.mode_config_initialized)
  1988. drm_crtc_force_disable_all(adev->ddev);
  1989. /* evict vram memory */
  1990. amdgpu_bo_evict_vram(adev);
  1991. amdgpu_ib_pool_fini(adev);
  1992. amdgpu_fence_driver_fini(adev);
  1993. amdgpu_fbdev_fini(adev);
  1994. r = amdgpu_fini(adev);
  1995. if (adev->firmware.gpu_info_fw) {
  1996. release_firmware(adev->firmware.gpu_info_fw);
  1997. adev->firmware.gpu_info_fw = NULL;
  1998. }
  1999. adev->accel_working = false;
  2000. cancel_delayed_work_sync(&adev->late_init_work);
  2001. /* free i2c buses */
  2002. amdgpu_i2c_fini(adev);
  2003. amdgpu_atombios_fini(adev);
  2004. kfree(adev->bios);
  2005. adev->bios = NULL;
  2006. if (!pci_is_thunderbolt_attached(adev->pdev))
  2007. vga_switcheroo_unregister_client(adev->pdev);
  2008. if (adev->flags & AMD_IS_PX)
  2009. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2010. vga_client_register(adev->pdev, NULL, NULL, NULL);
  2011. if (adev->rio_mem)
  2012. pci_iounmap(adev->pdev, adev->rio_mem);
  2013. adev->rio_mem = NULL;
  2014. iounmap(adev->rmmio);
  2015. adev->rmmio = NULL;
  2016. if (adev->asic_type >= CHIP_BONAIRE)
  2017. amdgpu_doorbell_fini(adev);
  2018. amdgpu_debugfs_regs_cleanup(adev);
  2019. }
  2020. /*
  2021. * Suspend & resume.
  2022. */
  2023. /**
  2024. * amdgpu_device_suspend - initiate device suspend
  2025. *
  2026. * @pdev: drm dev pointer
  2027. * @state: suspend state
  2028. *
  2029. * Puts the hw in the suspend state (all asics).
  2030. * Returns 0 for success or an error on failure.
  2031. * Called at driver suspend.
  2032. */
  2033. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  2034. {
  2035. struct amdgpu_device *adev;
  2036. struct drm_crtc *crtc;
  2037. struct drm_connector *connector;
  2038. int r;
  2039. if (dev == NULL || dev->dev_private == NULL) {
  2040. return -ENODEV;
  2041. }
  2042. adev = dev->dev_private;
  2043. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2044. return 0;
  2045. drm_kms_helper_poll_disable(dev);
  2046. /* turn off display hw */
  2047. drm_modeset_lock_all(dev);
  2048. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2049. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  2050. }
  2051. drm_modeset_unlock_all(dev);
  2052. amdgpu_amdkfd_suspend(adev);
  2053. /* unpin the front buffers and cursors */
  2054. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2055. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2056. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  2057. struct amdgpu_bo *robj;
  2058. if (amdgpu_crtc->cursor_bo) {
  2059. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2060. r = amdgpu_bo_reserve(aobj, true);
  2061. if (r == 0) {
  2062. amdgpu_bo_unpin(aobj);
  2063. amdgpu_bo_unreserve(aobj);
  2064. }
  2065. }
  2066. if (rfb == NULL || rfb->obj == NULL) {
  2067. continue;
  2068. }
  2069. robj = gem_to_amdgpu_bo(rfb->obj);
  2070. /* don't unpin kernel fb objects */
  2071. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  2072. r = amdgpu_bo_reserve(robj, true);
  2073. if (r == 0) {
  2074. amdgpu_bo_unpin(robj);
  2075. amdgpu_bo_unreserve(robj);
  2076. }
  2077. }
  2078. }
  2079. /* evict vram memory */
  2080. amdgpu_bo_evict_vram(adev);
  2081. amdgpu_fence_driver_suspend(adev);
  2082. r = amdgpu_suspend(adev);
  2083. /* evict remaining vram memory
  2084. * This second call to evict vram is to evict the gart page table
  2085. * using the CPU.
  2086. */
  2087. amdgpu_bo_evict_vram(adev);
  2088. amdgpu_atombios_scratch_regs_save(adev);
  2089. pci_save_state(dev->pdev);
  2090. if (suspend) {
  2091. /* Shut down the device */
  2092. pci_disable_device(dev->pdev);
  2093. pci_set_power_state(dev->pdev, PCI_D3hot);
  2094. } else {
  2095. r = amdgpu_asic_reset(adev);
  2096. if (r)
  2097. DRM_ERROR("amdgpu asic reset failed\n");
  2098. }
  2099. if (fbcon) {
  2100. console_lock();
  2101. amdgpu_fbdev_set_suspend(adev, 1);
  2102. console_unlock();
  2103. }
  2104. return 0;
  2105. }
  2106. /**
  2107. * amdgpu_device_resume - initiate device resume
  2108. *
  2109. * @pdev: drm dev pointer
  2110. *
  2111. * Bring the hw back to operating state (all asics).
  2112. * Returns 0 for success or an error on failure.
  2113. * Called at driver resume.
  2114. */
  2115. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  2116. {
  2117. struct drm_connector *connector;
  2118. struct amdgpu_device *adev = dev->dev_private;
  2119. struct drm_crtc *crtc;
  2120. int r = 0;
  2121. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2122. return 0;
  2123. if (fbcon)
  2124. console_lock();
  2125. if (resume) {
  2126. pci_set_power_state(dev->pdev, PCI_D0);
  2127. pci_restore_state(dev->pdev);
  2128. r = pci_enable_device(dev->pdev);
  2129. if (r)
  2130. goto unlock;
  2131. }
  2132. amdgpu_atombios_scratch_regs_restore(adev);
  2133. /* post card */
  2134. if (amdgpu_need_post(adev)) {
  2135. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2136. if (r)
  2137. DRM_ERROR("amdgpu asic init failed\n");
  2138. }
  2139. r = amdgpu_resume(adev);
  2140. if (r) {
  2141. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  2142. goto unlock;
  2143. }
  2144. amdgpu_fence_driver_resume(adev);
  2145. if (resume) {
  2146. r = amdgpu_ib_ring_tests(adev);
  2147. if (r)
  2148. DRM_ERROR("ib ring test failed (%d).\n", r);
  2149. }
  2150. r = amdgpu_late_init(adev);
  2151. if (r)
  2152. goto unlock;
  2153. /* pin cursors */
  2154. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2155. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2156. if (amdgpu_crtc->cursor_bo) {
  2157. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2158. r = amdgpu_bo_reserve(aobj, true);
  2159. if (r == 0) {
  2160. r = amdgpu_bo_pin(aobj,
  2161. AMDGPU_GEM_DOMAIN_VRAM,
  2162. &amdgpu_crtc->cursor_addr);
  2163. if (r != 0)
  2164. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  2165. amdgpu_bo_unreserve(aobj);
  2166. }
  2167. }
  2168. }
  2169. r = amdgpu_amdkfd_resume(adev);
  2170. if (r)
  2171. return r;
  2172. /* blat the mode back in */
  2173. if (fbcon) {
  2174. drm_helper_resume_force_mode(dev);
  2175. /* turn on display hw */
  2176. drm_modeset_lock_all(dev);
  2177. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2178. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2179. }
  2180. drm_modeset_unlock_all(dev);
  2181. }
  2182. drm_kms_helper_poll_enable(dev);
  2183. /*
  2184. * Most of the connector probing functions try to acquire runtime pm
  2185. * refs to ensure that the GPU is powered on when connector polling is
  2186. * performed. Since we're calling this from a runtime PM callback,
  2187. * trying to acquire rpm refs will cause us to deadlock.
  2188. *
  2189. * Since we're guaranteed to be holding the rpm lock, it's safe to
  2190. * temporarily disable the rpm helpers so this doesn't deadlock us.
  2191. */
  2192. #ifdef CONFIG_PM
  2193. dev->dev->power.disable_depth++;
  2194. #endif
  2195. drm_helper_hpd_irq_event(dev);
  2196. #ifdef CONFIG_PM
  2197. dev->dev->power.disable_depth--;
  2198. #endif
  2199. if (fbcon)
  2200. amdgpu_fbdev_set_suspend(adev, 0);
  2201. unlock:
  2202. if (fbcon)
  2203. console_unlock();
  2204. return r;
  2205. }
  2206. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  2207. {
  2208. int i;
  2209. bool asic_hang = false;
  2210. for (i = 0; i < adev->num_ip_blocks; i++) {
  2211. if (!adev->ip_blocks[i].status.valid)
  2212. continue;
  2213. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  2214. adev->ip_blocks[i].status.hang =
  2215. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  2216. if (adev->ip_blocks[i].status.hang) {
  2217. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  2218. asic_hang = true;
  2219. }
  2220. }
  2221. return asic_hang;
  2222. }
  2223. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  2224. {
  2225. int i, r = 0;
  2226. for (i = 0; i < adev->num_ip_blocks; i++) {
  2227. if (!adev->ip_blocks[i].status.valid)
  2228. continue;
  2229. if (adev->ip_blocks[i].status.hang &&
  2230. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  2231. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  2232. if (r)
  2233. return r;
  2234. }
  2235. }
  2236. return 0;
  2237. }
  2238. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  2239. {
  2240. int i;
  2241. for (i = 0; i < adev->num_ip_blocks; i++) {
  2242. if (!adev->ip_blocks[i].status.valid)
  2243. continue;
  2244. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  2245. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  2246. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  2247. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
  2248. if (adev->ip_blocks[i].status.hang) {
  2249. DRM_INFO("Some block need full reset!\n");
  2250. return true;
  2251. }
  2252. }
  2253. }
  2254. return false;
  2255. }
  2256. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  2257. {
  2258. int i, r = 0;
  2259. for (i = 0; i < adev->num_ip_blocks; i++) {
  2260. if (!adev->ip_blocks[i].status.valid)
  2261. continue;
  2262. if (adev->ip_blocks[i].status.hang &&
  2263. adev->ip_blocks[i].version->funcs->soft_reset) {
  2264. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  2265. if (r)
  2266. return r;
  2267. }
  2268. }
  2269. return 0;
  2270. }
  2271. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  2272. {
  2273. int i, r = 0;
  2274. for (i = 0; i < adev->num_ip_blocks; i++) {
  2275. if (!adev->ip_blocks[i].status.valid)
  2276. continue;
  2277. if (adev->ip_blocks[i].status.hang &&
  2278. adev->ip_blocks[i].version->funcs->post_soft_reset)
  2279. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  2280. if (r)
  2281. return r;
  2282. }
  2283. return 0;
  2284. }
  2285. bool amdgpu_need_backup(struct amdgpu_device *adev)
  2286. {
  2287. if (adev->flags & AMD_IS_APU)
  2288. return false;
  2289. return amdgpu_lockup_timeout > 0 ? true : false;
  2290. }
  2291. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  2292. struct amdgpu_ring *ring,
  2293. struct amdgpu_bo *bo,
  2294. struct dma_fence **fence)
  2295. {
  2296. uint32_t domain;
  2297. int r;
  2298. if (!bo->shadow)
  2299. return 0;
  2300. r = amdgpu_bo_reserve(bo, true);
  2301. if (r)
  2302. return r;
  2303. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  2304. /* if bo has been evicted, then no need to recover */
  2305. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  2306. r = amdgpu_bo_validate(bo->shadow);
  2307. if (r) {
  2308. DRM_ERROR("bo validate failed!\n");
  2309. goto err;
  2310. }
  2311. r = amdgpu_ttm_bind(&bo->shadow->tbo, &bo->shadow->tbo.mem);
  2312. if (r) {
  2313. DRM_ERROR("%p bind failed\n", bo->shadow);
  2314. goto err;
  2315. }
  2316. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  2317. NULL, fence, true);
  2318. if (r) {
  2319. DRM_ERROR("recover page table failed!\n");
  2320. goto err;
  2321. }
  2322. }
  2323. err:
  2324. amdgpu_bo_unreserve(bo);
  2325. return r;
  2326. }
  2327. /**
  2328. * amdgpu_sriov_gpu_reset - reset the asic
  2329. *
  2330. * @adev: amdgpu device pointer
  2331. * @job: which job trigger hang
  2332. *
  2333. * Attempt the reset the GPU if it has hung (all asics).
  2334. * for SRIOV case.
  2335. * Returns 0 for success or an error on failure.
  2336. */
  2337. int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
  2338. {
  2339. int i, j, r = 0;
  2340. int resched;
  2341. struct amdgpu_bo *bo, *tmp;
  2342. struct amdgpu_ring *ring;
  2343. struct dma_fence *fence = NULL, *next = NULL;
  2344. mutex_lock(&adev->virt.lock_reset);
  2345. atomic_inc(&adev->gpu_reset_counter);
  2346. adev->gfx.in_reset = true;
  2347. /* block TTM */
  2348. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2349. /* we start from the ring trigger GPU hang */
  2350. j = job ? job->ring->idx : 0;
  2351. /* block scheduler */
  2352. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2353. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2354. if (!ring || !ring->sched.thread)
  2355. continue;
  2356. kthread_park(ring->sched.thread);
  2357. if (job && j != i)
  2358. continue;
  2359. /* here give the last chance to check if job removed from mirror-list
  2360. * since we already pay some time on kthread_park */
  2361. if (job && list_empty(&job->base.node)) {
  2362. kthread_unpark(ring->sched.thread);
  2363. goto give_up_reset;
  2364. }
  2365. if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
  2366. amd_sched_job_kickout(&job->base);
  2367. /* only do job_reset on the hang ring if @job not NULL */
  2368. amd_sched_hw_job_reset(&ring->sched);
  2369. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2370. amdgpu_fence_driver_force_completion_ring(ring);
  2371. }
  2372. /* request to take full control of GPU before re-initialization */
  2373. if (job)
  2374. amdgpu_virt_reset_gpu(adev);
  2375. else
  2376. amdgpu_virt_request_full_gpu(adev, true);
  2377. /* Resume IP prior to SMC */
  2378. amdgpu_sriov_reinit_early(adev);
  2379. /* we need recover gart prior to run SMC/CP/SDMA resume */
  2380. amdgpu_ttm_recover_gart(adev);
  2381. /* now we are okay to resume SMC/CP/SDMA */
  2382. amdgpu_sriov_reinit_late(adev);
  2383. amdgpu_irq_gpu_reset_resume_helper(adev);
  2384. if (amdgpu_ib_ring_tests(adev))
  2385. dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
  2386. /* release full control of GPU after ib test */
  2387. amdgpu_virt_release_full_gpu(adev, true);
  2388. DRM_INFO("recover vram bo from shadow\n");
  2389. ring = adev->mman.buffer_funcs_ring;
  2390. mutex_lock(&adev->shadow_list_lock);
  2391. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2392. next = NULL;
  2393. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2394. if (fence) {
  2395. r = dma_fence_wait(fence, false);
  2396. if (r) {
  2397. WARN(r, "recovery from shadow isn't completed\n");
  2398. break;
  2399. }
  2400. }
  2401. dma_fence_put(fence);
  2402. fence = next;
  2403. }
  2404. mutex_unlock(&adev->shadow_list_lock);
  2405. if (fence) {
  2406. r = dma_fence_wait(fence, false);
  2407. if (r)
  2408. WARN(r, "recovery from shadow isn't completed\n");
  2409. }
  2410. dma_fence_put(fence);
  2411. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2412. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2413. if (!ring || !ring->sched.thread)
  2414. continue;
  2415. if (job && j != i) {
  2416. kthread_unpark(ring->sched.thread);
  2417. continue;
  2418. }
  2419. amd_sched_job_recovery(&ring->sched);
  2420. kthread_unpark(ring->sched.thread);
  2421. }
  2422. drm_helper_resume_force_mode(adev->ddev);
  2423. give_up_reset:
  2424. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2425. if (r) {
  2426. /* bad news, how to tell it to userspace ? */
  2427. dev_info(adev->dev, "GPU reset failed\n");
  2428. } else {
  2429. dev_info(adev->dev, "GPU reset successed!\n");
  2430. }
  2431. adev->gfx.in_reset = false;
  2432. mutex_unlock(&adev->virt.lock_reset);
  2433. return r;
  2434. }
  2435. /**
  2436. * amdgpu_gpu_reset - reset the asic
  2437. *
  2438. * @adev: amdgpu device pointer
  2439. *
  2440. * Attempt the reset the GPU if it has hung (all asics).
  2441. * Returns 0 for success or an error on failure.
  2442. */
  2443. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  2444. {
  2445. int i, r;
  2446. int resched;
  2447. bool need_full_reset, vram_lost = false;
  2448. if (!amdgpu_check_soft_reset(adev)) {
  2449. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2450. return 0;
  2451. }
  2452. atomic_inc(&adev->gpu_reset_counter);
  2453. /* block TTM */
  2454. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2455. /* block scheduler */
  2456. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2457. struct amdgpu_ring *ring = adev->rings[i];
  2458. if (!ring || !ring->sched.thread)
  2459. continue;
  2460. kthread_park(ring->sched.thread);
  2461. amd_sched_hw_job_reset(&ring->sched);
  2462. }
  2463. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2464. amdgpu_fence_driver_force_completion(adev);
  2465. need_full_reset = amdgpu_need_full_reset(adev);
  2466. if (!need_full_reset) {
  2467. amdgpu_pre_soft_reset(adev);
  2468. r = amdgpu_soft_reset(adev);
  2469. amdgpu_post_soft_reset(adev);
  2470. if (r || amdgpu_check_soft_reset(adev)) {
  2471. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2472. need_full_reset = true;
  2473. }
  2474. }
  2475. if (need_full_reset) {
  2476. r = amdgpu_suspend(adev);
  2477. retry:
  2478. amdgpu_atombios_scratch_regs_save(adev);
  2479. r = amdgpu_asic_reset(adev);
  2480. amdgpu_atombios_scratch_regs_restore(adev);
  2481. /* post card */
  2482. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2483. if (!r) {
  2484. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2485. r = amdgpu_resume_phase1(adev);
  2486. if (r)
  2487. goto out;
  2488. vram_lost = amdgpu_check_vram_lost(adev);
  2489. if (vram_lost) {
  2490. DRM_ERROR("VRAM is lost!\n");
  2491. atomic_inc(&adev->vram_lost_counter);
  2492. }
  2493. r = amdgpu_ttm_recover_gart(adev);
  2494. if (r)
  2495. goto out;
  2496. r = amdgpu_resume_phase2(adev);
  2497. if (r)
  2498. goto out;
  2499. if (vram_lost)
  2500. amdgpu_fill_reset_magic(adev);
  2501. }
  2502. }
  2503. out:
  2504. if (!r) {
  2505. amdgpu_irq_gpu_reset_resume_helper(adev);
  2506. r = amdgpu_ib_ring_tests(adev);
  2507. if (r) {
  2508. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2509. r = amdgpu_suspend(adev);
  2510. need_full_reset = true;
  2511. goto retry;
  2512. }
  2513. /**
  2514. * recovery vm page tables, since we cannot depend on VRAM is
  2515. * consistent after gpu full reset.
  2516. */
  2517. if (need_full_reset && amdgpu_need_backup(adev)) {
  2518. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2519. struct amdgpu_bo *bo, *tmp;
  2520. struct dma_fence *fence = NULL, *next = NULL;
  2521. DRM_INFO("recover vram bo from shadow\n");
  2522. mutex_lock(&adev->shadow_list_lock);
  2523. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2524. next = NULL;
  2525. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2526. if (fence) {
  2527. r = dma_fence_wait(fence, false);
  2528. if (r) {
  2529. WARN(r, "recovery from shadow isn't completed\n");
  2530. break;
  2531. }
  2532. }
  2533. dma_fence_put(fence);
  2534. fence = next;
  2535. }
  2536. mutex_unlock(&adev->shadow_list_lock);
  2537. if (fence) {
  2538. r = dma_fence_wait(fence, false);
  2539. if (r)
  2540. WARN(r, "recovery from shadow isn't completed\n");
  2541. }
  2542. dma_fence_put(fence);
  2543. }
  2544. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2545. struct amdgpu_ring *ring = adev->rings[i];
  2546. if (!ring || !ring->sched.thread)
  2547. continue;
  2548. amd_sched_job_recovery(&ring->sched);
  2549. kthread_unpark(ring->sched.thread);
  2550. }
  2551. } else {
  2552. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2553. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ASIC_RESUME_FAIL, 0, r);
  2554. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2555. if (adev->rings[i] && adev->rings[i]->sched.thread) {
  2556. kthread_unpark(adev->rings[i]->sched.thread);
  2557. }
  2558. }
  2559. }
  2560. drm_helper_resume_force_mode(adev->ddev);
  2561. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2562. if (r) {
  2563. /* bad news, how to tell it to userspace ? */
  2564. dev_info(adev->dev, "GPU reset failed\n");
  2565. amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
  2566. }
  2567. else {
  2568. dev_info(adev->dev, "GPU reset successed!\n");
  2569. }
  2570. amdgpu_vf_error_trans_all(adev);
  2571. return r;
  2572. }
  2573. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2574. {
  2575. u32 mask;
  2576. int ret;
  2577. if (amdgpu_pcie_gen_cap)
  2578. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2579. if (amdgpu_pcie_lane_cap)
  2580. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2581. /* covers APUs as well */
  2582. if (pci_is_root_bus(adev->pdev->bus)) {
  2583. if (adev->pm.pcie_gen_mask == 0)
  2584. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2585. if (adev->pm.pcie_mlw_mask == 0)
  2586. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2587. return;
  2588. }
  2589. if (adev->pm.pcie_gen_mask == 0) {
  2590. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2591. if (!ret) {
  2592. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2593. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2594. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2595. if (mask & DRM_PCIE_SPEED_25)
  2596. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2597. if (mask & DRM_PCIE_SPEED_50)
  2598. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2599. if (mask & DRM_PCIE_SPEED_80)
  2600. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2601. } else {
  2602. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2603. }
  2604. }
  2605. if (adev->pm.pcie_mlw_mask == 0) {
  2606. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2607. if (!ret) {
  2608. switch (mask) {
  2609. case 32:
  2610. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2611. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2612. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2613. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2614. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2615. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2616. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2617. break;
  2618. case 16:
  2619. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2620. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2621. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2622. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2623. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2624. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2625. break;
  2626. case 12:
  2627. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2628. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2629. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2630. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2631. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2632. break;
  2633. case 8:
  2634. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2635. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2636. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2637. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2638. break;
  2639. case 4:
  2640. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2641. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2642. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2643. break;
  2644. case 2:
  2645. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2646. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2647. break;
  2648. case 1:
  2649. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2650. break;
  2651. default:
  2652. break;
  2653. }
  2654. } else {
  2655. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2656. }
  2657. }
  2658. }
  2659. /*
  2660. * Debugfs
  2661. */
  2662. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2663. const struct drm_info_list *files,
  2664. unsigned nfiles)
  2665. {
  2666. unsigned i;
  2667. for (i = 0; i < adev->debugfs_count; i++) {
  2668. if (adev->debugfs[i].files == files) {
  2669. /* Already registered */
  2670. return 0;
  2671. }
  2672. }
  2673. i = adev->debugfs_count + 1;
  2674. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2675. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2676. DRM_ERROR("Report so we increase "
  2677. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2678. return -EINVAL;
  2679. }
  2680. adev->debugfs[adev->debugfs_count].files = files;
  2681. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2682. adev->debugfs_count = i;
  2683. #if defined(CONFIG_DEBUG_FS)
  2684. drm_debugfs_create_files(files, nfiles,
  2685. adev->ddev->primary->debugfs_root,
  2686. adev->ddev->primary);
  2687. #endif
  2688. return 0;
  2689. }
  2690. #if defined(CONFIG_DEBUG_FS)
  2691. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2692. size_t size, loff_t *pos)
  2693. {
  2694. struct amdgpu_device *adev = file_inode(f)->i_private;
  2695. ssize_t result = 0;
  2696. int r;
  2697. bool pm_pg_lock, use_bank;
  2698. unsigned instance_bank, sh_bank, se_bank;
  2699. if (size & 0x3 || *pos & 0x3)
  2700. return -EINVAL;
  2701. /* are we reading registers for which a PG lock is necessary? */
  2702. pm_pg_lock = (*pos >> 23) & 1;
  2703. if (*pos & (1ULL << 62)) {
  2704. se_bank = (*pos >> 24) & 0x3FF;
  2705. sh_bank = (*pos >> 34) & 0x3FF;
  2706. instance_bank = (*pos >> 44) & 0x3FF;
  2707. if (se_bank == 0x3FF)
  2708. se_bank = 0xFFFFFFFF;
  2709. if (sh_bank == 0x3FF)
  2710. sh_bank = 0xFFFFFFFF;
  2711. if (instance_bank == 0x3FF)
  2712. instance_bank = 0xFFFFFFFF;
  2713. use_bank = 1;
  2714. } else {
  2715. use_bank = 0;
  2716. }
  2717. *pos &= (1UL << 22) - 1;
  2718. if (use_bank) {
  2719. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2720. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2721. return -EINVAL;
  2722. mutex_lock(&adev->grbm_idx_mutex);
  2723. amdgpu_gfx_select_se_sh(adev, se_bank,
  2724. sh_bank, instance_bank);
  2725. }
  2726. if (pm_pg_lock)
  2727. mutex_lock(&adev->pm.mutex);
  2728. while (size) {
  2729. uint32_t value;
  2730. if (*pos > adev->rmmio_size)
  2731. goto end;
  2732. value = RREG32(*pos >> 2);
  2733. r = put_user(value, (uint32_t *)buf);
  2734. if (r) {
  2735. result = r;
  2736. goto end;
  2737. }
  2738. result += 4;
  2739. buf += 4;
  2740. *pos += 4;
  2741. size -= 4;
  2742. }
  2743. end:
  2744. if (use_bank) {
  2745. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2746. mutex_unlock(&adev->grbm_idx_mutex);
  2747. }
  2748. if (pm_pg_lock)
  2749. mutex_unlock(&adev->pm.mutex);
  2750. return result;
  2751. }
  2752. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2753. size_t size, loff_t *pos)
  2754. {
  2755. struct amdgpu_device *adev = file_inode(f)->i_private;
  2756. ssize_t result = 0;
  2757. int r;
  2758. bool pm_pg_lock, use_bank;
  2759. unsigned instance_bank, sh_bank, se_bank;
  2760. if (size & 0x3 || *pos & 0x3)
  2761. return -EINVAL;
  2762. /* are we reading registers for which a PG lock is necessary? */
  2763. pm_pg_lock = (*pos >> 23) & 1;
  2764. if (*pos & (1ULL << 62)) {
  2765. se_bank = (*pos >> 24) & 0x3FF;
  2766. sh_bank = (*pos >> 34) & 0x3FF;
  2767. instance_bank = (*pos >> 44) & 0x3FF;
  2768. if (se_bank == 0x3FF)
  2769. se_bank = 0xFFFFFFFF;
  2770. if (sh_bank == 0x3FF)
  2771. sh_bank = 0xFFFFFFFF;
  2772. if (instance_bank == 0x3FF)
  2773. instance_bank = 0xFFFFFFFF;
  2774. use_bank = 1;
  2775. } else {
  2776. use_bank = 0;
  2777. }
  2778. *pos &= (1UL << 22) - 1;
  2779. if (use_bank) {
  2780. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2781. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2782. return -EINVAL;
  2783. mutex_lock(&adev->grbm_idx_mutex);
  2784. amdgpu_gfx_select_se_sh(adev, se_bank,
  2785. sh_bank, instance_bank);
  2786. }
  2787. if (pm_pg_lock)
  2788. mutex_lock(&adev->pm.mutex);
  2789. while (size) {
  2790. uint32_t value;
  2791. if (*pos > adev->rmmio_size)
  2792. return result;
  2793. r = get_user(value, (uint32_t *)buf);
  2794. if (r)
  2795. return r;
  2796. WREG32(*pos >> 2, value);
  2797. result += 4;
  2798. buf += 4;
  2799. *pos += 4;
  2800. size -= 4;
  2801. }
  2802. if (use_bank) {
  2803. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2804. mutex_unlock(&adev->grbm_idx_mutex);
  2805. }
  2806. if (pm_pg_lock)
  2807. mutex_unlock(&adev->pm.mutex);
  2808. return result;
  2809. }
  2810. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2811. size_t size, loff_t *pos)
  2812. {
  2813. struct amdgpu_device *adev = file_inode(f)->i_private;
  2814. ssize_t result = 0;
  2815. int r;
  2816. if (size & 0x3 || *pos & 0x3)
  2817. return -EINVAL;
  2818. while (size) {
  2819. uint32_t value;
  2820. value = RREG32_PCIE(*pos >> 2);
  2821. r = put_user(value, (uint32_t *)buf);
  2822. if (r)
  2823. return r;
  2824. result += 4;
  2825. buf += 4;
  2826. *pos += 4;
  2827. size -= 4;
  2828. }
  2829. return result;
  2830. }
  2831. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2832. size_t size, loff_t *pos)
  2833. {
  2834. struct amdgpu_device *adev = file_inode(f)->i_private;
  2835. ssize_t result = 0;
  2836. int r;
  2837. if (size & 0x3 || *pos & 0x3)
  2838. return -EINVAL;
  2839. while (size) {
  2840. uint32_t value;
  2841. r = get_user(value, (uint32_t *)buf);
  2842. if (r)
  2843. return r;
  2844. WREG32_PCIE(*pos >> 2, value);
  2845. result += 4;
  2846. buf += 4;
  2847. *pos += 4;
  2848. size -= 4;
  2849. }
  2850. return result;
  2851. }
  2852. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2853. size_t size, loff_t *pos)
  2854. {
  2855. struct amdgpu_device *adev = file_inode(f)->i_private;
  2856. ssize_t result = 0;
  2857. int r;
  2858. if (size & 0x3 || *pos & 0x3)
  2859. return -EINVAL;
  2860. while (size) {
  2861. uint32_t value;
  2862. value = RREG32_DIDT(*pos >> 2);
  2863. r = put_user(value, (uint32_t *)buf);
  2864. if (r)
  2865. return r;
  2866. result += 4;
  2867. buf += 4;
  2868. *pos += 4;
  2869. size -= 4;
  2870. }
  2871. return result;
  2872. }
  2873. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2874. size_t size, loff_t *pos)
  2875. {
  2876. struct amdgpu_device *adev = file_inode(f)->i_private;
  2877. ssize_t result = 0;
  2878. int r;
  2879. if (size & 0x3 || *pos & 0x3)
  2880. return -EINVAL;
  2881. while (size) {
  2882. uint32_t value;
  2883. r = get_user(value, (uint32_t *)buf);
  2884. if (r)
  2885. return r;
  2886. WREG32_DIDT(*pos >> 2, value);
  2887. result += 4;
  2888. buf += 4;
  2889. *pos += 4;
  2890. size -= 4;
  2891. }
  2892. return result;
  2893. }
  2894. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2895. size_t size, loff_t *pos)
  2896. {
  2897. struct amdgpu_device *adev = file_inode(f)->i_private;
  2898. ssize_t result = 0;
  2899. int r;
  2900. if (size & 0x3 || *pos & 0x3)
  2901. return -EINVAL;
  2902. while (size) {
  2903. uint32_t value;
  2904. value = RREG32_SMC(*pos);
  2905. r = put_user(value, (uint32_t *)buf);
  2906. if (r)
  2907. return r;
  2908. result += 4;
  2909. buf += 4;
  2910. *pos += 4;
  2911. size -= 4;
  2912. }
  2913. return result;
  2914. }
  2915. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  2916. size_t size, loff_t *pos)
  2917. {
  2918. struct amdgpu_device *adev = file_inode(f)->i_private;
  2919. ssize_t result = 0;
  2920. int r;
  2921. if (size & 0x3 || *pos & 0x3)
  2922. return -EINVAL;
  2923. while (size) {
  2924. uint32_t value;
  2925. r = get_user(value, (uint32_t *)buf);
  2926. if (r)
  2927. return r;
  2928. WREG32_SMC(*pos, value);
  2929. result += 4;
  2930. buf += 4;
  2931. *pos += 4;
  2932. size -= 4;
  2933. }
  2934. return result;
  2935. }
  2936. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  2937. size_t size, loff_t *pos)
  2938. {
  2939. struct amdgpu_device *adev = file_inode(f)->i_private;
  2940. ssize_t result = 0;
  2941. int r;
  2942. uint32_t *config, no_regs = 0;
  2943. if (size & 0x3 || *pos & 0x3)
  2944. return -EINVAL;
  2945. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  2946. if (!config)
  2947. return -ENOMEM;
  2948. /* version, increment each time something is added */
  2949. config[no_regs++] = 3;
  2950. config[no_regs++] = adev->gfx.config.max_shader_engines;
  2951. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  2952. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  2953. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  2954. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  2955. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  2956. config[no_regs++] = adev->gfx.config.max_gprs;
  2957. config[no_regs++] = adev->gfx.config.max_gs_threads;
  2958. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  2959. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  2960. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  2961. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  2962. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  2963. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  2964. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  2965. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  2966. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  2967. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  2968. config[no_regs++] = adev->gfx.config.num_gpus;
  2969. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  2970. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  2971. config[no_regs++] = adev->gfx.config.gb_addr_config;
  2972. config[no_regs++] = adev->gfx.config.num_rbs;
  2973. /* rev==1 */
  2974. config[no_regs++] = adev->rev_id;
  2975. config[no_regs++] = adev->pg_flags;
  2976. config[no_regs++] = adev->cg_flags;
  2977. /* rev==2 */
  2978. config[no_regs++] = adev->family;
  2979. config[no_regs++] = adev->external_rev_id;
  2980. /* rev==3 */
  2981. config[no_regs++] = adev->pdev->device;
  2982. config[no_regs++] = adev->pdev->revision;
  2983. config[no_regs++] = adev->pdev->subsystem_device;
  2984. config[no_regs++] = adev->pdev->subsystem_vendor;
  2985. while (size && (*pos < no_regs * 4)) {
  2986. uint32_t value;
  2987. value = config[*pos >> 2];
  2988. r = put_user(value, (uint32_t *)buf);
  2989. if (r) {
  2990. kfree(config);
  2991. return r;
  2992. }
  2993. result += 4;
  2994. buf += 4;
  2995. *pos += 4;
  2996. size -= 4;
  2997. }
  2998. kfree(config);
  2999. return result;
  3000. }
  3001. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  3002. size_t size, loff_t *pos)
  3003. {
  3004. struct amdgpu_device *adev = file_inode(f)->i_private;
  3005. int idx, x, outsize, r, valuesize;
  3006. uint32_t values[16];
  3007. if (size & 3 || *pos & 0x3)
  3008. return -EINVAL;
  3009. if (amdgpu_dpm == 0)
  3010. return -EINVAL;
  3011. /* convert offset to sensor number */
  3012. idx = *pos >> 2;
  3013. valuesize = sizeof(values);
  3014. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  3015. r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &values[0], &valuesize);
  3016. else if (adev->pm.funcs && adev->pm.funcs->read_sensor)
  3017. r = adev->pm.funcs->read_sensor(adev, idx, &values[0],
  3018. &valuesize);
  3019. else
  3020. return -EINVAL;
  3021. if (size > valuesize)
  3022. return -EINVAL;
  3023. outsize = 0;
  3024. x = 0;
  3025. if (!r) {
  3026. while (size) {
  3027. r = put_user(values[x++], (int32_t *)buf);
  3028. buf += 4;
  3029. size -= 4;
  3030. outsize += 4;
  3031. }
  3032. }
  3033. return !r ? outsize : r;
  3034. }
  3035. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  3036. size_t size, loff_t *pos)
  3037. {
  3038. struct amdgpu_device *adev = f->f_inode->i_private;
  3039. int r, x;
  3040. ssize_t result=0;
  3041. uint32_t offset, se, sh, cu, wave, simd, data[32];
  3042. if (size & 3 || *pos & 3)
  3043. return -EINVAL;
  3044. /* decode offset */
  3045. offset = (*pos & 0x7F);
  3046. se = ((*pos >> 7) & 0xFF);
  3047. sh = ((*pos >> 15) & 0xFF);
  3048. cu = ((*pos >> 23) & 0xFF);
  3049. wave = ((*pos >> 31) & 0xFF);
  3050. simd = ((*pos >> 37) & 0xFF);
  3051. /* switch to the specific se/sh/cu */
  3052. mutex_lock(&adev->grbm_idx_mutex);
  3053. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3054. x = 0;
  3055. if (adev->gfx.funcs->read_wave_data)
  3056. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  3057. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3058. mutex_unlock(&adev->grbm_idx_mutex);
  3059. if (!x)
  3060. return -EINVAL;
  3061. while (size && (offset < x * 4)) {
  3062. uint32_t value;
  3063. value = data[offset >> 2];
  3064. r = put_user(value, (uint32_t *)buf);
  3065. if (r)
  3066. return r;
  3067. result += 4;
  3068. buf += 4;
  3069. offset += 4;
  3070. size -= 4;
  3071. }
  3072. return result;
  3073. }
  3074. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  3075. size_t size, loff_t *pos)
  3076. {
  3077. struct amdgpu_device *adev = f->f_inode->i_private;
  3078. int r;
  3079. ssize_t result = 0;
  3080. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  3081. if (size & 3 || *pos & 3)
  3082. return -EINVAL;
  3083. /* decode offset */
  3084. offset = (*pos & 0xFFF); /* in dwords */
  3085. se = ((*pos >> 12) & 0xFF);
  3086. sh = ((*pos >> 20) & 0xFF);
  3087. cu = ((*pos >> 28) & 0xFF);
  3088. wave = ((*pos >> 36) & 0xFF);
  3089. simd = ((*pos >> 44) & 0xFF);
  3090. thread = ((*pos >> 52) & 0xFF);
  3091. bank = ((*pos >> 60) & 1);
  3092. data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
  3093. if (!data)
  3094. return -ENOMEM;
  3095. /* switch to the specific se/sh/cu */
  3096. mutex_lock(&adev->grbm_idx_mutex);
  3097. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3098. if (bank == 0) {
  3099. if (adev->gfx.funcs->read_wave_vgprs)
  3100. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  3101. } else {
  3102. if (adev->gfx.funcs->read_wave_sgprs)
  3103. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  3104. }
  3105. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3106. mutex_unlock(&adev->grbm_idx_mutex);
  3107. while (size) {
  3108. uint32_t value;
  3109. value = data[offset++];
  3110. r = put_user(value, (uint32_t *)buf);
  3111. if (r) {
  3112. result = r;
  3113. goto err;
  3114. }
  3115. result += 4;
  3116. buf += 4;
  3117. size -= 4;
  3118. }
  3119. err:
  3120. kfree(data);
  3121. return result;
  3122. }
  3123. static const struct file_operations amdgpu_debugfs_regs_fops = {
  3124. .owner = THIS_MODULE,
  3125. .read = amdgpu_debugfs_regs_read,
  3126. .write = amdgpu_debugfs_regs_write,
  3127. .llseek = default_llseek
  3128. };
  3129. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  3130. .owner = THIS_MODULE,
  3131. .read = amdgpu_debugfs_regs_didt_read,
  3132. .write = amdgpu_debugfs_regs_didt_write,
  3133. .llseek = default_llseek
  3134. };
  3135. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  3136. .owner = THIS_MODULE,
  3137. .read = amdgpu_debugfs_regs_pcie_read,
  3138. .write = amdgpu_debugfs_regs_pcie_write,
  3139. .llseek = default_llseek
  3140. };
  3141. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  3142. .owner = THIS_MODULE,
  3143. .read = amdgpu_debugfs_regs_smc_read,
  3144. .write = amdgpu_debugfs_regs_smc_write,
  3145. .llseek = default_llseek
  3146. };
  3147. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  3148. .owner = THIS_MODULE,
  3149. .read = amdgpu_debugfs_gca_config_read,
  3150. .llseek = default_llseek
  3151. };
  3152. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  3153. .owner = THIS_MODULE,
  3154. .read = amdgpu_debugfs_sensor_read,
  3155. .llseek = default_llseek
  3156. };
  3157. static const struct file_operations amdgpu_debugfs_wave_fops = {
  3158. .owner = THIS_MODULE,
  3159. .read = amdgpu_debugfs_wave_read,
  3160. .llseek = default_llseek
  3161. };
  3162. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  3163. .owner = THIS_MODULE,
  3164. .read = amdgpu_debugfs_gpr_read,
  3165. .llseek = default_llseek
  3166. };
  3167. static const struct file_operations *debugfs_regs[] = {
  3168. &amdgpu_debugfs_regs_fops,
  3169. &amdgpu_debugfs_regs_didt_fops,
  3170. &amdgpu_debugfs_regs_pcie_fops,
  3171. &amdgpu_debugfs_regs_smc_fops,
  3172. &amdgpu_debugfs_gca_config_fops,
  3173. &amdgpu_debugfs_sensors_fops,
  3174. &amdgpu_debugfs_wave_fops,
  3175. &amdgpu_debugfs_gpr_fops,
  3176. };
  3177. static const char *debugfs_regs_names[] = {
  3178. "amdgpu_regs",
  3179. "amdgpu_regs_didt",
  3180. "amdgpu_regs_pcie",
  3181. "amdgpu_regs_smc",
  3182. "amdgpu_gca_config",
  3183. "amdgpu_sensors",
  3184. "amdgpu_wave",
  3185. "amdgpu_gpr",
  3186. };
  3187. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3188. {
  3189. struct drm_minor *minor = adev->ddev->primary;
  3190. struct dentry *ent, *root = minor->debugfs_root;
  3191. unsigned i, j;
  3192. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3193. ent = debugfs_create_file(debugfs_regs_names[i],
  3194. S_IFREG | S_IRUGO, root,
  3195. adev, debugfs_regs[i]);
  3196. if (IS_ERR(ent)) {
  3197. for (j = 0; j < i; j++) {
  3198. debugfs_remove(adev->debugfs_regs[i]);
  3199. adev->debugfs_regs[i] = NULL;
  3200. }
  3201. return PTR_ERR(ent);
  3202. }
  3203. if (!i)
  3204. i_size_write(ent->d_inode, adev->rmmio_size);
  3205. adev->debugfs_regs[i] = ent;
  3206. }
  3207. return 0;
  3208. }
  3209. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  3210. {
  3211. unsigned i;
  3212. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3213. if (adev->debugfs_regs[i]) {
  3214. debugfs_remove(adev->debugfs_regs[i]);
  3215. adev->debugfs_regs[i] = NULL;
  3216. }
  3217. }
  3218. }
  3219. static int amdgpu_debugfs_test_ib(struct seq_file *m, void *data)
  3220. {
  3221. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3222. struct drm_device *dev = node->minor->dev;
  3223. struct amdgpu_device *adev = dev->dev_private;
  3224. int r = 0, i;
  3225. /* hold on the scheduler */
  3226. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3227. struct amdgpu_ring *ring = adev->rings[i];
  3228. if (!ring || !ring->sched.thread)
  3229. continue;
  3230. kthread_park(ring->sched.thread);
  3231. }
  3232. seq_printf(m, "run ib test:\n");
  3233. r = amdgpu_ib_ring_tests(adev);
  3234. if (r)
  3235. seq_printf(m, "ib ring tests failed (%d).\n", r);
  3236. else
  3237. seq_printf(m, "ib ring tests passed.\n");
  3238. /* go on the scheduler */
  3239. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3240. struct amdgpu_ring *ring = adev->rings[i];
  3241. if (!ring || !ring->sched.thread)
  3242. continue;
  3243. kthread_unpark(ring->sched.thread);
  3244. }
  3245. return 0;
  3246. }
  3247. static const struct drm_info_list amdgpu_debugfs_test_ib_ring_list[] = {
  3248. {"amdgpu_test_ib", &amdgpu_debugfs_test_ib}
  3249. };
  3250. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3251. {
  3252. return amdgpu_debugfs_add_files(adev,
  3253. amdgpu_debugfs_test_ib_ring_list, 1);
  3254. }
  3255. int amdgpu_debugfs_init(struct drm_minor *minor)
  3256. {
  3257. return 0;
  3258. }
  3259. #else
  3260. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3261. {
  3262. return 0;
  3263. }
  3264. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3265. {
  3266. return 0;
  3267. }
  3268. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  3269. #endif