uvd_v6_0.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "vid.h"
  29. #include "uvd/uvd_6_0_d.h"
  30. #include "uvd/uvd_6_0_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. #include "smu/smu_7_1_3_d.h"
  34. #include "smu/smu_7_1_3_sh_mask.h"
  35. #include "bif/bif_5_1_d.h"
  36. #include "gmc/gmc_8_1_d.h"
  37. #include "vi.h"
  38. /* Polaris10/11/12 firmware version */
  39. #define FW_1_130_16 ((1 << 24) | (130 << 16) | (16 << 8))
  40. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev);
  41. static void uvd_v6_0_set_enc_ring_funcs(struct amdgpu_device *adev);
  42. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static int uvd_v6_0_start(struct amdgpu_device *adev);
  44. static void uvd_v6_0_stop(struct amdgpu_device *adev);
  45. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev);
  46. static int uvd_v6_0_set_clockgating_state(void *handle,
  47. enum amd_clockgating_state state);
  48. static void uvd_v6_0_enable_mgcg(struct amdgpu_device *adev,
  49. bool enable);
  50. /**
  51. * uvd_v6_0_enc_support - get encode support status
  52. *
  53. * @adev: amdgpu_device pointer
  54. *
  55. * Returns the current hardware encode support status
  56. */
  57. static inline bool uvd_v6_0_enc_support(struct amdgpu_device *adev)
  58. {
  59. return ((adev->asic_type >= CHIP_POLARIS10) &&
  60. (adev->asic_type <= CHIP_VEGAM) &&
  61. (!adev->uvd.fw_version || adev->uvd.fw_version >= FW_1_130_16));
  62. }
  63. /**
  64. * uvd_v6_0_ring_get_rptr - get read pointer
  65. *
  66. * @ring: amdgpu_ring pointer
  67. *
  68. * Returns the current hardware read pointer
  69. */
  70. static uint64_t uvd_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
  71. {
  72. struct amdgpu_device *adev = ring->adev;
  73. return RREG32(mmUVD_RBC_RB_RPTR);
  74. }
  75. /**
  76. * uvd_v6_0_enc_ring_get_rptr - get enc read pointer
  77. *
  78. * @ring: amdgpu_ring pointer
  79. *
  80. * Returns the current hardware enc read pointer
  81. */
  82. static uint64_t uvd_v6_0_enc_ring_get_rptr(struct amdgpu_ring *ring)
  83. {
  84. struct amdgpu_device *adev = ring->adev;
  85. if (ring == &adev->uvd.inst->ring_enc[0])
  86. return RREG32(mmUVD_RB_RPTR);
  87. else
  88. return RREG32(mmUVD_RB_RPTR2);
  89. }
  90. /**
  91. * uvd_v6_0_ring_get_wptr - get write pointer
  92. *
  93. * @ring: amdgpu_ring pointer
  94. *
  95. * Returns the current hardware write pointer
  96. */
  97. static uint64_t uvd_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
  98. {
  99. struct amdgpu_device *adev = ring->adev;
  100. return RREG32(mmUVD_RBC_RB_WPTR);
  101. }
  102. /**
  103. * uvd_v6_0_enc_ring_get_wptr - get enc write pointer
  104. *
  105. * @ring: amdgpu_ring pointer
  106. *
  107. * Returns the current hardware enc write pointer
  108. */
  109. static uint64_t uvd_v6_0_enc_ring_get_wptr(struct amdgpu_ring *ring)
  110. {
  111. struct amdgpu_device *adev = ring->adev;
  112. if (ring == &adev->uvd.inst->ring_enc[0])
  113. return RREG32(mmUVD_RB_WPTR);
  114. else
  115. return RREG32(mmUVD_RB_WPTR2);
  116. }
  117. /**
  118. * uvd_v6_0_ring_set_wptr - set write pointer
  119. *
  120. * @ring: amdgpu_ring pointer
  121. *
  122. * Commits the write pointer to the hardware
  123. */
  124. static void uvd_v6_0_ring_set_wptr(struct amdgpu_ring *ring)
  125. {
  126. struct amdgpu_device *adev = ring->adev;
  127. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  128. }
  129. /**
  130. * uvd_v6_0_enc_ring_set_wptr - set enc write pointer
  131. *
  132. * @ring: amdgpu_ring pointer
  133. *
  134. * Commits the enc write pointer to the hardware
  135. */
  136. static void uvd_v6_0_enc_ring_set_wptr(struct amdgpu_ring *ring)
  137. {
  138. struct amdgpu_device *adev = ring->adev;
  139. if (ring == &adev->uvd.inst->ring_enc[0])
  140. WREG32(mmUVD_RB_WPTR,
  141. lower_32_bits(ring->wptr));
  142. else
  143. WREG32(mmUVD_RB_WPTR2,
  144. lower_32_bits(ring->wptr));
  145. }
  146. /**
  147. * uvd_v6_0_enc_ring_test_ring - test if UVD ENC ring is working
  148. *
  149. * @ring: the engine to test on
  150. *
  151. */
  152. static int uvd_v6_0_enc_ring_test_ring(struct amdgpu_ring *ring)
  153. {
  154. struct amdgpu_device *adev = ring->adev;
  155. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  156. unsigned i;
  157. int r;
  158. r = amdgpu_ring_alloc(ring, 16);
  159. if (r) {
  160. DRM_ERROR("amdgpu: uvd enc failed to lock ring %d (%d).\n",
  161. ring->idx, r);
  162. return r;
  163. }
  164. amdgpu_ring_write(ring, HEVC_ENC_CMD_END);
  165. amdgpu_ring_commit(ring);
  166. for (i = 0; i < adev->usec_timeout; i++) {
  167. if (amdgpu_ring_get_rptr(ring) != rptr)
  168. break;
  169. DRM_UDELAY(1);
  170. }
  171. if (i < adev->usec_timeout) {
  172. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  173. ring->idx, i);
  174. } else {
  175. DRM_ERROR("amdgpu: ring %d test failed\n",
  176. ring->idx);
  177. r = -ETIMEDOUT;
  178. }
  179. return r;
  180. }
  181. /**
  182. * uvd_v6_0_enc_get_create_msg - generate a UVD ENC create msg
  183. *
  184. * @adev: amdgpu_device pointer
  185. * @ring: ring we should submit the msg to
  186. * @handle: session handle to use
  187. * @fence: optional fence to return
  188. *
  189. * Open up a stream for HW test
  190. */
  191. static int uvd_v6_0_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  192. struct dma_fence **fence)
  193. {
  194. const unsigned ib_size_dw = 16;
  195. struct amdgpu_job *job;
  196. struct amdgpu_ib *ib;
  197. struct dma_fence *f = NULL;
  198. uint64_t dummy;
  199. int i, r;
  200. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  201. if (r)
  202. return r;
  203. ib = &job->ibs[0];
  204. dummy = ib->gpu_addr + 1024;
  205. ib->length_dw = 0;
  206. ib->ptr[ib->length_dw++] = 0x00000018;
  207. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  208. ib->ptr[ib->length_dw++] = handle;
  209. ib->ptr[ib->length_dw++] = 0x00010000;
  210. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  211. ib->ptr[ib->length_dw++] = dummy;
  212. ib->ptr[ib->length_dw++] = 0x00000014;
  213. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  214. ib->ptr[ib->length_dw++] = 0x0000001c;
  215. ib->ptr[ib->length_dw++] = 0x00000001;
  216. ib->ptr[ib->length_dw++] = 0x00000000;
  217. ib->ptr[ib->length_dw++] = 0x00000008;
  218. ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
  219. for (i = ib->length_dw; i < ib_size_dw; ++i)
  220. ib->ptr[i] = 0x0;
  221. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  222. job->fence = dma_fence_get(f);
  223. if (r)
  224. goto err;
  225. amdgpu_job_free(job);
  226. if (fence)
  227. *fence = dma_fence_get(f);
  228. dma_fence_put(f);
  229. return 0;
  230. err:
  231. amdgpu_job_free(job);
  232. return r;
  233. }
  234. /**
  235. * uvd_v6_0_enc_get_destroy_msg - generate a UVD ENC destroy msg
  236. *
  237. * @adev: amdgpu_device pointer
  238. * @ring: ring we should submit the msg to
  239. * @handle: session handle to use
  240. * @fence: optional fence to return
  241. *
  242. * Close up a stream for HW test or if userspace failed to do so
  243. */
  244. static int uvd_v6_0_enc_get_destroy_msg(struct amdgpu_ring *ring,
  245. uint32_t handle,
  246. bool direct, struct dma_fence **fence)
  247. {
  248. const unsigned ib_size_dw = 16;
  249. struct amdgpu_job *job;
  250. struct amdgpu_ib *ib;
  251. struct dma_fence *f = NULL;
  252. uint64_t dummy;
  253. int i, r;
  254. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  255. if (r)
  256. return r;
  257. ib = &job->ibs[0];
  258. dummy = ib->gpu_addr + 1024;
  259. ib->length_dw = 0;
  260. ib->ptr[ib->length_dw++] = 0x00000018;
  261. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  262. ib->ptr[ib->length_dw++] = handle;
  263. ib->ptr[ib->length_dw++] = 0x00010000;
  264. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  265. ib->ptr[ib->length_dw++] = dummy;
  266. ib->ptr[ib->length_dw++] = 0x00000014;
  267. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  268. ib->ptr[ib->length_dw++] = 0x0000001c;
  269. ib->ptr[ib->length_dw++] = 0x00000001;
  270. ib->ptr[ib->length_dw++] = 0x00000000;
  271. ib->ptr[ib->length_dw++] = 0x00000008;
  272. ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
  273. for (i = ib->length_dw; i < ib_size_dw; ++i)
  274. ib->ptr[i] = 0x0;
  275. if (direct) {
  276. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  277. job->fence = dma_fence_get(f);
  278. if (r)
  279. goto err;
  280. amdgpu_job_free(job);
  281. } else {
  282. r = amdgpu_job_submit(job, ring, &ring->adev->vce.entity,
  283. AMDGPU_FENCE_OWNER_UNDEFINED, &f);
  284. if (r)
  285. goto err;
  286. }
  287. if (fence)
  288. *fence = dma_fence_get(f);
  289. dma_fence_put(f);
  290. return 0;
  291. err:
  292. amdgpu_job_free(job);
  293. return r;
  294. }
  295. /**
  296. * uvd_v6_0_enc_ring_test_ib - test if UVD ENC IBs are working
  297. *
  298. * @ring: the engine to test on
  299. *
  300. */
  301. static int uvd_v6_0_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  302. {
  303. struct dma_fence *fence = NULL;
  304. long r;
  305. r = uvd_v6_0_enc_get_create_msg(ring, 1, NULL);
  306. if (r) {
  307. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  308. goto error;
  309. }
  310. r = uvd_v6_0_enc_get_destroy_msg(ring, 1, true, &fence);
  311. if (r) {
  312. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  313. goto error;
  314. }
  315. r = dma_fence_wait_timeout(fence, false, timeout);
  316. if (r == 0) {
  317. DRM_ERROR("amdgpu: IB test timed out.\n");
  318. r = -ETIMEDOUT;
  319. } else if (r < 0) {
  320. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  321. } else {
  322. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  323. r = 0;
  324. }
  325. error:
  326. dma_fence_put(fence);
  327. return r;
  328. }
  329. static int uvd_v6_0_early_init(void *handle)
  330. {
  331. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  332. adev->uvd.num_uvd_inst = 1;
  333. if (!(adev->flags & AMD_IS_APU) &&
  334. (RREG32_SMC(ixCC_HARVEST_FUSES) & CC_HARVEST_FUSES__UVD_DISABLE_MASK))
  335. return -ENOENT;
  336. uvd_v6_0_set_ring_funcs(adev);
  337. if (uvd_v6_0_enc_support(adev)) {
  338. adev->uvd.num_enc_rings = 2;
  339. uvd_v6_0_set_enc_ring_funcs(adev);
  340. }
  341. uvd_v6_0_set_irq_funcs(adev);
  342. return 0;
  343. }
  344. static int uvd_v6_0_sw_init(void *handle)
  345. {
  346. struct amdgpu_ring *ring;
  347. int i, r;
  348. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  349. /* UVD TRAP */
  350. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 124, &adev->uvd.inst->irq);
  351. if (r)
  352. return r;
  353. /* UVD ENC TRAP */
  354. if (uvd_v6_0_enc_support(adev)) {
  355. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  356. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, i + 119, &adev->uvd.inst->irq);
  357. if (r)
  358. return r;
  359. }
  360. }
  361. r = amdgpu_uvd_sw_init(adev);
  362. if (r)
  363. return r;
  364. if (!uvd_v6_0_enc_support(adev)) {
  365. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  366. adev->uvd.inst->ring_enc[i].funcs = NULL;
  367. adev->uvd.inst->irq.num_types = 1;
  368. adev->uvd.num_enc_rings = 0;
  369. DRM_INFO("UVD ENC is disabled\n");
  370. } else {
  371. struct drm_sched_rq *rq;
  372. ring = &adev->uvd.inst->ring_enc[0];
  373. rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_NORMAL];
  374. r = drm_sched_entity_init(&ring->sched, &adev->uvd.inst->entity_enc,
  375. rq, NULL);
  376. if (r) {
  377. DRM_ERROR("Failed setting up UVD ENC run queue.\n");
  378. return r;
  379. }
  380. }
  381. r = amdgpu_uvd_resume(adev);
  382. if (r)
  383. return r;
  384. ring = &adev->uvd.inst->ring;
  385. sprintf(ring->name, "uvd");
  386. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.inst->irq, 0);
  387. if (r)
  388. return r;
  389. if (uvd_v6_0_enc_support(adev)) {
  390. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  391. ring = &adev->uvd.inst->ring_enc[i];
  392. sprintf(ring->name, "uvd_enc%d", i);
  393. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.inst->irq, 0);
  394. if (r)
  395. return r;
  396. }
  397. }
  398. return r;
  399. }
  400. static int uvd_v6_0_sw_fini(void *handle)
  401. {
  402. int i, r;
  403. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  404. r = amdgpu_uvd_suspend(adev);
  405. if (r)
  406. return r;
  407. if (uvd_v6_0_enc_support(adev)) {
  408. drm_sched_entity_fini(&adev->uvd.inst->ring_enc[0].sched, &adev->uvd.inst->entity_enc);
  409. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  410. amdgpu_ring_fini(&adev->uvd.inst->ring_enc[i]);
  411. }
  412. return amdgpu_uvd_sw_fini(adev);
  413. }
  414. /**
  415. * uvd_v6_0_hw_init - start and test UVD block
  416. *
  417. * @adev: amdgpu_device pointer
  418. *
  419. * Initialize the hardware, boot up the VCPU and do some testing
  420. */
  421. static int uvd_v6_0_hw_init(void *handle)
  422. {
  423. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  424. struct amdgpu_ring *ring = &adev->uvd.inst->ring;
  425. uint32_t tmp;
  426. int i, r;
  427. amdgpu_asic_set_uvd_clocks(adev, 10000, 10000);
  428. uvd_v6_0_set_clockgating_state(adev, AMD_CG_STATE_UNGATE);
  429. uvd_v6_0_enable_mgcg(adev, true);
  430. ring->ready = true;
  431. r = amdgpu_ring_test_ring(ring);
  432. if (r) {
  433. ring->ready = false;
  434. goto done;
  435. }
  436. r = amdgpu_ring_alloc(ring, 10);
  437. if (r) {
  438. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  439. goto done;
  440. }
  441. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  442. amdgpu_ring_write(ring, tmp);
  443. amdgpu_ring_write(ring, 0xFFFFF);
  444. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  445. amdgpu_ring_write(ring, tmp);
  446. amdgpu_ring_write(ring, 0xFFFFF);
  447. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  448. amdgpu_ring_write(ring, tmp);
  449. amdgpu_ring_write(ring, 0xFFFFF);
  450. /* Clear timeout status bits */
  451. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  452. amdgpu_ring_write(ring, 0x8);
  453. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  454. amdgpu_ring_write(ring, 3);
  455. amdgpu_ring_commit(ring);
  456. if (uvd_v6_0_enc_support(adev)) {
  457. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  458. ring = &adev->uvd.inst->ring_enc[i];
  459. ring->ready = true;
  460. r = amdgpu_ring_test_ring(ring);
  461. if (r) {
  462. ring->ready = false;
  463. goto done;
  464. }
  465. }
  466. }
  467. done:
  468. if (!r) {
  469. if (uvd_v6_0_enc_support(adev))
  470. DRM_INFO("UVD and UVD ENC initialized successfully.\n");
  471. else
  472. DRM_INFO("UVD initialized successfully.\n");
  473. }
  474. return r;
  475. }
  476. /**
  477. * uvd_v6_0_hw_fini - stop the hardware block
  478. *
  479. * @adev: amdgpu_device pointer
  480. *
  481. * Stop the UVD block, mark ring as not ready any more
  482. */
  483. static int uvd_v6_0_hw_fini(void *handle)
  484. {
  485. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  486. struct amdgpu_ring *ring = &adev->uvd.inst->ring;
  487. if (RREG32(mmUVD_STATUS) != 0)
  488. uvd_v6_0_stop(adev);
  489. ring->ready = false;
  490. return 0;
  491. }
  492. static int uvd_v6_0_suspend(void *handle)
  493. {
  494. int r;
  495. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  496. r = uvd_v6_0_hw_fini(adev);
  497. if (r)
  498. return r;
  499. return amdgpu_uvd_suspend(adev);
  500. }
  501. static int uvd_v6_0_resume(void *handle)
  502. {
  503. int r;
  504. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  505. r = amdgpu_uvd_resume(adev);
  506. if (r)
  507. return r;
  508. return uvd_v6_0_hw_init(adev);
  509. }
  510. /**
  511. * uvd_v6_0_mc_resume - memory controller programming
  512. *
  513. * @adev: amdgpu_device pointer
  514. *
  515. * Let the UVD memory controller know it's offsets
  516. */
  517. static void uvd_v6_0_mc_resume(struct amdgpu_device *adev)
  518. {
  519. uint64_t offset;
  520. uint32_t size;
  521. /* programm memory controller bits 0-27 */
  522. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  523. lower_32_bits(adev->uvd.inst->gpu_addr));
  524. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  525. upper_32_bits(adev->uvd.inst->gpu_addr));
  526. offset = AMDGPU_UVD_FIRMWARE_OFFSET;
  527. size = AMDGPU_UVD_FIRMWARE_SIZE(adev);
  528. WREG32(mmUVD_VCPU_CACHE_OFFSET0, offset >> 3);
  529. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  530. offset += size;
  531. size = AMDGPU_UVD_HEAP_SIZE;
  532. WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3);
  533. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  534. offset += size;
  535. size = AMDGPU_UVD_STACK_SIZE +
  536. (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles);
  537. WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3);
  538. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  539. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  540. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  541. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  542. WREG32(mmUVD_GP_SCRATCH4, adev->uvd.max_handles);
  543. }
  544. #if 0
  545. static void cz_set_uvd_clock_gating_branches(struct amdgpu_device *adev,
  546. bool enable)
  547. {
  548. u32 data, data1;
  549. data = RREG32(mmUVD_CGC_GATE);
  550. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  551. if (enable) {
  552. data |= UVD_CGC_GATE__SYS_MASK |
  553. UVD_CGC_GATE__UDEC_MASK |
  554. UVD_CGC_GATE__MPEG2_MASK |
  555. UVD_CGC_GATE__RBC_MASK |
  556. UVD_CGC_GATE__LMI_MC_MASK |
  557. UVD_CGC_GATE__IDCT_MASK |
  558. UVD_CGC_GATE__MPRD_MASK |
  559. UVD_CGC_GATE__MPC_MASK |
  560. UVD_CGC_GATE__LBSI_MASK |
  561. UVD_CGC_GATE__LRBBM_MASK |
  562. UVD_CGC_GATE__UDEC_RE_MASK |
  563. UVD_CGC_GATE__UDEC_CM_MASK |
  564. UVD_CGC_GATE__UDEC_IT_MASK |
  565. UVD_CGC_GATE__UDEC_DB_MASK |
  566. UVD_CGC_GATE__UDEC_MP_MASK |
  567. UVD_CGC_GATE__WCB_MASK |
  568. UVD_CGC_GATE__VCPU_MASK |
  569. UVD_CGC_GATE__SCPU_MASK;
  570. data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
  571. UVD_SUVD_CGC_GATE__SIT_MASK |
  572. UVD_SUVD_CGC_GATE__SMP_MASK |
  573. UVD_SUVD_CGC_GATE__SCM_MASK |
  574. UVD_SUVD_CGC_GATE__SDB_MASK |
  575. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  576. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  577. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  578. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  579. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  580. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  581. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  582. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
  583. } else {
  584. data &= ~(UVD_CGC_GATE__SYS_MASK |
  585. UVD_CGC_GATE__UDEC_MASK |
  586. UVD_CGC_GATE__MPEG2_MASK |
  587. UVD_CGC_GATE__RBC_MASK |
  588. UVD_CGC_GATE__LMI_MC_MASK |
  589. UVD_CGC_GATE__LMI_UMC_MASK |
  590. UVD_CGC_GATE__IDCT_MASK |
  591. UVD_CGC_GATE__MPRD_MASK |
  592. UVD_CGC_GATE__MPC_MASK |
  593. UVD_CGC_GATE__LBSI_MASK |
  594. UVD_CGC_GATE__LRBBM_MASK |
  595. UVD_CGC_GATE__UDEC_RE_MASK |
  596. UVD_CGC_GATE__UDEC_CM_MASK |
  597. UVD_CGC_GATE__UDEC_IT_MASK |
  598. UVD_CGC_GATE__UDEC_DB_MASK |
  599. UVD_CGC_GATE__UDEC_MP_MASK |
  600. UVD_CGC_GATE__WCB_MASK |
  601. UVD_CGC_GATE__VCPU_MASK |
  602. UVD_CGC_GATE__SCPU_MASK);
  603. data1 &= ~(UVD_SUVD_CGC_GATE__SRE_MASK |
  604. UVD_SUVD_CGC_GATE__SIT_MASK |
  605. UVD_SUVD_CGC_GATE__SMP_MASK |
  606. UVD_SUVD_CGC_GATE__SCM_MASK |
  607. UVD_SUVD_CGC_GATE__SDB_MASK |
  608. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  609. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  610. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  611. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  612. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  613. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  614. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  615. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK);
  616. }
  617. WREG32(mmUVD_CGC_GATE, data);
  618. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  619. }
  620. #endif
  621. /**
  622. * uvd_v6_0_start - start UVD block
  623. *
  624. * @adev: amdgpu_device pointer
  625. *
  626. * Setup and start the UVD block
  627. */
  628. static int uvd_v6_0_start(struct amdgpu_device *adev)
  629. {
  630. struct amdgpu_ring *ring = &adev->uvd.inst->ring;
  631. uint32_t rb_bufsz, tmp;
  632. uint32_t lmi_swap_cntl;
  633. uint32_t mp_swap_cntl;
  634. int i, j, r;
  635. /* disable DPG */
  636. WREG32_P(mmUVD_POWER_STATUS, 0, ~UVD_POWER_STATUS__UVD_PG_MODE_MASK);
  637. /* disable byte swapping */
  638. lmi_swap_cntl = 0;
  639. mp_swap_cntl = 0;
  640. uvd_v6_0_mc_resume(adev);
  641. /* disable interupt */
  642. WREG32_FIELD(UVD_MASTINT_EN, VCPU_EN, 0);
  643. /* stall UMC and register bus before resetting VCPU */
  644. WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 1);
  645. mdelay(1);
  646. /* put LMI, VCPU, RBC etc... into reset */
  647. WREG32(mmUVD_SOFT_RESET,
  648. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  649. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  650. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  651. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  652. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  653. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  654. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  655. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  656. mdelay(5);
  657. /* take UVD block out of reset */
  658. WREG32_FIELD(SRBM_SOFT_RESET, SOFT_RESET_UVD, 0);
  659. mdelay(5);
  660. /* initialize UVD memory controller */
  661. WREG32(mmUVD_LMI_CTRL,
  662. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  663. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  664. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  665. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  666. UVD_LMI_CTRL__REQ_MODE_MASK |
  667. UVD_LMI_CTRL__DISABLE_ON_FWV_FAIL_MASK);
  668. #ifdef __BIG_ENDIAN
  669. /* swap (8 in 32) RB and IB */
  670. lmi_swap_cntl = 0xa;
  671. mp_swap_cntl = 0;
  672. #endif
  673. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  674. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  675. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  676. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  677. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  678. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  679. WREG32(mmUVD_MPC_SET_ALU, 0);
  680. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  681. /* take all subblocks out of reset, except VCPU */
  682. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  683. mdelay(5);
  684. /* enable VCPU clock */
  685. WREG32(mmUVD_VCPU_CNTL, UVD_VCPU_CNTL__CLK_EN_MASK);
  686. /* enable UMC */
  687. WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 0);
  688. /* boot up the VCPU */
  689. WREG32(mmUVD_SOFT_RESET, 0);
  690. mdelay(10);
  691. for (i = 0; i < 10; ++i) {
  692. uint32_t status;
  693. for (j = 0; j < 100; ++j) {
  694. status = RREG32(mmUVD_STATUS);
  695. if (status & 2)
  696. break;
  697. mdelay(10);
  698. }
  699. r = 0;
  700. if (status & 2)
  701. break;
  702. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  703. WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 1);
  704. mdelay(10);
  705. WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 0);
  706. mdelay(10);
  707. r = -1;
  708. }
  709. if (r) {
  710. DRM_ERROR("UVD not responding, giving up!!!\n");
  711. return r;
  712. }
  713. /* enable master interrupt */
  714. WREG32_P(mmUVD_MASTINT_EN,
  715. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  716. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  717. /* clear the bit 4 of UVD_STATUS */
  718. WREG32_P(mmUVD_STATUS, 0, ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  719. /* force RBC into idle state */
  720. rb_bufsz = order_base_2(ring->ring_size);
  721. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  722. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  723. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  724. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  725. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  726. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  727. WREG32(mmUVD_RBC_RB_CNTL, tmp);
  728. /* set the write pointer delay */
  729. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  730. /* set the wb address */
  731. WREG32(mmUVD_RBC_RB_RPTR_ADDR, (upper_32_bits(ring->gpu_addr) >> 2));
  732. /* programm the RB_BASE for ring buffer */
  733. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  734. lower_32_bits(ring->gpu_addr));
  735. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  736. upper_32_bits(ring->gpu_addr));
  737. /* Initialize the ring buffer's read and write pointers */
  738. WREG32(mmUVD_RBC_RB_RPTR, 0);
  739. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  740. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  741. WREG32_FIELD(UVD_RBC_RB_CNTL, RB_NO_FETCH, 0);
  742. if (uvd_v6_0_enc_support(adev)) {
  743. ring = &adev->uvd.inst->ring_enc[0];
  744. WREG32(mmUVD_RB_RPTR, lower_32_bits(ring->wptr));
  745. WREG32(mmUVD_RB_WPTR, lower_32_bits(ring->wptr));
  746. WREG32(mmUVD_RB_BASE_LO, ring->gpu_addr);
  747. WREG32(mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
  748. WREG32(mmUVD_RB_SIZE, ring->ring_size / 4);
  749. ring = &adev->uvd.inst->ring_enc[1];
  750. WREG32(mmUVD_RB_RPTR2, lower_32_bits(ring->wptr));
  751. WREG32(mmUVD_RB_WPTR2, lower_32_bits(ring->wptr));
  752. WREG32(mmUVD_RB_BASE_LO2, ring->gpu_addr);
  753. WREG32(mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
  754. WREG32(mmUVD_RB_SIZE2, ring->ring_size / 4);
  755. }
  756. return 0;
  757. }
  758. /**
  759. * uvd_v6_0_stop - stop UVD block
  760. *
  761. * @adev: amdgpu_device pointer
  762. *
  763. * stop the UVD block
  764. */
  765. static void uvd_v6_0_stop(struct amdgpu_device *adev)
  766. {
  767. /* force RBC into idle state */
  768. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  769. /* Stall UMC and register bus before resetting VCPU */
  770. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  771. mdelay(1);
  772. /* put VCPU into reset */
  773. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  774. mdelay(5);
  775. /* disable VCPU clock */
  776. WREG32(mmUVD_VCPU_CNTL, 0x0);
  777. /* Unstall UMC and register bus */
  778. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  779. WREG32(mmUVD_STATUS, 0);
  780. }
  781. /**
  782. * uvd_v6_0_ring_emit_fence - emit an fence & trap command
  783. *
  784. * @ring: amdgpu_ring pointer
  785. * @fence: fence to emit
  786. *
  787. * Write a fence and a trap command to the ring.
  788. */
  789. static void uvd_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  790. unsigned flags)
  791. {
  792. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  793. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  794. amdgpu_ring_write(ring, seq);
  795. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  796. amdgpu_ring_write(ring, addr & 0xffffffff);
  797. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  798. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  799. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  800. amdgpu_ring_write(ring, 0);
  801. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  802. amdgpu_ring_write(ring, 0);
  803. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  804. amdgpu_ring_write(ring, 0);
  805. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  806. amdgpu_ring_write(ring, 2);
  807. }
  808. /**
  809. * uvd_v6_0_enc_ring_emit_fence - emit an enc fence & trap command
  810. *
  811. * @ring: amdgpu_ring pointer
  812. * @fence: fence to emit
  813. *
  814. * Write enc a fence and a trap command to the ring.
  815. */
  816. static void uvd_v6_0_enc_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  817. u64 seq, unsigned flags)
  818. {
  819. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  820. amdgpu_ring_write(ring, HEVC_ENC_CMD_FENCE);
  821. amdgpu_ring_write(ring, addr);
  822. amdgpu_ring_write(ring, upper_32_bits(addr));
  823. amdgpu_ring_write(ring, seq);
  824. amdgpu_ring_write(ring, HEVC_ENC_CMD_TRAP);
  825. }
  826. /**
  827. * uvd_v6_0_ring_emit_hdp_flush - skip HDP flushing
  828. *
  829. * @ring: amdgpu_ring pointer
  830. */
  831. static void uvd_v6_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  832. {
  833. /* The firmware doesn't seem to like touching registers at this point. */
  834. }
  835. /**
  836. * uvd_v6_0_ring_test_ring - register write test
  837. *
  838. * @ring: amdgpu_ring pointer
  839. *
  840. * Test if we can successfully write to the context register
  841. */
  842. static int uvd_v6_0_ring_test_ring(struct amdgpu_ring *ring)
  843. {
  844. struct amdgpu_device *adev = ring->adev;
  845. uint32_t tmp = 0;
  846. unsigned i;
  847. int r;
  848. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  849. r = amdgpu_ring_alloc(ring, 3);
  850. if (r) {
  851. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  852. ring->idx, r);
  853. return r;
  854. }
  855. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  856. amdgpu_ring_write(ring, 0xDEADBEEF);
  857. amdgpu_ring_commit(ring);
  858. for (i = 0; i < adev->usec_timeout; i++) {
  859. tmp = RREG32(mmUVD_CONTEXT_ID);
  860. if (tmp == 0xDEADBEEF)
  861. break;
  862. DRM_UDELAY(1);
  863. }
  864. if (i < adev->usec_timeout) {
  865. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  866. ring->idx, i);
  867. } else {
  868. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  869. ring->idx, tmp);
  870. r = -EINVAL;
  871. }
  872. return r;
  873. }
  874. /**
  875. * uvd_v6_0_ring_emit_ib - execute indirect buffer
  876. *
  877. * @ring: amdgpu_ring pointer
  878. * @ib: indirect buffer to execute
  879. *
  880. * Write ring commands to execute the indirect buffer
  881. */
  882. static void uvd_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
  883. struct amdgpu_ib *ib,
  884. unsigned vmid, bool ctx_switch)
  885. {
  886. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_VMID, 0));
  887. amdgpu_ring_write(ring, vmid);
  888. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW, 0));
  889. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  890. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH, 0));
  891. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  892. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  893. amdgpu_ring_write(ring, ib->length_dw);
  894. }
  895. /**
  896. * uvd_v6_0_enc_ring_emit_ib - enc execute indirect buffer
  897. *
  898. * @ring: amdgpu_ring pointer
  899. * @ib: indirect buffer to execute
  900. *
  901. * Write enc ring commands to execute the indirect buffer
  902. */
  903. static void uvd_v6_0_enc_ring_emit_ib(struct amdgpu_ring *ring,
  904. struct amdgpu_ib *ib, unsigned int vmid, bool ctx_switch)
  905. {
  906. amdgpu_ring_write(ring, HEVC_ENC_CMD_IB_VM);
  907. amdgpu_ring_write(ring, vmid);
  908. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  909. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  910. amdgpu_ring_write(ring, ib->length_dw);
  911. }
  912. static void uvd_v6_0_ring_emit_wreg(struct amdgpu_ring *ring,
  913. uint32_t reg, uint32_t val)
  914. {
  915. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  916. amdgpu_ring_write(ring, reg << 2);
  917. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  918. amdgpu_ring_write(ring, val);
  919. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  920. amdgpu_ring_write(ring, 0x8);
  921. }
  922. static void uvd_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  923. unsigned vmid, uint64_t pd_addr)
  924. {
  925. amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  926. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  927. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  928. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  929. amdgpu_ring_write(ring, 0);
  930. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
  931. amdgpu_ring_write(ring, 1 << vmid); /* mask */
  932. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  933. amdgpu_ring_write(ring, 0xC);
  934. }
  935. static void uvd_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  936. {
  937. uint32_t seq = ring->fence_drv.sync_seq;
  938. uint64_t addr = ring->fence_drv.gpu_addr;
  939. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  940. amdgpu_ring_write(ring, lower_32_bits(addr));
  941. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  942. amdgpu_ring_write(ring, upper_32_bits(addr));
  943. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
  944. amdgpu_ring_write(ring, 0xffffffff); /* mask */
  945. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH9, 0));
  946. amdgpu_ring_write(ring, seq);
  947. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  948. amdgpu_ring_write(ring, 0xE);
  949. }
  950. static void uvd_v6_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  951. {
  952. int i;
  953. WARN_ON(ring->wptr % 2 || count % 2);
  954. for (i = 0; i < count / 2; i++) {
  955. amdgpu_ring_write(ring, PACKET0(mmUVD_NO_OP, 0));
  956. amdgpu_ring_write(ring, 0);
  957. }
  958. }
  959. static void uvd_v6_0_enc_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  960. {
  961. uint32_t seq = ring->fence_drv.sync_seq;
  962. uint64_t addr = ring->fence_drv.gpu_addr;
  963. amdgpu_ring_write(ring, HEVC_ENC_CMD_WAIT_GE);
  964. amdgpu_ring_write(ring, lower_32_bits(addr));
  965. amdgpu_ring_write(ring, upper_32_bits(addr));
  966. amdgpu_ring_write(ring, seq);
  967. }
  968. static void uvd_v6_0_enc_ring_insert_end(struct amdgpu_ring *ring)
  969. {
  970. amdgpu_ring_write(ring, HEVC_ENC_CMD_END);
  971. }
  972. static void uvd_v6_0_enc_ring_emit_vm_flush(struct amdgpu_ring *ring,
  973. unsigned int vmid, uint64_t pd_addr)
  974. {
  975. amdgpu_ring_write(ring, HEVC_ENC_CMD_UPDATE_PTB);
  976. amdgpu_ring_write(ring, vmid);
  977. amdgpu_ring_write(ring, pd_addr >> 12);
  978. amdgpu_ring_write(ring, HEVC_ENC_CMD_FLUSH_TLB);
  979. amdgpu_ring_write(ring, vmid);
  980. }
  981. static bool uvd_v6_0_is_idle(void *handle)
  982. {
  983. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  984. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  985. }
  986. static int uvd_v6_0_wait_for_idle(void *handle)
  987. {
  988. unsigned i;
  989. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  990. for (i = 0; i < adev->usec_timeout; i++) {
  991. if (uvd_v6_0_is_idle(handle))
  992. return 0;
  993. }
  994. return -ETIMEDOUT;
  995. }
  996. #define AMDGPU_UVD_STATUS_BUSY_MASK 0xfd
  997. static bool uvd_v6_0_check_soft_reset(void *handle)
  998. {
  999. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1000. u32 srbm_soft_reset = 0;
  1001. u32 tmp = RREG32(mmSRBM_STATUS);
  1002. if (REG_GET_FIELD(tmp, SRBM_STATUS, UVD_RQ_PENDING) ||
  1003. REG_GET_FIELD(tmp, SRBM_STATUS, UVD_BUSY) ||
  1004. (RREG32(mmUVD_STATUS) & AMDGPU_UVD_STATUS_BUSY_MASK))
  1005. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  1006. if (srbm_soft_reset) {
  1007. adev->uvd.inst->srbm_soft_reset = srbm_soft_reset;
  1008. return true;
  1009. } else {
  1010. adev->uvd.inst->srbm_soft_reset = 0;
  1011. return false;
  1012. }
  1013. }
  1014. static int uvd_v6_0_pre_soft_reset(void *handle)
  1015. {
  1016. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1017. if (!adev->uvd.inst->srbm_soft_reset)
  1018. return 0;
  1019. uvd_v6_0_stop(adev);
  1020. return 0;
  1021. }
  1022. static int uvd_v6_0_soft_reset(void *handle)
  1023. {
  1024. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1025. u32 srbm_soft_reset;
  1026. if (!adev->uvd.inst->srbm_soft_reset)
  1027. return 0;
  1028. srbm_soft_reset = adev->uvd.inst->srbm_soft_reset;
  1029. if (srbm_soft_reset) {
  1030. u32 tmp;
  1031. tmp = RREG32(mmSRBM_SOFT_RESET);
  1032. tmp |= srbm_soft_reset;
  1033. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1034. WREG32(mmSRBM_SOFT_RESET, tmp);
  1035. tmp = RREG32(mmSRBM_SOFT_RESET);
  1036. udelay(50);
  1037. tmp &= ~srbm_soft_reset;
  1038. WREG32(mmSRBM_SOFT_RESET, tmp);
  1039. tmp = RREG32(mmSRBM_SOFT_RESET);
  1040. /* Wait a little for things to settle down */
  1041. udelay(50);
  1042. }
  1043. return 0;
  1044. }
  1045. static int uvd_v6_0_post_soft_reset(void *handle)
  1046. {
  1047. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1048. if (!adev->uvd.inst->srbm_soft_reset)
  1049. return 0;
  1050. mdelay(5);
  1051. return uvd_v6_0_start(adev);
  1052. }
  1053. static int uvd_v6_0_set_interrupt_state(struct amdgpu_device *adev,
  1054. struct amdgpu_irq_src *source,
  1055. unsigned type,
  1056. enum amdgpu_interrupt_state state)
  1057. {
  1058. // TODO
  1059. return 0;
  1060. }
  1061. static int uvd_v6_0_process_interrupt(struct amdgpu_device *adev,
  1062. struct amdgpu_irq_src *source,
  1063. struct amdgpu_iv_entry *entry)
  1064. {
  1065. bool int_handled = true;
  1066. DRM_DEBUG("IH: UVD TRAP\n");
  1067. switch (entry->src_id) {
  1068. case 124:
  1069. amdgpu_fence_process(&adev->uvd.inst->ring);
  1070. break;
  1071. case 119:
  1072. if (likely(uvd_v6_0_enc_support(adev)))
  1073. amdgpu_fence_process(&adev->uvd.inst->ring_enc[0]);
  1074. else
  1075. int_handled = false;
  1076. break;
  1077. case 120:
  1078. if (likely(uvd_v6_0_enc_support(adev)))
  1079. amdgpu_fence_process(&adev->uvd.inst->ring_enc[1]);
  1080. else
  1081. int_handled = false;
  1082. break;
  1083. }
  1084. if (false == int_handled)
  1085. DRM_ERROR("Unhandled interrupt: %d %d\n",
  1086. entry->src_id, entry->src_data[0]);
  1087. return 0;
  1088. }
  1089. static void uvd_v6_0_enable_clock_gating(struct amdgpu_device *adev, bool enable)
  1090. {
  1091. uint32_t data1, data3;
  1092. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  1093. data3 = RREG32(mmUVD_CGC_GATE);
  1094. data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
  1095. UVD_SUVD_CGC_GATE__SIT_MASK |
  1096. UVD_SUVD_CGC_GATE__SMP_MASK |
  1097. UVD_SUVD_CGC_GATE__SCM_MASK |
  1098. UVD_SUVD_CGC_GATE__SDB_MASK |
  1099. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  1100. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  1101. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  1102. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  1103. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  1104. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  1105. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  1106. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
  1107. if (enable) {
  1108. data3 |= (UVD_CGC_GATE__SYS_MASK |
  1109. UVD_CGC_GATE__UDEC_MASK |
  1110. UVD_CGC_GATE__MPEG2_MASK |
  1111. UVD_CGC_GATE__RBC_MASK |
  1112. UVD_CGC_GATE__LMI_MC_MASK |
  1113. UVD_CGC_GATE__LMI_UMC_MASK |
  1114. UVD_CGC_GATE__IDCT_MASK |
  1115. UVD_CGC_GATE__MPRD_MASK |
  1116. UVD_CGC_GATE__MPC_MASK |
  1117. UVD_CGC_GATE__LBSI_MASK |
  1118. UVD_CGC_GATE__LRBBM_MASK |
  1119. UVD_CGC_GATE__UDEC_RE_MASK |
  1120. UVD_CGC_GATE__UDEC_CM_MASK |
  1121. UVD_CGC_GATE__UDEC_IT_MASK |
  1122. UVD_CGC_GATE__UDEC_DB_MASK |
  1123. UVD_CGC_GATE__UDEC_MP_MASK |
  1124. UVD_CGC_GATE__WCB_MASK |
  1125. UVD_CGC_GATE__JPEG_MASK |
  1126. UVD_CGC_GATE__SCPU_MASK |
  1127. UVD_CGC_GATE__JPEG2_MASK);
  1128. /* only in pg enabled, we can gate clock to vcpu*/
  1129. if (adev->pg_flags & AMD_PG_SUPPORT_UVD)
  1130. data3 |= UVD_CGC_GATE__VCPU_MASK;
  1131. data3 &= ~UVD_CGC_GATE__REGS_MASK;
  1132. } else {
  1133. data3 = 0;
  1134. }
  1135. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  1136. WREG32(mmUVD_CGC_GATE, data3);
  1137. }
  1138. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev)
  1139. {
  1140. uint32_t data, data2;
  1141. data = RREG32(mmUVD_CGC_CTRL);
  1142. data2 = RREG32(mmUVD_SUVD_CGC_CTRL);
  1143. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  1144. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  1145. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  1146. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  1147. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  1148. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  1149. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  1150. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  1151. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  1152. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  1153. UVD_CGC_CTRL__SYS_MODE_MASK |
  1154. UVD_CGC_CTRL__UDEC_MODE_MASK |
  1155. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  1156. UVD_CGC_CTRL__REGS_MODE_MASK |
  1157. UVD_CGC_CTRL__RBC_MODE_MASK |
  1158. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  1159. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  1160. UVD_CGC_CTRL__IDCT_MODE_MASK |
  1161. UVD_CGC_CTRL__MPRD_MODE_MASK |
  1162. UVD_CGC_CTRL__MPC_MODE_MASK |
  1163. UVD_CGC_CTRL__LBSI_MODE_MASK |
  1164. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  1165. UVD_CGC_CTRL__WCB_MODE_MASK |
  1166. UVD_CGC_CTRL__VCPU_MODE_MASK |
  1167. UVD_CGC_CTRL__JPEG_MODE_MASK |
  1168. UVD_CGC_CTRL__SCPU_MODE_MASK |
  1169. UVD_CGC_CTRL__JPEG2_MODE_MASK);
  1170. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  1171. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  1172. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  1173. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  1174. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  1175. WREG32(mmUVD_CGC_CTRL, data);
  1176. WREG32(mmUVD_SUVD_CGC_CTRL, data2);
  1177. }
  1178. #if 0
  1179. static void uvd_v6_0_set_hw_clock_gating(struct amdgpu_device *adev)
  1180. {
  1181. uint32_t data, data1, cgc_flags, suvd_flags;
  1182. data = RREG32(mmUVD_CGC_GATE);
  1183. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  1184. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  1185. UVD_CGC_GATE__UDEC_MASK |
  1186. UVD_CGC_GATE__MPEG2_MASK |
  1187. UVD_CGC_GATE__RBC_MASK |
  1188. UVD_CGC_GATE__LMI_MC_MASK |
  1189. UVD_CGC_GATE__IDCT_MASK |
  1190. UVD_CGC_GATE__MPRD_MASK |
  1191. UVD_CGC_GATE__MPC_MASK |
  1192. UVD_CGC_GATE__LBSI_MASK |
  1193. UVD_CGC_GATE__LRBBM_MASK |
  1194. UVD_CGC_GATE__UDEC_RE_MASK |
  1195. UVD_CGC_GATE__UDEC_CM_MASK |
  1196. UVD_CGC_GATE__UDEC_IT_MASK |
  1197. UVD_CGC_GATE__UDEC_DB_MASK |
  1198. UVD_CGC_GATE__UDEC_MP_MASK |
  1199. UVD_CGC_GATE__WCB_MASK |
  1200. UVD_CGC_GATE__VCPU_MASK |
  1201. UVD_CGC_GATE__SCPU_MASK |
  1202. UVD_CGC_GATE__JPEG_MASK |
  1203. UVD_CGC_GATE__JPEG2_MASK;
  1204. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  1205. UVD_SUVD_CGC_GATE__SIT_MASK |
  1206. UVD_SUVD_CGC_GATE__SMP_MASK |
  1207. UVD_SUVD_CGC_GATE__SCM_MASK |
  1208. UVD_SUVD_CGC_GATE__SDB_MASK;
  1209. data |= cgc_flags;
  1210. data1 |= suvd_flags;
  1211. WREG32(mmUVD_CGC_GATE, data);
  1212. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  1213. }
  1214. #endif
  1215. static void uvd_v6_0_enable_mgcg(struct amdgpu_device *adev,
  1216. bool enable)
  1217. {
  1218. u32 orig, data;
  1219. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG)) {
  1220. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  1221. data |= 0xfff;
  1222. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  1223. orig = data = RREG32(mmUVD_CGC_CTRL);
  1224. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  1225. if (orig != data)
  1226. WREG32(mmUVD_CGC_CTRL, data);
  1227. } else {
  1228. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  1229. data &= ~0xfff;
  1230. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  1231. orig = data = RREG32(mmUVD_CGC_CTRL);
  1232. data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  1233. if (orig != data)
  1234. WREG32(mmUVD_CGC_CTRL, data);
  1235. }
  1236. }
  1237. static int uvd_v6_0_set_clockgating_state(void *handle,
  1238. enum amd_clockgating_state state)
  1239. {
  1240. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1241. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  1242. if (enable) {
  1243. /* wait for STATUS to clear */
  1244. if (uvd_v6_0_wait_for_idle(handle))
  1245. return -EBUSY;
  1246. uvd_v6_0_enable_clock_gating(adev, true);
  1247. /* enable HW gates because UVD is idle */
  1248. /* uvd_v6_0_set_hw_clock_gating(adev); */
  1249. } else {
  1250. /* disable HW gating and enable Sw gating */
  1251. uvd_v6_0_enable_clock_gating(adev, false);
  1252. }
  1253. uvd_v6_0_set_sw_clock_gating(adev);
  1254. return 0;
  1255. }
  1256. static int uvd_v6_0_set_powergating_state(void *handle,
  1257. enum amd_powergating_state state)
  1258. {
  1259. /* This doesn't actually powergate the UVD block.
  1260. * That's done in the dpm code via the SMC. This
  1261. * just re-inits the block as necessary. The actual
  1262. * gating still happens in the dpm code. We should
  1263. * revisit this when there is a cleaner line between
  1264. * the smc and the hw blocks
  1265. */
  1266. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1267. int ret = 0;
  1268. WREG32(mmUVD_POWER_STATUS, UVD_POWER_STATUS__UVD_PG_EN_MASK);
  1269. if (state == AMD_PG_STATE_GATE) {
  1270. uvd_v6_0_stop(adev);
  1271. } else {
  1272. ret = uvd_v6_0_start(adev);
  1273. if (ret)
  1274. goto out;
  1275. }
  1276. out:
  1277. return ret;
  1278. }
  1279. static void uvd_v6_0_get_clockgating_state(void *handle, u32 *flags)
  1280. {
  1281. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1282. int data;
  1283. mutex_lock(&adev->pm.mutex);
  1284. if (adev->flags & AMD_IS_APU)
  1285. data = RREG32_SMC(ixCURRENT_PG_STATUS_APU);
  1286. else
  1287. data = RREG32_SMC(ixCURRENT_PG_STATUS);
  1288. if (data & CURRENT_PG_STATUS__UVD_PG_STATUS_MASK) {
  1289. DRM_INFO("Cannot get clockgating state when UVD is powergated.\n");
  1290. goto out;
  1291. }
  1292. /* AMD_CG_SUPPORT_UVD_MGCG */
  1293. data = RREG32(mmUVD_CGC_CTRL);
  1294. if (data & UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK)
  1295. *flags |= AMD_CG_SUPPORT_UVD_MGCG;
  1296. out:
  1297. mutex_unlock(&adev->pm.mutex);
  1298. }
  1299. static const struct amd_ip_funcs uvd_v6_0_ip_funcs = {
  1300. .name = "uvd_v6_0",
  1301. .early_init = uvd_v6_0_early_init,
  1302. .late_init = NULL,
  1303. .sw_init = uvd_v6_0_sw_init,
  1304. .sw_fini = uvd_v6_0_sw_fini,
  1305. .hw_init = uvd_v6_0_hw_init,
  1306. .hw_fini = uvd_v6_0_hw_fini,
  1307. .suspend = uvd_v6_0_suspend,
  1308. .resume = uvd_v6_0_resume,
  1309. .is_idle = uvd_v6_0_is_idle,
  1310. .wait_for_idle = uvd_v6_0_wait_for_idle,
  1311. .check_soft_reset = uvd_v6_0_check_soft_reset,
  1312. .pre_soft_reset = uvd_v6_0_pre_soft_reset,
  1313. .soft_reset = uvd_v6_0_soft_reset,
  1314. .post_soft_reset = uvd_v6_0_post_soft_reset,
  1315. .set_clockgating_state = uvd_v6_0_set_clockgating_state,
  1316. .set_powergating_state = uvd_v6_0_set_powergating_state,
  1317. .get_clockgating_state = uvd_v6_0_get_clockgating_state,
  1318. };
  1319. static const struct amdgpu_ring_funcs uvd_v6_0_ring_phys_funcs = {
  1320. .type = AMDGPU_RING_TYPE_UVD,
  1321. .align_mask = 0xf,
  1322. .support_64bit_ptrs = false,
  1323. .get_rptr = uvd_v6_0_ring_get_rptr,
  1324. .get_wptr = uvd_v6_0_ring_get_wptr,
  1325. .set_wptr = uvd_v6_0_ring_set_wptr,
  1326. .parse_cs = amdgpu_uvd_ring_parse_cs,
  1327. .emit_frame_size =
  1328. 6 + /* hdp invalidate */
  1329. 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
  1330. 14, /* uvd_v6_0_ring_emit_fence x1 no user fence */
  1331. .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
  1332. .emit_ib = uvd_v6_0_ring_emit_ib,
  1333. .emit_fence = uvd_v6_0_ring_emit_fence,
  1334. .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
  1335. .test_ring = uvd_v6_0_ring_test_ring,
  1336. .test_ib = amdgpu_uvd_ring_test_ib,
  1337. .insert_nop = uvd_v6_0_ring_insert_nop,
  1338. .pad_ib = amdgpu_ring_generic_pad_ib,
  1339. .begin_use = amdgpu_uvd_ring_begin_use,
  1340. .end_use = amdgpu_uvd_ring_end_use,
  1341. .emit_wreg = uvd_v6_0_ring_emit_wreg,
  1342. };
  1343. static const struct amdgpu_ring_funcs uvd_v6_0_ring_vm_funcs = {
  1344. .type = AMDGPU_RING_TYPE_UVD,
  1345. .align_mask = 0xf,
  1346. .nop = PACKET0(mmUVD_NO_OP, 0),
  1347. .support_64bit_ptrs = false,
  1348. .get_rptr = uvd_v6_0_ring_get_rptr,
  1349. .get_wptr = uvd_v6_0_ring_get_wptr,
  1350. .set_wptr = uvd_v6_0_ring_set_wptr,
  1351. .emit_frame_size =
  1352. 6 + /* hdp invalidate */
  1353. 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
  1354. VI_FLUSH_GPU_TLB_NUM_WREG * 6 + 8 + /* uvd_v6_0_ring_emit_vm_flush */
  1355. 14 + 14, /* uvd_v6_0_ring_emit_fence x2 vm fence */
  1356. .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
  1357. .emit_ib = uvd_v6_0_ring_emit_ib,
  1358. .emit_fence = uvd_v6_0_ring_emit_fence,
  1359. .emit_vm_flush = uvd_v6_0_ring_emit_vm_flush,
  1360. .emit_pipeline_sync = uvd_v6_0_ring_emit_pipeline_sync,
  1361. .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
  1362. .test_ring = uvd_v6_0_ring_test_ring,
  1363. .test_ib = amdgpu_uvd_ring_test_ib,
  1364. .insert_nop = amdgpu_ring_insert_nop,
  1365. .pad_ib = amdgpu_ring_generic_pad_ib,
  1366. .begin_use = amdgpu_uvd_ring_begin_use,
  1367. .end_use = amdgpu_uvd_ring_end_use,
  1368. .emit_wreg = uvd_v6_0_ring_emit_wreg,
  1369. };
  1370. static const struct amdgpu_ring_funcs uvd_v6_0_enc_ring_vm_funcs = {
  1371. .type = AMDGPU_RING_TYPE_UVD_ENC,
  1372. .align_mask = 0x3f,
  1373. .nop = HEVC_ENC_CMD_NO_OP,
  1374. .support_64bit_ptrs = false,
  1375. .get_rptr = uvd_v6_0_enc_ring_get_rptr,
  1376. .get_wptr = uvd_v6_0_enc_ring_get_wptr,
  1377. .set_wptr = uvd_v6_0_enc_ring_set_wptr,
  1378. .emit_frame_size =
  1379. 4 + /* uvd_v6_0_enc_ring_emit_pipeline_sync */
  1380. 5 + /* uvd_v6_0_enc_ring_emit_vm_flush */
  1381. 5 + 5 + /* uvd_v6_0_enc_ring_emit_fence x2 vm fence */
  1382. 1, /* uvd_v6_0_enc_ring_insert_end */
  1383. .emit_ib_size = 5, /* uvd_v6_0_enc_ring_emit_ib */
  1384. .emit_ib = uvd_v6_0_enc_ring_emit_ib,
  1385. .emit_fence = uvd_v6_0_enc_ring_emit_fence,
  1386. .emit_vm_flush = uvd_v6_0_enc_ring_emit_vm_flush,
  1387. .emit_pipeline_sync = uvd_v6_0_enc_ring_emit_pipeline_sync,
  1388. .test_ring = uvd_v6_0_enc_ring_test_ring,
  1389. .test_ib = uvd_v6_0_enc_ring_test_ib,
  1390. .insert_nop = amdgpu_ring_insert_nop,
  1391. .insert_end = uvd_v6_0_enc_ring_insert_end,
  1392. .pad_ib = amdgpu_ring_generic_pad_ib,
  1393. .begin_use = amdgpu_uvd_ring_begin_use,
  1394. .end_use = amdgpu_uvd_ring_end_use,
  1395. };
  1396. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev)
  1397. {
  1398. if (adev->asic_type >= CHIP_POLARIS10) {
  1399. adev->uvd.inst->ring.funcs = &uvd_v6_0_ring_vm_funcs;
  1400. DRM_INFO("UVD is enabled in VM mode\n");
  1401. } else {
  1402. adev->uvd.inst->ring.funcs = &uvd_v6_0_ring_phys_funcs;
  1403. DRM_INFO("UVD is enabled in physical mode\n");
  1404. }
  1405. }
  1406. static void uvd_v6_0_set_enc_ring_funcs(struct amdgpu_device *adev)
  1407. {
  1408. int i;
  1409. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  1410. adev->uvd.inst->ring_enc[i].funcs = &uvd_v6_0_enc_ring_vm_funcs;
  1411. DRM_INFO("UVD ENC is enabled in VM mode\n");
  1412. }
  1413. static const struct amdgpu_irq_src_funcs uvd_v6_0_irq_funcs = {
  1414. .set = uvd_v6_0_set_interrupt_state,
  1415. .process = uvd_v6_0_process_interrupt,
  1416. };
  1417. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  1418. {
  1419. if (uvd_v6_0_enc_support(adev))
  1420. adev->uvd.inst->irq.num_types = adev->uvd.num_enc_rings + 1;
  1421. else
  1422. adev->uvd.inst->irq.num_types = 1;
  1423. adev->uvd.inst->irq.funcs = &uvd_v6_0_irq_funcs;
  1424. }
  1425. const struct amdgpu_ip_block_version uvd_v6_0_ip_block =
  1426. {
  1427. .type = AMD_IP_BLOCK_TYPE_UVD,
  1428. .major = 6,
  1429. .minor = 0,
  1430. .rev = 0,
  1431. .funcs = &uvd_v6_0_ip_funcs,
  1432. };
  1433. const struct amdgpu_ip_block_version uvd_v6_2_ip_block =
  1434. {
  1435. .type = AMD_IP_BLOCK_TYPE_UVD,
  1436. .major = 6,
  1437. .minor = 2,
  1438. .rev = 0,
  1439. .funcs = &uvd_v6_0_ip_funcs,
  1440. };
  1441. const struct amdgpu_ip_block_version uvd_v6_3_ip_block =
  1442. {
  1443. .type = AMD_IP_BLOCK_TYPE_UVD,
  1444. .major = 6,
  1445. .minor = 3,
  1446. .rev = 0,
  1447. .funcs = &uvd_v6_0_ip_funcs,
  1448. };