uvd_v5_0.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "vid.h"
  29. #include "uvd/uvd_5_0_d.h"
  30. #include "uvd/uvd_5_0_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. #include "bif/bif_5_0_d.h"
  34. #include "vi.h"
  35. #include "smu/smu_7_1_2_d.h"
  36. #include "smu/smu_7_1_2_sh_mask.h"
  37. static void uvd_v5_0_set_ring_funcs(struct amdgpu_device *adev);
  38. static void uvd_v5_0_set_irq_funcs(struct amdgpu_device *adev);
  39. static int uvd_v5_0_start(struct amdgpu_device *adev);
  40. static void uvd_v5_0_stop(struct amdgpu_device *adev);
  41. static int uvd_v5_0_set_clockgating_state(void *handle,
  42. enum amd_clockgating_state state);
  43. static void uvd_v5_0_enable_mgcg(struct amdgpu_device *adev,
  44. bool enable);
  45. /**
  46. * uvd_v5_0_ring_get_rptr - get read pointer
  47. *
  48. * @ring: amdgpu_ring pointer
  49. *
  50. * Returns the current hardware read pointer
  51. */
  52. static uint64_t uvd_v5_0_ring_get_rptr(struct amdgpu_ring *ring)
  53. {
  54. struct amdgpu_device *adev = ring->adev;
  55. return RREG32(mmUVD_RBC_RB_RPTR);
  56. }
  57. /**
  58. * uvd_v5_0_ring_get_wptr - get write pointer
  59. *
  60. * @ring: amdgpu_ring pointer
  61. *
  62. * Returns the current hardware write pointer
  63. */
  64. static uint64_t uvd_v5_0_ring_get_wptr(struct amdgpu_ring *ring)
  65. {
  66. struct amdgpu_device *adev = ring->adev;
  67. return RREG32(mmUVD_RBC_RB_WPTR);
  68. }
  69. /**
  70. * uvd_v5_0_ring_set_wptr - set write pointer
  71. *
  72. * @ring: amdgpu_ring pointer
  73. *
  74. * Commits the write pointer to the hardware
  75. */
  76. static void uvd_v5_0_ring_set_wptr(struct amdgpu_ring *ring)
  77. {
  78. struct amdgpu_device *adev = ring->adev;
  79. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  80. }
  81. static int uvd_v5_0_early_init(void *handle)
  82. {
  83. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  84. adev->uvd.num_uvd_inst = 1;
  85. uvd_v5_0_set_ring_funcs(adev);
  86. uvd_v5_0_set_irq_funcs(adev);
  87. return 0;
  88. }
  89. static int uvd_v5_0_sw_init(void *handle)
  90. {
  91. struct amdgpu_ring *ring;
  92. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  93. int r;
  94. /* UVD TRAP */
  95. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 124, &adev->uvd.inst->irq);
  96. if (r)
  97. return r;
  98. r = amdgpu_uvd_sw_init(adev);
  99. if (r)
  100. return r;
  101. r = amdgpu_uvd_resume(adev);
  102. if (r)
  103. return r;
  104. ring = &adev->uvd.inst->ring;
  105. sprintf(ring->name, "uvd");
  106. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.inst->irq, 0);
  107. return r;
  108. }
  109. static int uvd_v5_0_sw_fini(void *handle)
  110. {
  111. int r;
  112. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  113. r = amdgpu_uvd_suspend(adev);
  114. if (r)
  115. return r;
  116. return amdgpu_uvd_sw_fini(adev);
  117. }
  118. /**
  119. * uvd_v5_0_hw_init - start and test UVD block
  120. *
  121. * @adev: amdgpu_device pointer
  122. *
  123. * Initialize the hardware, boot up the VCPU and do some testing
  124. */
  125. static int uvd_v5_0_hw_init(void *handle)
  126. {
  127. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  128. struct amdgpu_ring *ring = &adev->uvd.inst->ring;
  129. uint32_t tmp;
  130. int r;
  131. amdgpu_asic_set_uvd_clocks(adev, 10000, 10000);
  132. uvd_v5_0_set_clockgating_state(adev, AMD_CG_STATE_UNGATE);
  133. uvd_v5_0_enable_mgcg(adev, true);
  134. ring->ready = true;
  135. r = amdgpu_ring_test_ring(ring);
  136. if (r) {
  137. ring->ready = false;
  138. goto done;
  139. }
  140. r = amdgpu_ring_alloc(ring, 10);
  141. if (r) {
  142. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  143. goto done;
  144. }
  145. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  146. amdgpu_ring_write(ring, tmp);
  147. amdgpu_ring_write(ring, 0xFFFFF);
  148. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  149. amdgpu_ring_write(ring, tmp);
  150. amdgpu_ring_write(ring, 0xFFFFF);
  151. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  152. amdgpu_ring_write(ring, tmp);
  153. amdgpu_ring_write(ring, 0xFFFFF);
  154. /* Clear timeout status bits */
  155. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  156. amdgpu_ring_write(ring, 0x8);
  157. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  158. amdgpu_ring_write(ring, 3);
  159. amdgpu_ring_commit(ring);
  160. done:
  161. if (!r)
  162. DRM_INFO("UVD initialized successfully.\n");
  163. return r;
  164. }
  165. /**
  166. * uvd_v5_0_hw_fini - stop the hardware block
  167. *
  168. * @adev: amdgpu_device pointer
  169. *
  170. * Stop the UVD block, mark ring as not ready any more
  171. */
  172. static int uvd_v5_0_hw_fini(void *handle)
  173. {
  174. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  175. struct amdgpu_ring *ring = &adev->uvd.inst->ring;
  176. if (RREG32(mmUVD_STATUS) != 0)
  177. uvd_v5_0_stop(adev);
  178. ring->ready = false;
  179. return 0;
  180. }
  181. static int uvd_v5_0_suspend(void *handle)
  182. {
  183. int r;
  184. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  185. r = uvd_v5_0_hw_fini(adev);
  186. if (r)
  187. return r;
  188. uvd_v5_0_set_clockgating_state(adev, AMD_CG_STATE_GATE);
  189. return amdgpu_uvd_suspend(adev);
  190. }
  191. static int uvd_v5_0_resume(void *handle)
  192. {
  193. int r;
  194. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  195. r = amdgpu_uvd_resume(adev);
  196. if (r)
  197. return r;
  198. return uvd_v5_0_hw_init(adev);
  199. }
  200. /**
  201. * uvd_v5_0_mc_resume - memory controller programming
  202. *
  203. * @adev: amdgpu_device pointer
  204. *
  205. * Let the UVD memory controller know it's offsets
  206. */
  207. static void uvd_v5_0_mc_resume(struct amdgpu_device *adev)
  208. {
  209. uint64_t offset;
  210. uint32_t size;
  211. /* programm memory controller bits 0-27 */
  212. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  213. lower_32_bits(adev->uvd.inst->gpu_addr));
  214. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  215. upper_32_bits(adev->uvd.inst->gpu_addr));
  216. offset = AMDGPU_UVD_FIRMWARE_OFFSET;
  217. size = AMDGPU_UVD_FIRMWARE_SIZE(adev);
  218. WREG32(mmUVD_VCPU_CACHE_OFFSET0, offset >> 3);
  219. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  220. offset += size;
  221. size = AMDGPU_UVD_HEAP_SIZE;
  222. WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3);
  223. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  224. offset += size;
  225. size = AMDGPU_UVD_STACK_SIZE +
  226. (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles);
  227. WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3);
  228. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  229. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  230. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  231. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  232. }
  233. /**
  234. * uvd_v5_0_start - start UVD block
  235. *
  236. * @adev: amdgpu_device pointer
  237. *
  238. * Setup and start the UVD block
  239. */
  240. static int uvd_v5_0_start(struct amdgpu_device *adev)
  241. {
  242. struct amdgpu_ring *ring = &adev->uvd.inst->ring;
  243. uint32_t rb_bufsz, tmp;
  244. uint32_t lmi_swap_cntl;
  245. uint32_t mp_swap_cntl;
  246. int i, j, r;
  247. /*disable DPG */
  248. WREG32_P(mmUVD_POWER_STATUS, 0, ~(1 << 2));
  249. /* disable byte swapping */
  250. lmi_swap_cntl = 0;
  251. mp_swap_cntl = 0;
  252. uvd_v5_0_mc_resume(adev);
  253. /* disable interupt */
  254. WREG32_P(mmUVD_MASTINT_EN, 0, ~(1 << 1));
  255. /* stall UMC and register bus before resetting VCPU */
  256. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  257. mdelay(1);
  258. /* put LMI, VCPU, RBC etc... into reset */
  259. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  260. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK | UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  261. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK | UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  262. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK | UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  263. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  264. mdelay(5);
  265. /* take UVD block out of reset */
  266. WREG32_P(mmSRBM_SOFT_RESET, 0, ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  267. mdelay(5);
  268. /* initialize UVD memory controller */
  269. WREG32(mmUVD_LMI_CTRL, 0x40 | (1 << 8) | (1 << 13) |
  270. (1 << 21) | (1 << 9) | (1 << 20));
  271. #ifdef __BIG_ENDIAN
  272. /* swap (8 in 32) RB and IB */
  273. lmi_swap_cntl = 0xa;
  274. mp_swap_cntl = 0;
  275. #endif
  276. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  277. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  278. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  279. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  280. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  281. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  282. WREG32(mmUVD_MPC_SET_ALU, 0);
  283. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  284. /* take all subblocks out of reset, except VCPU */
  285. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  286. mdelay(5);
  287. /* enable VCPU clock */
  288. WREG32(mmUVD_VCPU_CNTL, 1 << 9);
  289. /* enable UMC */
  290. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  291. /* boot up the VCPU */
  292. WREG32(mmUVD_SOFT_RESET, 0);
  293. mdelay(10);
  294. for (i = 0; i < 10; ++i) {
  295. uint32_t status;
  296. for (j = 0; j < 100; ++j) {
  297. status = RREG32(mmUVD_STATUS);
  298. if (status & 2)
  299. break;
  300. mdelay(10);
  301. }
  302. r = 0;
  303. if (status & 2)
  304. break;
  305. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  306. WREG32_P(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  307. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  308. mdelay(10);
  309. WREG32_P(mmUVD_SOFT_RESET, 0, ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  310. mdelay(10);
  311. r = -1;
  312. }
  313. if (r) {
  314. DRM_ERROR("UVD not responding, giving up!!!\n");
  315. return r;
  316. }
  317. /* enable master interrupt */
  318. WREG32_P(mmUVD_MASTINT_EN, 3 << 1, ~(3 << 1));
  319. /* clear the bit 4 of UVD_STATUS */
  320. WREG32_P(mmUVD_STATUS, 0, ~(2 << 1));
  321. rb_bufsz = order_base_2(ring->ring_size);
  322. tmp = 0;
  323. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  324. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  325. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  326. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  327. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  328. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  329. /* force RBC into idle state */
  330. WREG32(mmUVD_RBC_RB_CNTL, tmp);
  331. /* set the write pointer delay */
  332. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  333. /* set the wb address */
  334. WREG32(mmUVD_RBC_RB_RPTR_ADDR, (upper_32_bits(ring->gpu_addr) >> 2));
  335. /* programm the RB_BASE for ring buffer */
  336. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  337. lower_32_bits(ring->gpu_addr));
  338. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  339. upper_32_bits(ring->gpu_addr));
  340. /* Initialize the ring buffer's read and write pointers */
  341. WREG32(mmUVD_RBC_RB_RPTR, 0);
  342. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  343. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  344. WREG32_P(mmUVD_RBC_RB_CNTL, 0, ~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
  345. return 0;
  346. }
  347. /**
  348. * uvd_v5_0_stop - stop UVD block
  349. *
  350. * @adev: amdgpu_device pointer
  351. *
  352. * stop the UVD block
  353. */
  354. static void uvd_v5_0_stop(struct amdgpu_device *adev)
  355. {
  356. /* force RBC into idle state */
  357. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  358. /* Stall UMC and register bus before resetting VCPU */
  359. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  360. mdelay(1);
  361. /* put VCPU into reset */
  362. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  363. mdelay(5);
  364. /* disable VCPU clock */
  365. WREG32(mmUVD_VCPU_CNTL, 0x0);
  366. /* Unstall UMC and register bus */
  367. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  368. WREG32(mmUVD_STATUS, 0);
  369. }
  370. /**
  371. * uvd_v5_0_ring_emit_fence - emit an fence & trap command
  372. *
  373. * @ring: amdgpu_ring pointer
  374. * @fence: fence to emit
  375. *
  376. * Write a fence and a trap command to the ring.
  377. */
  378. static void uvd_v5_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  379. unsigned flags)
  380. {
  381. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  382. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  383. amdgpu_ring_write(ring, seq);
  384. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  385. amdgpu_ring_write(ring, addr & 0xffffffff);
  386. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  387. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  388. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  389. amdgpu_ring_write(ring, 0);
  390. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  391. amdgpu_ring_write(ring, 0);
  392. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  393. amdgpu_ring_write(ring, 0);
  394. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  395. amdgpu_ring_write(ring, 2);
  396. }
  397. /**
  398. * uvd_v5_0_ring_test_ring - register write test
  399. *
  400. * @ring: amdgpu_ring pointer
  401. *
  402. * Test if we can successfully write to the context register
  403. */
  404. static int uvd_v5_0_ring_test_ring(struct amdgpu_ring *ring)
  405. {
  406. struct amdgpu_device *adev = ring->adev;
  407. uint32_t tmp = 0;
  408. unsigned i;
  409. int r;
  410. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  411. r = amdgpu_ring_alloc(ring, 3);
  412. if (r) {
  413. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  414. ring->idx, r);
  415. return r;
  416. }
  417. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  418. amdgpu_ring_write(ring, 0xDEADBEEF);
  419. amdgpu_ring_commit(ring);
  420. for (i = 0; i < adev->usec_timeout; i++) {
  421. tmp = RREG32(mmUVD_CONTEXT_ID);
  422. if (tmp == 0xDEADBEEF)
  423. break;
  424. DRM_UDELAY(1);
  425. }
  426. if (i < adev->usec_timeout) {
  427. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  428. ring->idx, i);
  429. } else {
  430. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  431. ring->idx, tmp);
  432. r = -EINVAL;
  433. }
  434. return r;
  435. }
  436. /**
  437. * uvd_v5_0_ring_emit_ib - execute indirect buffer
  438. *
  439. * @ring: amdgpu_ring pointer
  440. * @ib: indirect buffer to execute
  441. *
  442. * Write ring commands to execute the indirect buffer
  443. */
  444. static void uvd_v5_0_ring_emit_ib(struct amdgpu_ring *ring,
  445. struct amdgpu_ib *ib,
  446. unsigned vmid, bool ctx_switch)
  447. {
  448. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW, 0));
  449. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  450. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH, 0));
  451. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  452. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  453. amdgpu_ring_write(ring, ib->length_dw);
  454. }
  455. static void uvd_v5_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  456. {
  457. int i;
  458. WARN_ON(ring->wptr % 2 || count % 2);
  459. for (i = 0; i < count / 2; i++) {
  460. amdgpu_ring_write(ring, PACKET0(mmUVD_NO_OP, 0));
  461. amdgpu_ring_write(ring, 0);
  462. }
  463. }
  464. static bool uvd_v5_0_is_idle(void *handle)
  465. {
  466. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  467. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  468. }
  469. static int uvd_v5_0_wait_for_idle(void *handle)
  470. {
  471. unsigned i;
  472. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  473. for (i = 0; i < adev->usec_timeout; i++) {
  474. if (!(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK))
  475. return 0;
  476. }
  477. return -ETIMEDOUT;
  478. }
  479. static int uvd_v5_0_soft_reset(void *handle)
  480. {
  481. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  482. uvd_v5_0_stop(adev);
  483. WREG32_P(mmSRBM_SOFT_RESET, SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK,
  484. ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  485. mdelay(5);
  486. return uvd_v5_0_start(adev);
  487. }
  488. static int uvd_v5_0_set_interrupt_state(struct amdgpu_device *adev,
  489. struct amdgpu_irq_src *source,
  490. unsigned type,
  491. enum amdgpu_interrupt_state state)
  492. {
  493. // TODO
  494. return 0;
  495. }
  496. static int uvd_v5_0_process_interrupt(struct amdgpu_device *adev,
  497. struct amdgpu_irq_src *source,
  498. struct amdgpu_iv_entry *entry)
  499. {
  500. DRM_DEBUG("IH: UVD TRAP\n");
  501. amdgpu_fence_process(&adev->uvd.inst->ring);
  502. return 0;
  503. }
  504. static void uvd_v5_0_enable_clock_gating(struct amdgpu_device *adev, bool enable)
  505. {
  506. uint32_t data1, data3, suvd_flags;
  507. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  508. data3 = RREG32(mmUVD_CGC_GATE);
  509. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  510. UVD_SUVD_CGC_GATE__SIT_MASK |
  511. UVD_SUVD_CGC_GATE__SMP_MASK |
  512. UVD_SUVD_CGC_GATE__SCM_MASK |
  513. UVD_SUVD_CGC_GATE__SDB_MASK;
  514. if (enable) {
  515. data3 |= (UVD_CGC_GATE__SYS_MASK |
  516. UVD_CGC_GATE__UDEC_MASK |
  517. UVD_CGC_GATE__MPEG2_MASK |
  518. UVD_CGC_GATE__RBC_MASK |
  519. UVD_CGC_GATE__LMI_MC_MASK |
  520. UVD_CGC_GATE__IDCT_MASK |
  521. UVD_CGC_GATE__MPRD_MASK |
  522. UVD_CGC_GATE__MPC_MASK |
  523. UVD_CGC_GATE__LBSI_MASK |
  524. UVD_CGC_GATE__LRBBM_MASK |
  525. UVD_CGC_GATE__UDEC_RE_MASK |
  526. UVD_CGC_GATE__UDEC_CM_MASK |
  527. UVD_CGC_GATE__UDEC_IT_MASK |
  528. UVD_CGC_GATE__UDEC_DB_MASK |
  529. UVD_CGC_GATE__UDEC_MP_MASK |
  530. UVD_CGC_GATE__WCB_MASK |
  531. UVD_CGC_GATE__JPEG_MASK |
  532. UVD_CGC_GATE__SCPU_MASK);
  533. /* only in pg enabled, we can gate clock to vcpu*/
  534. if (adev->pg_flags & AMD_PG_SUPPORT_UVD)
  535. data3 |= UVD_CGC_GATE__VCPU_MASK;
  536. data3 &= ~UVD_CGC_GATE__REGS_MASK;
  537. data1 |= suvd_flags;
  538. } else {
  539. data3 = 0;
  540. data1 = 0;
  541. }
  542. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  543. WREG32(mmUVD_CGC_GATE, data3);
  544. }
  545. static void uvd_v5_0_set_sw_clock_gating(struct amdgpu_device *adev)
  546. {
  547. uint32_t data, data2;
  548. data = RREG32(mmUVD_CGC_CTRL);
  549. data2 = RREG32(mmUVD_SUVD_CGC_CTRL);
  550. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  551. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  552. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  553. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  554. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  555. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  556. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  557. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  558. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  559. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  560. UVD_CGC_CTRL__SYS_MODE_MASK |
  561. UVD_CGC_CTRL__UDEC_MODE_MASK |
  562. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  563. UVD_CGC_CTRL__REGS_MODE_MASK |
  564. UVD_CGC_CTRL__RBC_MODE_MASK |
  565. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  566. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  567. UVD_CGC_CTRL__IDCT_MODE_MASK |
  568. UVD_CGC_CTRL__MPRD_MODE_MASK |
  569. UVD_CGC_CTRL__MPC_MODE_MASK |
  570. UVD_CGC_CTRL__LBSI_MODE_MASK |
  571. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  572. UVD_CGC_CTRL__WCB_MODE_MASK |
  573. UVD_CGC_CTRL__VCPU_MODE_MASK |
  574. UVD_CGC_CTRL__JPEG_MODE_MASK |
  575. UVD_CGC_CTRL__SCPU_MODE_MASK);
  576. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  577. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  578. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  579. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  580. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  581. WREG32(mmUVD_CGC_CTRL, data);
  582. WREG32(mmUVD_SUVD_CGC_CTRL, data2);
  583. }
  584. #if 0
  585. static void uvd_v5_0_set_hw_clock_gating(struct amdgpu_device *adev)
  586. {
  587. uint32_t data, data1, cgc_flags, suvd_flags;
  588. data = RREG32(mmUVD_CGC_GATE);
  589. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  590. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  591. UVD_CGC_GATE__UDEC_MASK |
  592. UVD_CGC_GATE__MPEG2_MASK |
  593. UVD_CGC_GATE__RBC_MASK |
  594. UVD_CGC_GATE__LMI_MC_MASK |
  595. UVD_CGC_GATE__IDCT_MASK |
  596. UVD_CGC_GATE__MPRD_MASK |
  597. UVD_CGC_GATE__MPC_MASK |
  598. UVD_CGC_GATE__LBSI_MASK |
  599. UVD_CGC_GATE__LRBBM_MASK |
  600. UVD_CGC_GATE__UDEC_RE_MASK |
  601. UVD_CGC_GATE__UDEC_CM_MASK |
  602. UVD_CGC_GATE__UDEC_IT_MASK |
  603. UVD_CGC_GATE__UDEC_DB_MASK |
  604. UVD_CGC_GATE__UDEC_MP_MASK |
  605. UVD_CGC_GATE__WCB_MASK |
  606. UVD_CGC_GATE__VCPU_MASK |
  607. UVD_CGC_GATE__SCPU_MASK;
  608. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  609. UVD_SUVD_CGC_GATE__SIT_MASK |
  610. UVD_SUVD_CGC_GATE__SMP_MASK |
  611. UVD_SUVD_CGC_GATE__SCM_MASK |
  612. UVD_SUVD_CGC_GATE__SDB_MASK;
  613. data |= cgc_flags;
  614. data1 |= suvd_flags;
  615. WREG32(mmUVD_CGC_GATE, data);
  616. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  617. }
  618. #endif
  619. static void uvd_v5_0_enable_mgcg(struct amdgpu_device *adev,
  620. bool enable)
  621. {
  622. u32 orig, data;
  623. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG)) {
  624. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  625. data |= 0xfff;
  626. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  627. orig = data = RREG32(mmUVD_CGC_CTRL);
  628. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  629. if (orig != data)
  630. WREG32(mmUVD_CGC_CTRL, data);
  631. } else {
  632. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  633. data &= ~0xfff;
  634. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  635. orig = data = RREG32(mmUVD_CGC_CTRL);
  636. data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  637. if (orig != data)
  638. WREG32(mmUVD_CGC_CTRL, data);
  639. }
  640. }
  641. static int uvd_v5_0_set_clockgating_state(void *handle,
  642. enum amd_clockgating_state state)
  643. {
  644. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  645. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  646. if (enable) {
  647. /* wait for STATUS to clear */
  648. if (uvd_v5_0_wait_for_idle(handle))
  649. return -EBUSY;
  650. uvd_v5_0_enable_clock_gating(adev, true);
  651. /* enable HW gates because UVD is idle */
  652. /* uvd_v5_0_set_hw_clock_gating(adev); */
  653. } else {
  654. uvd_v5_0_enable_clock_gating(adev, false);
  655. }
  656. uvd_v5_0_set_sw_clock_gating(adev);
  657. return 0;
  658. }
  659. static int uvd_v5_0_set_powergating_state(void *handle,
  660. enum amd_powergating_state state)
  661. {
  662. /* This doesn't actually powergate the UVD block.
  663. * That's done in the dpm code via the SMC. This
  664. * just re-inits the block as necessary. The actual
  665. * gating still happens in the dpm code. We should
  666. * revisit this when there is a cleaner line between
  667. * the smc and the hw blocks
  668. */
  669. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  670. int ret = 0;
  671. if (state == AMD_PG_STATE_GATE) {
  672. uvd_v5_0_stop(adev);
  673. } else {
  674. ret = uvd_v5_0_start(adev);
  675. if (ret)
  676. goto out;
  677. }
  678. out:
  679. return ret;
  680. }
  681. static void uvd_v5_0_get_clockgating_state(void *handle, u32 *flags)
  682. {
  683. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  684. int data;
  685. mutex_lock(&adev->pm.mutex);
  686. if (RREG32_SMC(ixCURRENT_PG_STATUS) &
  687. CURRENT_PG_STATUS__UVD_PG_STATUS_MASK) {
  688. DRM_INFO("Cannot get clockgating state when UVD is powergated.\n");
  689. goto out;
  690. }
  691. /* AMD_CG_SUPPORT_UVD_MGCG */
  692. data = RREG32(mmUVD_CGC_CTRL);
  693. if (data & UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK)
  694. *flags |= AMD_CG_SUPPORT_UVD_MGCG;
  695. out:
  696. mutex_unlock(&adev->pm.mutex);
  697. }
  698. static const struct amd_ip_funcs uvd_v5_0_ip_funcs = {
  699. .name = "uvd_v5_0",
  700. .early_init = uvd_v5_0_early_init,
  701. .late_init = NULL,
  702. .sw_init = uvd_v5_0_sw_init,
  703. .sw_fini = uvd_v5_0_sw_fini,
  704. .hw_init = uvd_v5_0_hw_init,
  705. .hw_fini = uvd_v5_0_hw_fini,
  706. .suspend = uvd_v5_0_suspend,
  707. .resume = uvd_v5_0_resume,
  708. .is_idle = uvd_v5_0_is_idle,
  709. .wait_for_idle = uvd_v5_0_wait_for_idle,
  710. .soft_reset = uvd_v5_0_soft_reset,
  711. .set_clockgating_state = uvd_v5_0_set_clockgating_state,
  712. .set_powergating_state = uvd_v5_0_set_powergating_state,
  713. .get_clockgating_state = uvd_v5_0_get_clockgating_state,
  714. };
  715. static const struct amdgpu_ring_funcs uvd_v5_0_ring_funcs = {
  716. .type = AMDGPU_RING_TYPE_UVD,
  717. .align_mask = 0xf,
  718. .support_64bit_ptrs = false,
  719. .get_rptr = uvd_v5_0_ring_get_rptr,
  720. .get_wptr = uvd_v5_0_ring_get_wptr,
  721. .set_wptr = uvd_v5_0_ring_set_wptr,
  722. .parse_cs = amdgpu_uvd_ring_parse_cs,
  723. .emit_frame_size =
  724. 14, /* uvd_v5_0_ring_emit_fence x1 no user fence */
  725. .emit_ib_size = 6, /* uvd_v5_0_ring_emit_ib */
  726. .emit_ib = uvd_v5_0_ring_emit_ib,
  727. .emit_fence = uvd_v5_0_ring_emit_fence,
  728. .test_ring = uvd_v5_0_ring_test_ring,
  729. .test_ib = amdgpu_uvd_ring_test_ib,
  730. .insert_nop = uvd_v5_0_ring_insert_nop,
  731. .pad_ib = amdgpu_ring_generic_pad_ib,
  732. .begin_use = amdgpu_uvd_ring_begin_use,
  733. .end_use = amdgpu_uvd_ring_end_use,
  734. };
  735. static void uvd_v5_0_set_ring_funcs(struct amdgpu_device *adev)
  736. {
  737. adev->uvd.inst->ring.funcs = &uvd_v5_0_ring_funcs;
  738. }
  739. static const struct amdgpu_irq_src_funcs uvd_v5_0_irq_funcs = {
  740. .set = uvd_v5_0_set_interrupt_state,
  741. .process = uvd_v5_0_process_interrupt,
  742. };
  743. static void uvd_v5_0_set_irq_funcs(struct amdgpu_device *adev)
  744. {
  745. adev->uvd.inst->irq.num_types = 1;
  746. adev->uvd.inst->irq.funcs = &uvd_v5_0_irq_funcs;
  747. }
  748. const struct amdgpu_ip_block_version uvd_v5_0_ip_block =
  749. {
  750. .type = AMD_IP_BLOCK_TYPE_UVD,
  751. .major = 5,
  752. .minor = 0,
  753. .rev = 0,
  754. .funcs = &uvd_v5_0_ip_funcs,
  755. };