sdma_v2_4.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "vi.h"
  30. #include "vid.h"
  31. #include "oss/oss_2_4_d.h"
  32. #include "oss/oss_2_4_sh_mask.h"
  33. #include "gmc/gmc_7_1_d.h"
  34. #include "gmc/gmc_7_1_sh_mask.h"
  35. #include "gca/gfx_8_0_d.h"
  36. #include "gca/gfx_8_0_enum.h"
  37. #include "gca/gfx_8_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "iceland_sdma_pkt_open.h"
  41. static void sdma_v2_4_set_ring_funcs(struct amdgpu_device *adev);
  42. static void sdma_v2_4_set_buffer_funcs(struct amdgpu_device *adev);
  43. static void sdma_v2_4_set_vm_pte_funcs(struct amdgpu_device *adev);
  44. static void sdma_v2_4_set_irq_funcs(struct amdgpu_device *adev);
  45. MODULE_FIRMWARE("amdgpu/topaz_sdma.bin");
  46. MODULE_FIRMWARE("amdgpu/topaz_sdma1.bin");
  47. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  48. {
  49. SDMA0_REGISTER_OFFSET,
  50. SDMA1_REGISTER_OFFSET
  51. };
  52. static const u32 golden_settings_iceland_a11[] =
  53. {
  54. mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
  55. mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
  56. mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
  57. mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
  58. };
  59. static const u32 iceland_mgcg_cgcg_init[] =
  60. {
  61. mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
  62. mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
  63. };
  64. /*
  65. * sDMA - System DMA
  66. * Starting with CIK, the GPU has new asynchronous
  67. * DMA engines. These engines are used for compute
  68. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  69. * and each one supports 1 ring buffer used for gfx
  70. * and 2 queues used for compute.
  71. *
  72. * The programming model is very similar to the CP
  73. * (ring buffer, IBs, etc.), but sDMA has it's own
  74. * packet format that is different from the PM4 format
  75. * used by the CP. sDMA supports copying data, writing
  76. * embedded data, solid fills, and a number of other
  77. * things. It also has support for tiling/detiling of
  78. * buffers.
  79. */
  80. static void sdma_v2_4_init_golden_registers(struct amdgpu_device *adev)
  81. {
  82. switch (adev->asic_type) {
  83. case CHIP_TOPAZ:
  84. amdgpu_device_program_register_sequence(adev,
  85. iceland_mgcg_cgcg_init,
  86. ARRAY_SIZE(iceland_mgcg_cgcg_init));
  87. amdgpu_device_program_register_sequence(adev,
  88. golden_settings_iceland_a11,
  89. ARRAY_SIZE(golden_settings_iceland_a11));
  90. break;
  91. default:
  92. break;
  93. }
  94. }
  95. static void sdma_v2_4_free_microcode(struct amdgpu_device *adev)
  96. {
  97. int i;
  98. for (i = 0; i < adev->sdma.num_instances; i++) {
  99. release_firmware(adev->sdma.instance[i].fw);
  100. adev->sdma.instance[i].fw = NULL;
  101. }
  102. }
  103. /**
  104. * sdma_v2_4_init_microcode - load ucode images from disk
  105. *
  106. * @adev: amdgpu_device pointer
  107. *
  108. * Use the firmware interface to load the ucode images into
  109. * the driver (not loaded into hw).
  110. * Returns 0 on success, error on failure.
  111. */
  112. static int sdma_v2_4_init_microcode(struct amdgpu_device *adev)
  113. {
  114. const char *chip_name;
  115. char fw_name[30];
  116. int err = 0, i;
  117. struct amdgpu_firmware_info *info = NULL;
  118. const struct common_firmware_header *header = NULL;
  119. const struct sdma_firmware_header_v1_0 *hdr;
  120. DRM_DEBUG("\n");
  121. switch (adev->asic_type) {
  122. case CHIP_TOPAZ:
  123. chip_name = "topaz";
  124. break;
  125. default: BUG();
  126. }
  127. for (i = 0; i < adev->sdma.num_instances; i++) {
  128. if (i == 0)
  129. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
  130. else
  131. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
  132. err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
  133. if (err)
  134. goto out;
  135. err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
  136. if (err)
  137. goto out;
  138. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  139. adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  140. adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  141. if (adev->sdma.instance[i].feature_version >= 20)
  142. adev->sdma.instance[i].burst_nop = true;
  143. if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
  144. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
  145. info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
  146. info->fw = adev->sdma.instance[i].fw;
  147. header = (const struct common_firmware_header *)info->fw->data;
  148. adev->firmware.fw_size +=
  149. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  150. }
  151. }
  152. out:
  153. if (err) {
  154. pr_err("sdma_v2_4: Failed to load firmware \"%s\"\n", fw_name);
  155. for (i = 0; i < adev->sdma.num_instances; i++) {
  156. release_firmware(adev->sdma.instance[i].fw);
  157. adev->sdma.instance[i].fw = NULL;
  158. }
  159. }
  160. return err;
  161. }
  162. /**
  163. * sdma_v2_4_ring_get_rptr - get the current read pointer
  164. *
  165. * @ring: amdgpu ring pointer
  166. *
  167. * Get the current rptr from the hardware (VI+).
  168. */
  169. static uint64_t sdma_v2_4_ring_get_rptr(struct amdgpu_ring *ring)
  170. {
  171. /* XXX check if swapping is necessary on BE */
  172. return ring->adev->wb.wb[ring->rptr_offs] >> 2;
  173. }
  174. /**
  175. * sdma_v2_4_ring_get_wptr - get the current write pointer
  176. *
  177. * @ring: amdgpu ring pointer
  178. *
  179. * Get the current wptr from the hardware (VI+).
  180. */
  181. static uint64_t sdma_v2_4_ring_get_wptr(struct amdgpu_ring *ring)
  182. {
  183. struct amdgpu_device *adev = ring->adev;
  184. int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
  185. u32 wptr = RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) >> 2;
  186. return wptr;
  187. }
  188. /**
  189. * sdma_v2_4_ring_set_wptr - commit the write pointer
  190. *
  191. * @ring: amdgpu ring pointer
  192. *
  193. * Write the wptr back to the hardware (VI+).
  194. */
  195. static void sdma_v2_4_ring_set_wptr(struct amdgpu_ring *ring)
  196. {
  197. struct amdgpu_device *adev = ring->adev;
  198. int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
  199. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], lower_32_bits(ring->wptr) << 2);
  200. }
  201. static void sdma_v2_4_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  202. {
  203. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  204. int i;
  205. for (i = 0; i < count; i++)
  206. if (sdma && sdma->burst_nop && (i == 0))
  207. amdgpu_ring_write(ring, ring->funcs->nop |
  208. SDMA_PKT_NOP_HEADER_COUNT(count - 1));
  209. else
  210. amdgpu_ring_write(ring, ring->funcs->nop);
  211. }
  212. /**
  213. * sdma_v2_4_ring_emit_ib - Schedule an IB on the DMA engine
  214. *
  215. * @ring: amdgpu ring pointer
  216. * @ib: IB object to schedule
  217. *
  218. * Schedule an IB in the DMA ring (VI).
  219. */
  220. static void sdma_v2_4_ring_emit_ib(struct amdgpu_ring *ring,
  221. struct amdgpu_ib *ib,
  222. unsigned vmid, bool ctx_switch)
  223. {
  224. /* IB packet must end on a 8 DW boundary */
  225. sdma_v2_4_ring_insert_nop(ring, (10 - (lower_32_bits(ring->wptr) & 7)) % 8);
  226. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
  227. SDMA_PKT_INDIRECT_HEADER_VMID(vmid & 0xf));
  228. /* base must be 32 byte aligned */
  229. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
  230. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  231. amdgpu_ring_write(ring, ib->length_dw);
  232. amdgpu_ring_write(ring, 0);
  233. amdgpu_ring_write(ring, 0);
  234. }
  235. /**
  236. * sdma_v2_4_hdp_flush_ring_emit - emit an hdp flush on the DMA ring
  237. *
  238. * @ring: amdgpu ring pointer
  239. *
  240. * Emit an hdp flush packet on the requested DMA ring.
  241. */
  242. static void sdma_v2_4_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  243. {
  244. u32 ref_and_mask = 0;
  245. if (ring == &ring->adev->sdma.instance[0].ring)
  246. ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA0, 1);
  247. else
  248. ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA1, 1);
  249. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  250. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
  251. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
  252. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  253. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  254. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  255. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  256. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  257. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  258. }
  259. /**
  260. * sdma_v2_4_ring_emit_fence - emit a fence on the DMA ring
  261. *
  262. * @ring: amdgpu ring pointer
  263. * @fence: amdgpu fence object
  264. *
  265. * Add a DMA fence packet to the ring to write
  266. * the fence seq number and DMA trap packet to generate
  267. * an interrupt if needed (VI).
  268. */
  269. static void sdma_v2_4_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  270. unsigned flags)
  271. {
  272. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  273. /* write the fence */
  274. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  275. amdgpu_ring_write(ring, lower_32_bits(addr));
  276. amdgpu_ring_write(ring, upper_32_bits(addr));
  277. amdgpu_ring_write(ring, lower_32_bits(seq));
  278. /* optionally write high bits as well */
  279. if (write64bit) {
  280. addr += 4;
  281. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  282. amdgpu_ring_write(ring, lower_32_bits(addr));
  283. amdgpu_ring_write(ring, upper_32_bits(addr));
  284. amdgpu_ring_write(ring, upper_32_bits(seq));
  285. }
  286. /* generate an interrupt */
  287. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
  288. amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
  289. }
  290. /**
  291. * sdma_v2_4_gfx_stop - stop the gfx async dma engines
  292. *
  293. * @adev: amdgpu_device pointer
  294. *
  295. * Stop the gfx async dma ring buffers (VI).
  296. */
  297. static void sdma_v2_4_gfx_stop(struct amdgpu_device *adev)
  298. {
  299. struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
  300. struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
  301. u32 rb_cntl, ib_cntl;
  302. int i;
  303. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  304. (adev->mman.buffer_funcs_ring == sdma1))
  305. amdgpu_ttm_set_buffer_funcs_status(adev, false);
  306. for (i = 0; i < adev->sdma.num_instances; i++) {
  307. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  308. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
  309. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  310. ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
  311. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
  312. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  313. }
  314. sdma0->ready = false;
  315. sdma1->ready = false;
  316. }
  317. /**
  318. * sdma_v2_4_rlc_stop - stop the compute async dma engines
  319. *
  320. * @adev: amdgpu_device pointer
  321. *
  322. * Stop the compute async dma queues (VI).
  323. */
  324. static void sdma_v2_4_rlc_stop(struct amdgpu_device *adev)
  325. {
  326. /* XXX todo */
  327. }
  328. /**
  329. * sdma_v2_4_enable - stop the async dma engines
  330. *
  331. * @adev: amdgpu_device pointer
  332. * @enable: enable/disable the DMA MEs.
  333. *
  334. * Halt or unhalt the async dma engines (VI).
  335. */
  336. static void sdma_v2_4_enable(struct amdgpu_device *adev, bool enable)
  337. {
  338. u32 f32_cntl;
  339. int i;
  340. if (!enable) {
  341. sdma_v2_4_gfx_stop(adev);
  342. sdma_v2_4_rlc_stop(adev);
  343. }
  344. for (i = 0; i < adev->sdma.num_instances; i++) {
  345. f32_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  346. if (enable)
  347. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 0);
  348. else
  349. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 1);
  350. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], f32_cntl);
  351. }
  352. }
  353. /**
  354. * sdma_v2_4_gfx_resume - setup and start the async dma engines
  355. *
  356. * @adev: amdgpu_device pointer
  357. *
  358. * Set up the gfx DMA ring buffers and enable them (VI).
  359. * Returns 0 for success, error for failure.
  360. */
  361. static int sdma_v2_4_gfx_resume(struct amdgpu_device *adev)
  362. {
  363. struct amdgpu_ring *ring;
  364. u32 rb_cntl, ib_cntl;
  365. u32 rb_bufsz;
  366. u32 wb_offset;
  367. int i, j, r;
  368. for (i = 0; i < adev->sdma.num_instances; i++) {
  369. ring = &adev->sdma.instance[i].ring;
  370. wb_offset = (ring->rptr_offs * 4);
  371. mutex_lock(&adev->srbm_mutex);
  372. for (j = 0; j < 16; j++) {
  373. vi_srbm_select(adev, 0, 0, 0, j);
  374. /* SDMA GFX */
  375. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  376. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  377. }
  378. vi_srbm_select(adev, 0, 0, 0, 0);
  379. mutex_unlock(&adev->srbm_mutex);
  380. WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
  381. adev->gfx.config.gb_addr_config & 0x70);
  382. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  383. /* Set ring buffer size in dwords */
  384. rb_bufsz = order_base_2(ring->ring_size / 4);
  385. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  386. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
  387. #ifdef __BIG_ENDIAN
  388. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
  389. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
  390. RPTR_WRITEBACK_SWAP_ENABLE, 1);
  391. #endif
  392. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  393. /* Initialize the ring buffer's read and write pointers */
  394. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  395. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  396. WREG32(mmSDMA0_GFX_IB_RPTR + sdma_offsets[i], 0);
  397. WREG32(mmSDMA0_GFX_IB_OFFSET + sdma_offsets[i], 0);
  398. /* set the wb address whether it's enabled or not */
  399. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  400. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  401. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  402. lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC);
  403. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
  404. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  405. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  406. ring->wptr = 0;
  407. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], lower_32_bits(ring->wptr) << 2);
  408. /* enable DMA RB */
  409. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
  410. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  411. ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
  412. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
  413. #ifdef __BIG_ENDIAN
  414. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
  415. #endif
  416. /* enable DMA IBs */
  417. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  418. ring->ready = true;
  419. }
  420. sdma_v2_4_enable(adev, true);
  421. for (i = 0; i < adev->sdma.num_instances; i++) {
  422. ring = &adev->sdma.instance[i].ring;
  423. r = amdgpu_ring_test_ring(ring);
  424. if (r) {
  425. ring->ready = false;
  426. return r;
  427. }
  428. if (adev->mman.buffer_funcs_ring == ring)
  429. amdgpu_ttm_set_buffer_funcs_status(adev, true);
  430. }
  431. return 0;
  432. }
  433. /**
  434. * sdma_v2_4_rlc_resume - setup and start the async dma engines
  435. *
  436. * @adev: amdgpu_device pointer
  437. *
  438. * Set up the compute DMA queues and enable them (VI).
  439. * Returns 0 for success, error for failure.
  440. */
  441. static int sdma_v2_4_rlc_resume(struct amdgpu_device *adev)
  442. {
  443. /* XXX todo */
  444. return 0;
  445. }
  446. /**
  447. * sdma_v2_4_load_microcode - load the sDMA ME ucode
  448. *
  449. * @adev: amdgpu_device pointer
  450. *
  451. * Loads the sDMA0/1 ucode.
  452. * Returns 0 for success, -EINVAL if the ucode is not available.
  453. */
  454. static int sdma_v2_4_load_microcode(struct amdgpu_device *adev)
  455. {
  456. const struct sdma_firmware_header_v1_0 *hdr;
  457. const __le32 *fw_data;
  458. u32 fw_size;
  459. int i, j;
  460. /* halt the MEs */
  461. sdma_v2_4_enable(adev, false);
  462. for (i = 0; i < adev->sdma.num_instances; i++) {
  463. if (!adev->sdma.instance[i].fw)
  464. return -EINVAL;
  465. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  466. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  467. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  468. fw_data = (const __le32 *)
  469. (adev->sdma.instance[i].fw->data +
  470. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  471. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  472. for (j = 0; j < fw_size; j++)
  473. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  474. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
  475. }
  476. return 0;
  477. }
  478. /**
  479. * sdma_v2_4_start - setup and start the async dma engines
  480. *
  481. * @adev: amdgpu_device pointer
  482. *
  483. * Set up the DMA engines and enable them (VI).
  484. * Returns 0 for success, error for failure.
  485. */
  486. static int sdma_v2_4_start(struct amdgpu_device *adev)
  487. {
  488. int r;
  489. if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
  490. r = sdma_v2_4_load_microcode(adev);
  491. if (r)
  492. return r;
  493. }
  494. /* halt the engine before programing */
  495. sdma_v2_4_enable(adev, false);
  496. /* start the gfx rings and rlc compute queues */
  497. r = sdma_v2_4_gfx_resume(adev);
  498. if (r)
  499. return r;
  500. r = sdma_v2_4_rlc_resume(adev);
  501. if (r)
  502. return r;
  503. return 0;
  504. }
  505. /**
  506. * sdma_v2_4_ring_test_ring - simple async dma engine test
  507. *
  508. * @ring: amdgpu_ring structure holding ring information
  509. *
  510. * Test the DMA engine by writing using it to write an
  511. * value to memory. (VI).
  512. * Returns 0 for success, error for failure.
  513. */
  514. static int sdma_v2_4_ring_test_ring(struct amdgpu_ring *ring)
  515. {
  516. struct amdgpu_device *adev = ring->adev;
  517. unsigned i;
  518. unsigned index;
  519. int r;
  520. u32 tmp;
  521. u64 gpu_addr;
  522. r = amdgpu_device_wb_get(adev, &index);
  523. if (r) {
  524. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  525. return r;
  526. }
  527. gpu_addr = adev->wb.gpu_addr + (index * 4);
  528. tmp = 0xCAFEDEAD;
  529. adev->wb.wb[index] = cpu_to_le32(tmp);
  530. r = amdgpu_ring_alloc(ring, 5);
  531. if (r) {
  532. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  533. amdgpu_device_wb_free(adev, index);
  534. return r;
  535. }
  536. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  537. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
  538. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  539. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  540. amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
  541. amdgpu_ring_write(ring, 0xDEADBEEF);
  542. amdgpu_ring_commit(ring);
  543. for (i = 0; i < adev->usec_timeout; i++) {
  544. tmp = le32_to_cpu(adev->wb.wb[index]);
  545. if (tmp == 0xDEADBEEF)
  546. break;
  547. DRM_UDELAY(1);
  548. }
  549. if (i < adev->usec_timeout) {
  550. DRM_DEBUG("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  551. } else {
  552. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  553. ring->idx, tmp);
  554. r = -EINVAL;
  555. }
  556. amdgpu_device_wb_free(adev, index);
  557. return r;
  558. }
  559. /**
  560. * sdma_v2_4_ring_test_ib - test an IB on the DMA engine
  561. *
  562. * @ring: amdgpu_ring structure holding ring information
  563. *
  564. * Test a simple IB in the DMA ring (VI).
  565. * Returns 0 on success, error on failure.
  566. */
  567. static int sdma_v2_4_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  568. {
  569. struct amdgpu_device *adev = ring->adev;
  570. struct amdgpu_ib ib;
  571. struct dma_fence *f = NULL;
  572. unsigned index;
  573. u32 tmp = 0;
  574. u64 gpu_addr;
  575. long r;
  576. r = amdgpu_device_wb_get(adev, &index);
  577. if (r) {
  578. dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
  579. return r;
  580. }
  581. gpu_addr = adev->wb.gpu_addr + (index * 4);
  582. tmp = 0xCAFEDEAD;
  583. adev->wb.wb[index] = cpu_to_le32(tmp);
  584. memset(&ib, 0, sizeof(ib));
  585. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  586. if (r) {
  587. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  588. goto err0;
  589. }
  590. ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  591. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
  592. ib.ptr[1] = lower_32_bits(gpu_addr);
  593. ib.ptr[2] = upper_32_bits(gpu_addr);
  594. ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1);
  595. ib.ptr[4] = 0xDEADBEEF;
  596. ib.ptr[5] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  597. ib.ptr[6] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  598. ib.ptr[7] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  599. ib.length_dw = 8;
  600. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  601. if (r)
  602. goto err1;
  603. r = dma_fence_wait_timeout(f, false, timeout);
  604. if (r == 0) {
  605. DRM_ERROR("amdgpu: IB test timed out\n");
  606. r = -ETIMEDOUT;
  607. goto err1;
  608. } else if (r < 0) {
  609. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  610. goto err1;
  611. }
  612. tmp = le32_to_cpu(adev->wb.wb[index]);
  613. if (tmp == 0xDEADBEEF) {
  614. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  615. r = 0;
  616. } else {
  617. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  618. r = -EINVAL;
  619. }
  620. err1:
  621. amdgpu_ib_free(adev, &ib, NULL);
  622. dma_fence_put(f);
  623. err0:
  624. amdgpu_device_wb_free(adev, index);
  625. return r;
  626. }
  627. /**
  628. * sdma_v2_4_vm_copy_pte - update PTEs by copying them from the GART
  629. *
  630. * @ib: indirect buffer to fill with commands
  631. * @pe: addr of the page entry
  632. * @src: src addr to copy from
  633. * @count: number of page entries to update
  634. *
  635. * Update PTEs by copying them from the GART using sDMA (CIK).
  636. */
  637. static void sdma_v2_4_vm_copy_pte(struct amdgpu_ib *ib,
  638. uint64_t pe, uint64_t src,
  639. unsigned count)
  640. {
  641. unsigned bytes = count * 8;
  642. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  643. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  644. ib->ptr[ib->length_dw++] = bytes;
  645. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  646. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  647. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  648. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  649. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  650. }
  651. /**
  652. * sdma_v2_4_vm_write_pte - update PTEs by writing them manually
  653. *
  654. * @ib: indirect buffer to fill with commands
  655. * @pe: addr of the page entry
  656. * @value: dst addr to write into pe
  657. * @count: number of page entries to update
  658. * @incr: increase next addr by incr bytes
  659. *
  660. * Update PTEs by writing them manually using sDMA (CIK).
  661. */
  662. static void sdma_v2_4_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
  663. uint64_t value, unsigned count,
  664. uint32_t incr)
  665. {
  666. unsigned ndw = count * 2;
  667. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  668. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
  669. ib->ptr[ib->length_dw++] = pe;
  670. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  671. ib->ptr[ib->length_dw++] = ndw;
  672. for (; ndw > 0; ndw -= 2) {
  673. ib->ptr[ib->length_dw++] = lower_32_bits(value);
  674. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  675. value += incr;
  676. }
  677. }
  678. /**
  679. * sdma_v2_4_vm_set_pte_pde - update the page tables using sDMA
  680. *
  681. * @ib: indirect buffer to fill with commands
  682. * @pe: addr of the page entry
  683. * @addr: dst addr to write into pe
  684. * @count: number of page entries to update
  685. * @incr: increase next addr by incr bytes
  686. * @flags: access flags
  687. *
  688. * Update the page tables using sDMA (CIK).
  689. */
  690. static void sdma_v2_4_vm_set_pte_pde(struct amdgpu_ib *ib, uint64_t pe,
  691. uint64_t addr, unsigned count,
  692. uint32_t incr, uint64_t flags)
  693. {
  694. /* for physically contiguous pages (vram) */
  695. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_GEN_PTEPDE);
  696. ib->ptr[ib->length_dw++] = lower_32_bits(pe); /* dst addr */
  697. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  698. ib->ptr[ib->length_dw++] = lower_32_bits(flags); /* mask */
  699. ib->ptr[ib->length_dw++] = upper_32_bits(flags);
  700. ib->ptr[ib->length_dw++] = lower_32_bits(addr); /* value */
  701. ib->ptr[ib->length_dw++] = upper_32_bits(addr);
  702. ib->ptr[ib->length_dw++] = incr; /* increment size */
  703. ib->ptr[ib->length_dw++] = 0;
  704. ib->ptr[ib->length_dw++] = count; /* number of entries */
  705. }
  706. /**
  707. * sdma_v2_4_ring_pad_ib - pad the IB to the required number of dw
  708. *
  709. * @ib: indirect buffer to fill with padding
  710. *
  711. */
  712. static void sdma_v2_4_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  713. {
  714. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  715. u32 pad_count;
  716. int i;
  717. pad_count = (8 - (ib->length_dw & 0x7)) % 8;
  718. for (i = 0; i < pad_count; i++)
  719. if (sdma && sdma->burst_nop && (i == 0))
  720. ib->ptr[ib->length_dw++] =
  721. SDMA_PKT_HEADER_OP(SDMA_OP_NOP) |
  722. SDMA_PKT_NOP_HEADER_COUNT(pad_count - 1);
  723. else
  724. ib->ptr[ib->length_dw++] =
  725. SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  726. }
  727. /**
  728. * sdma_v2_4_ring_emit_pipeline_sync - sync the pipeline
  729. *
  730. * @ring: amdgpu_ring pointer
  731. *
  732. * Make sure all previous operations are completed (CIK).
  733. */
  734. static void sdma_v2_4_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  735. {
  736. uint32_t seq = ring->fence_drv.sync_seq;
  737. uint64_t addr = ring->fence_drv.gpu_addr;
  738. /* wait for idle */
  739. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  740. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
  741. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3) | /* equal */
  742. SDMA_PKT_POLL_REGMEM_HEADER_MEM_POLL(1));
  743. amdgpu_ring_write(ring, addr & 0xfffffffc);
  744. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  745. amdgpu_ring_write(ring, seq); /* reference */
  746. amdgpu_ring_write(ring, 0xffffffff); /* mask */
  747. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  748. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(4)); /* retry count, poll interval */
  749. }
  750. /**
  751. * sdma_v2_4_ring_emit_vm_flush - cik vm flush using sDMA
  752. *
  753. * @ring: amdgpu_ring pointer
  754. * @vm: amdgpu_vm pointer
  755. *
  756. * Update the page table base and flush the VM TLB
  757. * using sDMA (VI).
  758. */
  759. static void sdma_v2_4_ring_emit_vm_flush(struct amdgpu_ring *ring,
  760. unsigned vmid, uint64_t pd_addr)
  761. {
  762. amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  763. /* wait for flush */
  764. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  765. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
  766. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(0)); /* always */
  767. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  768. amdgpu_ring_write(ring, 0);
  769. amdgpu_ring_write(ring, 0); /* reference */
  770. amdgpu_ring_write(ring, 0); /* mask */
  771. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  772. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  773. }
  774. static void sdma_v2_4_ring_emit_wreg(struct amdgpu_ring *ring,
  775. uint32_t reg, uint32_t val)
  776. {
  777. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  778. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  779. amdgpu_ring_write(ring, reg);
  780. amdgpu_ring_write(ring, val);
  781. }
  782. static int sdma_v2_4_early_init(void *handle)
  783. {
  784. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  785. adev->sdma.num_instances = SDMA_MAX_INSTANCE;
  786. sdma_v2_4_set_ring_funcs(adev);
  787. sdma_v2_4_set_buffer_funcs(adev);
  788. sdma_v2_4_set_vm_pte_funcs(adev);
  789. sdma_v2_4_set_irq_funcs(adev);
  790. return 0;
  791. }
  792. static int sdma_v2_4_sw_init(void *handle)
  793. {
  794. struct amdgpu_ring *ring;
  795. int r, i;
  796. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  797. /* SDMA trap event */
  798. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 224,
  799. &adev->sdma.trap_irq);
  800. if (r)
  801. return r;
  802. /* SDMA Privileged inst */
  803. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 241,
  804. &adev->sdma.illegal_inst_irq);
  805. if (r)
  806. return r;
  807. /* SDMA Privileged inst */
  808. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 247,
  809. &adev->sdma.illegal_inst_irq);
  810. if (r)
  811. return r;
  812. r = sdma_v2_4_init_microcode(adev);
  813. if (r) {
  814. DRM_ERROR("Failed to load sdma firmware!\n");
  815. return r;
  816. }
  817. for (i = 0; i < adev->sdma.num_instances; i++) {
  818. ring = &adev->sdma.instance[i].ring;
  819. ring->ring_obj = NULL;
  820. ring->use_doorbell = false;
  821. sprintf(ring->name, "sdma%d", i);
  822. r = amdgpu_ring_init(adev, ring, 1024,
  823. &adev->sdma.trap_irq,
  824. (i == 0) ?
  825. AMDGPU_SDMA_IRQ_TRAP0 :
  826. AMDGPU_SDMA_IRQ_TRAP1);
  827. if (r)
  828. return r;
  829. }
  830. return r;
  831. }
  832. static int sdma_v2_4_sw_fini(void *handle)
  833. {
  834. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  835. int i;
  836. for (i = 0; i < adev->sdma.num_instances; i++)
  837. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  838. sdma_v2_4_free_microcode(adev);
  839. return 0;
  840. }
  841. static int sdma_v2_4_hw_init(void *handle)
  842. {
  843. int r;
  844. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  845. sdma_v2_4_init_golden_registers(adev);
  846. r = sdma_v2_4_start(adev);
  847. if (r)
  848. return r;
  849. return r;
  850. }
  851. static int sdma_v2_4_hw_fini(void *handle)
  852. {
  853. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  854. sdma_v2_4_enable(adev, false);
  855. return 0;
  856. }
  857. static int sdma_v2_4_suspend(void *handle)
  858. {
  859. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  860. return sdma_v2_4_hw_fini(adev);
  861. }
  862. static int sdma_v2_4_resume(void *handle)
  863. {
  864. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  865. return sdma_v2_4_hw_init(adev);
  866. }
  867. static bool sdma_v2_4_is_idle(void *handle)
  868. {
  869. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  870. u32 tmp = RREG32(mmSRBM_STATUS2);
  871. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  872. SRBM_STATUS2__SDMA1_BUSY_MASK))
  873. return false;
  874. return true;
  875. }
  876. static int sdma_v2_4_wait_for_idle(void *handle)
  877. {
  878. unsigned i;
  879. u32 tmp;
  880. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  881. for (i = 0; i < adev->usec_timeout; i++) {
  882. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  883. SRBM_STATUS2__SDMA1_BUSY_MASK);
  884. if (!tmp)
  885. return 0;
  886. udelay(1);
  887. }
  888. return -ETIMEDOUT;
  889. }
  890. static int sdma_v2_4_soft_reset(void *handle)
  891. {
  892. u32 srbm_soft_reset = 0;
  893. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  894. u32 tmp = RREG32(mmSRBM_STATUS2);
  895. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  896. /* sdma0 */
  897. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  898. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
  899. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  900. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  901. }
  902. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  903. /* sdma1 */
  904. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  905. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
  906. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  907. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  908. }
  909. if (srbm_soft_reset) {
  910. tmp = RREG32(mmSRBM_SOFT_RESET);
  911. tmp |= srbm_soft_reset;
  912. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  913. WREG32(mmSRBM_SOFT_RESET, tmp);
  914. tmp = RREG32(mmSRBM_SOFT_RESET);
  915. udelay(50);
  916. tmp &= ~srbm_soft_reset;
  917. WREG32(mmSRBM_SOFT_RESET, tmp);
  918. tmp = RREG32(mmSRBM_SOFT_RESET);
  919. /* Wait a little for things to settle down */
  920. udelay(50);
  921. }
  922. return 0;
  923. }
  924. static int sdma_v2_4_set_trap_irq_state(struct amdgpu_device *adev,
  925. struct amdgpu_irq_src *src,
  926. unsigned type,
  927. enum amdgpu_interrupt_state state)
  928. {
  929. u32 sdma_cntl;
  930. switch (type) {
  931. case AMDGPU_SDMA_IRQ_TRAP0:
  932. switch (state) {
  933. case AMDGPU_IRQ_STATE_DISABLE:
  934. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  935. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
  936. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  937. break;
  938. case AMDGPU_IRQ_STATE_ENABLE:
  939. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  940. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
  941. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  942. break;
  943. default:
  944. break;
  945. }
  946. break;
  947. case AMDGPU_SDMA_IRQ_TRAP1:
  948. switch (state) {
  949. case AMDGPU_IRQ_STATE_DISABLE:
  950. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  951. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
  952. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  953. break;
  954. case AMDGPU_IRQ_STATE_ENABLE:
  955. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  956. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
  957. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  958. break;
  959. default:
  960. break;
  961. }
  962. break;
  963. default:
  964. break;
  965. }
  966. return 0;
  967. }
  968. static int sdma_v2_4_process_trap_irq(struct amdgpu_device *adev,
  969. struct amdgpu_irq_src *source,
  970. struct amdgpu_iv_entry *entry)
  971. {
  972. u8 instance_id, queue_id;
  973. instance_id = (entry->ring_id & 0x3) >> 0;
  974. queue_id = (entry->ring_id & 0xc) >> 2;
  975. DRM_DEBUG("IH: SDMA trap\n");
  976. switch (instance_id) {
  977. case 0:
  978. switch (queue_id) {
  979. case 0:
  980. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  981. break;
  982. case 1:
  983. /* XXX compute */
  984. break;
  985. case 2:
  986. /* XXX compute */
  987. break;
  988. }
  989. break;
  990. case 1:
  991. switch (queue_id) {
  992. case 0:
  993. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  994. break;
  995. case 1:
  996. /* XXX compute */
  997. break;
  998. case 2:
  999. /* XXX compute */
  1000. break;
  1001. }
  1002. break;
  1003. }
  1004. return 0;
  1005. }
  1006. static int sdma_v2_4_process_illegal_inst_irq(struct amdgpu_device *adev,
  1007. struct amdgpu_irq_src *source,
  1008. struct amdgpu_iv_entry *entry)
  1009. {
  1010. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1011. schedule_work(&adev->reset_work);
  1012. return 0;
  1013. }
  1014. static int sdma_v2_4_set_clockgating_state(void *handle,
  1015. enum amd_clockgating_state state)
  1016. {
  1017. /* XXX handled via the smc on VI */
  1018. return 0;
  1019. }
  1020. static int sdma_v2_4_set_powergating_state(void *handle,
  1021. enum amd_powergating_state state)
  1022. {
  1023. return 0;
  1024. }
  1025. static const struct amd_ip_funcs sdma_v2_4_ip_funcs = {
  1026. .name = "sdma_v2_4",
  1027. .early_init = sdma_v2_4_early_init,
  1028. .late_init = NULL,
  1029. .sw_init = sdma_v2_4_sw_init,
  1030. .sw_fini = sdma_v2_4_sw_fini,
  1031. .hw_init = sdma_v2_4_hw_init,
  1032. .hw_fini = sdma_v2_4_hw_fini,
  1033. .suspend = sdma_v2_4_suspend,
  1034. .resume = sdma_v2_4_resume,
  1035. .is_idle = sdma_v2_4_is_idle,
  1036. .wait_for_idle = sdma_v2_4_wait_for_idle,
  1037. .soft_reset = sdma_v2_4_soft_reset,
  1038. .set_clockgating_state = sdma_v2_4_set_clockgating_state,
  1039. .set_powergating_state = sdma_v2_4_set_powergating_state,
  1040. };
  1041. static const struct amdgpu_ring_funcs sdma_v2_4_ring_funcs = {
  1042. .type = AMDGPU_RING_TYPE_SDMA,
  1043. .align_mask = 0xf,
  1044. .nop = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP),
  1045. .support_64bit_ptrs = false,
  1046. .get_rptr = sdma_v2_4_ring_get_rptr,
  1047. .get_wptr = sdma_v2_4_ring_get_wptr,
  1048. .set_wptr = sdma_v2_4_ring_set_wptr,
  1049. .emit_frame_size =
  1050. 6 + /* sdma_v2_4_ring_emit_hdp_flush */
  1051. 3 + /* hdp invalidate */
  1052. 6 + /* sdma_v2_4_ring_emit_pipeline_sync */
  1053. VI_FLUSH_GPU_TLB_NUM_WREG * 3 + 6 + /* sdma_v2_4_ring_emit_vm_flush */
  1054. 10 + 10 + 10, /* sdma_v2_4_ring_emit_fence x3 for user fence, vm fence */
  1055. .emit_ib_size = 7 + 6, /* sdma_v2_4_ring_emit_ib */
  1056. .emit_ib = sdma_v2_4_ring_emit_ib,
  1057. .emit_fence = sdma_v2_4_ring_emit_fence,
  1058. .emit_pipeline_sync = sdma_v2_4_ring_emit_pipeline_sync,
  1059. .emit_vm_flush = sdma_v2_4_ring_emit_vm_flush,
  1060. .emit_hdp_flush = sdma_v2_4_ring_emit_hdp_flush,
  1061. .test_ring = sdma_v2_4_ring_test_ring,
  1062. .test_ib = sdma_v2_4_ring_test_ib,
  1063. .insert_nop = sdma_v2_4_ring_insert_nop,
  1064. .pad_ib = sdma_v2_4_ring_pad_ib,
  1065. .emit_wreg = sdma_v2_4_ring_emit_wreg,
  1066. };
  1067. static void sdma_v2_4_set_ring_funcs(struct amdgpu_device *adev)
  1068. {
  1069. int i;
  1070. for (i = 0; i < adev->sdma.num_instances; i++)
  1071. adev->sdma.instance[i].ring.funcs = &sdma_v2_4_ring_funcs;
  1072. }
  1073. static const struct amdgpu_irq_src_funcs sdma_v2_4_trap_irq_funcs = {
  1074. .set = sdma_v2_4_set_trap_irq_state,
  1075. .process = sdma_v2_4_process_trap_irq,
  1076. };
  1077. static const struct amdgpu_irq_src_funcs sdma_v2_4_illegal_inst_irq_funcs = {
  1078. .process = sdma_v2_4_process_illegal_inst_irq,
  1079. };
  1080. static void sdma_v2_4_set_irq_funcs(struct amdgpu_device *adev)
  1081. {
  1082. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1083. adev->sdma.trap_irq.funcs = &sdma_v2_4_trap_irq_funcs;
  1084. adev->sdma.illegal_inst_irq.funcs = &sdma_v2_4_illegal_inst_irq_funcs;
  1085. }
  1086. /**
  1087. * sdma_v2_4_emit_copy_buffer - copy buffer using the sDMA engine
  1088. *
  1089. * @ring: amdgpu_ring structure holding ring information
  1090. * @src_offset: src GPU address
  1091. * @dst_offset: dst GPU address
  1092. * @byte_count: number of bytes to xfer
  1093. *
  1094. * Copy GPU buffers using the DMA engine (VI).
  1095. * Used by the amdgpu ttm implementation to move pages if
  1096. * registered as the asic copy callback.
  1097. */
  1098. static void sdma_v2_4_emit_copy_buffer(struct amdgpu_ib *ib,
  1099. uint64_t src_offset,
  1100. uint64_t dst_offset,
  1101. uint32_t byte_count)
  1102. {
  1103. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  1104. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  1105. ib->ptr[ib->length_dw++] = byte_count;
  1106. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1107. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1108. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1109. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1110. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1111. }
  1112. /**
  1113. * sdma_v2_4_emit_fill_buffer - fill buffer using the sDMA engine
  1114. *
  1115. * @ring: amdgpu_ring structure holding ring information
  1116. * @src_data: value to write to buffer
  1117. * @dst_offset: dst GPU address
  1118. * @byte_count: number of bytes to xfer
  1119. *
  1120. * Fill GPU buffers using the DMA engine (VI).
  1121. */
  1122. static void sdma_v2_4_emit_fill_buffer(struct amdgpu_ib *ib,
  1123. uint32_t src_data,
  1124. uint64_t dst_offset,
  1125. uint32_t byte_count)
  1126. {
  1127. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL);
  1128. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1129. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1130. ib->ptr[ib->length_dw++] = src_data;
  1131. ib->ptr[ib->length_dw++] = byte_count;
  1132. }
  1133. static const struct amdgpu_buffer_funcs sdma_v2_4_buffer_funcs = {
  1134. .copy_max_bytes = 0x1fffff,
  1135. .copy_num_dw = 7,
  1136. .emit_copy_buffer = sdma_v2_4_emit_copy_buffer,
  1137. .fill_max_bytes = 0x1fffff,
  1138. .fill_num_dw = 7,
  1139. .emit_fill_buffer = sdma_v2_4_emit_fill_buffer,
  1140. };
  1141. static void sdma_v2_4_set_buffer_funcs(struct amdgpu_device *adev)
  1142. {
  1143. if (adev->mman.buffer_funcs == NULL) {
  1144. adev->mman.buffer_funcs = &sdma_v2_4_buffer_funcs;
  1145. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  1146. }
  1147. }
  1148. static const struct amdgpu_vm_pte_funcs sdma_v2_4_vm_pte_funcs = {
  1149. .copy_pte_num_dw = 7,
  1150. .copy_pte = sdma_v2_4_vm_copy_pte,
  1151. .write_pte = sdma_v2_4_vm_write_pte,
  1152. .set_pte_pde = sdma_v2_4_vm_set_pte_pde,
  1153. };
  1154. static void sdma_v2_4_set_vm_pte_funcs(struct amdgpu_device *adev)
  1155. {
  1156. unsigned i;
  1157. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1158. adev->vm_manager.vm_pte_funcs = &sdma_v2_4_vm_pte_funcs;
  1159. for (i = 0; i < adev->sdma.num_instances; i++)
  1160. adev->vm_manager.vm_pte_rings[i] =
  1161. &adev->sdma.instance[i].ring;
  1162. adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
  1163. }
  1164. }
  1165. const struct amdgpu_ip_block_version sdma_v2_4_ip_block =
  1166. {
  1167. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1168. .major = 2,
  1169. .minor = 4,
  1170. .rev = 0,
  1171. .funcs = &sdma_v2_4_ip_funcs,
  1172. };