psp_v3_1.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Author: Huang Rui
  23. *
  24. */
  25. #include <linux/firmware.h>
  26. #include <drm/drmP.h>
  27. #include "amdgpu.h"
  28. #include "amdgpu_psp.h"
  29. #include "amdgpu_ucode.h"
  30. #include "soc15_common.h"
  31. #include "psp_v3_1.h"
  32. #include "mp/mp_9_0_offset.h"
  33. #include "mp/mp_9_0_sh_mask.h"
  34. #include "gc/gc_9_0_offset.h"
  35. #include "sdma0/sdma0_4_0_offset.h"
  36. #include "nbio/nbio_6_1_offset.h"
  37. MODULE_FIRMWARE("amdgpu/vega10_sos.bin");
  38. MODULE_FIRMWARE("amdgpu/vega10_asd.bin");
  39. MODULE_FIRMWARE("amdgpu/vega12_sos.bin");
  40. MODULE_FIRMWARE("amdgpu/vega12_asd.bin");
  41. MODULE_FIRMWARE("amdgpu/vega20_sos.bin");
  42. MODULE_FIRMWARE("amdgpu/vega20_asd.bin");
  43. #define smnMP1_FIRMWARE_FLAGS 0x3010028
  44. static uint32_t sos_old_versions[] = {1517616, 1510592, 1448594, 1446554};
  45. static int
  46. psp_v3_1_get_fw_type(struct amdgpu_firmware_info *ucode, enum psp_gfx_fw_type *type)
  47. {
  48. switch(ucode->ucode_id) {
  49. case AMDGPU_UCODE_ID_SDMA0:
  50. *type = GFX_FW_TYPE_SDMA0;
  51. break;
  52. case AMDGPU_UCODE_ID_SDMA1:
  53. *type = GFX_FW_TYPE_SDMA1;
  54. break;
  55. case AMDGPU_UCODE_ID_CP_CE:
  56. *type = GFX_FW_TYPE_CP_CE;
  57. break;
  58. case AMDGPU_UCODE_ID_CP_PFP:
  59. *type = GFX_FW_TYPE_CP_PFP;
  60. break;
  61. case AMDGPU_UCODE_ID_CP_ME:
  62. *type = GFX_FW_TYPE_CP_ME;
  63. break;
  64. case AMDGPU_UCODE_ID_CP_MEC1:
  65. *type = GFX_FW_TYPE_CP_MEC;
  66. break;
  67. case AMDGPU_UCODE_ID_CP_MEC1_JT:
  68. *type = GFX_FW_TYPE_CP_MEC_ME1;
  69. break;
  70. case AMDGPU_UCODE_ID_CP_MEC2:
  71. *type = GFX_FW_TYPE_CP_MEC;
  72. break;
  73. case AMDGPU_UCODE_ID_CP_MEC2_JT:
  74. *type = GFX_FW_TYPE_CP_MEC_ME2;
  75. break;
  76. case AMDGPU_UCODE_ID_RLC_G:
  77. *type = GFX_FW_TYPE_RLC_G;
  78. break;
  79. case AMDGPU_UCODE_ID_SMC:
  80. *type = GFX_FW_TYPE_SMU;
  81. break;
  82. case AMDGPU_UCODE_ID_UVD:
  83. *type = GFX_FW_TYPE_UVD;
  84. break;
  85. case AMDGPU_UCODE_ID_VCE:
  86. *type = GFX_FW_TYPE_VCE;
  87. break;
  88. case AMDGPU_UCODE_ID_MAXIMUM:
  89. default:
  90. return -EINVAL;
  91. }
  92. return 0;
  93. }
  94. static int psp_v3_1_init_microcode(struct psp_context *psp)
  95. {
  96. struct amdgpu_device *adev = psp->adev;
  97. const char *chip_name;
  98. char fw_name[30];
  99. int err = 0;
  100. const struct psp_firmware_header_v1_0 *hdr;
  101. DRM_DEBUG("\n");
  102. switch (adev->asic_type) {
  103. case CHIP_VEGA10:
  104. chip_name = "vega10";
  105. break;
  106. case CHIP_VEGA12:
  107. chip_name = "vega12";
  108. break;
  109. default: BUG();
  110. }
  111. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sos.bin", chip_name);
  112. err = request_firmware(&adev->psp.sos_fw, fw_name, adev->dev);
  113. if (err)
  114. goto out;
  115. err = amdgpu_ucode_validate(adev->psp.sos_fw);
  116. if (err)
  117. goto out;
  118. hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.sos_fw->data;
  119. adev->psp.sos_fw_version = le32_to_cpu(hdr->header.ucode_version);
  120. adev->psp.sos_feature_version = le32_to_cpu(hdr->ucode_feature_version);
  121. adev->psp.sos_bin_size = le32_to_cpu(hdr->sos_size_bytes);
  122. adev->psp.sys_bin_size = le32_to_cpu(hdr->header.ucode_size_bytes) -
  123. le32_to_cpu(hdr->sos_size_bytes);
  124. adev->psp.sys_start_addr = (uint8_t *)hdr +
  125. le32_to_cpu(hdr->header.ucode_array_offset_bytes);
  126. adev->psp.sos_start_addr = (uint8_t *)adev->psp.sys_start_addr +
  127. le32_to_cpu(hdr->sos_offset_bytes);
  128. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_asd.bin", chip_name);
  129. err = request_firmware(&adev->psp.asd_fw, fw_name, adev->dev);
  130. if (err)
  131. goto out;
  132. err = amdgpu_ucode_validate(adev->psp.asd_fw);
  133. if (err)
  134. goto out;
  135. hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.asd_fw->data;
  136. adev->psp.asd_fw_version = le32_to_cpu(hdr->header.ucode_version);
  137. adev->psp.asd_feature_version = le32_to_cpu(hdr->ucode_feature_version);
  138. adev->psp.asd_ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
  139. adev->psp.asd_start_addr = (uint8_t *)hdr +
  140. le32_to_cpu(hdr->header.ucode_array_offset_bytes);
  141. return 0;
  142. out:
  143. if (err) {
  144. dev_err(adev->dev,
  145. "psp v3.1: Failed to load firmware \"%s\"\n",
  146. fw_name);
  147. release_firmware(adev->psp.sos_fw);
  148. adev->psp.sos_fw = NULL;
  149. release_firmware(adev->psp.asd_fw);
  150. adev->psp.asd_fw = NULL;
  151. }
  152. return err;
  153. }
  154. static int psp_v3_1_bootloader_load_sysdrv(struct psp_context *psp)
  155. {
  156. int ret;
  157. uint32_t psp_gfxdrv_command_reg = 0;
  158. struct amdgpu_device *adev = psp->adev;
  159. uint32_t sol_reg;
  160. /* Check sOS sign of life register to confirm sys driver and sOS
  161. * are already been loaded.
  162. */
  163. sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81);
  164. if (sol_reg)
  165. return 0;
  166. /* Wait for bootloader to signify that is ready having bit 31 of C2PMSG_35 set to 1 */
  167. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_35),
  168. 0x80000000, 0x80000000, false);
  169. if (ret)
  170. return ret;
  171. memset(psp->fw_pri_buf, 0, PSP_1_MEG);
  172. /* Copy PSP System Driver binary to memory */
  173. memcpy(psp->fw_pri_buf, psp->sys_start_addr, psp->sys_bin_size);
  174. /* Provide the sys driver to bootrom */
  175. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_36,
  176. (uint32_t)(psp->fw_pri_mc_addr >> 20));
  177. psp_gfxdrv_command_reg = 1 << 16;
  178. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_35,
  179. psp_gfxdrv_command_reg);
  180. /* there might be handshake issue with hardware which needs delay */
  181. mdelay(20);
  182. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_35),
  183. 0x80000000, 0x80000000, false);
  184. return ret;
  185. }
  186. static bool psp_v3_1_match_version(struct amdgpu_device *adev, uint32_t ver)
  187. {
  188. int i;
  189. if (ver == adev->psp.sos_fw_version)
  190. return true;
  191. /*
  192. * Double check if the latest four legacy versions.
  193. * If yes, it is still the right version.
  194. */
  195. for (i = 0; i < sizeof(sos_old_versions) / sizeof(uint32_t); i++) {
  196. if (sos_old_versions[i] == adev->psp.sos_fw_version)
  197. return true;
  198. }
  199. return false;
  200. }
  201. static int psp_v3_1_bootloader_load_sos(struct psp_context *psp)
  202. {
  203. int ret;
  204. unsigned int psp_gfxdrv_command_reg = 0;
  205. struct amdgpu_device *adev = psp->adev;
  206. uint32_t sol_reg, ver;
  207. /* Check sOS sign of life register to confirm sys driver and sOS
  208. * are already been loaded.
  209. */
  210. sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81);
  211. if (sol_reg)
  212. return 0;
  213. /* Wait for bootloader to signify that is ready having bit 31 of C2PMSG_35 set to 1 */
  214. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_35),
  215. 0x80000000, 0x80000000, false);
  216. if (ret)
  217. return ret;
  218. memset(psp->fw_pri_buf, 0, PSP_1_MEG);
  219. /* Copy Secure OS binary to PSP memory */
  220. memcpy(psp->fw_pri_buf, psp->sos_start_addr, psp->sos_bin_size);
  221. /* Provide the PSP secure OS to bootrom */
  222. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_36,
  223. (uint32_t)(psp->fw_pri_mc_addr >> 20));
  224. psp_gfxdrv_command_reg = 2 << 16;
  225. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_35,
  226. psp_gfxdrv_command_reg);
  227. /* there might be handshake issue with hardware which needs delay */
  228. mdelay(20);
  229. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_81),
  230. RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81),
  231. 0, true);
  232. ver = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_58);
  233. if (!psp_v3_1_match_version(adev, ver))
  234. DRM_WARN("SOS version doesn't match\n");
  235. return ret;
  236. }
  237. static int psp_v3_1_prep_cmd_buf(struct amdgpu_firmware_info *ucode,
  238. struct psp_gfx_cmd_resp *cmd)
  239. {
  240. int ret;
  241. uint64_t fw_mem_mc_addr = ucode->mc_addr;
  242. memset(cmd, 0, sizeof(struct psp_gfx_cmd_resp));
  243. cmd->cmd_id = GFX_CMD_ID_LOAD_IP_FW;
  244. cmd->cmd.cmd_load_ip_fw.fw_phy_addr_lo = lower_32_bits(fw_mem_mc_addr);
  245. cmd->cmd.cmd_load_ip_fw.fw_phy_addr_hi = upper_32_bits(fw_mem_mc_addr);
  246. cmd->cmd.cmd_load_ip_fw.fw_size = ucode->ucode_size;
  247. ret = psp_v3_1_get_fw_type(ucode, &cmd->cmd.cmd_load_ip_fw.fw_type);
  248. if (ret)
  249. DRM_ERROR("Unknown firmware type\n");
  250. return ret;
  251. }
  252. static int psp_v3_1_ring_init(struct psp_context *psp,
  253. enum psp_ring_type ring_type)
  254. {
  255. int ret = 0;
  256. struct psp_ring *ring;
  257. struct amdgpu_device *adev = psp->adev;
  258. ring = &psp->km_ring;
  259. ring->ring_type = ring_type;
  260. /* allocate 4k Page of Local Frame Buffer memory for ring */
  261. ring->ring_size = 0x1000;
  262. ret = amdgpu_bo_create_kernel(adev, ring->ring_size, PAGE_SIZE,
  263. AMDGPU_GEM_DOMAIN_VRAM,
  264. &adev->firmware.rbuf,
  265. &ring->ring_mem_mc_addr,
  266. (void **)&ring->ring_mem);
  267. if (ret) {
  268. ring->ring_size = 0;
  269. return ret;
  270. }
  271. return 0;
  272. }
  273. static int psp_v3_1_ring_create(struct psp_context *psp,
  274. enum psp_ring_type ring_type)
  275. {
  276. int ret = 0;
  277. unsigned int psp_ring_reg = 0;
  278. struct psp_ring *ring = &psp->km_ring;
  279. struct amdgpu_device *adev = psp->adev;
  280. /* Write low address of the ring to C2PMSG_69 */
  281. psp_ring_reg = lower_32_bits(ring->ring_mem_mc_addr);
  282. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_69, psp_ring_reg);
  283. /* Write high address of the ring to C2PMSG_70 */
  284. psp_ring_reg = upper_32_bits(ring->ring_mem_mc_addr);
  285. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_70, psp_ring_reg);
  286. /* Write size of ring to C2PMSG_71 */
  287. psp_ring_reg = ring->ring_size;
  288. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_71, psp_ring_reg);
  289. /* Write the ring initialization command to C2PMSG_64 */
  290. psp_ring_reg = ring_type;
  291. psp_ring_reg = psp_ring_reg << 16;
  292. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_64, psp_ring_reg);
  293. /* there might be handshake issue with hardware which needs delay */
  294. mdelay(20);
  295. /* Wait for response flag (bit 31) in C2PMSG_64 */
  296. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64),
  297. 0x80000000, 0x8000FFFF, false);
  298. return ret;
  299. }
  300. static int psp_v3_1_ring_stop(struct psp_context *psp,
  301. enum psp_ring_type ring_type)
  302. {
  303. int ret = 0;
  304. struct psp_ring *ring;
  305. unsigned int psp_ring_reg = 0;
  306. struct amdgpu_device *adev = psp->adev;
  307. ring = &psp->km_ring;
  308. /* Write the ring destroy command to C2PMSG_64 */
  309. psp_ring_reg = 3 << 16;
  310. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_64, psp_ring_reg);
  311. /* there might be handshake issue with hardware which needs delay */
  312. mdelay(20);
  313. /* Wait for response flag (bit 31) in C2PMSG_64 */
  314. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64),
  315. 0x80000000, 0x80000000, false);
  316. return ret;
  317. }
  318. static int psp_v3_1_ring_destroy(struct psp_context *psp,
  319. enum psp_ring_type ring_type)
  320. {
  321. int ret = 0;
  322. struct psp_ring *ring = &psp->km_ring;
  323. struct amdgpu_device *adev = psp->adev;
  324. ret = psp_v3_1_ring_stop(psp, ring_type);
  325. if (ret)
  326. DRM_ERROR("Fail to stop psp ring\n");
  327. amdgpu_bo_free_kernel(&adev->firmware.rbuf,
  328. &ring->ring_mem_mc_addr,
  329. (void **)&ring->ring_mem);
  330. return ret;
  331. }
  332. static int psp_v3_1_cmd_submit(struct psp_context *psp,
  333. struct amdgpu_firmware_info *ucode,
  334. uint64_t cmd_buf_mc_addr, uint64_t fence_mc_addr,
  335. int index)
  336. {
  337. unsigned int psp_write_ptr_reg = 0;
  338. struct psp_gfx_rb_frame * write_frame = psp->km_ring.ring_mem;
  339. struct psp_ring *ring = &psp->km_ring;
  340. struct psp_gfx_rb_frame *ring_buffer_start = ring->ring_mem;
  341. struct psp_gfx_rb_frame *ring_buffer_end = ring_buffer_start +
  342. ring->ring_size / sizeof(struct psp_gfx_rb_frame) - 1;
  343. struct amdgpu_device *adev = psp->adev;
  344. uint32_t ring_size_dw = ring->ring_size / 4;
  345. uint32_t rb_frame_size_dw = sizeof(struct psp_gfx_rb_frame) / 4;
  346. /* KM (GPCOM) prepare write pointer */
  347. psp_write_ptr_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_67);
  348. /* Update KM RB frame pointer to new frame */
  349. /* write_frame ptr increments by size of rb_frame in bytes */
  350. /* psp_write_ptr_reg increments by size of rb_frame in DWORDs */
  351. if ((psp_write_ptr_reg % ring_size_dw) == 0)
  352. write_frame = ring_buffer_start;
  353. else
  354. write_frame = ring_buffer_start + (psp_write_ptr_reg / rb_frame_size_dw);
  355. /* Check invalid write_frame ptr address */
  356. if ((write_frame < ring_buffer_start) || (ring_buffer_end < write_frame)) {
  357. DRM_ERROR("ring_buffer_start = %p; ring_buffer_end = %p; write_frame = %p\n",
  358. ring_buffer_start, ring_buffer_end, write_frame);
  359. DRM_ERROR("write_frame is pointing to address out of bounds\n");
  360. return -EINVAL;
  361. }
  362. /* Initialize KM RB frame */
  363. memset(write_frame, 0, sizeof(struct psp_gfx_rb_frame));
  364. /* Update KM RB frame */
  365. write_frame->cmd_buf_addr_hi = upper_32_bits(cmd_buf_mc_addr);
  366. write_frame->cmd_buf_addr_lo = lower_32_bits(cmd_buf_mc_addr);
  367. write_frame->fence_addr_hi = upper_32_bits(fence_mc_addr);
  368. write_frame->fence_addr_lo = lower_32_bits(fence_mc_addr);
  369. write_frame->fence_value = index;
  370. /* Update the write Pointer in DWORDs */
  371. psp_write_ptr_reg = (psp_write_ptr_reg + rb_frame_size_dw) % ring_size_dw;
  372. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_67, psp_write_ptr_reg);
  373. return 0;
  374. }
  375. static int
  376. psp_v3_1_sram_map(struct amdgpu_device *adev,
  377. unsigned int *sram_offset, unsigned int *sram_addr_reg_offset,
  378. unsigned int *sram_data_reg_offset,
  379. enum AMDGPU_UCODE_ID ucode_id)
  380. {
  381. int ret = 0;
  382. switch(ucode_id) {
  383. /* TODO: needs to confirm */
  384. #if 0
  385. case AMDGPU_UCODE_ID_SMC:
  386. *sram_offset = 0;
  387. *sram_addr_reg_offset = 0;
  388. *sram_data_reg_offset = 0;
  389. break;
  390. #endif
  391. case AMDGPU_UCODE_ID_CP_CE:
  392. *sram_offset = 0x0;
  393. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_CE_UCODE_ADDR);
  394. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_CE_UCODE_DATA);
  395. break;
  396. case AMDGPU_UCODE_ID_CP_PFP:
  397. *sram_offset = 0x0;
  398. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_PFP_UCODE_ADDR);
  399. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_PFP_UCODE_DATA);
  400. break;
  401. case AMDGPU_UCODE_ID_CP_ME:
  402. *sram_offset = 0x0;
  403. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_ME_UCODE_ADDR);
  404. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_ME_UCODE_DATA);
  405. break;
  406. case AMDGPU_UCODE_ID_CP_MEC1:
  407. *sram_offset = 0x10000;
  408. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_MEC_ME1_UCODE_ADDR);
  409. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_MEC_ME1_UCODE_DATA);
  410. break;
  411. case AMDGPU_UCODE_ID_CP_MEC2:
  412. *sram_offset = 0x10000;
  413. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_MEC2_UCODE_ADDR);
  414. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_MEC2_UCODE_DATA);
  415. break;
  416. case AMDGPU_UCODE_ID_RLC_G:
  417. *sram_offset = 0x2000;
  418. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UCODE_ADDR);
  419. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UCODE_DATA);
  420. break;
  421. case AMDGPU_UCODE_ID_SDMA0:
  422. *sram_offset = 0x0;
  423. *sram_addr_reg_offset = SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_UCODE_ADDR);
  424. *sram_data_reg_offset = SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_UCODE_DATA);
  425. break;
  426. /* TODO: needs to confirm */
  427. #if 0
  428. case AMDGPU_UCODE_ID_SDMA1:
  429. *sram_offset = ;
  430. *sram_addr_reg_offset = ;
  431. break;
  432. case AMDGPU_UCODE_ID_UVD:
  433. *sram_offset = ;
  434. *sram_addr_reg_offset = ;
  435. break;
  436. case AMDGPU_UCODE_ID_VCE:
  437. *sram_offset = ;
  438. *sram_addr_reg_offset = ;
  439. break;
  440. #endif
  441. case AMDGPU_UCODE_ID_MAXIMUM:
  442. default:
  443. ret = -EINVAL;
  444. break;
  445. }
  446. return ret;
  447. }
  448. static bool psp_v3_1_compare_sram_data(struct psp_context *psp,
  449. struct amdgpu_firmware_info *ucode,
  450. enum AMDGPU_UCODE_ID ucode_type)
  451. {
  452. int err = 0;
  453. unsigned int fw_sram_reg_val = 0;
  454. unsigned int fw_sram_addr_reg_offset = 0;
  455. unsigned int fw_sram_data_reg_offset = 0;
  456. unsigned int ucode_size;
  457. uint32_t *ucode_mem = NULL;
  458. struct amdgpu_device *adev = psp->adev;
  459. err = psp_v3_1_sram_map(adev, &fw_sram_reg_val, &fw_sram_addr_reg_offset,
  460. &fw_sram_data_reg_offset, ucode_type);
  461. if (err)
  462. return false;
  463. WREG32(fw_sram_addr_reg_offset, fw_sram_reg_val);
  464. ucode_size = ucode->ucode_size;
  465. ucode_mem = (uint32_t *)ucode->kaddr;
  466. while (ucode_size) {
  467. fw_sram_reg_val = RREG32(fw_sram_data_reg_offset);
  468. if (*ucode_mem != fw_sram_reg_val)
  469. return false;
  470. ucode_mem++;
  471. /* 4 bytes */
  472. ucode_size -= 4;
  473. }
  474. return true;
  475. }
  476. static bool psp_v3_1_smu_reload_quirk(struct psp_context *psp)
  477. {
  478. struct amdgpu_device *adev = psp->adev;
  479. uint32_t reg;
  480. reg = smnMP1_FIRMWARE_FLAGS | 0x03b00000;
  481. WREG32_SOC15(NBIO, 0, mmPCIE_INDEX2, reg);
  482. reg = RREG32_SOC15(NBIO, 0, mmPCIE_DATA2);
  483. return (reg & MP1_FIRMWARE_FLAGS__INTERRUPTS_ENABLED_MASK) ? true : false;
  484. }
  485. static int psp_v3_1_mode1_reset(struct psp_context *psp)
  486. {
  487. int ret;
  488. uint32_t offset;
  489. struct amdgpu_device *adev = psp->adev;
  490. offset = SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64);
  491. ret = psp_wait_for(psp, offset, 0x80000000, 0x8000FFFF, false);
  492. if (ret) {
  493. DRM_INFO("psp is not working correctly before mode1 reset!\n");
  494. return -EINVAL;
  495. }
  496. /*send the mode 1 reset command*/
  497. WREG32(offset, 0x70000);
  498. mdelay(1000);
  499. offset = SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_33);
  500. ret = psp_wait_for(psp, offset, 0x80000000, 0x80000000, false);
  501. if (ret) {
  502. DRM_INFO("psp mode 1 reset failed!\n");
  503. return -EINVAL;
  504. }
  505. DRM_INFO("psp mode1 reset succeed \n");
  506. return 0;
  507. }
  508. static const struct psp_funcs psp_v3_1_funcs = {
  509. .init_microcode = psp_v3_1_init_microcode,
  510. .bootloader_load_sysdrv = psp_v3_1_bootloader_load_sysdrv,
  511. .bootloader_load_sos = psp_v3_1_bootloader_load_sos,
  512. .prep_cmd_buf = psp_v3_1_prep_cmd_buf,
  513. .ring_init = psp_v3_1_ring_init,
  514. .ring_create = psp_v3_1_ring_create,
  515. .ring_stop = psp_v3_1_ring_stop,
  516. .ring_destroy = psp_v3_1_ring_destroy,
  517. .cmd_submit = psp_v3_1_cmd_submit,
  518. .compare_sram_data = psp_v3_1_compare_sram_data,
  519. .smu_reload_quirk = psp_v3_1_smu_reload_quirk,
  520. .mode1_reset = psp_v3_1_mode1_reset,
  521. };
  522. void psp_v3_1_set_psp_funcs(struct psp_context *psp)
  523. {
  524. psp->funcs = &psp_v3_1_funcs;
  525. }