gfx_v9_0.c 151 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_gfx.h"
  28. #include "soc15.h"
  29. #include "soc15d.h"
  30. #include "amdgpu_atomfirmware.h"
  31. #include "gc/gc_9_0_offset.h"
  32. #include "gc/gc_9_0_sh_mask.h"
  33. #include "vega10_enum.h"
  34. #include "hdp/hdp_4_0_offset.h"
  35. #include "soc15_common.h"
  36. #include "clearstate_gfx9.h"
  37. #include "v9_structs.h"
  38. #define GFX9_NUM_GFX_RINGS 1
  39. #define GFX9_MEC_HPD_SIZE 2048
  40. #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L
  41. #define RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET 0x00000000L
  42. #define mmPWR_MISC_CNTL_STATUS 0x0183
  43. #define mmPWR_MISC_CNTL_STATUS_BASE_IDX 0
  44. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT 0x0
  45. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT 0x1
  46. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK 0x00000001L
  47. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK 0x00000006L
  48. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  49. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  50. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  51. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  52. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  53. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  54. MODULE_FIRMWARE("amdgpu/vega12_ce.bin");
  55. MODULE_FIRMWARE("amdgpu/vega12_pfp.bin");
  56. MODULE_FIRMWARE("amdgpu/vega12_me.bin");
  57. MODULE_FIRMWARE("amdgpu/vega12_mec.bin");
  58. MODULE_FIRMWARE("amdgpu/vega12_mec2.bin");
  59. MODULE_FIRMWARE("amdgpu/vega12_rlc.bin");
  60. MODULE_FIRMWARE("amdgpu/vega20_ce.bin");
  61. MODULE_FIRMWARE("amdgpu/vega20_pfp.bin");
  62. MODULE_FIRMWARE("amdgpu/vega20_me.bin");
  63. MODULE_FIRMWARE("amdgpu/vega20_mec.bin");
  64. MODULE_FIRMWARE("amdgpu/vega20_mec2.bin");
  65. MODULE_FIRMWARE("amdgpu/vega20_rlc.bin");
  66. MODULE_FIRMWARE("amdgpu/raven_ce.bin");
  67. MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
  68. MODULE_FIRMWARE("amdgpu/raven_me.bin");
  69. MODULE_FIRMWARE("amdgpu/raven_mec.bin");
  70. MODULE_FIRMWARE("amdgpu/raven_mec2.bin");
  71. MODULE_FIRMWARE("amdgpu/raven_rlc.bin");
  72. static const struct soc15_reg_golden golden_settings_gc_9_0[] =
  73. {
  74. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000420),
  75. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  76. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  77. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  78. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  79. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSH_MEM_CONFIG, 0x00001000, 0x00001000),
  80. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_CU_0, 0x0007ffff, 0x00000800),
  81. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_CU_1, 0x0007ffff, 0x00000800),
  82. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_EN_CU_0, 0x01ffffff, 0x0000ff87),
  83. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_EN_CU_1, 0x01ffffff, 0x0000ff8f),
  84. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQC_CONFIG, 0x03000000, 0x020a2000),
  85. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  86. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x4a2c0e68),
  87. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0xb5d3f197),
  88. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  89. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000003ff)
  90. };
  91. static const struct soc15_reg_golden golden_settings_gc_9_0_vg10[] =
  92. {
  93. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0x0000f000, 0x00012107),
  94. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0x30000000, 0x10000000),
  95. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x2a114042),
  96. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x2a114042),
  97. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0x00008000, 0x00048000),
  98. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_UTCL1_CNTL2, 0x00030000, 0x00020000),
  99. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x00001800, 0x00000800)
  100. };
  101. static const struct soc15_reg_golden golden_settings_gc_9_0_vg20[] =
  102. {
  103. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_DCC_CONFIG, 0x0f000080, 0x04000080),
  104. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_2, 0x0f000000, 0x0a000000),
  105. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0x30000000, 0x10000000),
  106. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xf3e777ff, 0x22014042),
  107. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xf3e777ff, 0x22014042),
  108. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0x00003e00, 0x00000400),
  109. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0xff840000, 0x04040000),
  110. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_UTCL1_CNTL2, 0x00030000, 0x00030000),
  111. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0xffff010f, 0x01000107),
  112. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0x000b0000, 0x000b0000),
  113. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x01000000, 0x01000000)
  114. };
  115. static const struct soc15_reg_golden golden_settings_gc_9_1[] =
  116. {
  117. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0xfffdf3cf, 0x00014104),
  118. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPC_UTCL1_CNTL, 0x08000000, 0x08000080),
  119. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_UTCL1_CNTL, 0x08000000, 0x08000080),
  120. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPG_UTCL1_CNTL, 0x08000000, 0x08000080),
  121. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000420),
  122. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  123. SOC15_REG_GOLDEN_VALUE(GC, 0, mmIA_UTCL1_CNTL, 0x08000000, 0x08000080),
  124. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  125. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  126. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  127. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_0, 0x08000000, 0x08000080),
  128. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_1, 0x08000000, 0x08000080),
  129. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_2, 0x08000000, 0x08000080),
  130. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL, 0x08000000, 0x08000080),
  131. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_UTCL1_CNTL, 0x08000000, 0x08000080),
  132. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  133. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000),
  134. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003120),
  135. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  136. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000000ff),
  137. SOC15_REG_GOLDEN_VALUE(GC, 0, mmWD_UTCL1_CNTL, 0x08000000, 0x08000080)
  138. };
  139. static const struct soc15_reg_golden golden_settings_gc_9_1_rv1[] =
  140. {
  141. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0x30000000, 0x10000000),
  142. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x24000042),
  143. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x24000042),
  144. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0xffffffff, 0x04048000),
  145. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_MODE_CNTL_1, 0x06000000, 0x06000000),
  146. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_UTCL1_CNTL2, 0x00030000, 0x00020000),
  147. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x01bd9f33, 0x00000800)
  148. };
  149. static const struct soc15_reg_golden golden_settings_gc_9_x_common[] =
  150. {
  151. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_CAM_INDEX, 0xffffffff, 0x00000000),
  152. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_CAM_DATA, 0xffffffff, 0x2544c382)
  153. };
  154. static const struct soc15_reg_golden golden_settings_gc_9_2_1[] =
  155. {
  156. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000420),
  157. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  158. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  159. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  160. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  161. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSH_MEM_CONFIG, 0x00001000, 0x00001000),
  162. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_CU_0, 0x0007ffff, 0x00000800),
  163. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_CU_1, 0x0007ffff, 0x00000800),
  164. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_EN_CU_0, 0x01ffffff, 0x0000ff87),
  165. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_EN_CU_1, 0x01ffffff, 0x0000ff8f),
  166. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQC_CONFIG, 0x03000000, 0x020a2000),
  167. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  168. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x4a2c0e68),
  169. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0xb5d3f197),
  170. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  171. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000003ff)
  172. };
  173. static const struct soc15_reg_golden golden_settings_gc_9_2_1_vg12[] =
  174. {
  175. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_DCC_CONFIG, 0x00000080, 0x04000080),
  176. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0xfffdf3cf, 0x00014104),
  177. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_2, 0x0f000000, 0x0a000000),
  178. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x24104041),
  179. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x24104041),
  180. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0xffffffff, 0x04040000),
  181. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0xffff03ff, 0x01000107),
  182. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000),
  183. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0x76325410),
  184. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x01bd9f33, 0x01000000)
  185. };
  186. static const u32 GFX_RLC_SRM_INDEX_CNTL_ADDR_OFFSETS[] =
  187. {
  188. mmRLC_SRM_INDEX_CNTL_ADDR_0 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  189. mmRLC_SRM_INDEX_CNTL_ADDR_1 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  190. mmRLC_SRM_INDEX_CNTL_ADDR_2 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  191. mmRLC_SRM_INDEX_CNTL_ADDR_3 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  192. mmRLC_SRM_INDEX_CNTL_ADDR_4 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  193. mmRLC_SRM_INDEX_CNTL_ADDR_5 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  194. mmRLC_SRM_INDEX_CNTL_ADDR_6 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  195. mmRLC_SRM_INDEX_CNTL_ADDR_7 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  196. };
  197. static const u32 GFX_RLC_SRM_INDEX_CNTL_DATA_OFFSETS[] =
  198. {
  199. mmRLC_SRM_INDEX_CNTL_DATA_0 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  200. mmRLC_SRM_INDEX_CNTL_DATA_1 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  201. mmRLC_SRM_INDEX_CNTL_DATA_2 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  202. mmRLC_SRM_INDEX_CNTL_DATA_3 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  203. mmRLC_SRM_INDEX_CNTL_DATA_4 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  204. mmRLC_SRM_INDEX_CNTL_DATA_5 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  205. mmRLC_SRM_INDEX_CNTL_DATA_6 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  206. mmRLC_SRM_INDEX_CNTL_DATA_7 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  207. };
  208. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  209. #define VEGA12_GB_ADDR_CONFIG_GOLDEN 0x24104041
  210. #define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x24000042
  211. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  212. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  213. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  214. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  215. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  216. struct amdgpu_cu_info *cu_info);
  217. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  218. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  219. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  220. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  221. {
  222. switch (adev->asic_type) {
  223. case CHIP_VEGA10:
  224. soc15_program_register_sequence(adev,
  225. golden_settings_gc_9_0,
  226. ARRAY_SIZE(golden_settings_gc_9_0));
  227. soc15_program_register_sequence(adev,
  228. golden_settings_gc_9_0_vg10,
  229. ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  230. break;
  231. case CHIP_VEGA12:
  232. soc15_program_register_sequence(adev,
  233. golden_settings_gc_9_2_1,
  234. ARRAY_SIZE(golden_settings_gc_9_2_1));
  235. soc15_program_register_sequence(adev,
  236. golden_settings_gc_9_2_1_vg12,
  237. ARRAY_SIZE(golden_settings_gc_9_2_1_vg12));
  238. break;
  239. case CHIP_VEGA20:
  240. soc15_program_register_sequence(adev,
  241. golden_settings_gc_9_0,
  242. ARRAY_SIZE(golden_settings_gc_9_0));
  243. soc15_program_register_sequence(adev,
  244. golden_settings_gc_9_0_vg20,
  245. ARRAY_SIZE(golden_settings_gc_9_0_vg20));
  246. break;
  247. case CHIP_RAVEN:
  248. soc15_program_register_sequence(adev,
  249. golden_settings_gc_9_1,
  250. ARRAY_SIZE(golden_settings_gc_9_1));
  251. soc15_program_register_sequence(adev,
  252. golden_settings_gc_9_1_rv1,
  253. ARRAY_SIZE(golden_settings_gc_9_1_rv1));
  254. break;
  255. default:
  256. break;
  257. }
  258. soc15_program_register_sequence(adev, golden_settings_gc_9_x_common,
  259. (const u32)ARRAY_SIZE(golden_settings_gc_9_x_common));
  260. }
  261. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  262. {
  263. adev->gfx.scratch.num_reg = 8;
  264. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  265. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  266. }
  267. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  268. bool wc, uint32_t reg, uint32_t val)
  269. {
  270. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  271. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  272. WRITE_DATA_DST_SEL(0) |
  273. (wc ? WR_CONFIRM : 0));
  274. amdgpu_ring_write(ring, reg);
  275. amdgpu_ring_write(ring, 0);
  276. amdgpu_ring_write(ring, val);
  277. }
  278. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  279. int mem_space, int opt, uint32_t addr0,
  280. uint32_t addr1, uint32_t ref, uint32_t mask,
  281. uint32_t inv)
  282. {
  283. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  284. amdgpu_ring_write(ring,
  285. /* memory (1) or register (0) */
  286. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  287. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  288. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  289. WAIT_REG_MEM_ENGINE(eng_sel)));
  290. if (mem_space)
  291. BUG_ON(addr0 & 0x3); /* Dword align */
  292. amdgpu_ring_write(ring, addr0);
  293. amdgpu_ring_write(ring, addr1);
  294. amdgpu_ring_write(ring, ref);
  295. amdgpu_ring_write(ring, mask);
  296. amdgpu_ring_write(ring, inv); /* poll interval */
  297. }
  298. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  299. {
  300. struct amdgpu_device *adev = ring->adev;
  301. uint32_t scratch;
  302. uint32_t tmp = 0;
  303. unsigned i;
  304. int r;
  305. r = amdgpu_gfx_scratch_get(adev, &scratch);
  306. if (r) {
  307. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  308. return r;
  309. }
  310. WREG32(scratch, 0xCAFEDEAD);
  311. r = amdgpu_ring_alloc(ring, 3);
  312. if (r) {
  313. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  314. ring->idx, r);
  315. amdgpu_gfx_scratch_free(adev, scratch);
  316. return r;
  317. }
  318. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  319. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  320. amdgpu_ring_write(ring, 0xDEADBEEF);
  321. amdgpu_ring_commit(ring);
  322. for (i = 0; i < adev->usec_timeout; i++) {
  323. tmp = RREG32(scratch);
  324. if (tmp == 0xDEADBEEF)
  325. break;
  326. DRM_UDELAY(1);
  327. }
  328. if (i < adev->usec_timeout) {
  329. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  330. ring->idx, i);
  331. } else {
  332. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  333. ring->idx, scratch, tmp);
  334. r = -EINVAL;
  335. }
  336. amdgpu_gfx_scratch_free(adev, scratch);
  337. return r;
  338. }
  339. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  340. {
  341. struct amdgpu_device *adev = ring->adev;
  342. struct amdgpu_ib ib;
  343. struct dma_fence *f = NULL;
  344. unsigned index;
  345. uint64_t gpu_addr;
  346. uint32_t tmp;
  347. long r;
  348. r = amdgpu_device_wb_get(adev, &index);
  349. if (r) {
  350. dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
  351. return r;
  352. }
  353. gpu_addr = adev->wb.gpu_addr + (index * 4);
  354. adev->wb.wb[index] = cpu_to_le32(0xCAFEDEAD);
  355. memset(&ib, 0, sizeof(ib));
  356. r = amdgpu_ib_get(adev, NULL, 16, &ib);
  357. if (r) {
  358. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  359. goto err1;
  360. }
  361. ib.ptr[0] = PACKET3(PACKET3_WRITE_DATA, 3);
  362. ib.ptr[1] = WRITE_DATA_DST_SEL(5) | WR_CONFIRM;
  363. ib.ptr[2] = lower_32_bits(gpu_addr);
  364. ib.ptr[3] = upper_32_bits(gpu_addr);
  365. ib.ptr[4] = 0xDEADBEEF;
  366. ib.length_dw = 5;
  367. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  368. if (r)
  369. goto err2;
  370. r = dma_fence_wait_timeout(f, false, timeout);
  371. if (r == 0) {
  372. DRM_ERROR("amdgpu: IB test timed out.\n");
  373. r = -ETIMEDOUT;
  374. goto err2;
  375. } else if (r < 0) {
  376. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  377. goto err2;
  378. }
  379. tmp = adev->wb.wb[index];
  380. if (tmp == 0xDEADBEEF) {
  381. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  382. r = 0;
  383. } else {
  384. DRM_ERROR("ib test on ring %d failed\n", ring->idx);
  385. r = -EINVAL;
  386. }
  387. err2:
  388. amdgpu_ib_free(adev, &ib, NULL);
  389. dma_fence_put(f);
  390. err1:
  391. amdgpu_device_wb_free(adev, index);
  392. return r;
  393. }
  394. static void gfx_v9_0_free_microcode(struct amdgpu_device *adev)
  395. {
  396. release_firmware(adev->gfx.pfp_fw);
  397. adev->gfx.pfp_fw = NULL;
  398. release_firmware(adev->gfx.me_fw);
  399. adev->gfx.me_fw = NULL;
  400. release_firmware(adev->gfx.ce_fw);
  401. adev->gfx.ce_fw = NULL;
  402. release_firmware(adev->gfx.rlc_fw);
  403. adev->gfx.rlc_fw = NULL;
  404. release_firmware(adev->gfx.mec_fw);
  405. adev->gfx.mec_fw = NULL;
  406. release_firmware(adev->gfx.mec2_fw);
  407. adev->gfx.mec2_fw = NULL;
  408. kfree(adev->gfx.rlc.register_list_format);
  409. }
  410. static void gfx_v9_0_init_rlc_ext_microcode(struct amdgpu_device *adev)
  411. {
  412. const struct rlc_firmware_header_v2_1 *rlc_hdr;
  413. rlc_hdr = (const struct rlc_firmware_header_v2_1 *)adev->gfx.rlc_fw->data;
  414. adev->gfx.rlc_srlc_fw_version = le32_to_cpu(rlc_hdr->save_restore_list_cntl_ucode_ver);
  415. adev->gfx.rlc_srlc_feature_version = le32_to_cpu(rlc_hdr->save_restore_list_cntl_feature_ver);
  416. adev->gfx.rlc.save_restore_list_cntl_size_bytes = le32_to_cpu(rlc_hdr->save_restore_list_cntl_size_bytes);
  417. adev->gfx.rlc.save_restore_list_cntl = (u8 *)rlc_hdr + le32_to_cpu(rlc_hdr->save_restore_list_cntl_offset_bytes);
  418. adev->gfx.rlc_srlg_fw_version = le32_to_cpu(rlc_hdr->save_restore_list_gpm_ucode_ver);
  419. adev->gfx.rlc_srlg_feature_version = le32_to_cpu(rlc_hdr->save_restore_list_gpm_feature_ver);
  420. adev->gfx.rlc.save_restore_list_gpm_size_bytes = le32_to_cpu(rlc_hdr->save_restore_list_gpm_size_bytes);
  421. adev->gfx.rlc.save_restore_list_gpm = (u8 *)rlc_hdr + le32_to_cpu(rlc_hdr->save_restore_list_gpm_offset_bytes);
  422. adev->gfx.rlc_srls_fw_version = le32_to_cpu(rlc_hdr->save_restore_list_srm_ucode_ver);
  423. adev->gfx.rlc_srls_feature_version = le32_to_cpu(rlc_hdr->save_restore_list_srm_feature_ver);
  424. adev->gfx.rlc.save_restore_list_srm_size_bytes = le32_to_cpu(rlc_hdr->save_restore_list_srm_size_bytes);
  425. adev->gfx.rlc.save_restore_list_srm = (u8 *)rlc_hdr + le32_to_cpu(rlc_hdr->save_restore_list_srm_offset_bytes);
  426. adev->gfx.rlc.reg_list_format_direct_reg_list_length =
  427. le32_to_cpu(rlc_hdr->reg_list_format_direct_reg_list_length);
  428. }
  429. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  430. {
  431. const char *chip_name;
  432. char fw_name[30];
  433. int err;
  434. struct amdgpu_firmware_info *info = NULL;
  435. const struct common_firmware_header *header = NULL;
  436. const struct gfx_firmware_header_v1_0 *cp_hdr;
  437. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  438. unsigned int *tmp = NULL;
  439. unsigned int i = 0;
  440. uint16_t version_major;
  441. uint16_t version_minor;
  442. DRM_DEBUG("\n");
  443. switch (adev->asic_type) {
  444. case CHIP_VEGA10:
  445. chip_name = "vega10";
  446. break;
  447. case CHIP_VEGA12:
  448. chip_name = "vega12";
  449. break;
  450. case CHIP_VEGA20:
  451. chip_name = "vega20";
  452. break;
  453. case CHIP_RAVEN:
  454. chip_name = "raven";
  455. break;
  456. default:
  457. BUG();
  458. }
  459. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  460. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  461. if (err)
  462. goto out;
  463. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  464. if (err)
  465. goto out;
  466. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  467. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  468. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  469. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  470. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  471. if (err)
  472. goto out;
  473. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  474. if (err)
  475. goto out;
  476. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  477. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  478. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  479. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  480. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  481. if (err)
  482. goto out;
  483. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  484. if (err)
  485. goto out;
  486. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  487. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  488. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  489. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  490. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  491. if (err)
  492. goto out;
  493. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  494. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  495. version_major = le16_to_cpu(rlc_hdr->header.header_version_major);
  496. version_minor = le16_to_cpu(rlc_hdr->header.header_version_minor);
  497. if (version_major == 2 && version_minor == 1)
  498. adev->gfx.rlc.is_rlc_v2_1 = true;
  499. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  500. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  501. adev->gfx.rlc.save_and_restore_offset =
  502. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  503. adev->gfx.rlc.clear_state_descriptor_offset =
  504. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  505. adev->gfx.rlc.avail_scratch_ram_locations =
  506. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  507. adev->gfx.rlc.reg_restore_list_size =
  508. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  509. adev->gfx.rlc.reg_list_format_start =
  510. le32_to_cpu(rlc_hdr->reg_list_format_start);
  511. adev->gfx.rlc.reg_list_format_separate_start =
  512. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  513. adev->gfx.rlc.starting_offsets_start =
  514. le32_to_cpu(rlc_hdr->starting_offsets_start);
  515. adev->gfx.rlc.reg_list_format_size_bytes =
  516. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  517. adev->gfx.rlc.reg_list_size_bytes =
  518. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  519. adev->gfx.rlc.register_list_format =
  520. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  521. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  522. if (!adev->gfx.rlc.register_list_format) {
  523. err = -ENOMEM;
  524. goto out;
  525. }
  526. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  527. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  528. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  529. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  530. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  531. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  532. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  533. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  534. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  535. if (adev->gfx.rlc.is_rlc_v2_1)
  536. gfx_v9_0_init_rlc_ext_microcode(adev);
  537. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  538. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  539. if (err)
  540. goto out;
  541. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  542. if (err)
  543. goto out;
  544. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  545. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  546. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  547. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  548. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  549. if (!err) {
  550. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  551. if (err)
  552. goto out;
  553. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  554. adev->gfx.mec2_fw->data;
  555. adev->gfx.mec2_fw_version =
  556. le32_to_cpu(cp_hdr->header.ucode_version);
  557. adev->gfx.mec2_feature_version =
  558. le32_to_cpu(cp_hdr->ucode_feature_version);
  559. } else {
  560. err = 0;
  561. adev->gfx.mec2_fw = NULL;
  562. }
  563. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  564. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  565. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  566. info->fw = adev->gfx.pfp_fw;
  567. header = (const struct common_firmware_header *)info->fw->data;
  568. adev->firmware.fw_size +=
  569. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  570. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  571. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  572. info->fw = adev->gfx.me_fw;
  573. header = (const struct common_firmware_header *)info->fw->data;
  574. adev->firmware.fw_size +=
  575. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  576. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  577. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  578. info->fw = adev->gfx.ce_fw;
  579. header = (const struct common_firmware_header *)info->fw->data;
  580. adev->firmware.fw_size +=
  581. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  582. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  583. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  584. info->fw = adev->gfx.rlc_fw;
  585. header = (const struct common_firmware_header *)info->fw->data;
  586. adev->firmware.fw_size +=
  587. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  588. if (adev->gfx.rlc.is_rlc_v2_1) {
  589. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_RESTORE_LIST_CNTL];
  590. info->ucode_id = AMDGPU_UCODE_ID_RLC_RESTORE_LIST_CNTL;
  591. info->fw = adev->gfx.rlc_fw;
  592. adev->firmware.fw_size +=
  593. ALIGN(adev->gfx.rlc.save_restore_list_cntl_size_bytes, PAGE_SIZE);
  594. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_RESTORE_LIST_GPM_MEM];
  595. info->ucode_id = AMDGPU_UCODE_ID_RLC_RESTORE_LIST_GPM_MEM;
  596. info->fw = adev->gfx.rlc_fw;
  597. adev->firmware.fw_size +=
  598. ALIGN(adev->gfx.rlc.save_restore_list_gpm_size_bytes, PAGE_SIZE);
  599. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_RESTORE_LIST_SRM_MEM];
  600. info->ucode_id = AMDGPU_UCODE_ID_RLC_RESTORE_LIST_SRM_MEM;
  601. info->fw = adev->gfx.rlc_fw;
  602. adev->firmware.fw_size +=
  603. ALIGN(adev->gfx.rlc.save_restore_list_srm_size_bytes, PAGE_SIZE);
  604. }
  605. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  606. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  607. info->fw = adev->gfx.mec_fw;
  608. header = (const struct common_firmware_header *)info->fw->data;
  609. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  610. adev->firmware.fw_size +=
  611. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  612. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  613. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  614. info->fw = adev->gfx.mec_fw;
  615. adev->firmware.fw_size +=
  616. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  617. if (adev->gfx.mec2_fw) {
  618. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  619. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  620. info->fw = adev->gfx.mec2_fw;
  621. header = (const struct common_firmware_header *)info->fw->data;
  622. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  623. adev->firmware.fw_size +=
  624. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  625. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  626. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  627. info->fw = adev->gfx.mec2_fw;
  628. adev->firmware.fw_size +=
  629. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  630. }
  631. }
  632. out:
  633. if (err) {
  634. dev_err(adev->dev,
  635. "gfx9: Failed to load firmware \"%s\"\n",
  636. fw_name);
  637. release_firmware(adev->gfx.pfp_fw);
  638. adev->gfx.pfp_fw = NULL;
  639. release_firmware(adev->gfx.me_fw);
  640. adev->gfx.me_fw = NULL;
  641. release_firmware(adev->gfx.ce_fw);
  642. adev->gfx.ce_fw = NULL;
  643. release_firmware(adev->gfx.rlc_fw);
  644. adev->gfx.rlc_fw = NULL;
  645. release_firmware(adev->gfx.mec_fw);
  646. adev->gfx.mec_fw = NULL;
  647. release_firmware(adev->gfx.mec2_fw);
  648. adev->gfx.mec2_fw = NULL;
  649. }
  650. return err;
  651. }
  652. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  653. {
  654. u32 count = 0;
  655. const struct cs_section_def *sect = NULL;
  656. const struct cs_extent_def *ext = NULL;
  657. /* begin clear state */
  658. count += 2;
  659. /* context control state */
  660. count += 3;
  661. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  662. for (ext = sect->section; ext->extent != NULL; ++ext) {
  663. if (sect->id == SECT_CONTEXT)
  664. count += 2 + ext->reg_count;
  665. else
  666. return 0;
  667. }
  668. }
  669. /* end clear state */
  670. count += 2;
  671. /* clear state */
  672. count += 2;
  673. return count;
  674. }
  675. static void gfx_v9_0_get_csb_buffer(struct amdgpu_device *adev,
  676. volatile u32 *buffer)
  677. {
  678. u32 count = 0, i;
  679. const struct cs_section_def *sect = NULL;
  680. const struct cs_extent_def *ext = NULL;
  681. if (adev->gfx.rlc.cs_data == NULL)
  682. return;
  683. if (buffer == NULL)
  684. return;
  685. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  686. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  687. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  688. buffer[count++] = cpu_to_le32(0x80000000);
  689. buffer[count++] = cpu_to_le32(0x80000000);
  690. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  691. for (ext = sect->section; ext->extent != NULL; ++ext) {
  692. if (sect->id == SECT_CONTEXT) {
  693. buffer[count++] =
  694. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  695. buffer[count++] = cpu_to_le32(ext->reg_index -
  696. PACKET3_SET_CONTEXT_REG_START);
  697. for (i = 0; i < ext->reg_count; i++)
  698. buffer[count++] = cpu_to_le32(ext->extent[i]);
  699. } else {
  700. return;
  701. }
  702. }
  703. }
  704. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  705. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  706. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  707. buffer[count++] = cpu_to_le32(0);
  708. }
  709. static void gfx_v9_0_init_lbpw(struct amdgpu_device *adev)
  710. {
  711. uint32_t data;
  712. /* set mmRLC_LB_THR_CONFIG_1/2/3/4 */
  713. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_1, 0x0000007F);
  714. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_2, 0x0333A5A7);
  715. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_3, 0x00000077);
  716. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_4, (0x30 | 0x40 << 8 | 0x02FA << 16));
  717. /* set mmRLC_LB_CNTR_INIT = 0x0000_0000 */
  718. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_INIT, 0x00000000);
  719. /* set mmRLC_LB_CNTR_MAX = 0x0000_0500 */
  720. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_MAX, 0x00000500);
  721. mutex_lock(&adev->grbm_idx_mutex);
  722. /* set mmRLC_LB_INIT_CU_MASK thru broadcast mode to enable all SE/SH*/
  723. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  724. WREG32_SOC15(GC, 0, mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  725. /* set mmRLC_LB_PARAMS = 0x003F_1006 */
  726. data = REG_SET_FIELD(0, RLC_LB_PARAMS, FIFO_SAMPLES, 0x0003);
  727. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLES, 0x0010);
  728. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLE_INTERVAL, 0x033F);
  729. WREG32_SOC15(GC, 0, mmRLC_LB_PARAMS, data);
  730. /* set mmRLC_GPM_GENERAL_7[31-16] = 0x00C0 */
  731. data = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7);
  732. data &= 0x0000FFFF;
  733. data |= 0x00C00000;
  734. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7, data);
  735. /* set RLC_LB_ALWAYS_ACTIVE_CU_MASK = 0xFFF */
  736. WREG32_SOC15(GC, 0, mmRLC_LB_ALWAYS_ACTIVE_CU_MASK, 0xFFF);
  737. /* set RLC_LB_CNTL = 0x8000_0095, 31 bit is reserved,
  738. * but used for RLC_LB_CNTL configuration */
  739. data = RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK;
  740. data |= REG_SET_FIELD(data, RLC_LB_CNTL, CU_MASK_USED_OFF_HYST, 0x09);
  741. data |= REG_SET_FIELD(data, RLC_LB_CNTL, RESERVED, 0x80000);
  742. WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
  743. mutex_unlock(&adev->grbm_idx_mutex);
  744. }
  745. static void gfx_v9_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  746. {
  747. WREG32_FIELD15(GC, 0, RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
  748. }
  749. static void rv_init_cp_jump_table(struct amdgpu_device *adev)
  750. {
  751. const __le32 *fw_data;
  752. volatile u32 *dst_ptr;
  753. int me, i, max_me = 5;
  754. u32 bo_offset = 0;
  755. u32 table_offset, table_size;
  756. /* write the cp table buffer */
  757. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  758. for (me = 0; me < max_me; me++) {
  759. if (me == 0) {
  760. const struct gfx_firmware_header_v1_0 *hdr =
  761. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  762. fw_data = (const __le32 *)
  763. (adev->gfx.ce_fw->data +
  764. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  765. table_offset = le32_to_cpu(hdr->jt_offset);
  766. table_size = le32_to_cpu(hdr->jt_size);
  767. } else if (me == 1) {
  768. const struct gfx_firmware_header_v1_0 *hdr =
  769. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  770. fw_data = (const __le32 *)
  771. (adev->gfx.pfp_fw->data +
  772. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  773. table_offset = le32_to_cpu(hdr->jt_offset);
  774. table_size = le32_to_cpu(hdr->jt_size);
  775. } else if (me == 2) {
  776. const struct gfx_firmware_header_v1_0 *hdr =
  777. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  778. fw_data = (const __le32 *)
  779. (adev->gfx.me_fw->data +
  780. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  781. table_offset = le32_to_cpu(hdr->jt_offset);
  782. table_size = le32_to_cpu(hdr->jt_size);
  783. } else if (me == 3) {
  784. const struct gfx_firmware_header_v1_0 *hdr =
  785. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  786. fw_data = (const __le32 *)
  787. (adev->gfx.mec_fw->data +
  788. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  789. table_offset = le32_to_cpu(hdr->jt_offset);
  790. table_size = le32_to_cpu(hdr->jt_size);
  791. } else if (me == 4) {
  792. const struct gfx_firmware_header_v1_0 *hdr =
  793. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  794. fw_data = (const __le32 *)
  795. (adev->gfx.mec2_fw->data +
  796. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  797. table_offset = le32_to_cpu(hdr->jt_offset);
  798. table_size = le32_to_cpu(hdr->jt_size);
  799. }
  800. for (i = 0; i < table_size; i ++) {
  801. dst_ptr[bo_offset + i] =
  802. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  803. }
  804. bo_offset += table_size;
  805. }
  806. }
  807. static void gfx_v9_0_rlc_fini(struct amdgpu_device *adev)
  808. {
  809. /* clear state block */
  810. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  811. &adev->gfx.rlc.clear_state_gpu_addr,
  812. (void **)&adev->gfx.rlc.cs_ptr);
  813. /* jump table block */
  814. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  815. &adev->gfx.rlc.cp_table_gpu_addr,
  816. (void **)&adev->gfx.rlc.cp_table_ptr);
  817. }
  818. static int gfx_v9_0_rlc_init(struct amdgpu_device *adev)
  819. {
  820. volatile u32 *dst_ptr;
  821. u32 dws;
  822. const struct cs_section_def *cs_data;
  823. int r;
  824. adev->gfx.rlc.cs_data = gfx9_cs_data;
  825. cs_data = adev->gfx.rlc.cs_data;
  826. if (cs_data) {
  827. /* clear state block */
  828. adev->gfx.rlc.clear_state_size = dws = gfx_v9_0_get_csb_size(adev);
  829. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  830. AMDGPU_GEM_DOMAIN_VRAM,
  831. &adev->gfx.rlc.clear_state_obj,
  832. &adev->gfx.rlc.clear_state_gpu_addr,
  833. (void **)&adev->gfx.rlc.cs_ptr);
  834. if (r) {
  835. dev_err(adev->dev, "(%d) failed to create rlc csb bo\n",
  836. r);
  837. gfx_v9_0_rlc_fini(adev);
  838. return r;
  839. }
  840. /* set up the cs buffer */
  841. dst_ptr = adev->gfx.rlc.cs_ptr;
  842. gfx_v9_0_get_csb_buffer(adev, dst_ptr);
  843. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  844. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  845. }
  846. if (adev->asic_type == CHIP_RAVEN) {
  847. /* TODO: double check the cp_table_size for RV */
  848. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  849. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  850. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  851. &adev->gfx.rlc.cp_table_obj,
  852. &adev->gfx.rlc.cp_table_gpu_addr,
  853. (void **)&adev->gfx.rlc.cp_table_ptr);
  854. if (r) {
  855. dev_err(adev->dev,
  856. "(%d) failed to create cp table bo\n", r);
  857. gfx_v9_0_rlc_fini(adev);
  858. return r;
  859. }
  860. rv_init_cp_jump_table(adev);
  861. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  862. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  863. gfx_v9_0_init_lbpw(adev);
  864. }
  865. return 0;
  866. }
  867. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  868. {
  869. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  870. amdgpu_bo_free_kernel(&adev->gfx.mec.mec_fw_obj, NULL, NULL);
  871. }
  872. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  873. {
  874. int r;
  875. u32 *hpd;
  876. const __le32 *fw_data;
  877. unsigned fw_size;
  878. u32 *fw;
  879. size_t mec_hpd_size;
  880. const struct gfx_firmware_header_v1_0 *mec_hdr;
  881. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  882. /* take ownership of the relevant compute queues */
  883. amdgpu_gfx_compute_queue_acquire(adev);
  884. mec_hpd_size = adev->gfx.num_compute_rings * GFX9_MEC_HPD_SIZE;
  885. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  886. AMDGPU_GEM_DOMAIN_GTT,
  887. &adev->gfx.mec.hpd_eop_obj,
  888. &adev->gfx.mec.hpd_eop_gpu_addr,
  889. (void **)&hpd);
  890. if (r) {
  891. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  892. gfx_v9_0_mec_fini(adev);
  893. return r;
  894. }
  895. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  896. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  897. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  898. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  899. fw_data = (const __le32 *)
  900. (adev->gfx.mec_fw->data +
  901. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  902. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  903. r = amdgpu_bo_create_reserved(adev, mec_hdr->header.ucode_size_bytes,
  904. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  905. &adev->gfx.mec.mec_fw_obj,
  906. &adev->gfx.mec.mec_fw_gpu_addr,
  907. (void **)&fw);
  908. if (r) {
  909. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  910. gfx_v9_0_mec_fini(adev);
  911. return r;
  912. }
  913. memcpy(fw, fw_data, fw_size);
  914. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  915. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  916. return 0;
  917. }
  918. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  919. {
  920. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  921. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  922. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  923. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  924. (SQ_IND_INDEX__FORCE_READ_MASK));
  925. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  926. }
  927. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  928. uint32_t wave, uint32_t thread,
  929. uint32_t regno, uint32_t num, uint32_t *out)
  930. {
  931. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  932. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  933. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  934. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  935. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  936. (SQ_IND_INDEX__FORCE_READ_MASK) |
  937. (SQ_IND_INDEX__AUTO_INCR_MASK));
  938. while (num--)
  939. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  940. }
  941. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  942. {
  943. /* type 1 wave data */
  944. dst[(*no_fields)++] = 1;
  945. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  946. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  947. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  948. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  949. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  950. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  951. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  952. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  953. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  954. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  955. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  956. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  957. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  958. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  959. }
  960. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  961. uint32_t wave, uint32_t start,
  962. uint32_t size, uint32_t *dst)
  963. {
  964. wave_read_regs(
  965. adev, simd, wave, 0,
  966. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  967. }
  968. static void gfx_v9_0_read_wave_vgprs(struct amdgpu_device *adev, uint32_t simd,
  969. uint32_t wave, uint32_t thread,
  970. uint32_t start, uint32_t size,
  971. uint32_t *dst)
  972. {
  973. wave_read_regs(
  974. adev, simd, wave, thread,
  975. start + SQIND_WAVE_VGPRS_OFFSET, size, dst);
  976. }
  977. static void gfx_v9_0_select_me_pipe_q(struct amdgpu_device *adev,
  978. u32 me, u32 pipe, u32 q)
  979. {
  980. soc15_grbm_select(adev, me, pipe, q, 0);
  981. }
  982. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  983. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  984. .select_se_sh = &gfx_v9_0_select_se_sh,
  985. .read_wave_data = &gfx_v9_0_read_wave_data,
  986. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  987. .read_wave_vgprs = &gfx_v9_0_read_wave_vgprs,
  988. .select_me_pipe_q = &gfx_v9_0_select_me_pipe_q
  989. };
  990. static int gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  991. {
  992. u32 gb_addr_config;
  993. int err;
  994. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  995. switch (adev->asic_type) {
  996. case CHIP_VEGA10:
  997. adev->gfx.config.max_hw_contexts = 8;
  998. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  999. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1000. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1001. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  1002. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  1003. break;
  1004. case CHIP_VEGA12:
  1005. adev->gfx.config.max_hw_contexts = 8;
  1006. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1007. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1008. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1009. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  1010. gb_addr_config = VEGA12_GB_ADDR_CONFIG_GOLDEN;
  1011. DRM_INFO("fix gfx.config for vega12\n");
  1012. break;
  1013. case CHIP_VEGA20:
  1014. adev->gfx.config.max_hw_contexts = 8;
  1015. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1016. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1017. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1018. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  1019. gb_addr_config = RREG32_SOC15(GC, 0, mmGB_ADDR_CONFIG);
  1020. gb_addr_config &= ~0xf3e777ff;
  1021. gb_addr_config |= 0x22014042;
  1022. /* check vbios table if gpu info is not available */
  1023. err = amdgpu_atomfirmware_get_gfx_info(adev);
  1024. if (err)
  1025. return err;
  1026. break;
  1027. case CHIP_RAVEN:
  1028. adev->gfx.config.max_hw_contexts = 8;
  1029. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1030. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1031. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1032. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  1033. gb_addr_config = RAVEN_GB_ADDR_CONFIG_GOLDEN;
  1034. break;
  1035. default:
  1036. BUG();
  1037. break;
  1038. }
  1039. adev->gfx.config.gb_addr_config = gb_addr_config;
  1040. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  1041. REG_GET_FIELD(
  1042. adev->gfx.config.gb_addr_config,
  1043. GB_ADDR_CONFIG,
  1044. NUM_PIPES);
  1045. adev->gfx.config.max_tile_pipes =
  1046. adev->gfx.config.gb_addr_config_fields.num_pipes;
  1047. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  1048. REG_GET_FIELD(
  1049. adev->gfx.config.gb_addr_config,
  1050. GB_ADDR_CONFIG,
  1051. NUM_BANKS);
  1052. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  1053. REG_GET_FIELD(
  1054. adev->gfx.config.gb_addr_config,
  1055. GB_ADDR_CONFIG,
  1056. MAX_COMPRESSED_FRAGS);
  1057. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  1058. REG_GET_FIELD(
  1059. adev->gfx.config.gb_addr_config,
  1060. GB_ADDR_CONFIG,
  1061. NUM_RB_PER_SE);
  1062. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  1063. REG_GET_FIELD(
  1064. adev->gfx.config.gb_addr_config,
  1065. GB_ADDR_CONFIG,
  1066. NUM_SHADER_ENGINES);
  1067. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  1068. REG_GET_FIELD(
  1069. adev->gfx.config.gb_addr_config,
  1070. GB_ADDR_CONFIG,
  1071. PIPE_INTERLEAVE_SIZE));
  1072. return 0;
  1073. }
  1074. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  1075. struct amdgpu_ngg_buf *ngg_buf,
  1076. int size_se,
  1077. int default_size_se)
  1078. {
  1079. int r;
  1080. if (size_se < 0) {
  1081. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  1082. return -EINVAL;
  1083. }
  1084. size_se = size_se ? size_se : default_size_se;
  1085. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  1086. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  1087. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  1088. &ngg_buf->bo,
  1089. &ngg_buf->gpu_addr,
  1090. NULL);
  1091. if (r) {
  1092. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  1093. return r;
  1094. }
  1095. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  1096. return r;
  1097. }
  1098. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  1099. {
  1100. int i;
  1101. for (i = 0; i < NGG_BUF_MAX; i++)
  1102. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  1103. &adev->gfx.ngg.buf[i].gpu_addr,
  1104. NULL);
  1105. memset(&adev->gfx.ngg.buf[0], 0,
  1106. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  1107. adev->gfx.ngg.init = false;
  1108. return 0;
  1109. }
  1110. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  1111. {
  1112. int r;
  1113. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  1114. return 0;
  1115. /* GDS reserve memory: 64 bytes alignment */
  1116. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  1117. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  1118. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  1119. adev->gfx.ngg.gds_reserve_addr = RREG32_SOC15(GC, 0, mmGDS_VMID0_BASE);
  1120. adev->gfx.ngg.gds_reserve_addr += RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  1121. /* Primitive Buffer */
  1122. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  1123. amdgpu_prim_buf_per_se,
  1124. 64 * 1024);
  1125. if (r) {
  1126. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  1127. goto err;
  1128. }
  1129. /* Position Buffer */
  1130. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  1131. amdgpu_pos_buf_per_se,
  1132. 256 * 1024);
  1133. if (r) {
  1134. dev_err(adev->dev, "Failed to create Position Buffer\n");
  1135. goto err;
  1136. }
  1137. /* Control Sideband */
  1138. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  1139. amdgpu_cntl_sb_buf_per_se,
  1140. 256);
  1141. if (r) {
  1142. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  1143. goto err;
  1144. }
  1145. /* Parameter Cache, not created by default */
  1146. if (amdgpu_param_buf_per_se <= 0)
  1147. goto out;
  1148. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  1149. amdgpu_param_buf_per_se,
  1150. 512 * 1024);
  1151. if (r) {
  1152. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  1153. goto err;
  1154. }
  1155. out:
  1156. adev->gfx.ngg.init = true;
  1157. return 0;
  1158. err:
  1159. gfx_v9_0_ngg_fini(adev);
  1160. return r;
  1161. }
  1162. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  1163. {
  1164. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1165. int r;
  1166. u32 data, base;
  1167. if (!amdgpu_ngg)
  1168. return 0;
  1169. /* Program buffer size */
  1170. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE,
  1171. adev->gfx.ngg.buf[NGG_PRIM].size >> 8);
  1172. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE,
  1173. adev->gfx.ngg.buf[NGG_POS].size >> 8);
  1174. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  1175. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE,
  1176. adev->gfx.ngg.buf[NGG_CNTL].size >> 8);
  1177. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE,
  1178. adev->gfx.ngg.buf[NGG_PARAM].size >> 10);
  1179. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  1180. /* Program buffer base address */
  1181. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1182. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  1183. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  1184. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1185. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  1186. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  1187. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1188. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  1189. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  1190. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1191. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  1192. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  1193. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1194. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  1195. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  1196. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1197. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  1198. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  1199. /* Clear GDS reserved memory */
  1200. r = amdgpu_ring_alloc(ring, 17);
  1201. if (r) {
  1202. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  1203. ring->idx, r);
  1204. return r;
  1205. }
  1206. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1207. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  1208. (adev->gds.mem.total_size +
  1209. adev->gfx.ngg.gds_reserve_size) >>
  1210. AMDGPU_GDS_SHIFT);
  1211. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  1212. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  1213. PACKET3_DMA_DATA_DST_SEL(1) |
  1214. PACKET3_DMA_DATA_SRC_SEL(2)));
  1215. amdgpu_ring_write(ring, 0);
  1216. amdgpu_ring_write(ring, 0);
  1217. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  1218. amdgpu_ring_write(ring, 0);
  1219. amdgpu_ring_write(ring, PACKET3_DMA_DATA_CMD_RAW_WAIT |
  1220. adev->gfx.ngg.gds_reserve_size);
  1221. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1222. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE), 0);
  1223. amdgpu_ring_commit(ring);
  1224. return 0;
  1225. }
  1226. static int gfx_v9_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1227. int mec, int pipe, int queue)
  1228. {
  1229. int r;
  1230. unsigned irq_type;
  1231. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1232. ring = &adev->gfx.compute_ring[ring_id];
  1233. /* mec0 is me1 */
  1234. ring->me = mec + 1;
  1235. ring->pipe = pipe;
  1236. ring->queue = queue;
  1237. ring->ring_obj = NULL;
  1238. ring->use_doorbell = true;
  1239. ring->doorbell_index = (AMDGPU_DOORBELL_MEC_RING0 + ring_id) << 1;
  1240. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1241. + (ring_id * GFX9_MEC_HPD_SIZE);
  1242. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1243. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1244. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1245. + ring->pipe;
  1246. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1247. r = amdgpu_ring_init(adev, ring, 1024,
  1248. &adev->gfx.eop_irq, irq_type);
  1249. if (r)
  1250. return r;
  1251. return 0;
  1252. }
  1253. static int gfx_v9_0_sw_init(void *handle)
  1254. {
  1255. int i, j, k, r, ring_id;
  1256. struct amdgpu_ring *ring;
  1257. struct amdgpu_kiq *kiq;
  1258. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1259. switch (adev->asic_type) {
  1260. case CHIP_VEGA10:
  1261. case CHIP_VEGA12:
  1262. case CHIP_VEGA20:
  1263. case CHIP_RAVEN:
  1264. adev->gfx.mec.num_mec = 2;
  1265. break;
  1266. default:
  1267. adev->gfx.mec.num_mec = 1;
  1268. break;
  1269. }
  1270. adev->gfx.mec.num_pipe_per_mec = 4;
  1271. adev->gfx.mec.num_queue_per_pipe = 8;
  1272. /* KIQ event */
  1273. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  1274. if (r)
  1275. return r;
  1276. /* EOP Event */
  1277. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  1278. if (r)
  1279. return r;
  1280. /* Privileged reg */
  1281. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, 184,
  1282. &adev->gfx.priv_reg_irq);
  1283. if (r)
  1284. return r;
  1285. /* Privileged inst */
  1286. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, 185,
  1287. &adev->gfx.priv_inst_irq);
  1288. if (r)
  1289. return r;
  1290. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1291. gfx_v9_0_scratch_init(adev);
  1292. r = gfx_v9_0_init_microcode(adev);
  1293. if (r) {
  1294. DRM_ERROR("Failed to load gfx firmware!\n");
  1295. return r;
  1296. }
  1297. r = gfx_v9_0_rlc_init(adev);
  1298. if (r) {
  1299. DRM_ERROR("Failed to init rlc BOs!\n");
  1300. return r;
  1301. }
  1302. r = gfx_v9_0_mec_init(adev);
  1303. if (r) {
  1304. DRM_ERROR("Failed to init MEC BOs!\n");
  1305. return r;
  1306. }
  1307. /* set up the gfx ring */
  1308. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1309. ring = &adev->gfx.gfx_ring[i];
  1310. ring->ring_obj = NULL;
  1311. if (!i)
  1312. sprintf(ring->name, "gfx");
  1313. else
  1314. sprintf(ring->name, "gfx_%d", i);
  1315. ring->use_doorbell = true;
  1316. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  1317. r = amdgpu_ring_init(adev, ring, 1024,
  1318. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  1319. if (r)
  1320. return r;
  1321. }
  1322. /* set up the compute queues - allocate horizontally across pipes */
  1323. ring_id = 0;
  1324. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1325. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1326. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1327. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1328. continue;
  1329. r = gfx_v9_0_compute_ring_init(adev,
  1330. ring_id,
  1331. i, k, j);
  1332. if (r)
  1333. return r;
  1334. ring_id++;
  1335. }
  1336. }
  1337. }
  1338. r = amdgpu_gfx_kiq_init(adev, GFX9_MEC_HPD_SIZE);
  1339. if (r) {
  1340. DRM_ERROR("Failed to init KIQ BOs!\n");
  1341. return r;
  1342. }
  1343. kiq = &adev->gfx.kiq;
  1344. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1345. if (r)
  1346. return r;
  1347. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1348. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct v9_mqd_allocation));
  1349. if (r)
  1350. return r;
  1351. /* reserve GDS, GWS and OA resource for gfx */
  1352. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1353. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1354. &adev->gds.gds_gfx_bo, NULL, NULL);
  1355. if (r)
  1356. return r;
  1357. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1358. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1359. &adev->gds.gws_gfx_bo, NULL, NULL);
  1360. if (r)
  1361. return r;
  1362. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1363. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1364. &adev->gds.oa_gfx_bo, NULL, NULL);
  1365. if (r)
  1366. return r;
  1367. adev->gfx.ce_ram_size = 0x8000;
  1368. r = gfx_v9_0_gpu_early_init(adev);
  1369. if (r)
  1370. return r;
  1371. r = gfx_v9_0_ngg_init(adev);
  1372. if (r)
  1373. return r;
  1374. return 0;
  1375. }
  1376. static int gfx_v9_0_sw_fini(void *handle)
  1377. {
  1378. int i;
  1379. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1380. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1381. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1382. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1383. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1384. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1385. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1386. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1387. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1388. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1389. amdgpu_gfx_kiq_fini(adev);
  1390. gfx_v9_0_mec_fini(adev);
  1391. gfx_v9_0_ngg_fini(adev);
  1392. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  1393. &adev->gfx.rlc.clear_state_gpu_addr,
  1394. (void **)&adev->gfx.rlc.cs_ptr);
  1395. if (adev->asic_type == CHIP_RAVEN) {
  1396. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  1397. &adev->gfx.rlc.cp_table_gpu_addr,
  1398. (void **)&adev->gfx.rlc.cp_table_ptr);
  1399. }
  1400. gfx_v9_0_free_microcode(adev);
  1401. return 0;
  1402. }
  1403. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1404. {
  1405. /* TODO */
  1406. }
  1407. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1408. {
  1409. u32 data;
  1410. if (instance == 0xffffffff)
  1411. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1412. else
  1413. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1414. if (se_num == 0xffffffff)
  1415. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1416. else
  1417. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1418. if (sh_num == 0xffffffff)
  1419. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1420. else
  1421. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1422. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1423. }
  1424. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1425. {
  1426. u32 data, mask;
  1427. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1428. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1429. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1430. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1431. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  1432. adev->gfx.config.max_sh_per_se);
  1433. return (~data) & mask;
  1434. }
  1435. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1436. {
  1437. int i, j;
  1438. u32 data;
  1439. u32 active_rbs = 0;
  1440. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1441. adev->gfx.config.max_sh_per_se;
  1442. mutex_lock(&adev->grbm_idx_mutex);
  1443. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1444. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1445. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1446. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1447. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1448. rb_bitmap_width_per_sh);
  1449. }
  1450. }
  1451. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1452. mutex_unlock(&adev->grbm_idx_mutex);
  1453. adev->gfx.config.backend_enable_mask = active_rbs;
  1454. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1455. }
  1456. #define DEFAULT_SH_MEM_BASES (0x6000)
  1457. #define FIRST_COMPUTE_VMID (8)
  1458. #define LAST_COMPUTE_VMID (16)
  1459. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1460. {
  1461. int i;
  1462. uint32_t sh_mem_config;
  1463. uint32_t sh_mem_bases;
  1464. /*
  1465. * Configure apertures:
  1466. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1467. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1468. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1469. */
  1470. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1471. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1472. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1473. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1474. mutex_lock(&adev->srbm_mutex);
  1475. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1476. soc15_grbm_select(adev, 0, 0, 0, i);
  1477. /* CP and shaders */
  1478. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1479. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1480. }
  1481. soc15_grbm_select(adev, 0, 0, 0, 0);
  1482. mutex_unlock(&adev->srbm_mutex);
  1483. }
  1484. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1485. {
  1486. u32 tmp;
  1487. int i;
  1488. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1489. gfx_v9_0_tiling_mode_table_init(adev);
  1490. gfx_v9_0_setup_rb(adev);
  1491. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1492. adev->gfx.config.db_debug2 = RREG32_SOC15(GC, 0, mmDB_DEBUG2);
  1493. /* XXX SH_MEM regs */
  1494. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1495. mutex_lock(&adev->srbm_mutex);
  1496. for (i = 0; i < adev->vm_manager.id_mgr[AMDGPU_GFXHUB].num_ids; i++) {
  1497. soc15_grbm_select(adev, 0, 0, 0, i);
  1498. /* CP and shaders */
  1499. if (i == 0) {
  1500. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1501. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1502. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1503. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1504. } else {
  1505. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1506. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1507. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1508. tmp = REG_SET_FIELD(0, SH_MEM_BASES, PRIVATE_BASE,
  1509. (adev->gmc.private_aperture_start >> 48));
  1510. tmp = REG_SET_FIELD(tmp, SH_MEM_BASES, SHARED_BASE,
  1511. (adev->gmc.shared_aperture_start >> 48));
  1512. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, tmp);
  1513. }
  1514. }
  1515. soc15_grbm_select(adev, 0, 0, 0, 0);
  1516. mutex_unlock(&adev->srbm_mutex);
  1517. gfx_v9_0_init_compute_vmid(adev);
  1518. mutex_lock(&adev->grbm_idx_mutex);
  1519. /*
  1520. * making sure that the following register writes will be broadcasted
  1521. * to all the shaders
  1522. */
  1523. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1524. WREG32_SOC15(GC, 0, mmPA_SC_FIFO_SIZE,
  1525. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1526. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1527. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1528. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1529. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1530. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1531. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1532. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1533. mutex_unlock(&adev->grbm_idx_mutex);
  1534. }
  1535. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1536. {
  1537. u32 i, j, k;
  1538. u32 mask;
  1539. mutex_lock(&adev->grbm_idx_mutex);
  1540. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1541. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1542. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1543. for (k = 0; k < adev->usec_timeout; k++) {
  1544. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1545. break;
  1546. udelay(1);
  1547. }
  1548. if (k == adev->usec_timeout) {
  1549. gfx_v9_0_select_se_sh(adev, 0xffffffff,
  1550. 0xffffffff, 0xffffffff);
  1551. mutex_unlock(&adev->grbm_idx_mutex);
  1552. DRM_INFO("Timeout wait for RLC serdes %u,%u\n",
  1553. i, j);
  1554. return;
  1555. }
  1556. }
  1557. }
  1558. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1559. mutex_unlock(&adev->grbm_idx_mutex);
  1560. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1561. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1562. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1563. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1564. for (k = 0; k < adev->usec_timeout; k++) {
  1565. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1566. break;
  1567. udelay(1);
  1568. }
  1569. }
  1570. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1571. bool enable)
  1572. {
  1573. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1574. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1575. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1576. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1577. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1578. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1579. }
  1580. static void gfx_v9_0_init_csb(struct amdgpu_device *adev)
  1581. {
  1582. /* csib */
  1583. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_HI),
  1584. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  1585. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_LO),
  1586. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  1587. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_LENGTH),
  1588. adev->gfx.rlc.clear_state_size);
  1589. }
  1590. static void gfx_v9_1_parse_ind_reg_list(int *register_list_format,
  1591. int indirect_offset,
  1592. int list_size,
  1593. int *unique_indirect_regs,
  1594. int unique_indirect_reg_count,
  1595. int *indirect_start_offsets,
  1596. int *indirect_start_offsets_count,
  1597. int max_start_offsets_count)
  1598. {
  1599. int idx;
  1600. for (; indirect_offset < list_size; indirect_offset++) {
  1601. WARN_ON(*indirect_start_offsets_count >= max_start_offsets_count);
  1602. indirect_start_offsets[*indirect_start_offsets_count] = indirect_offset;
  1603. *indirect_start_offsets_count = *indirect_start_offsets_count + 1;
  1604. while (register_list_format[indirect_offset] != 0xFFFFFFFF) {
  1605. indirect_offset += 2;
  1606. /* look for the matching indice */
  1607. for (idx = 0; idx < unique_indirect_reg_count; idx++) {
  1608. if (unique_indirect_regs[idx] ==
  1609. register_list_format[indirect_offset] ||
  1610. !unique_indirect_regs[idx])
  1611. break;
  1612. }
  1613. BUG_ON(idx >= unique_indirect_reg_count);
  1614. if (!unique_indirect_regs[idx])
  1615. unique_indirect_regs[idx] = register_list_format[indirect_offset];
  1616. indirect_offset++;
  1617. }
  1618. }
  1619. }
  1620. static int gfx_v9_1_init_rlc_save_restore_list(struct amdgpu_device *adev)
  1621. {
  1622. int unique_indirect_regs[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1623. int unique_indirect_reg_count = 0;
  1624. int indirect_start_offsets[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1625. int indirect_start_offsets_count = 0;
  1626. int list_size = 0;
  1627. int i = 0, j = 0;
  1628. u32 tmp = 0;
  1629. u32 *register_list_format =
  1630. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  1631. if (!register_list_format)
  1632. return -ENOMEM;
  1633. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  1634. adev->gfx.rlc.reg_list_format_size_bytes);
  1635. /* setup unique_indirect_regs array and indirect_start_offsets array */
  1636. unique_indirect_reg_count = ARRAY_SIZE(unique_indirect_regs);
  1637. gfx_v9_1_parse_ind_reg_list(register_list_format,
  1638. adev->gfx.rlc.reg_list_format_direct_reg_list_length,
  1639. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  1640. unique_indirect_regs,
  1641. unique_indirect_reg_count,
  1642. indirect_start_offsets,
  1643. &indirect_start_offsets_count,
  1644. ARRAY_SIZE(indirect_start_offsets));
  1645. /* enable auto inc in case it is disabled */
  1646. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1647. tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  1648. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1649. /* write register_restore table to offset 0x0 using RLC_SRM_ARAM_ADDR/DATA */
  1650. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR),
  1651. RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET);
  1652. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1653. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1654. adev->gfx.rlc.register_restore[i]);
  1655. /* load indirect register */
  1656. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1657. adev->gfx.rlc.reg_list_format_start);
  1658. /* direct register portion */
  1659. for (i = 0; i < adev->gfx.rlc.reg_list_format_direct_reg_list_length; i++)
  1660. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1661. register_list_format[i]);
  1662. /* indirect register portion */
  1663. while (i < (adev->gfx.rlc.reg_list_format_size_bytes >> 2)) {
  1664. if (register_list_format[i] == 0xFFFFFFFF) {
  1665. WREG32_SOC15(GC, 0, mmRLC_GPM_SCRATCH_DATA, register_list_format[i++]);
  1666. continue;
  1667. }
  1668. WREG32_SOC15(GC, 0, mmRLC_GPM_SCRATCH_DATA, register_list_format[i++]);
  1669. WREG32_SOC15(GC, 0, mmRLC_GPM_SCRATCH_DATA, register_list_format[i++]);
  1670. for (j = 0; j < unique_indirect_reg_count; j++) {
  1671. if (register_list_format[i] == unique_indirect_regs[j]) {
  1672. WREG32_SOC15(GC, 0, mmRLC_GPM_SCRATCH_DATA, j);
  1673. break;
  1674. }
  1675. }
  1676. BUG_ON(j >= unique_indirect_reg_count);
  1677. i++;
  1678. }
  1679. /* set save/restore list size */
  1680. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  1681. list_size = list_size >> 1;
  1682. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1683. adev->gfx.rlc.reg_restore_list_size);
  1684. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA), list_size);
  1685. /* write the starting offsets to RLC scratch ram */
  1686. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1687. adev->gfx.rlc.starting_offsets_start);
  1688. for (i = 0; i < ARRAY_SIZE(indirect_start_offsets); i++)
  1689. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1690. indirect_start_offsets[i]);
  1691. /* load unique indirect regs*/
  1692. for (i = 0; i < ARRAY_SIZE(unique_indirect_regs); i++) {
  1693. if (unique_indirect_regs[i] != 0) {
  1694. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_ADDR_0)
  1695. + GFX_RLC_SRM_INDEX_CNTL_ADDR_OFFSETS[i],
  1696. unique_indirect_regs[i] & 0x3FFFF);
  1697. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_DATA_0)
  1698. + GFX_RLC_SRM_INDEX_CNTL_DATA_OFFSETS[i],
  1699. unique_indirect_regs[i] >> 20);
  1700. }
  1701. }
  1702. kfree(register_list_format);
  1703. return 0;
  1704. }
  1705. static void gfx_v9_0_enable_save_restore_machine(struct amdgpu_device *adev)
  1706. {
  1707. WREG32_FIELD15(GC, 0, RLC_SRM_CNTL, SRM_ENABLE, 1);
  1708. }
  1709. static void pwr_10_0_gfxip_control_over_cgpg(struct amdgpu_device *adev,
  1710. bool enable)
  1711. {
  1712. uint32_t data = 0;
  1713. uint32_t default_data = 0;
  1714. default_data = data = RREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS));
  1715. if (enable == true) {
  1716. /* enable GFXIP control over CGPG */
  1717. data |= PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1718. if(default_data != data)
  1719. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1720. /* update status */
  1721. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK;
  1722. data |= (2 << PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT);
  1723. if(default_data != data)
  1724. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1725. } else {
  1726. /* restore GFXIP control over GCPG */
  1727. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1728. if(default_data != data)
  1729. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1730. }
  1731. }
  1732. static void gfx_v9_0_init_gfx_power_gating(struct amdgpu_device *adev)
  1733. {
  1734. uint32_t data = 0;
  1735. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1736. AMD_PG_SUPPORT_GFX_SMG |
  1737. AMD_PG_SUPPORT_GFX_DMG)) {
  1738. /* init IDLE_POLL_COUNT = 60 */
  1739. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  1740. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  1741. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  1742. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  1743. /* init RLC PG Delay */
  1744. data = 0;
  1745. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  1746. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  1747. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  1748. data |= (0x40 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  1749. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY), data);
  1750. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2));
  1751. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  1752. data |= (0x4 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  1753. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2), data);
  1754. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3));
  1755. data &= ~RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK;
  1756. data |= (0xff << RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT);
  1757. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3), data);
  1758. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL));
  1759. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  1760. /* program GRBM_REG_SAVE_GFX_IDLE_THRESHOLD to 0x55f0 */
  1761. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  1762. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL), data);
  1763. pwr_10_0_gfxip_control_over_cgpg(adev, true);
  1764. }
  1765. }
  1766. static void gfx_v9_0_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  1767. bool enable)
  1768. {
  1769. uint32_t data = 0;
  1770. uint32_t default_data = 0;
  1771. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1772. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1773. SMU_CLK_SLOWDOWN_ON_PU_ENABLE,
  1774. enable ? 1 : 0);
  1775. if (default_data != data)
  1776. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1777. }
  1778. static void gfx_v9_0_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  1779. bool enable)
  1780. {
  1781. uint32_t data = 0;
  1782. uint32_t default_data = 0;
  1783. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1784. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1785. SMU_CLK_SLOWDOWN_ON_PD_ENABLE,
  1786. enable ? 1 : 0);
  1787. if(default_data != data)
  1788. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1789. }
  1790. static void gfx_v9_0_enable_cp_power_gating(struct amdgpu_device *adev,
  1791. bool enable)
  1792. {
  1793. uint32_t data = 0;
  1794. uint32_t default_data = 0;
  1795. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1796. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1797. CP_PG_DISABLE,
  1798. enable ? 0 : 1);
  1799. if(default_data != data)
  1800. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1801. }
  1802. static void gfx_v9_0_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  1803. bool enable)
  1804. {
  1805. uint32_t data, default_data;
  1806. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1807. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1808. GFX_POWER_GATING_ENABLE,
  1809. enable ? 1 : 0);
  1810. if(default_data != data)
  1811. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1812. }
  1813. static void gfx_v9_0_enable_gfx_pipeline_powergating(struct amdgpu_device *adev,
  1814. bool enable)
  1815. {
  1816. uint32_t data, default_data;
  1817. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1818. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1819. GFX_PIPELINE_PG_ENABLE,
  1820. enable ? 1 : 0);
  1821. if(default_data != data)
  1822. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1823. if (!enable)
  1824. /* read any GFX register to wake up GFX */
  1825. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_RENDER_CONTROL));
  1826. }
  1827. static void gfx_v9_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  1828. bool enable)
  1829. {
  1830. uint32_t data, default_data;
  1831. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1832. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1833. STATIC_PER_CU_PG_ENABLE,
  1834. enable ? 1 : 0);
  1835. if(default_data != data)
  1836. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1837. }
  1838. static void gfx_v9_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  1839. bool enable)
  1840. {
  1841. uint32_t data, default_data;
  1842. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1843. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1844. DYN_PER_CU_PG_ENABLE,
  1845. enable ? 1 : 0);
  1846. if(default_data != data)
  1847. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1848. }
  1849. static void gfx_v9_0_init_pg(struct amdgpu_device *adev)
  1850. {
  1851. if (!adev->gfx.rlc.is_rlc_v2_1)
  1852. return;
  1853. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1854. AMD_PG_SUPPORT_GFX_SMG |
  1855. AMD_PG_SUPPORT_GFX_DMG |
  1856. AMD_PG_SUPPORT_CP |
  1857. AMD_PG_SUPPORT_GDS |
  1858. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  1859. gfx_v9_0_init_csb(adev);
  1860. gfx_v9_1_init_rlc_save_restore_list(adev);
  1861. gfx_v9_0_enable_save_restore_machine(adev);
  1862. WREG32(mmRLC_JUMP_TABLE_RESTORE,
  1863. adev->gfx.rlc.cp_table_gpu_addr >> 8);
  1864. gfx_v9_0_init_gfx_power_gating(adev);
  1865. }
  1866. }
  1867. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1868. {
  1869. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 0);
  1870. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1871. gfx_v9_0_wait_for_rlc_serdes(adev);
  1872. }
  1873. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1874. {
  1875. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1876. udelay(50);
  1877. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1878. udelay(50);
  1879. }
  1880. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1881. {
  1882. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1883. u32 rlc_ucode_ver;
  1884. #endif
  1885. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1886. /* carrizo do enable cp interrupt after cp inited */
  1887. if (!(adev->flags & AMD_IS_APU))
  1888. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1889. udelay(50);
  1890. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1891. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1892. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1893. if(rlc_ucode_ver == 0x108) {
  1894. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1895. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1896. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1897. * default is 0x9C4 to create a 100us interval */
  1898. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1899. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1900. * to disable the page fault retry interrupts, default is
  1901. * 0x100 (256) */
  1902. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1903. }
  1904. #endif
  1905. }
  1906. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1907. {
  1908. const struct rlc_firmware_header_v2_0 *hdr;
  1909. const __le32 *fw_data;
  1910. unsigned i, fw_size;
  1911. if (!adev->gfx.rlc_fw)
  1912. return -EINVAL;
  1913. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1914. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1915. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1916. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1917. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1918. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1919. RLCG_UCODE_LOADING_START_ADDRESS);
  1920. for (i = 0; i < fw_size; i++)
  1921. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1922. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1923. return 0;
  1924. }
  1925. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1926. {
  1927. int r;
  1928. if (amdgpu_sriov_vf(adev)) {
  1929. gfx_v9_0_init_csb(adev);
  1930. return 0;
  1931. }
  1932. gfx_v9_0_rlc_stop(adev);
  1933. /* disable CG */
  1934. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1935. /* disable PG */
  1936. WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
  1937. gfx_v9_0_rlc_reset(adev);
  1938. gfx_v9_0_init_pg(adev);
  1939. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1940. /* legacy rlc firmware loading */
  1941. r = gfx_v9_0_rlc_load_microcode(adev);
  1942. if (r)
  1943. return r;
  1944. }
  1945. if (adev->asic_type == CHIP_RAVEN) {
  1946. if (amdgpu_lbpw != 0)
  1947. gfx_v9_0_enable_lbpw(adev, true);
  1948. else
  1949. gfx_v9_0_enable_lbpw(adev, false);
  1950. }
  1951. gfx_v9_0_rlc_start(adev);
  1952. return 0;
  1953. }
  1954. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1955. {
  1956. int i;
  1957. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  1958. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  1959. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  1960. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  1961. if (!enable) {
  1962. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1963. adev->gfx.gfx_ring[i].ready = false;
  1964. }
  1965. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  1966. udelay(50);
  1967. }
  1968. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1969. {
  1970. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1971. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1972. const struct gfx_firmware_header_v1_0 *me_hdr;
  1973. const __le32 *fw_data;
  1974. unsigned i, fw_size;
  1975. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1976. return -EINVAL;
  1977. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1978. adev->gfx.pfp_fw->data;
  1979. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  1980. adev->gfx.ce_fw->data;
  1981. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  1982. adev->gfx.me_fw->data;
  1983. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1984. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1985. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1986. gfx_v9_0_cp_gfx_enable(adev, false);
  1987. /* PFP */
  1988. fw_data = (const __le32 *)
  1989. (adev->gfx.pfp_fw->data +
  1990. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1991. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1992. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  1993. for (i = 0; i < fw_size; i++)
  1994. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1995. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  1996. /* CE */
  1997. fw_data = (const __le32 *)
  1998. (adev->gfx.ce_fw->data +
  1999. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2000. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2001. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  2002. for (i = 0; i < fw_size; i++)
  2003. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2004. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2005. /* ME */
  2006. fw_data = (const __le32 *)
  2007. (adev->gfx.me_fw->data +
  2008. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2009. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2010. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  2011. for (i = 0; i < fw_size; i++)
  2012. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2013. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2014. return 0;
  2015. }
  2016. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  2017. {
  2018. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2019. const struct cs_section_def *sect = NULL;
  2020. const struct cs_extent_def *ext = NULL;
  2021. int r, i, tmp;
  2022. /* init the CP */
  2023. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2024. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  2025. gfx_v9_0_cp_gfx_enable(adev, true);
  2026. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4 + 3);
  2027. if (r) {
  2028. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2029. return r;
  2030. }
  2031. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2032. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2033. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2034. amdgpu_ring_write(ring, 0x80000000);
  2035. amdgpu_ring_write(ring, 0x80000000);
  2036. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  2037. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2038. if (sect->id == SECT_CONTEXT) {
  2039. amdgpu_ring_write(ring,
  2040. PACKET3(PACKET3_SET_CONTEXT_REG,
  2041. ext->reg_count));
  2042. amdgpu_ring_write(ring,
  2043. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2044. for (i = 0; i < ext->reg_count; i++)
  2045. amdgpu_ring_write(ring, ext->extent[i]);
  2046. }
  2047. }
  2048. }
  2049. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2050. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2051. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2052. amdgpu_ring_write(ring, 0);
  2053. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2054. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2055. amdgpu_ring_write(ring, 0x8000);
  2056. amdgpu_ring_write(ring, 0x8000);
  2057. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG,1));
  2058. tmp = (PACKET3_SET_UCONFIG_REG_INDEX_TYPE |
  2059. (SOC15_REG_OFFSET(GC, 0, mmVGT_INDEX_TYPE) - PACKET3_SET_UCONFIG_REG_START));
  2060. amdgpu_ring_write(ring, tmp);
  2061. amdgpu_ring_write(ring, 0);
  2062. amdgpu_ring_commit(ring);
  2063. return 0;
  2064. }
  2065. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  2066. {
  2067. struct amdgpu_ring *ring;
  2068. u32 tmp;
  2069. u32 rb_bufsz;
  2070. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  2071. /* Set the write pointer delay */
  2072. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  2073. /* set the RB to use vmid 0 */
  2074. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  2075. /* Set ring buffer size */
  2076. ring = &adev->gfx.gfx_ring[0];
  2077. rb_bufsz = order_base_2(ring->ring_size / 8);
  2078. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  2079. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  2080. #ifdef __BIG_ENDIAN
  2081. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  2082. #endif
  2083. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  2084. /* Initialize the ring buffer's write pointers */
  2085. ring->wptr = 0;
  2086. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2087. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  2088. /* set the wb address wether it's enabled or not */
  2089. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2090. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2091. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  2092. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2093. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  2094. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  2095. mdelay(1);
  2096. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  2097. rb_addr = ring->gpu_addr >> 8;
  2098. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  2099. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2100. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  2101. if (ring->use_doorbell) {
  2102. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2103. DOORBELL_OFFSET, ring->doorbell_index);
  2104. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2105. DOORBELL_EN, 1);
  2106. } else {
  2107. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  2108. }
  2109. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  2110. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  2111. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  2112. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  2113. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  2114. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  2115. /* start the ring */
  2116. gfx_v9_0_cp_gfx_start(adev);
  2117. ring->ready = true;
  2118. return 0;
  2119. }
  2120. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2121. {
  2122. int i;
  2123. if (enable) {
  2124. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  2125. } else {
  2126. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  2127. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2128. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2129. adev->gfx.compute_ring[i].ready = false;
  2130. adev->gfx.kiq.ring.ready = false;
  2131. }
  2132. udelay(50);
  2133. }
  2134. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2135. {
  2136. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2137. const __le32 *fw_data;
  2138. unsigned i;
  2139. u32 tmp;
  2140. if (!adev->gfx.mec_fw)
  2141. return -EINVAL;
  2142. gfx_v9_0_cp_compute_enable(adev, false);
  2143. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2144. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2145. fw_data = (const __le32 *)
  2146. (adev->gfx.mec_fw->data +
  2147. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2148. tmp = 0;
  2149. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  2150. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  2151. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  2152. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  2153. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  2154. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  2155. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  2156. /* MEC1 */
  2157. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2158. mec_hdr->jt_offset);
  2159. for (i = 0; i < mec_hdr->jt_size; i++)
  2160. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  2161. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  2162. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2163. adev->gfx.mec_fw_version);
  2164. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2165. return 0;
  2166. }
  2167. /* KIQ functions */
  2168. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  2169. {
  2170. uint32_t tmp;
  2171. struct amdgpu_device *adev = ring->adev;
  2172. /* tell RLC which is KIQ queue */
  2173. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  2174. tmp &= 0xffffff00;
  2175. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  2176. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2177. tmp |= 0x80;
  2178. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2179. }
  2180. static int gfx_v9_0_kiq_kcq_enable(struct amdgpu_device *adev)
  2181. {
  2182. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  2183. uint32_t scratch, tmp = 0;
  2184. uint64_t queue_mask = 0;
  2185. int r, i;
  2186. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  2187. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  2188. continue;
  2189. /* This situation may be hit in the future if a new HW
  2190. * generation exposes more than 64 queues. If so, the
  2191. * definition of queue_mask needs updating */
  2192. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  2193. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  2194. break;
  2195. }
  2196. queue_mask |= (1ull << i);
  2197. }
  2198. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2199. if (r) {
  2200. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2201. return r;
  2202. }
  2203. WREG32(scratch, 0xCAFEDEAD);
  2204. r = amdgpu_ring_alloc(kiq_ring, (7 * adev->gfx.num_compute_rings) + 11);
  2205. if (r) {
  2206. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2207. amdgpu_gfx_scratch_free(adev, scratch);
  2208. return r;
  2209. }
  2210. /* set resources */
  2211. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  2212. amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
  2213. PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
  2214. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  2215. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  2216. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  2217. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  2218. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  2219. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  2220. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2221. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2222. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  2223. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2224. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  2225. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  2226. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2227. PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
  2228. PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
  2229. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  2230. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  2231. PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
  2232. PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
  2233. PACKET3_MAP_QUEUES_ALLOC_FORMAT(0) | /* alloc format: all_on_one_pipe */
  2234. PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
  2235. PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
  2236. amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
  2237. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  2238. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  2239. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  2240. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  2241. }
  2242. /* write to scratch for completion */
  2243. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2244. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2245. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2246. amdgpu_ring_commit(kiq_ring);
  2247. for (i = 0; i < adev->usec_timeout; i++) {
  2248. tmp = RREG32(scratch);
  2249. if (tmp == 0xDEADBEEF)
  2250. break;
  2251. DRM_UDELAY(1);
  2252. }
  2253. if (i >= adev->usec_timeout) {
  2254. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  2255. scratch, tmp);
  2256. r = -EINVAL;
  2257. }
  2258. amdgpu_gfx_scratch_free(adev, scratch);
  2259. return r;
  2260. }
  2261. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  2262. {
  2263. struct amdgpu_device *adev = ring->adev;
  2264. struct v9_mqd *mqd = ring->mqd_ptr;
  2265. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  2266. uint32_t tmp;
  2267. mqd->header = 0xC0310800;
  2268. mqd->compute_pipelinestat_enable = 0x00000001;
  2269. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2270. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2271. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2272. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2273. mqd->compute_misc_reserved = 0x00000003;
  2274. mqd->dynamic_cu_mask_addr_lo =
  2275. lower_32_bits(ring->mqd_gpu_addr
  2276. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2277. mqd->dynamic_cu_mask_addr_hi =
  2278. upper_32_bits(ring->mqd_gpu_addr
  2279. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2280. eop_base_addr = ring->eop_gpu_addr >> 8;
  2281. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  2282. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  2283. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2284. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  2285. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2286. (order_base_2(GFX9_MEC_HPD_SIZE / 4) - 1));
  2287. mqd->cp_hqd_eop_control = tmp;
  2288. /* enable doorbell? */
  2289. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2290. if (ring->use_doorbell) {
  2291. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2292. DOORBELL_OFFSET, ring->doorbell_index);
  2293. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2294. DOORBELL_EN, 1);
  2295. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2296. DOORBELL_SOURCE, 0);
  2297. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2298. DOORBELL_HIT, 0);
  2299. } else {
  2300. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2301. DOORBELL_EN, 0);
  2302. }
  2303. mqd->cp_hqd_pq_doorbell_control = tmp;
  2304. /* disable the queue if it's active */
  2305. ring->wptr = 0;
  2306. mqd->cp_hqd_dequeue_request = 0;
  2307. mqd->cp_hqd_pq_rptr = 0;
  2308. mqd->cp_hqd_pq_wptr_lo = 0;
  2309. mqd->cp_hqd_pq_wptr_hi = 0;
  2310. /* set the pointer to the MQD */
  2311. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  2312. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  2313. /* set MQD vmid to 0 */
  2314. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  2315. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2316. mqd->cp_mqd_control = tmp;
  2317. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2318. hqd_gpu_addr = ring->gpu_addr >> 8;
  2319. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2320. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2321. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2322. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  2323. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2324. (order_base_2(ring->ring_size / 4) - 1));
  2325. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2326. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2327. #ifdef __BIG_ENDIAN
  2328. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2329. #endif
  2330. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2331. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2332. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2333. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2334. mqd->cp_hqd_pq_control = tmp;
  2335. /* set the wb address whether it's enabled or not */
  2336. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2337. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2338. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2339. upper_32_bits(wb_gpu_addr) & 0xffff;
  2340. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2341. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2342. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2343. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2344. tmp = 0;
  2345. /* enable the doorbell if requested */
  2346. if (ring->use_doorbell) {
  2347. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2348. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2349. DOORBELL_OFFSET, ring->doorbell_index);
  2350. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2351. DOORBELL_EN, 1);
  2352. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2353. DOORBELL_SOURCE, 0);
  2354. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2355. DOORBELL_HIT, 0);
  2356. }
  2357. mqd->cp_hqd_pq_doorbell_control = tmp;
  2358. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2359. ring->wptr = 0;
  2360. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  2361. /* set the vmid for the queue */
  2362. mqd->cp_hqd_vmid = 0;
  2363. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  2364. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2365. mqd->cp_hqd_persistent_state = tmp;
  2366. /* set MIN_IB_AVAIL_SIZE */
  2367. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  2368. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  2369. mqd->cp_hqd_ib_control = tmp;
  2370. /* activate the queue */
  2371. mqd->cp_hqd_active = 1;
  2372. return 0;
  2373. }
  2374. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  2375. {
  2376. struct amdgpu_device *adev = ring->adev;
  2377. struct v9_mqd *mqd = ring->mqd_ptr;
  2378. int j;
  2379. /* disable wptr polling */
  2380. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2381. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  2382. mqd->cp_hqd_eop_base_addr_lo);
  2383. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  2384. mqd->cp_hqd_eop_base_addr_hi);
  2385. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2386. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  2387. mqd->cp_hqd_eop_control);
  2388. /* enable doorbell? */
  2389. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2390. mqd->cp_hqd_pq_doorbell_control);
  2391. /* disable the queue if it's active */
  2392. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2393. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2394. for (j = 0; j < adev->usec_timeout; j++) {
  2395. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2396. break;
  2397. udelay(1);
  2398. }
  2399. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2400. mqd->cp_hqd_dequeue_request);
  2401. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  2402. mqd->cp_hqd_pq_rptr);
  2403. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2404. mqd->cp_hqd_pq_wptr_lo);
  2405. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2406. mqd->cp_hqd_pq_wptr_hi);
  2407. }
  2408. /* set the pointer to the MQD */
  2409. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  2410. mqd->cp_mqd_base_addr_lo);
  2411. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  2412. mqd->cp_mqd_base_addr_hi);
  2413. /* set MQD vmid to 0 */
  2414. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  2415. mqd->cp_mqd_control);
  2416. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2417. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  2418. mqd->cp_hqd_pq_base_lo);
  2419. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  2420. mqd->cp_hqd_pq_base_hi);
  2421. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2422. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  2423. mqd->cp_hqd_pq_control);
  2424. /* set the wb address whether it's enabled or not */
  2425. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2426. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2427. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2428. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2429. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2430. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  2431. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  2432. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2433. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2434. /* enable the doorbell if requested */
  2435. if (ring->use_doorbell) {
  2436. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  2437. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  2438. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  2439. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  2440. }
  2441. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2442. mqd->cp_hqd_pq_doorbell_control);
  2443. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2444. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2445. mqd->cp_hqd_pq_wptr_lo);
  2446. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2447. mqd->cp_hqd_pq_wptr_hi);
  2448. /* set the vmid for the queue */
  2449. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2450. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  2451. mqd->cp_hqd_persistent_state);
  2452. /* activate the queue */
  2453. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  2454. mqd->cp_hqd_active);
  2455. if (ring->use_doorbell)
  2456. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2457. return 0;
  2458. }
  2459. static int gfx_v9_0_kiq_fini_register(struct amdgpu_ring *ring)
  2460. {
  2461. struct amdgpu_device *adev = ring->adev;
  2462. int j;
  2463. /* disable the queue if it's active */
  2464. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2465. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2466. for (j = 0; j < adev->usec_timeout; j++) {
  2467. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2468. break;
  2469. udelay(1);
  2470. }
  2471. if (j == AMDGPU_MAX_USEC_TIMEOUT) {
  2472. DRM_DEBUG("KIQ dequeue request failed.\n");
  2473. /* Manual disable if dequeue request times out */
  2474. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE, 0);
  2475. }
  2476. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2477. 0);
  2478. }
  2479. WREG32_SOC15(GC, 0, mmCP_HQD_IQ_TIMER, 0);
  2480. WREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL, 0);
  2481. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE, 0);
  2482. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL, 0x40000000);
  2483. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL, 0);
  2484. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR, 0);
  2485. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI, 0);
  2486. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO, 0);
  2487. return 0;
  2488. }
  2489. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  2490. {
  2491. struct amdgpu_device *adev = ring->adev;
  2492. struct v9_mqd *mqd = ring->mqd_ptr;
  2493. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  2494. gfx_v9_0_kiq_setting(ring);
  2495. if (adev->in_gpu_reset) { /* for GPU_RESET case */
  2496. /* reset MQD to a clean status */
  2497. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2498. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2499. /* reset ring buffer */
  2500. ring->wptr = 0;
  2501. amdgpu_ring_clear_ring(ring);
  2502. mutex_lock(&adev->srbm_mutex);
  2503. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2504. gfx_v9_0_kiq_init_register(ring);
  2505. soc15_grbm_select(adev, 0, 0, 0, 0);
  2506. mutex_unlock(&adev->srbm_mutex);
  2507. } else {
  2508. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2509. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2510. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2511. mutex_lock(&adev->srbm_mutex);
  2512. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2513. gfx_v9_0_mqd_init(ring);
  2514. gfx_v9_0_kiq_init_register(ring);
  2515. soc15_grbm_select(adev, 0, 0, 0, 0);
  2516. mutex_unlock(&adev->srbm_mutex);
  2517. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2518. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2519. }
  2520. return 0;
  2521. }
  2522. static int gfx_v9_0_kcq_init_queue(struct amdgpu_ring *ring)
  2523. {
  2524. struct amdgpu_device *adev = ring->adev;
  2525. struct v9_mqd *mqd = ring->mqd_ptr;
  2526. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  2527. if (!adev->in_gpu_reset && !adev->gfx.in_suspend) {
  2528. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2529. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2530. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2531. mutex_lock(&adev->srbm_mutex);
  2532. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2533. gfx_v9_0_mqd_init(ring);
  2534. soc15_grbm_select(adev, 0, 0, 0, 0);
  2535. mutex_unlock(&adev->srbm_mutex);
  2536. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2537. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2538. } else if (adev->in_gpu_reset) { /* for GPU_RESET case */
  2539. /* reset MQD to a clean status */
  2540. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2541. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2542. /* reset ring buffer */
  2543. ring->wptr = 0;
  2544. amdgpu_ring_clear_ring(ring);
  2545. } else {
  2546. amdgpu_ring_clear_ring(ring);
  2547. }
  2548. return 0;
  2549. }
  2550. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  2551. {
  2552. struct amdgpu_ring *ring = NULL;
  2553. int r = 0, i;
  2554. gfx_v9_0_cp_compute_enable(adev, true);
  2555. ring = &adev->gfx.kiq.ring;
  2556. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2557. if (unlikely(r != 0))
  2558. goto done;
  2559. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2560. if (!r) {
  2561. r = gfx_v9_0_kiq_init_queue(ring);
  2562. amdgpu_bo_kunmap(ring->mqd_obj);
  2563. ring->mqd_ptr = NULL;
  2564. }
  2565. amdgpu_bo_unreserve(ring->mqd_obj);
  2566. if (r)
  2567. goto done;
  2568. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2569. ring = &adev->gfx.compute_ring[i];
  2570. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2571. if (unlikely(r != 0))
  2572. goto done;
  2573. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2574. if (!r) {
  2575. r = gfx_v9_0_kcq_init_queue(ring);
  2576. amdgpu_bo_kunmap(ring->mqd_obj);
  2577. ring->mqd_ptr = NULL;
  2578. }
  2579. amdgpu_bo_unreserve(ring->mqd_obj);
  2580. if (r)
  2581. goto done;
  2582. }
  2583. r = gfx_v9_0_kiq_kcq_enable(adev);
  2584. done:
  2585. return r;
  2586. }
  2587. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  2588. {
  2589. int r, i;
  2590. struct amdgpu_ring *ring;
  2591. if (!(adev->flags & AMD_IS_APU))
  2592. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  2593. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  2594. /* legacy firmware loading */
  2595. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  2596. if (r)
  2597. return r;
  2598. r = gfx_v9_0_cp_compute_load_microcode(adev);
  2599. if (r)
  2600. return r;
  2601. }
  2602. r = gfx_v9_0_cp_gfx_resume(adev);
  2603. if (r)
  2604. return r;
  2605. r = gfx_v9_0_kiq_resume(adev);
  2606. if (r)
  2607. return r;
  2608. ring = &adev->gfx.gfx_ring[0];
  2609. r = amdgpu_ring_test_ring(ring);
  2610. if (r) {
  2611. ring->ready = false;
  2612. return r;
  2613. }
  2614. ring = &adev->gfx.kiq.ring;
  2615. ring->ready = true;
  2616. r = amdgpu_ring_test_ring(ring);
  2617. if (r)
  2618. ring->ready = false;
  2619. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2620. ring = &adev->gfx.compute_ring[i];
  2621. ring->ready = true;
  2622. r = amdgpu_ring_test_ring(ring);
  2623. if (r)
  2624. ring->ready = false;
  2625. }
  2626. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2627. return 0;
  2628. }
  2629. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2630. {
  2631. gfx_v9_0_cp_gfx_enable(adev, enable);
  2632. gfx_v9_0_cp_compute_enable(adev, enable);
  2633. }
  2634. static int gfx_v9_0_hw_init(void *handle)
  2635. {
  2636. int r;
  2637. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2638. gfx_v9_0_init_golden_registers(adev);
  2639. gfx_v9_0_gpu_init(adev);
  2640. r = gfx_v9_0_rlc_resume(adev);
  2641. if (r)
  2642. return r;
  2643. r = gfx_v9_0_cp_resume(adev);
  2644. if (r)
  2645. return r;
  2646. r = gfx_v9_0_ngg_en(adev);
  2647. if (r)
  2648. return r;
  2649. return r;
  2650. }
  2651. static int gfx_v9_0_kcq_disable(struct amdgpu_ring *kiq_ring,struct amdgpu_ring *ring)
  2652. {
  2653. struct amdgpu_device *adev = kiq_ring->adev;
  2654. uint32_t scratch, tmp = 0;
  2655. int r, i;
  2656. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2657. if (r) {
  2658. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2659. return r;
  2660. }
  2661. WREG32(scratch, 0xCAFEDEAD);
  2662. r = amdgpu_ring_alloc(kiq_ring, 10);
  2663. if (r) {
  2664. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2665. amdgpu_gfx_scratch_free(adev, scratch);
  2666. return r;
  2667. }
  2668. /* unmap queues */
  2669. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  2670. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2671. PACKET3_UNMAP_QUEUES_ACTION(1) | /* RESET_QUEUES */
  2672. PACKET3_UNMAP_QUEUES_QUEUE_SEL(0) |
  2673. PACKET3_UNMAP_QUEUES_ENGINE_SEL(0) |
  2674. PACKET3_UNMAP_QUEUES_NUM_QUEUES(1));
  2675. amdgpu_ring_write(kiq_ring, PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(ring->doorbell_index));
  2676. amdgpu_ring_write(kiq_ring, 0);
  2677. amdgpu_ring_write(kiq_ring, 0);
  2678. amdgpu_ring_write(kiq_ring, 0);
  2679. /* write to scratch for completion */
  2680. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2681. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2682. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2683. amdgpu_ring_commit(kiq_ring);
  2684. for (i = 0; i < adev->usec_timeout; i++) {
  2685. tmp = RREG32(scratch);
  2686. if (tmp == 0xDEADBEEF)
  2687. break;
  2688. DRM_UDELAY(1);
  2689. }
  2690. if (i >= adev->usec_timeout) {
  2691. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n", scratch, tmp);
  2692. r = -EINVAL;
  2693. }
  2694. amdgpu_gfx_scratch_free(adev, scratch);
  2695. return r;
  2696. }
  2697. static int gfx_v9_0_hw_fini(void *handle)
  2698. {
  2699. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2700. int i;
  2701. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_GFX,
  2702. AMD_PG_STATE_UNGATE);
  2703. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  2704. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  2705. /* disable KCQ to avoid CPC touch memory not valid anymore */
  2706. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2707. gfx_v9_0_kcq_disable(&adev->gfx.kiq.ring, &adev->gfx.compute_ring[i]);
  2708. if (amdgpu_sriov_vf(adev)) {
  2709. gfx_v9_0_cp_gfx_enable(adev, false);
  2710. /* must disable polling for SRIOV when hw finished, otherwise
  2711. * CPC engine may still keep fetching WB address which is already
  2712. * invalid after sw finished and trigger DMAR reading error in
  2713. * hypervisor side.
  2714. */
  2715. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2716. return 0;
  2717. }
  2718. /* Use deinitialize sequence from CAIL when unbinding device from driver,
  2719. * otherwise KIQ is hanging when binding back
  2720. */
  2721. if (!adev->in_gpu_reset && !adev->gfx.in_suspend) {
  2722. mutex_lock(&adev->srbm_mutex);
  2723. soc15_grbm_select(adev, adev->gfx.kiq.ring.me,
  2724. adev->gfx.kiq.ring.pipe,
  2725. adev->gfx.kiq.ring.queue, 0);
  2726. gfx_v9_0_kiq_fini_register(&adev->gfx.kiq.ring);
  2727. soc15_grbm_select(adev, 0, 0, 0, 0);
  2728. mutex_unlock(&adev->srbm_mutex);
  2729. }
  2730. gfx_v9_0_cp_enable(adev, false);
  2731. gfx_v9_0_rlc_stop(adev);
  2732. return 0;
  2733. }
  2734. static int gfx_v9_0_suspend(void *handle)
  2735. {
  2736. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2737. adev->gfx.in_suspend = true;
  2738. return gfx_v9_0_hw_fini(adev);
  2739. }
  2740. static int gfx_v9_0_resume(void *handle)
  2741. {
  2742. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2743. int r;
  2744. r = gfx_v9_0_hw_init(adev);
  2745. adev->gfx.in_suspend = false;
  2746. return r;
  2747. }
  2748. static bool gfx_v9_0_is_idle(void *handle)
  2749. {
  2750. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2751. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  2752. GRBM_STATUS, GUI_ACTIVE))
  2753. return false;
  2754. else
  2755. return true;
  2756. }
  2757. static int gfx_v9_0_wait_for_idle(void *handle)
  2758. {
  2759. unsigned i;
  2760. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2761. for (i = 0; i < adev->usec_timeout; i++) {
  2762. if (gfx_v9_0_is_idle(handle))
  2763. return 0;
  2764. udelay(1);
  2765. }
  2766. return -ETIMEDOUT;
  2767. }
  2768. static int gfx_v9_0_soft_reset(void *handle)
  2769. {
  2770. u32 grbm_soft_reset = 0;
  2771. u32 tmp;
  2772. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2773. /* GRBM_STATUS */
  2774. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  2775. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2776. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2777. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2778. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2779. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2780. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2781. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2782. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2783. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2784. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2785. }
  2786. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2787. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2788. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2789. }
  2790. /* GRBM_STATUS2 */
  2791. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  2792. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2793. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2794. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2795. if (grbm_soft_reset) {
  2796. /* stop the rlc */
  2797. gfx_v9_0_rlc_stop(adev);
  2798. /* Disable GFX parsing/prefetching */
  2799. gfx_v9_0_cp_gfx_enable(adev, false);
  2800. /* Disable MEC parsing/prefetching */
  2801. gfx_v9_0_cp_compute_enable(adev, false);
  2802. if (grbm_soft_reset) {
  2803. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2804. tmp |= grbm_soft_reset;
  2805. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2806. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2807. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2808. udelay(50);
  2809. tmp &= ~grbm_soft_reset;
  2810. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2811. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2812. }
  2813. /* Wait a little for things to settle down */
  2814. udelay(50);
  2815. }
  2816. return 0;
  2817. }
  2818. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2819. {
  2820. uint64_t clock;
  2821. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2822. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2823. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2824. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2825. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2826. return clock;
  2827. }
  2828. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2829. uint32_t vmid,
  2830. uint32_t gds_base, uint32_t gds_size,
  2831. uint32_t gws_base, uint32_t gws_size,
  2832. uint32_t oa_base, uint32_t oa_size)
  2833. {
  2834. struct amdgpu_device *adev = ring->adev;
  2835. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2836. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2837. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2838. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2839. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2840. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2841. /* GDS Base */
  2842. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2843. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE) + 2 * vmid,
  2844. gds_base);
  2845. /* GDS Size */
  2846. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2847. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE) + 2 * vmid,
  2848. gds_size);
  2849. /* GWS */
  2850. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2851. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0) + vmid,
  2852. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2853. /* OA */
  2854. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2855. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0) + vmid,
  2856. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2857. }
  2858. static int gfx_v9_0_early_init(void *handle)
  2859. {
  2860. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2861. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2862. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  2863. gfx_v9_0_set_ring_funcs(adev);
  2864. gfx_v9_0_set_irq_funcs(adev);
  2865. gfx_v9_0_set_gds_init(adev);
  2866. gfx_v9_0_set_rlc_funcs(adev);
  2867. return 0;
  2868. }
  2869. static int gfx_v9_0_late_init(void *handle)
  2870. {
  2871. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2872. int r;
  2873. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2874. if (r)
  2875. return r;
  2876. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2877. if (r)
  2878. return r;
  2879. return 0;
  2880. }
  2881. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2882. {
  2883. uint32_t rlc_setting, data;
  2884. unsigned i;
  2885. if (adev->gfx.rlc.in_safe_mode)
  2886. return;
  2887. /* if RLC is not enabled, do nothing */
  2888. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2889. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2890. return;
  2891. if (adev->cg_flags &
  2892. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2893. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2894. data = RLC_SAFE_MODE__CMD_MASK;
  2895. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2896. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2897. /* wait for RLC_SAFE_MODE */
  2898. for (i = 0; i < adev->usec_timeout; i++) {
  2899. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2900. break;
  2901. udelay(1);
  2902. }
  2903. adev->gfx.rlc.in_safe_mode = true;
  2904. }
  2905. }
  2906. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2907. {
  2908. uint32_t rlc_setting, data;
  2909. if (!adev->gfx.rlc.in_safe_mode)
  2910. return;
  2911. /* if RLC is not enabled, do nothing */
  2912. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2913. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2914. return;
  2915. if (adev->cg_flags &
  2916. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2917. /*
  2918. * Try to exit safe mode only if it is already in safe
  2919. * mode.
  2920. */
  2921. data = RLC_SAFE_MODE__CMD_MASK;
  2922. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2923. adev->gfx.rlc.in_safe_mode = false;
  2924. }
  2925. }
  2926. static void gfx_v9_0_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  2927. bool enable)
  2928. {
  2929. gfx_v9_0_enter_rlc_safe_mode(adev);
  2930. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  2931. gfx_v9_0_enable_gfx_cg_power_gating(adev, true);
  2932. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  2933. gfx_v9_0_enable_gfx_pipeline_powergating(adev, true);
  2934. } else {
  2935. gfx_v9_0_enable_gfx_cg_power_gating(adev, false);
  2936. gfx_v9_0_enable_gfx_pipeline_powergating(adev, false);
  2937. }
  2938. gfx_v9_0_exit_rlc_safe_mode(adev);
  2939. }
  2940. static void gfx_v9_0_update_gfx_mg_power_gating(struct amdgpu_device *adev,
  2941. bool enable)
  2942. {
  2943. /* TODO: double check if we need to perform under safe mode */
  2944. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2945. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  2946. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, true);
  2947. else
  2948. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, false);
  2949. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  2950. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  2951. else
  2952. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  2953. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2954. }
  2955. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2956. bool enable)
  2957. {
  2958. uint32_t data, def;
  2959. /* It is disabled by HW by default */
  2960. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2961. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2962. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2963. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2964. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2965. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2966. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2967. /* only for Vega10 & Raven1 */
  2968. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2969. if (def != data)
  2970. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2971. /* MGLS is a global flag to control all MGLS in GFX */
  2972. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2973. /* 2 - RLC memory Light sleep */
  2974. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2975. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2976. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2977. if (def != data)
  2978. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2979. }
  2980. /* 3 - CP memory Light sleep */
  2981. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2982. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2983. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2984. if (def != data)
  2985. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2986. }
  2987. }
  2988. } else {
  2989. /* 1 - MGCG_OVERRIDE */
  2990. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2991. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2992. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2993. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2994. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2995. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2996. if (def != data)
  2997. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2998. /* 2 - disable MGLS in RLC */
  2999. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  3000. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  3001. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  3002. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  3003. }
  3004. /* 3 - disable MGLS in CP */
  3005. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  3006. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  3007. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3008. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  3009. }
  3010. }
  3011. }
  3012. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  3013. bool enable)
  3014. {
  3015. uint32_t data, def;
  3016. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  3017. /* Enable 3D CGCG/CGLS */
  3018. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  3019. /* write cmd to clear cgcg/cgls ov */
  3020. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3021. /* unset CGCG override */
  3022. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  3023. /* update CGCG and CGLS override bits */
  3024. if (def != data)
  3025. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  3026. /* enable 3Dcgcg FSM(0x0020003f) */
  3027. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  3028. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  3029. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  3030. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  3031. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  3032. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  3033. if (def != data)
  3034. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  3035. /* set IDLE_POLL_COUNT(0x00900100) */
  3036. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  3037. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  3038. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3039. if (def != data)
  3040. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  3041. } else {
  3042. /* Disable CGCG/CGLS */
  3043. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  3044. /* disable cgcg, cgls should be disabled */
  3045. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  3046. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  3047. /* disable cgcg and cgls in FSM */
  3048. if (def != data)
  3049. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  3050. }
  3051. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  3052. }
  3053. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  3054. bool enable)
  3055. {
  3056. uint32_t def, data;
  3057. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  3058. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  3059. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3060. /* unset CGCG override */
  3061. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  3062. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  3063. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  3064. else
  3065. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  3066. /* update CGCG and CGLS override bits */
  3067. if (def != data)
  3068. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  3069. /* enable cgcg FSM(0x0020003F) */
  3070. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  3071. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  3072. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  3073. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  3074. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  3075. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  3076. if (def != data)
  3077. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  3078. /* set IDLE_POLL_COUNT(0x00900100) */
  3079. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  3080. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  3081. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3082. if (def != data)
  3083. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  3084. } else {
  3085. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  3086. /* reset CGCG/CGLS bits */
  3087. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3088. /* disable cgcg and cgls in FSM */
  3089. if (def != data)
  3090. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  3091. }
  3092. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  3093. }
  3094. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  3095. bool enable)
  3096. {
  3097. if (enable) {
  3098. /* CGCG/CGLS should be enabled after MGCG/MGLS
  3099. * === MGCG + MGLS ===
  3100. */
  3101. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  3102. /* === CGCG /CGLS for GFX 3D Only === */
  3103. gfx_v9_0_update_3d_clock_gating(adev, enable);
  3104. /* === CGCG + CGLS === */
  3105. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  3106. } else {
  3107. /* CGCG/CGLS should be disabled before MGCG/MGLS
  3108. * === CGCG + CGLS ===
  3109. */
  3110. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  3111. /* === CGCG /CGLS for GFX 3D Only === */
  3112. gfx_v9_0_update_3d_clock_gating(adev, enable);
  3113. /* === MGCG + MGLS === */
  3114. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  3115. }
  3116. return 0;
  3117. }
  3118. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  3119. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  3120. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  3121. };
  3122. static int gfx_v9_0_set_powergating_state(void *handle,
  3123. enum amd_powergating_state state)
  3124. {
  3125. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3126. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  3127. switch (adev->asic_type) {
  3128. case CHIP_RAVEN:
  3129. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  3130. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  3131. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  3132. } else {
  3133. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  3134. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  3135. }
  3136. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  3137. gfx_v9_0_enable_cp_power_gating(adev, true);
  3138. else
  3139. gfx_v9_0_enable_cp_power_gating(adev, false);
  3140. /* update gfx cgpg state */
  3141. gfx_v9_0_update_gfx_cg_power_gating(adev, enable);
  3142. /* update mgcg state */
  3143. gfx_v9_0_update_gfx_mg_power_gating(adev, enable);
  3144. break;
  3145. default:
  3146. break;
  3147. }
  3148. return 0;
  3149. }
  3150. static int gfx_v9_0_set_clockgating_state(void *handle,
  3151. enum amd_clockgating_state state)
  3152. {
  3153. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3154. if (amdgpu_sriov_vf(adev))
  3155. return 0;
  3156. switch (adev->asic_type) {
  3157. case CHIP_VEGA10:
  3158. case CHIP_VEGA12:
  3159. case CHIP_VEGA20:
  3160. case CHIP_RAVEN:
  3161. gfx_v9_0_update_gfx_clock_gating(adev,
  3162. state == AMD_CG_STATE_GATE ? true : false);
  3163. break;
  3164. default:
  3165. break;
  3166. }
  3167. return 0;
  3168. }
  3169. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  3170. {
  3171. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3172. int data;
  3173. if (amdgpu_sriov_vf(adev))
  3174. *flags = 0;
  3175. /* AMD_CG_SUPPORT_GFX_MGCG */
  3176. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3177. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  3178. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  3179. /* AMD_CG_SUPPORT_GFX_CGCG */
  3180. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  3181. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  3182. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  3183. /* AMD_CG_SUPPORT_GFX_CGLS */
  3184. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  3185. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  3186. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  3187. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  3188. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  3189. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  3190. /* AMD_CG_SUPPORT_GFX_CP_LS */
  3191. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  3192. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  3193. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  3194. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  3195. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  3196. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  3197. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  3198. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  3199. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  3200. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  3201. }
  3202. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  3203. {
  3204. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  3205. }
  3206. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  3207. {
  3208. struct amdgpu_device *adev = ring->adev;
  3209. u64 wptr;
  3210. /* XXX check if swapping is necessary on BE */
  3211. if (ring->use_doorbell) {
  3212. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  3213. } else {
  3214. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  3215. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  3216. }
  3217. return wptr;
  3218. }
  3219. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  3220. {
  3221. struct amdgpu_device *adev = ring->adev;
  3222. if (ring->use_doorbell) {
  3223. /* XXX check if swapping is necessary on BE */
  3224. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3225. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3226. } else {
  3227. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  3228. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  3229. }
  3230. }
  3231. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3232. {
  3233. struct amdgpu_device *adev = ring->adev;
  3234. u32 ref_and_mask, reg_mem_engine;
  3235. const struct nbio_hdp_flush_reg *nbio_hf_reg = adev->nbio_funcs->hdp_flush_reg;
  3236. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  3237. switch (ring->me) {
  3238. case 1:
  3239. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  3240. break;
  3241. case 2:
  3242. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  3243. break;
  3244. default:
  3245. return;
  3246. }
  3247. reg_mem_engine = 0;
  3248. } else {
  3249. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  3250. reg_mem_engine = 1; /* pfp */
  3251. }
  3252. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  3253. adev->nbio_funcs->get_hdp_flush_req_offset(adev),
  3254. adev->nbio_funcs->get_hdp_flush_done_offset(adev),
  3255. ref_and_mask, ref_and_mask, 0x20);
  3256. }
  3257. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  3258. struct amdgpu_ib *ib,
  3259. unsigned vmid, bool ctx_switch)
  3260. {
  3261. u32 header, control = 0;
  3262. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3263. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3264. else
  3265. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3266. control |= ib->length_dw | (vmid << 24);
  3267. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  3268. control |= INDIRECT_BUFFER_PRE_ENB(1);
  3269. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  3270. gfx_v9_0_ring_emit_de_meta(ring);
  3271. }
  3272. amdgpu_ring_write(ring, header);
  3273. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3274. amdgpu_ring_write(ring,
  3275. #ifdef __BIG_ENDIAN
  3276. (2 << 0) |
  3277. #endif
  3278. lower_32_bits(ib->gpu_addr));
  3279. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3280. amdgpu_ring_write(ring, control);
  3281. }
  3282. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3283. struct amdgpu_ib *ib,
  3284. unsigned vmid, bool ctx_switch)
  3285. {
  3286. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vmid << 24);
  3287. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3288. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3289. amdgpu_ring_write(ring,
  3290. #ifdef __BIG_ENDIAN
  3291. (2 << 0) |
  3292. #endif
  3293. lower_32_bits(ib->gpu_addr));
  3294. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3295. amdgpu_ring_write(ring, control);
  3296. }
  3297. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  3298. u64 seq, unsigned flags)
  3299. {
  3300. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3301. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3302. bool writeback = flags & AMDGPU_FENCE_FLAG_TC_WB_ONLY;
  3303. /* RELEASE_MEM - flush caches, send int */
  3304. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  3305. amdgpu_ring_write(ring, ((writeback ? (EOP_TC_WB_ACTION_EN |
  3306. EOP_TC_NC_ACTION_EN) :
  3307. (EOP_TCL1_ACTION_EN |
  3308. EOP_TC_ACTION_EN |
  3309. EOP_TC_WB_ACTION_EN |
  3310. EOP_TC_MD_ACTION_EN)) |
  3311. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3312. EVENT_INDEX(5)));
  3313. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3314. /*
  3315. * the address should be Qword aligned if 64bit write, Dword
  3316. * aligned if only send 32bit data low (discard data high)
  3317. */
  3318. if (write64bit)
  3319. BUG_ON(addr & 0x7);
  3320. else
  3321. BUG_ON(addr & 0x3);
  3322. amdgpu_ring_write(ring, lower_32_bits(addr));
  3323. amdgpu_ring_write(ring, upper_32_bits(addr));
  3324. amdgpu_ring_write(ring, lower_32_bits(seq));
  3325. amdgpu_ring_write(ring, upper_32_bits(seq));
  3326. amdgpu_ring_write(ring, 0);
  3327. }
  3328. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  3329. {
  3330. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3331. uint32_t seq = ring->fence_drv.sync_seq;
  3332. uint64_t addr = ring->fence_drv.gpu_addr;
  3333. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  3334. lower_32_bits(addr), upper_32_bits(addr),
  3335. seq, 0xffffffff, 4);
  3336. }
  3337. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3338. unsigned vmid, uint64_t pd_addr)
  3339. {
  3340. amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  3341. /* compute doesn't have PFP */
  3342. if (ring->funcs->type == AMDGPU_RING_TYPE_GFX) {
  3343. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3344. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3345. amdgpu_ring_write(ring, 0x0);
  3346. }
  3347. }
  3348. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3349. {
  3350. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  3351. }
  3352. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3353. {
  3354. u64 wptr;
  3355. /* XXX check if swapping is necessary on BE */
  3356. if (ring->use_doorbell)
  3357. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  3358. else
  3359. BUG();
  3360. return wptr;
  3361. }
  3362. static void gfx_v9_0_ring_set_pipe_percent(struct amdgpu_ring *ring,
  3363. bool acquire)
  3364. {
  3365. struct amdgpu_device *adev = ring->adev;
  3366. int pipe_num, tmp, reg;
  3367. int pipe_percent = acquire ? SPI_WCL_PIPE_PERCENT_GFX__VALUE_MASK : 0x1;
  3368. pipe_num = ring->me * adev->gfx.mec.num_pipe_per_mec + ring->pipe;
  3369. /* first me only has 2 entries, GFX and HP3D */
  3370. if (ring->me > 0)
  3371. pipe_num -= 2;
  3372. reg = SOC15_REG_OFFSET(GC, 0, mmSPI_WCL_PIPE_PERCENT_GFX) + pipe_num;
  3373. tmp = RREG32(reg);
  3374. tmp = REG_SET_FIELD(tmp, SPI_WCL_PIPE_PERCENT_GFX, VALUE, pipe_percent);
  3375. WREG32(reg, tmp);
  3376. }
  3377. static void gfx_v9_0_pipe_reserve_resources(struct amdgpu_device *adev,
  3378. struct amdgpu_ring *ring,
  3379. bool acquire)
  3380. {
  3381. int i, pipe;
  3382. bool reserve;
  3383. struct amdgpu_ring *iring;
  3384. mutex_lock(&adev->gfx.pipe_reserve_mutex);
  3385. pipe = amdgpu_gfx_queue_to_bit(adev, ring->me, ring->pipe, 0);
  3386. if (acquire)
  3387. set_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3388. else
  3389. clear_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3390. if (!bitmap_weight(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES)) {
  3391. /* Clear all reservations - everyone reacquires all resources */
  3392. for (i = 0; i < adev->gfx.num_gfx_rings; ++i)
  3393. gfx_v9_0_ring_set_pipe_percent(&adev->gfx.gfx_ring[i],
  3394. true);
  3395. for (i = 0; i < adev->gfx.num_compute_rings; ++i)
  3396. gfx_v9_0_ring_set_pipe_percent(&adev->gfx.compute_ring[i],
  3397. true);
  3398. } else {
  3399. /* Lower all pipes without a current reservation */
  3400. for (i = 0; i < adev->gfx.num_gfx_rings; ++i) {
  3401. iring = &adev->gfx.gfx_ring[i];
  3402. pipe = amdgpu_gfx_queue_to_bit(adev,
  3403. iring->me,
  3404. iring->pipe,
  3405. 0);
  3406. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3407. gfx_v9_0_ring_set_pipe_percent(iring, reserve);
  3408. }
  3409. for (i = 0; i < adev->gfx.num_compute_rings; ++i) {
  3410. iring = &adev->gfx.compute_ring[i];
  3411. pipe = amdgpu_gfx_queue_to_bit(adev,
  3412. iring->me,
  3413. iring->pipe,
  3414. 0);
  3415. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3416. gfx_v9_0_ring_set_pipe_percent(iring, reserve);
  3417. }
  3418. }
  3419. mutex_unlock(&adev->gfx.pipe_reserve_mutex);
  3420. }
  3421. static void gfx_v9_0_hqd_set_priority(struct amdgpu_device *adev,
  3422. struct amdgpu_ring *ring,
  3423. bool acquire)
  3424. {
  3425. uint32_t pipe_priority = acquire ? 0x2 : 0x0;
  3426. uint32_t queue_priority = acquire ? 0xf : 0x0;
  3427. mutex_lock(&adev->srbm_mutex);
  3428. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  3429. WREG32_SOC15(GC, 0, mmCP_HQD_PIPE_PRIORITY, pipe_priority);
  3430. WREG32_SOC15(GC, 0, mmCP_HQD_QUEUE_PRIORITY, queue_priority);
  3431. soc15_grbm_select(adev, 0, 0, 0, 0);
  3432. mutex_unlock(&adev->srbm_mutex);
  3433. }
  3434. static void gfx_v9_0_ring_set_priority_compute(struct amdgpu_ring *ring,
  3435. enum drm_sched_priority priority)
  3436. {
  3437. struct amdgpu_device *adev = ring->adev;
  3438. bool acquire = priority == DRM_SCHED_PRIORITY_HIGH_HW;
  3439. if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
  3440. return;
  3441. gfx_v9_0_hqd_set_priority(adev, ring, acquire);
  3442. gfx_v9_0_pipe_reserve_resources(adev, ring, acquire);
  3443. }
  3444. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3445. {
  3446. struct amdgpu_device *adev = ring->adev;
  3447. /* XXX check if swapping is necessary on BE */
  3448. if (ring->use_doorbell) {
  3449. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3450. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3451. } else{
  3452. BUG(); /* only DOORBELL method supported on gfx9 now */
  3453. }
  3454. }
  3455. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  3456. u64 seq, unsigned int flags)
  3457. {
  3458. struct amdgpu_device *adev = ring->adev;
  3459. /* we only allocate 32bit for each seq wb address */
  3460. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  3461. /* write fence seq to the "addr" */
  3462. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3463. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3464. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  3465. amdgpu_ring_write(ring, lower_32_bits(addr));
  3466. amdgpu_ring_write(ring, upper_32_bits(addr));
  3467. amdgpu_ring_write(ring, lower_32_bits(seq));
  3468. if (flags & AMDGPU_FENCE_FLAG_INT) {
  3469. /* set register to trigger INT */
  3470. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3471. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3472. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  3473. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  3474. amdgpu_ring_write(ring, 0);
  3475. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  3476. }
  3477. }
  3478. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  3479. {
  3480. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3481. amdgpu_ring_write(ring, 0);
  3482. }
  3483. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  3484. {
  3485. struct v9_ce_ib_state ce_payload = {0};
  3486. uint64_t csa_addr;
  3487. int cnt;
  3488. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  3489. csa_addr = amdgpu_csa_vaddr(ring->adev);
  3490. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3491. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3492. WRITE_DATA_DST_SEL(8) |
  3493. WR_CONFIRM) |
  3494. WRITE_DATA_CACHE_POLICY(0));
  3495. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3496. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3497. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  3498. }
  3499. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  3500. {
  3501. struct v9_de_ib_state de_payload = {0};
  3502. uint64_t csa_addr, gds_addr;
  3503. int cnt;
  3504. csa_addr = amdgpu_csa_vaddr(ring->adev);
  3505. gds_addr = csa_addr + 4096;
  3506. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  3507. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  3508. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  3509. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3510. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  3511. WRITE_DATA_DST_SEL(8) |
  3512. WR_CONFIRM) |
  3513. WRITE_DATA_CACHE_POLICY(0));
  3514. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3515. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3516. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  3517. }
  3518. static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
  3519. {
  3520. amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
  3521. amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
  3522. }
  3523. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  3524. {
  3525. uint32_t dw2 = 0;
  3526. if (amdgpu_sriov_vf(ring->adev))
  3527. gfx_v9_0_ring_emit_ce_meta(ring);
  3528. gfx_v9_0_ring_emit_tmz(ring, true);
  3529. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  3530. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  3531. /* set load_global_config & load_global_uconfig */
  3532. dw2 |= 0x8001;
  3533. /* set load_cs_sh_regs */
  3534. dw2 |= 0x01000000;
  3535. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  3536. dw2 |= 0x10002;
  3537. /* set load_ce_ram if preamble presented */
  3538. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  3539. dw2 |= 0x10000000;
  3540. } else {
  3541. /* still load_ce_ram if this is the first time preamble presented
  3542. * although there is no context switch happens.
  3543. */
  3544. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  3545. dw2 |= 0x10000000;
  3546. }
  3547. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3548. amdgpu_ring_write(ring, dw2);
  3549. amdgpu_ring_write(ring, 0);
  3550. }
  3551. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  3552. {
  3553. unsigned ret;
  3554. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  3555. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  3556. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  3557. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  3558. ret = ring->wptr & ring->buf_mask;
  3559. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  3560. return ret;
  3561. }
  3562. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  3563. {
  3564. unsigned cur;
  3565. BUG_ON(offset > ring->buf_mask);
  3566. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  3567. cur = (ring->wptr & ring->buf_mask) - 1;
  3568. if (likely(cur > offset))
  3569. ring->ring[offset] = cur - offset;
  3570. else
  3571. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  3572. }
  3573. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  3574. {
  3575. struct amdgpu_device *adev = ring->adev;
  3576. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  3577. amdgpu_ring_write(ring, 0 | /* src: register*/
  3578. (5 << 8) | /* dst: memory */
  3579. (1 << 20)); /* write confirm */
  3580. amdgpu_ring_write(ring, reg);
  3581. amdgpu_ring_write(ring, 0);
  3582. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  3583. adev->virt.reg_val_offs * 4));
  3584. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  3585. adev->virt.reg_val_offs * 4));
  3586. }
  3587. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  3588. uint32_t val)
  3589. {
  3590. uint32_t cmd = 0;
  3591. switch (ring->funcs->type) {
  3592. case AMDGPU_RING_TYPE_GFX:
  3593. cmd = WRITE_DATA_ENGINE_SEL(1) | WR_CONFIRM;
  3594. break;
  3595. case AMDGPU_RING_TYPE_KIQ:
  3596. cmd = (1 << 16); /* no inc addr */
  3597. break;
  3598. default:
  3599. cmd = WR_CONFIRM;
  3600. break;
  3601. }
  3602. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3603. amdgpu_ring_write(ring, cmd);
  3604. amdgpu_ring_write(ring, reg);
  3605. amdgpu_ring_write(ring, 0);
  3606. amdgpu_ring_write(ring, val);
  3607. }
  3608. static void gfx_v9_0_ring_emit_reg_wait(struct amdgpu_ring *ring, uint32_t reg,
  3609. uint32_t val, uint32_t mask)
  3610. {
  3611. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, reg, 0, val, mask, 0x20);
  3612. }
  3613. static void gfx_v9_0_ring_emit_reg_write_reg_wait(struct amdgpu_ring *ring,
  3614. uint32_t reg0, uint32_t reg1,
  3615. uint32_t ref, uint32_t mask)
  3616. {
  3617. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3618. if (amdgpu_sriov_vf(ring->adev))
  3619. gfx_v9_0_wait_reg_mem(ring, usepfp, 0, 1, reg0, reg1,
  3620. ref, mask, 0x20);
  3621. else
  3622. amdgpu_ring_emit_reg_write_reg_wait_helper(ring, reg0, reg1,
  3623. ref, mask);
  3624. }
  3625. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3626. enum amdgpu_interrupt_state state)
  3627. {
  3628. switch (state) {
  3629. case AMDGPU_IRQ_STATE_DISABLE:
  3630. case AMDGPU_IRQ_STATE_ENABLE:
  3631. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3632. TIME_STAMP_INT_ENABLE,
  3633. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3634. break;
  3635. default:
  3636. break;
  3637. }
  3638. }
  3639. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3640. int me, int pipe,
  3641. enum amdgpu_interrupt_state state)
  3642. {
  3643. u32 mec_int_cntl, mec_int_cntl_reg;
  3644. /*
  3645. * amdgpu controls only the first MEC. That's why this function only
  3646. * handles the setting of interrupts for this specific MEC. All other
  3647. * pipes' interrupts are set by amdkfd.
  3648. */
  3649. if (me == 1) {
  3650. switch (pipe) {
  3651. case 0:
  3652. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3653. break;
  3654. case 1:
  3655. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE1_INT_CNTL);
  3656. break;
  3657. case 2:
  3658. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL);
  3659. break;
  3660. case 3:
  3661. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE3_INT_CNTL);
  3662. break;
  3663. default:
  3664. DRM_DEBUG("invalid pipe %d\n", pipe);
  3665. return;
  3666. }
  3667. } else {
  3668. DRM_DEBUG("invalid me %d\n", me);
  3669. return;
  3670. }
  3671. switch (state) {
  3672. case AMDGPU_IRQ_STATE_DISABLE:
  3673. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3674. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3675. TIME_STAMP_INT_ENABLE, 0);
  3676. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3677. break;
  3678. case AMDGPU_IRQ_STATE_ENABLE:
  3679. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3680. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3681. TIME_STAMP_INT_ENABLE, 1);
  3682. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3683. break;
  3684. default:
  3685. break;
  3686. }
  3687. }
  3688. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3689. struct amdgpu_irq_src *source,
  3690. unsigned type,
  3691. enum amdgpu_interrupt_state state)
  3692. {
  3693. switch (state) {
  3694. case AMDGPU_IRQ_STATE_DISABLE:
  3695. case AMDGPU_IRQ_STATE_ENABLE:
  3696. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3697. PRIV_REG_INT_ENABLE,
  3698. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3699. break;
  3700. default:
  3701. break;
  3702. }
  3703. return 0;
  3704. }
  3705. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3706. struct amdgpu_irq_src *source,
  3707. unsigned type,
  3708. enum amdgpu_interrupt_state state)
  3709. {
  3710. switch (state) {
  3711. case AMDGPU_IRQ_STATE_DISABLE:
  3712. case AMDGPU_IRQ_STATE_ENABLE:
  3713. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3714. PRIV_INSTR_INT_ENABLE,
  3715. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3716. default:
  3717. break;
  3718. }
  3719. return 0;
  3720. }
  3721. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3722. struct amdgpu_irq_src *src,
  3723. unsigned type,
  3724. enum amdgpu_interrupt_state state)
  3725. {
  3726. switch (type) {
  3727. case AMDGPU_CP_IRQ_GFX_EOP:
  3728. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  3729. break;
  3730. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3731. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3732. break;
  3733. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3734. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3735. break;
  3736. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3737. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3738. break;
  3739. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3740. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3741. break;
  3742. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3743. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3744. break;
  3745. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3746. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3747. break;
  3748. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3749. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3750. break;
  3751. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3752. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3753. break;
  3754. default:
  3755. break;
  3756. }
  3757. return 0;
  3758. }
  3759. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  3760. struct amdgpu_irq_src *source,
  3761. struct amdgpu_iv_entry *entry)
  3762. {
  3763. int i;
  3764. u8 me_id, pipe_id, queue_id;
  3765. struct amdgpu_ring *ring;
  3766. DRM_DEBUG("IH: CP EOP\n");
  3767. me_id = (entry->ring_id & 0x0c) >> 2;
  3768. pipe_id = (entry->ring_id & 0x03) >> 0;
  3769. queue_id = (entry->ring_id & 0x70) >> 4;
  3770. switch (me_id) {
  3771. case 0:
  3772. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3773. break;
  3774. case 1:
  3775. case 2:
  3776. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3777. ring = &adev->gfx.compute_ring[i];
  3778. /* Per-queue interrupt is supported for MEC starting from VI.
  3779. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3780. */
  3781. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3782. amdgpu_fence_process(ring);
  3783. }
  3784. break;
  3785. }
  3786. return 0;
  3787. }
  3788. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  3789. struct amdgpu_irq_src *source,
  3790. struct amdgpu_iv_entry *entry)
  3791. {
  3792. DRM_ERROR("Illegal register access in command stream\n");
  3793. schedule_work(&adev->reset_work);
  3794. return 0;
  3795. }
  3796. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  3797. struct amdgpu_irq_src *source,
  3798. struct amdgpu_iv_entry *entry)
  3799. {
  3800. DRM_ERROR("Illegal instruction in command stream\n");
  3801. schedule_work(&adev->reset_work);
  3802. return 0;
  3803. }
  3804. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  3805. struct amdgpu_irq_src *src,
  3806. unsigned int type,
  3807. enum amdgpu_interrupt_state state)
  3808. {
  3809. uint32_t tmp, target;
  3810. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3811. if (ring->me == 1)
  3812. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3813. else
  3814. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  3815. target += ring->pipe;
  3816. switch (type) {
  3817. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  3818. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  3819. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3820. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3821. GENERIC2_INT_ENABLE, 0);
  3822. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3823. tmp = RREG32(target);
  3824. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3825. GENERIC2_INT_ENABLE, 0);
  3826. WREG32(target, tmp);
  3827. } else {
  3828. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3829. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3830. GENERIC2_INT_ENABLE, 1);
  3831. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3832. tmp = RREG32(target);
  3833. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3834. GENERIC2_INT_ENABLE, 1);
  3835. WREG32(target, tmp);
  3836. }
  3837. break;
  3838. default:
  3839. BUG(); /* kiq only support GENERIC2_INT now */
  3840. break;
  3841. }
  3842. return 0;
  3843. }
  3844. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  3845. struct amdgpu_irq_src *source,
  3846. struct amdgpu_iv_entry *entry)
  3847. {
  3848. u8 me_id, pipe_id, queue_id;
  3849. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3850. me_id = (entry->ring_id & 0x0c) >> 2;
  3851. pipe_id = (entry->ring_id & 0x03) >> 0;
  3852. queue_id = (entry->ring_id & 0x70) >> 4;
  3853. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3854. me_id, pipe_id, queue_id);
  3855. amdgpu_fence_process(ring);
  3856. return 0;
  3857. }
  3858. static const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3859. .name = "gfx_v9_0",
  3860. .early_init = gfx_v9_0_early_init,
  3861. .late_init = gfx_v9_0_late_init,
  3862. .sw_init = gfx_v9_0_sw_init,
  3863. .sw_fini = gfx_v9_0_sw_fini,
  3864. .hw_init = gfx_v9_0_hw_init,
  3865. .hw_fini = gfx_v9_0_hw_fini,
  3866. .suspend = gfx_v9_0_suspend,
  3867. .resume = gfx_v9_0_resume,
  3868. .is_idle = gfx_v9_0_is_idle,
  3869. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3870. .soft_reset = gfx_v9_0_soft_reset,
  3871. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3872. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3873. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3874. };
  3875. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3876. .type = AMDGPU_RING_TYPE_GFX,
  3877. .align_mask = 0xff,
  3878. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3879. .support_64bit_ptrs = true,
  3880. .vmhub = AMDGPU_GFXHUB,
  3881. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3882. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3883. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3884. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  3885. 5 + /* COND_EXEC */
  3886. 7 + /* PIPELINE_SYNC */
  3887. SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
  3888. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
  3889. 2 + /* VM_FLUSH */
  3890. 8 + /* FENCE for VM_FLUSH */
  3891. 20 + /* GDS switch */
  3892. 4 + /* double SWITCH_BUFFER,
  3893. the first COND_EXEC jump to the place just
  3894. prior to this double SWITCH_BUFFER */
  3895. 5 + /* COND_EXEC */
  3896. 7 + /* HDP_flush */
  3897. 4 + /* VGT_flush */
  3898. 14 + /* CE_META */
  3899. 31 + /* DE_META */
  3900. 3 + /* CNTX_CTRL */
  3901. 5 + /* HDP_INVL */
  3902. 8 + 8 + /* FENCE x2 */
  3903. 2, /* SWITCH_BUFFER */
  3904. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3905. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3906. .emit_fence = gfx_v9_0_ring_emit_fence,
  3907. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3908. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3909. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3910. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3911. .test_ring = gfx_v9_0_ring_test_ring,
  3912. .test_ib = gfx_v9_0_ring_test_ib,
  3913. .insert_nop = amdgpu_ring_insert_nop,
  3914. .pad_ib = amdgpu_ring_generic_pad_ib,
  3915. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3916. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3917. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3918. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3919. .emit_tmz = gfx_v9_0_ring_emit_tmz,
  3920. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3921. .emit_reg_wait = gfx_v9_0_ring_emit_reg_wait,
  3922. .emit_reg_write_reg_wait = gfx_v9_0_ring_emit_reg_write_reg_wait,
  3923. };
  3924. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3925. .type = AMDGPU_RING_TYPE_COMPUTE,
  3926. .align_mask = 0xff,
  3927. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3928. .support_64bit_ptrs = true,
  3929. .vmhub = AMDGPU_GFXHUB,
  3930. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3931. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3932. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3933. .emit_frame_size =
  3934. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3935. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3936. 5 + /* hdp invalidate */
  3937. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3938. SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
  3939. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
  3940. 2 + /* gfx_v9_0_ring_emit_vm_flush */
  3941. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3942. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3943. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3944. .emit_fence = gfx_v9_0_ring_emit_fence,
  3945. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3946. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3947. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3948. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3949. .test_ring = gfx_v9_0_ring_test_ring,
  3950. .test_ib = gfx_v9_0_ring_test_ib,
  3951. .insert_nop = amdgpu_ring_insert_nop,
  3952. .pad_ib = amdgpu_ring_generic_pad_ib,
  3953. .set_priority = gfx_v9_0_ring_set_priority_compute,
  3954. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3955. .emit_reg_wait = gfx_v9_0_ring_emit_reg_wait,
  3956. .emit_reg_write_reg_wait = gfx_v9_0_ring_emit_reg_write_reg_wait,
  3957. };
  3958. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  3959. .type = AMDGPU_RING_TYPE_KIQ,
  3960. .align_mask = 0xff,
  3961. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3962. .support_64bit_ptrs = true,
  3963. .vmhub = AMDGPU_GFXHUB,
  3964. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3965. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3966. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3967. .emit_frame_size =
  3968. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3969. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3970. 5 + /* hdp invalidate */
  3971. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3972. SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
  3973. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
  3974. 2 + /* gfx_v9_0_ring_emit_vm_flush */
  3975. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  3976. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3977. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3978. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3979. .test_ring = gfx_v9_0_ring_test_ring,
  3980. .test_ib = gfx_v9_0_ring_test_ib,
  3981. .insert_nop = amdgpu_ring_insert_nop,
  3982. .pad_ib = amdgpu_ring_generic_pad_ib,
  3983. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3984. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3985. .emit_reg_wait = gfx_v9_0_ring_emit_reg_wait,
  3986. .emit_reg_write_reg_wait = gfx_v9_0_ring_emit_reg_write_reg_wait,
  3987. };
  3988. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3989. {
  3990. int i;
  3991. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3992. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3993. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3994. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3995. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3996. }
  3997. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3998. .set = gfx_v9_0_kiq_set_interrupt_state,
  3999. .process = gfx_v9_0_kiq_irq,
  4000. };
  4001. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  4002. .set = gfx_v9_0_set_eop_interrupt_state,
  4003. .process = gfx_v9_0_eop_irq,
  4004. };
  4005. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  4006. .set = gfx_v9_0_set_priv_reg_fault_state,
  4007. .process = gfx_v9_0_priv_reg_irq,
  4008. };
  4009. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  4010. .set = gfx_v9_0_set_priv_inst_fault_state,
  4011. .process = gfx_v9_0_priv_inst_irq,
  4012. };
  4013. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  4014. {
  4015. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  4016. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  4017. adev->gfx.priv_reg_irq.num_types = 1;
  4018. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  4019. adev->gfx.priv_inst_irq.num_types = 1;
  4020. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  4021. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  4022. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  4023. }
  4024. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  4025. {
  4026. switch (adev->asic_type) {
  4027. case CHIP_VEGA10:
  4028. case CHIP_VEGA12:
  4029. case CHIP_VEGA20:
  4030. case CHIP_RAVEN:
  4031. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  4032. break;
  4033. default:
  4034. break;
  4035. }
  4036. }
  4037. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  4038. {
  4039. /* init asci gds info */
  4040. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  4041. adev->gds.gws.total_size = 64;
  4042. adev->gds.oa.total_size = 16;
  4043. if (adev->gds.mem.total_size == 64 * 1024) {
  4044. adev->gds.mem.gfx_partition_size = 4096;
  4045. adev->gds.mem.cs_partition_size = 4096;
  4046. adev->gds.gws.gfx_partition_size = 4;
  4047. adev->gds.gws.cs_partition_size = 4;
  4048. adev->gds.oa.gfx_partition_size = 4;
  4049. adev->gds.oa.cs_partition_size = 1;
  4050. } else {
  4051. adev->gds.mem.gfx_partition_size = 1024;
  4052. adev->gds.mem.cs_partition_size = 1024;
  4053. adev->gds.gws.gfx_partition_size = 16;
  4054. adev->gds.gws.cs_partition_size = 16;
  4055. adev->gds.oa.gfx_partition_size = 4;
  4056. adev->gds.oa.cs_partition_size = 4;
  4057. }
  4058. }
  4059. static void gfx_v9_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  4060. u32 bitmap)
  4061. {
  4062. u32 data;
  4063. if (!bitmap)
  4064. return;
  4065. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  4066. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  4067. WREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG, data);
  4068. }
  4069. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  4070. {
  4071. u32 data, mask;
  4072. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  4073. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  4074. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  4075. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  4076. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  4077. return (~data) & mask;
  4078. }
  4079. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  4080. struct amdgpu_cu_info *cu_info)
  4081. {
  4082. int i, j, k, counter, active_cu_number = 0;
  4083. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  4084. unsigned disable_masks[4 * 2];
  4085. if (!adev || !cu_info)
  4086. return -EINVAL;
  4087. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  4088. mutex_lock(&adev->grbm_idx_mutex);
  4089. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  4090. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  4091. mask = 1;
  4092. ao_bitmap = 0;
  4093. counter = 0;
  4094. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  4095. if (i < 4 && j < 2)
  4096. gfx_v9_0_set_user_cu_inactive_bitmap(
  4097. adev, disable_masks[i * 2 + j]);
  4098. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  4099. cu_info->bitmap[i][j] = bitmap;
  4100. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  4101. if (bitmap & mask) {
  4102. if (counter < adev->gfx.config.max_cu_per_sh)
  4103. ao_bitmap |= mask;
  4104. counter ++;
  4105. }
  4106. mask <<= 1;
  4107. }
  4108. active_cu_number += counter;
  4109. if (i < 2 && j < 2)
  4110. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  4111. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  4112. }
  4113. }
  4114. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  4115. mutex_unlock(&adev->grbm_idx_mutex);
  4116. cu_info->number = active_cu_number;
  4117. cu_info->ao_cu_mask = ao_cu_mask;
  4118. cu_info->simd_per_cu = NUM_SIMD_PER_CU;
  4119. return 0;
  4120. }
  4121. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  4122. {
  4123. .type = AMD_IP_BLOCK_TYPE_GFX,
  4124. .major = 9,
  4125. .minor = 0,
  4126. .rev = 0,
  4127. .funcs = &gfx_v9_0_ip_funcs,
  4128. };