gfx_v7_0.c 156 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_ih.h"
  27. #include "amdgpu_gfx.h"
  28. #include "cikd.h"
  29. #include "cik.h"
  30. #include "cik_structs.h"
  31. #include "atom.h"
  32. #include "amdgpu_ucode.h"
  33. #include "clearstate_ci.h"
  34. #include "dce/dce_8_0_d.h"
  35. #include "dce/dce_8_0_sh_mask.h"
  36. #include "bif/bif_4_1_d.h"
  37. #include "bif/bif_4_1_sh_mask.h"
  38. #include "gca/gfx_7_0_d.h"
  39. #include "gca/gfx_7_2_enum.h"
  40. #include "gca/gfx_7_2_sh_mask.h"
  41. #include "gmc/gmc_7_0_d.h"
  42. #include "gmc/gmc_7_0_sh_mask.h"
  43. #include "oss/oss_2_0_d.h"
  44. #include "oss/oss_2_0_sh_mask.h"
  45. #define NUM_SIMD_PER_CU 0x4 /* missing from the gfx_7 IP headers */
  46. #define GFX7_NUM_GFX_RINGS 1
  47. #define GFX7_MEC_HPD_SIZE 2048
  48. static void gfx_v7_0_set_ring_funcs(struct amdgpu_device *adev);
  49. static void gfx_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  50. static void gfx_v7_0_set_gds_init(struct amdgpu_device *adev);
  51. MODULE_FIRMWARE("radeon/bonaire_pfp.bin");
  52. MODULE_FIRMWARE("radeon/bonaire_me.bin");
  53. MODULE_FIRMWARE("radeon/bonaire_ce.bin");
  54. MODULE_FIRMWARE("radeon/bonaire_rlc.bin");
  55. MODULE_FIRMWARE("radeon/bonaire_mec.bin");
  56. MODULE_FIRMWARE("radeon/hawaii_pfp.bin");
  57. MODULE_FIRMWARE("radeon/hawaii_me.bin");
  58. MODULE_FIRMWARE("radeon/hawaii_ce.bin");
  59. MODULE_FIRMWARE("radeon/hawaii_rlc.bin");
  60. MODULE_FIRMWARE("radeon/hawaii_mec.bin");
  61. MODULE_FIRMWARE("radeon/kaveri_pfp.bin");
  62. MODULE_FIRMWARE("radeon/kaveri_me.bin");
  63. MODULE_FIRMWARE("radeon/kaveri_ce.bin");
  64. MODULE_FIRMWARE("radeon/kaveri_rlc.bin");
  65. MODULE_FIRMWARE("radeon/kaveri_mec.bin");
  66. MODULE_FIRMWARE("radeon/kaveri_mec2.bin");
  67. MODULE_FIRMWARE("radeon/kabini_pfp.bin");
  68. MODULE_FIRMWARE("radeon/kabini_me.bin");
  69. MODULE_FIRMWARE("radeon/kabini_ce.bin");
  70. MODULE_FIRMWARE("radeon/kabini_rlc.bin");
  71. MODULE_FIRMWARE("radeon/kabini_mec.bin");
  72. MODULE_FIRMWARE("radeon/mullins_pfp.bin");
  73. MODULE_FIRMWARE("radeon/mullins_me.bin");
  74. MODULE_FIRMWARE("radeon/mullins_ce.bin");
  75. MODULE_FIRMWARE("radeon/mullins_rlc.bin");
  76. MODULE_FIRMWARE("radeon/mullins_mec.bin");
  77. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  78. {
  79. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  80. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  81. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  82. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  83. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  84. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  85. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  86. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  87. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  88. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  89. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  90. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  91. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  92. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  93. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  94. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  95. };
  96. static const u32 spectre_rlc_save_restore_register_list[] =
  97. {
  98. (0x0e00 << 16) | (0xc12c >> 2),
  99. 0x00000000,
  100. (0x0e00 << 16) | (0xc140 >> 2),
  101. 0x00000000,
  102. (0x0e00 << 16) | (0xc150 >> 2),
  103. 0x00000000,
  104. (0x0e00 << 16) | (0xc15c >> 2),
  105. 0x00000000,
  106. (0x0e00 << 16) | (0xc168 >> 2),
  107. 0x00000000,
  108. (0x0e00 << 16) | (0xc170 >> 2),
  109. 0x00000000,
  110. (0x0e00 << 16) | (0xc178 >> 2),
  111. 0x00000000,
  112. (0x0e00 << 16) | (0xc204 >> 2),
  113. 0x00000000,
  114. (0x0e00 << 16) | (0xc2b4 >> 2),
  115. 0x00000000,
  116. (0x0e00 << 16) | (0xc2b8 >> 2),
  117. 0x00000000,
  118. (0x0e00 << 16) | (0xc2bc >> 2),
  119. 0x00000000,
  120. (0x0e00 << 16) | (0xc2c0 >> 2),
  121. 0x00000000,
  122. (0x0e00 << 16) | (0x8228 >> 2),
  123. 0x00000000,
  124. (0x0e00 << 16) | (0x829c >> 2),
  125. 0x00000000,
  126. (0x0e00 << 16) | (0x869c >> 2),
  127. 0x00000000,
  128. (0x0600 << 16) | (0x98f4 >> 2),
  129. 0x00000000,
  130. (0x0e00 << 16) | (0x98f8 >> 2),
  131. 0x00000000,
  132. (0x0e00 << 16) | (0x9900 >> 2),
  133. 0x00000000,
  134. (0x0e00 << 16) | (0xc260 >> 2),
  135. 0x00000000,
  136. (0x0e00 << 16) | (0x90e8 >> 2),
  137. 0x00000000,
  138. (0x0e00 << 16) | (0x3c000 >> 2),
  139. 0x00000000,
  140. (0x0e00 << 16) | (0x3c00c >> 2),
  141. 0x00000000,
  142. (0x0e00 << 16) | (0x8c1c >> 2),
  143. 0x00000000,
  144. (0x0e00 << 16) | (0x9700 >> 2),
  145. 0x00000000,
  146. (0x0e00 << 16) | (0xcd20 >> 2),
  147. 0x00000000,
  148. (0x4e00 << 16) | (0xcd20 >> 2),
  149. 0x00000000,
  150. (0x5e00 << 16) | (0xcd20 >> 2),
  151. 0x00000000,
  152. (0x6e00 << 16) | (0xcd20 >> 2),
  153. 0x00000000,
  154. (0x7e00 << 16) | (0xcd20 >> 2),
  155. 0x00000000,
  156. (0x8e00 << 16) | (0xcd20 >> 2),
  157. 0x00000000,
  158. (0x9e00 << 16) | (0xcd20 >> 2),
  159. 0x00000000,
  160. (0xae00 << 16) | (0xcd20 >> 2),
  161. 0x00000000,
  162. (0xbe00 << 16) | (0xcd20 >> 2),
  163. 0x00000000,
  164. (0x0e00 << 16) | (0x89bc >> 2),
  165. 0x00000000,
  166. (0x0e00 << 16) | (0x8900 >> 2),
  167. 0x00000000,
  168. 0x3,
  169. (0x0e00 << 16) | (0xc130 >> 2),
  170. 0x00000000,
  171. (0x0e00 << 16) | (0xc134 >> 2),
  172. 0x00000000,
  173. (0x0e00 << 16) | (0xc1fc >> 2),
  174. 0x00000000,
  175. (0x0e00 << 16) | (0xc208 >> 2),
  176. 0x00000000,
  177. (0x0e00 << 16) | (0xc264 >> 2),
  178. 0x00000000,
  179. (0x0e00 << 16) | (0xc268 >> 2),
  180. 0x00000000,
  181. (0x0e00 << 16) | (0xc26c >> 2),
  182. 0x00000000,
  183. (0x0e00 << 16) | (0xc270 >> 2),
  184. 0x00000000,
  185. (0x0e00 << 16) | (0xc274 >> 2),
  186. 0x00000000,
  187. (0x0e00 << 16) | (0xc278 >> 2),
  188. 0x00000000,
  189. (0x0e00 << 16) | (0xc27c >> 2),
  190. 0x00000000,
  191. (0x0e00 << 16) | (0xc280 >> 2),
  192. 0x00000000,
  193. (0x0e00 << 16) | (0xc284 >> 2),
  194. 0x00000000,
  195. (0x0e00 << 16) | (0xc288 >> 2),
  196. 0x00000000,
  197. (0x0e00 << 16) | (0xc28c >> 2),
  198. 0x00000000,
  199. (0x0e00 << 16) | (0xc290 >> 2),
  200. 0x00000000,
  201. (0x0e00 << 16) | (0xc294 >> 2),
  202. 0x00000000,
  203. (0x0e00 << 16) | (0xc298 >> 2),
  204. 0x00000000,
  205. (0x0e00 << 16) | (0xc29c >> 2),
  206. 0x00000000,
  207. (0x0e00 << 16) | (0xc2a0 >> 2),
  208. 0x00000000,
  209. (0x0e00 << 16) | (0xc2a4 >> 2),
  210. 0x00000000,
  211. (0x0e00 << 16) | (0xc2a8 >> 2),
  212. 0x00000000,
  213. (0x0e00 << 16) | (0xc2ac >> 2),
  214. 0x00000000,
  215. (0x0e00 << 16) | (0xc2b0 >> 2),
  216. 0x00000000,
  217. (0x0e00 << 16) | (0x301d0 >> 2),
  218. 0x00000000,
  219. (0x0e00 << 16) | (0x30238 >> 2),
  220. 0x00000000,
  221. (0x0e00 << 16) | (0x30250 >> 2),
  222. 0x00000000,
  223. (0x0e00 << 16) | (0x30254 >> 2),
  224. 0x00000000,
  225. (0x0e00 << 16) | (0x30258 >> 2),
  226. 0x00000000,
  227. (0x0e00 << 16) | (0x3025c >> 2),
  228. 0x00000000,
  229. (0x4e00 << 16) | (0xc900 >> 2),
  230. 0x00000000,
  231. (0x5e00 << 16) | (0xc900 >> 2),
  232. 0x00000000,
  233. (0x6e00 << 16) | (0xc900 >> 2),
  234. 0x00000000,
  235. (0x7e00 << 16) | (0xc900 >> 2),
  236. 0x00000000,
  237. (0x8e00 << 16) | (0xc900 >> 2),
  238. 0x00000000,
  239. (0x9e00 << 16) | (0xc900 >> 2),
  240. 0x00000000,
  241. (0xae00 << 16) | (0xc900 >> 2),
  242. 0x00000000,
  243. (0xbe00 << 16) | (0xc900 >> 2),
  244. 0x00000000,
  245. (0x4e00 << 16) | (0xc904 >> 2),
  246. 0x00000000,
  247. (0x5e00 << 16) | (0xc904 >> 2),
  248. 0x00000000,
  249. (0x6e00 << 16) | (0xc904 >> 2),
  250. 0x00000000,
  251. (0x7e00 << 16) | (0xc904 >> 2),
  252. 0x00000000,
  253. (0x8e00 << 16) | (0xc904 >> 2),
  254. 0x00000000,
  255. (0x9e00 << 16) | (0xc904 >> 2),
  256. 0x00000000,
  257. (0xae00 << 16) | (0xc904 >> 2),
  258. 0x00000000,
  259. (0xbe00 << 16) | (0xc904 >> 2),
  260. 0x00000000,
  261. (0x4e00 << 16) | (0xc908 >> 2),
  262. 0x00000000,
  263. (0x5e00 << 16) | (0xc908 >> 2),
  264. 0x00000000,
  265. (0x6e00 << 16) | (0xc908 >> 2),
  266. 0x00000000,
  267. (0x7e00 << 16) | (0xc908 >> 2),
  268. 0x00000000,
  269. (0x8e00 << 16) | (0xc908 >> 2),
  270. 0x00000000,
  271. (0x9e00 << 16) | (0xc908 >> 2),
  272. 0x00000000,
  273. (0xae00 << 16) | (0xc908 >> 2),
  274. 0x00000000,
  275. (0xbe00 << 16) | (0xc908 >> 2),
  276. 0x00000000,
  277. (0x4e00 << 16) | (0xc90c >> 2),
  278. 0x00000000,
  279. (0x5e00 << 16) | (0xc90c >> 2),
  280. 0x00000000,
  281. (0x6e00 << 16) | (0xc90c >> 2),
  282. 0x00000000,
  283. (0x7e00 << 16) | (0xc90c >> 2),
  284. 0x00000000,
  285. (0x8e00 << 16) | (0xc90c >> 2),
  286. 0x00000000,
  287. (0x9e00 << 16) | (0xc90c >> 2),
  288. 0x00000000,
  289. (0xae00 << 16) | (0xc90c >> 2),
  290. 0x00000000,
  291. (0xbe00 << 16) | (0xc90c >> 2),
  292. 0x00000000,
  293. (0x4e00 << 16) | (0xc910 >> 2),
  294. 0x00000000,
  295. (0x5e00 << 16) | (0xc910 >> 2),
  296. 0x00000000,
  297. (0x6e00 << 16) | (0xc910 >> 2),
  298. 0x00000000,
  299. (0x7e00 << 16) | (0xc910 >> 2),
  300. 0x00000000,
  301. (0x8e00 << 16) | (0xc910 >> 2),
  302. 0x00000000,
  303. (0x9e00 << 16) | (0xc910 >> 2),
  304. 0x00000000,
  305. (0xae00 << 16) | (0xc910 >> 2),
  306. 0x00000000,
  307. (0xbe00 << 16) | (0xc910 >> 2),
  308. 0x00000000,
  309. (0x0e00 << 16) | (0xc99c >> 2),
  310. 0x00000000,
  311. (0x0e00 << 16) | (0x9834 >> 2),
  312. 0x00000000,
  313. (0x0000 << 16) | (0x30f00 >> 2),
  314. 0x00000000,
  315. (0x0001 << 16) | (0x30f00 >> 2),
  316. 0x00000000,
  317. (0x0000 << 16) | (0x30f04 >> 2),
  318. 0x00000000,
  319. (0x0001 << 16) | (0x30f04 >> 2),
  320. 0x00000000,
  321. (0x0000 << 16) | (0x30f08 >> 2),
  322. 0x00000000,
  323. (0x0001 << 16) | (0x30f08 >> 2),
  324. 0x00000000,
  325. (0x0000 << 16) | (0x30f0c >> 2),
  326. 0x00000000,
  327. (0x0001 << 16) | (0x30f0c >> 2),
  328. 0x00000000,
  329. (0x0600 << 16) | (0x9b7c >> 2),
  330. 0x00000000,
  331. (0x0e00 << 16) | (0x8a14 >> 2),
  332. 0x00000000,
  333. (0x0e00 << 16) | (0x8a18 >> 2),
  334. 0x00000000,
  335. (0x0600 << 16) | (0x30a00 >> 2),
  336. 0x00000000,
  337. (0x0e00 << 16) | (0x8bf0 >> 2),
  338. 0x00000000,
  339. (0x0e00 << 16) | (0x8bcc >> 2),
  340. 0x00000000,
  341. (0x0e00 << 16) | (0x8b24 >> 2),
  342. 0x00000000,
  343. (0x0e00 << 16) | (0x30a04 >> 2),
  344. 0x00000000,
  345. (0x0600 << 16) | (0x30a10 >> 2),
  346. 0x00000000,
  347. (0x0600 << 16) | (0x30a14 >> 2),
  348. 0x00000000,
  349. (0x0600 << 16) | (0x30a18 >> 2),
  350. 0x00000000,
  351. (0x0600 << 16) | (0x30a2c >> 2),
  352. 0x00000000,
  353. (0x0e00 << 16) | (0xc700 >> 2),
  354. 0x00000000,
  355. (0x0e00 << 16) | (0xc704 >> 2),
  356. 0x00000000,
  357. (0x0e00 << 16) | (0xc708 >> 2),
  358. 0x00000000,
  359. (0x0e00 << 16) | (0xc768 >> 2),
  360. 0x00000000,
  361. (0x0400 << 16) | (0xc770 >> 2),
  362. 0x00000000,
  363. (0x0400 << 16) | (0xc774 >> 2),
  364. 0x00000000,
  365. (0x0400 << 16) | (0xc778 >> 2),
  366. 0x00000000,
  367. (0x0400 << 16) | (0xc77c >> 2),
  368. 0x00000000,
  369. (0x0400 << 16) | (0xc780 >> 2),
  370. 0x00000000,
  371. (0x0400 << 16) | (0xc784 >> 2),
  372. 0x00000000,
  373. (0x0400 << 16) | (0xc788 >> 2),
  374. 0x00000000,
  375. (0x0400 << 16) | (0xc78c >> 2),
  376. 0x00000000,
  377. (0x0400 << 16) | (0xc798 >> 2),
  378. 0x00000000,
  379. (0x0400 << 16) | (0xc79c >> 2),
  380. 0x00000000,
  381. (0x0400 << 16) | (0xc7a0 >> 2),
  382. 0x00000000,
  383. (0x0400 << 16) | (0xc7a4 >> 2),
  384. 0x00000000,
  385. (0x0400 << 16) | (0xc7a8 >> 2),
  386. 0x00000000,
  387. (0x0400 << 16) | (0xc7ac >> 2),
  388. 0x00000000,
  389. (0x0400 << 16) | (0xc7b0 >> 2),
  390. 0x00000000,
  391. (0x0400 << 16) | (0xc7b4 >> 2),
  392. 0x00000000,
  393. (0x0e00 << 16) | (0x9100 >> 2),
  394. 0x00000000,
  395. (0x0e00 << 16) | (0x3c010 >> 2),
  396. 0x00000000,
  397. (0x0e00 << 16) | (0x92a8 >> 2),
  398. 0x00000000,
  399. (0x0e00 << 16) | (0x92ac >> 2),
  400. 0x00000000,
  401. (0x0e00 << 16) | (0x92b4 >> 2),
  402. 0x00000000,
  403. (0x0e00 << 16) | (0x92b8 >> 2),
  404. 0x00000000,
  405. (0x0e00 << 16) | (0x92bc >> 2),
  406. 0x00000000,
  407. (0x0e00 << 16) | (0x92c0 >> 2),
  408. 0x00000000,
  409. (0x0e00 << 16) | (0x92c4 >> 2),
  410. 0x00000000,
  411. (0x0e00 << 16) | (0x92c8 >> 2),
  412. 0x00000000,
  413. (0x0e00 << 16) | (0x92cc >> 2),
  414. 0x00000000,
  415. (0x0e00 << 16) | (0x92d0 >> 2),
  416. 0x00000000,
  417. (0x0e00 << 16) | (0x8c00 >> 2),
  418. 0x00000000,
  419. (0x0e00 << 16) | (0x8c04 >> 2),
  420. 0x00000000,
  421. (0x0e00 << 16) | (0x8c20 >> 2),
  422. 0x00000000,
  423. (0x0e00 << 16) | (0x8c38 >> 2),
  424. 0x00000000,
  425. (0x0e00 << 16) | (0x8c3c >> 2),
  426. 0x00000000,
  427. (0x0e00 << 16) | (0xae00 >> 2),
  428. 0x00000000,
  429. (0x0e00 << 16) | (0x9604 >> 2),
  430. 0x00000000,
  431. (0x0e00 << 16) | (0xac08 >> 2),
  432. 0x00000000,
  433. (0x0e00 << 16) | (0xac0c >> 2),
  434. 0x00000000,
  435. (0x0e00 << 16) | (0xac10 >> 2),
  436. 0x00000000,
  437. (0x0e00 << 16) | (0xac14 >> 2),
  438. 0x00000000,
  439. (0x0e00 << 16) | (0xac58 >> 2),
  440. 0x00000000,
  441. (0x0e00 << 16) | (0xac68 >> 2),
  442. 0x00000000,
  443. (0x0e00 << 16) | (0xac6c >> 2),
  444. 0x00000000,
  445. (0x0e00 << 16) | (0xac70 >> 2),
  446. 0x00000000,
  447. (0x0e00 << 16) | (0xac74 >> 2),
  448. 0x00000000,
  449. (0x0e00 << 16) | (0xac78 >> 2),
  450. 0x00000000,
  451. (0x0e00 << 16) | (0xac7c >> 2),
  452. 0x00000000,
  453. (0x0e00 << 16) | (0xac80 >> 2),
  454. 0x00000000,
  455. (0x0e00 << 16) | (0xac84 >> 2),
  456. 0x00000000,
  457. (0x0e00 << 16) | (0xac88 >> 2),
  458. 0x00000000,
  459. (0x0e00 << 16) | (0xac8c >> 2),
  460. 0x00000000,
  461. (0x0e00 << 16) | (0x970c >> 2),
  462. 0x00000000,
  463. (0x0e00 << 16) | (0x9714 >> 2),
  464. 0x00000000,
  465. (0x0e00 << 16) | (0x9718 >> 2),
  466. 0x00000000,
  467. (0x0e00 << 16) | (0x971c >> 2),
  468. 0x00000000,
  469. (0x0e00 << 16) | (0x31068 >> 2),
  470. 0x00000000,
  471. (0x4e00 << 16) | (0x31068 >> 2),
  472. 0x00000000,
  473. (0x5e00 << 16) | (0x31068 >> 2),
  474. 0x00000000,
  475. (0x6e00 << 16) | (0x31068 >> 2),
  476. 0x00000000,
  477. (0x7e00 << 16) | (0x31068 >> 2),
  478. 0x00000000,
  479. (0x8e00 << 16) | (0x31068 >> 2),
  480. 0x00000000,
  481. (0x9e00 << 16) | (0x31068 >> 2),
  482. 0x00000000,
  483. (0xae00 << 16) | (0x31068 >> 2),
  484. 0x00000000,
  485. (0xbe00 << 16) | (0x31068 >> 2),
  486. 0x00000000,
  487. (0x0e00 << 16) | (0xcd10 >> 2),
  488. 0x00000000,
  489. (0x0e00 << 16) | (0xcd14 >> 2),
  490. 0x00000000,
  491. (0x0e00 << 16) | (0x88b0 >> 2),
  492. 0x00000000,
  493. (0x0e00 << 16) | (0x88b4 >> 2),
  494. 0x00000000,
  495. (0x0e00 << 16) | (0x88b8 >> 2),
  496. 0x00000000,
  497. (0x0e00 << 16) | (0x88bc >> 2),
  498. 0x00000000,
  499. (0x0400 << 16) | (0x89c0 >> 2),
  500. 0x00000000,
  501. (0x0e00 << 16) | (0x88c4 >> 2),
  502. 0x00000000,
  503. (0x0e00 << 16) | (0x88c8 >> 2),
  504. 0x00000000,
  505. (0x0e00 << 16) | (0x88d0 >> 2),
  506. 0x00000000,
  507. (0x0e00 << 16) | (0x88d4 >> 2),
  508. 0x00000000,
  509. (0x0e00 << 16) | (0x88d8 >> 2),
  510. 0x00000000,
  511. (0x0e00 << 16) | (0x8980 >> 2),
  512. 0x00000000,
  513. (0x0e00 << 16) | (0x30938 >> 2),
  514. 0x00000000,
  515. (0x0e00 << 16) | (0x3093c >> 2),
  516. 0x00000000,
  517. (0x0e00 << 16) | (0x30940 >> 2),
  518. 0x00000000,
  519. (0x0e00 << 16) | (0x89a0 >> 2),
  520. 0x00000000,
  521. (0x0e00 << 16) | (0x30900 >> 2),
  522. 0x00000000,
  523. (0x0e00 << 16) | (0x30904 >> 2),
  524. 0x00000000,
  525. (0x0e00 << 16) | (0x89b4 >> 2),
  526. 0x00000000,
  527. (0x0e00 << 16) | (0x3c210 >> 2),
  528. 0x00000000,
  529. (0x0e00 << 16) | (0x3c214 >> 2),
  530. 0x00000000,
  531. (0x0e00 << 16) | (0x3c218 >> 2),
  532. 0x00000000,
  533. (0x0e00 << 16) | (0x8904 >> 2),
  534. 0x00000000,
  535. 0x5,
  536. (0x0e00 << 16) | (0x8c28 >> 2),
  537. (0x0e00 << 16) | (0x8c2c >> 2),
  538. (0x0e00 << 16) | (0x8c30 >> 2),
  539. (0x0e00 << 16) | (0x8c34 >> 2),
  540. (0x0e00 << 16) | (0x9600 >> 2),
  541. };
  542. static const u32 kalindi_rlc_save_restore_register_list[] =
  543. {
  544. (0x0e00 << 16) | (0xc12c >> 2),
  545. 0x00000000,
  546. (0x0e00 << 16) | (0xc140 >> 2),
  547. 0x00000000,
  548. (0x0e00 << 16) | (0xc150 >> 2),
  549. 0x00000000,
  550. (0x0e00 << 16) | (0xc15c >> 2),
  551. 0x00000000,
  552. (0x0e00 << 16) | (0xc168 >> 2),
  553. 0x00000000,
  554. (0x0e00 << 16) | (0xc170 >> 2),
  555. 0x00000000,
  556. (0x0e00 << 16) | (0xc204 >> 2),
  557. 0x00000000,
  558. (0x0e00 << 16) | (0xc2b4 >> 2),
  559. 0x00000000,
  560. (0x0e00 << 16) | (0xc2b8 >> 2),
  561. 0x00000000,
  562. (0x0e00 << 16) | (0xc2bc >> 2),
  563. 0x00000000,
  564. (0x0e00 << 16) | (0xc2c0 >> 2),
  565. 0x00000000,
  566. (0x0e00 << 16) | (0x8228 >> 2),
  567. 0x00000000,
  568. (0x0e00 << 16) | (0x829c >> 2),
  569. 0x00000000,
  570. (0x0e00 << 16) | (0x869c >> 2),
  571. 0x00000000,
  572. (0x0600 << 16) | (0x98f4 >> 2),
  573. 0x00000000,
  574. (0x0e00 << 16) | (0x98f8 >> 2),
  575. 0x00000000,
  576. (0x0e00 << 16) | (0x9900 >> 2),
  577. 0x00000000,
  578. (0x0e00 << 16) | (0xc260 >> 2),
  579. 0x00000000,
  580. (0x0e00 << 16) | (0x90e8 >> 2),
  581. 0x00000000,
  582. (0x0e00 << 16) | (0x3c000 >> 2),
  583. 0x00000000,
  584. (0x0e00 << 16) | (0x3c00c >> 2),
  585. 0x00000000,
  586. (0x0e00 << 16) | (0x8c1c >> 2),
  587. 0x00000000,
  588. (0x0e00 << 16) | (0x9700 >> 2),
  589. 0x00000000,
  590. (0x0e00 << 16) | (0xcd20 >> 2),
  591. 0x00000000,
  592. (0x4e00 << 16) | (0xcd20 >> 2),
  593. 0x00000000,
  594. (0x5e00 << 16) | (0xcd20 >> 2),
  595. 0x00000000,
  596. (0x6e00 << 16) | (0xcd20 >> 2),
  597. 0x00000000,
  598. (0x7e00 << 16) | (0xcd20 >> 2),
  599. 0x00000000,
  600. (0x0e00 << 16) | (0x89bc >> 2),
  601. 0x00000000,
  602. (0x0e00 << 16) | (0x8900 >> 2),
  603. 0x00000000,
  604. 0x3,
  605. (0x0e00 << 16) | (0xc130 >> 2),
  606. 0x00000000,
  607. (0x0e00 << 16) | (0xc134 >> 2),
  608. 0x00000000,
  609. (0x0e00 << 16) | (0xc1fc >> 2),
  610. 0x00000000,
  611. (0x0e00 << 16) | (0xc208 >> 2),
  612. 0x00000000,
  613. (0x0e00 << 16) | (0xc264 >> 2),
  614. 0x00000000,
  615. (0x0e00 << 16) | (0xc268 >> 2),
  616. 0x00000000,
  617. (0x0e00 << 16) | (0xc26c >> 2),
  618. 0x00000000,
  619. (0x0e00 << 16) | (0xc270 >> 2),
  620. 0x00000000,
  621. (0x0e00 << 16) | (0xc274 >> 2),
  622. 0x00000000,
  623. (0x0e00 << 16) | (0xc28c >> 2),
  624. 0x00000000,
  625. (0x0e00 << 16) | (0xc290 >> 2),
  626. 0x00000000,
  627. (0x0e00 << 16) | (0xc294 >> 2),
  628. 0x00000000,
  629. (0x0e00 << 16) | (0xc298 >> 2),
  630. 0x00000000,
  631. (0x0e00 << 16) | (0xc2a0 >> 2),
  632. 0x00000000,
  633. (0x0e00 << 16) | (0xc2a4 >> 2),
  634. 0x00000000,
  635. (0x0e00 << 16) | (0xc2a8 >> 2),
  636. 0x00000000,
  637. (0x0e00 << 16) | (0xc2ac >> 2),
  638. 0x00000000,
  639. (0x0e00 << 16) | (0x301d0 >> 2),
  640. 0x00000000,
  641. (0x0e00 << 16) | (0x30238 >> 2),
  642. 0x00000000,
  643. (0x0e00 << 16) | (0x30250 >> 2),
  644. 0x00000000,
  645. (0x0e00 << 16) | (0x30254 >> 2),
  646. 0x00000000,
  647. (0x0e00 << 16) | (0x30258 >> 2),
  648. 0x00000000,
  649. (0x0e00 << 16) | (0x3025c >> 2),
  650. 0x00000000,
  651. (0x4e00 << 16) | (0xc900 >> 2),
  652. 0x00000000,
  653. (0x5e00 << 16) | (0xc900 >> 2),
  654. 0x00000000,
  655. (0x6e00 << 16) | (0xc900 >> 2),
  656. 0x00000000,
  657. (0x7e00 << 16) | (0xc900 >> 2),
  658. 0x00000000,
  659. (0x4e00 << 16) | (0xc904 >> 2),
  660. 0x00000000,
  661. (0x5e00 << 16) | (0xc904 >> 2),
  662. 0x00000000,
  663. (0x6e00 << 16) | (0xc904 >> 2),
  664. 0x00000000,
  665. (0x7e00 << 16) | (0xc904 >> 2),
  666. 0x00000000,
  667. (0x4e00 << 16) | (0xc908 >> 2),
  668. 0x00000000,
  669. (0x5e00 << 16) | (0xc908 >> 2),
  670. 0x00000000,
  671. (0x6e00 << 16) | (0xc908 >> 2),
  672. 0x00000000,
  673. (0x7e00 << 16) | (0xc908 >> 2),
  674. 0x00000000,
  675. (0x4e00 << 16) | (0xc90c >> 2),
  676. 0x00000000,
  677. (0x5e00 << 16) | (0xc90c >> 2),
  678. 0x00000000,
  679. (0x6e00 << 16) | (0xc90c >> 2),
  680. 0x00000000,
  681. (0x7e00 << 16) | (0xc90c >> 2),
  682. 0x00000000,
  683. (0x4e00 << 16) | (0xc910 >> 2),
  684. 0x00000000,
  685. (0x5e00 << 16) | (0xc910 >> 2),
  686. 0x00000000,
  687. (0x6e00 << 16) | (0xc910 >> 2),
  688. 0x00000000,
  689. (0x7e00 << 16) | (0xc910 >> 2),
  690. 0x00000000,
  691. (0x0e00 << 16) | (0xc99c >> 2),
  692. 0x00000000,
  693. (0x0e00 << 16) | (0x9834 >> 2),
  694. 0x00000000,
  695. (0x0000 << 16) | (0x30f00 >> 2),
  696. 0x00000000,
  697. (0x0000 << 16) | (0x30f04 >> 2),
  698. 0x00000000,
  699. (0x0000 << 16) | (0x30f08 >> 2),
  700. 0x00000000,
  701. (0x0000 << 16) | (0x30f0c >> 2),
  702. 0x00000000,
  703. (0x0600 << 16) | (0x9b7c >> 2),
  704. 0x00000000,
  705. (0x0e00 << 16) | (0x8a14 >> 2),
  706. 0x00000000,
  707. (0x0e00 << 16) | (0x8a18 >> 2),
  708. 0x00000000,
  709. (0x0600 << 16) | (0x30a00 >> 2),
  710. 0x00000000,
  711. (0x0e00 << 16) | (0x8bf0 >> 2),
  712. 0x00000000,
  713. (0x0e00 << 16) | (0x8bcc >> 2),
  714. 0x00000000,
  715. (0x0e00 << 16) | (0x8b24 >> 2),
  716. 0x00000000,
  717. (0x0e00 << 16) | (0x30a04 >> 2),
  718. 0x00000000,
  719. (0x0600 << 16) | (0x30a10 >> 2),
  720. 0x00000000,
  721. (0x0600 << 16) | (0x30a14 >> 2),
  722. 0x00000000,
  723. (0x0600 << 16) | (0x30a18 >> 2),
  724. 0x00000000,
  725. (0x0600 << 16) | (0x30a2c >> 2),
  726. 0x00000000,
  727. (0x0e00 << 16) | (0xc700 >> 2),
  728. 0x00000000,
  729. (0x0e00 << 16) | (0xc704 >> 2),
  730. 0x00000000,
  731. (0x0e00 << 16) | (0xc708 >> 2),
  732. 0x00000000,
  733. (0x0e00 << 16) | (0xc768 >> 2),
  734. 0x00000000,
  735. (0x0400 << 16) | (0xc770 >> 2),
  736. 0x00000000,
  737. (0x0400 << 16) | (0xc774 >> 2),
  738. 0x00000000,
  739. (0x0400 << 16) | (0xc798 >> 2),
  740. 0x00000000,
  741. (0x0400 << 16) | (0xc79c >> 2),
  742. 0x00000000,
  743. (0x0e00 << 16) | (0x9100 >> 2),
  744. 0x00000000,
  745. (0x0e00 << 16) | (0x3c010 >> 2),
  746. 0x00000000,
  747. (0x0e00 << 16) | (0x8c00 >> 2),
  748. 0x00000000,
  749. (0x0e00 << 16) | (0x8c04 >> 2),
  750. 0x00000000,
  751. (0x0e00 << 16) | (0x8c20 >> 2),
  752. 0x00000000,
  753. (0x0e00 << 16) | (0x8c38 >> 2),
  754. 0x00000000,
  755. (0x0e00 << 16) | (0x8c3c >> 2),
  756. 0x00000000,
  757. (0x0e00 << 16) | (0xae00 >> 2),
  758. 0x00000000,
  759. (0x0e00 << 16) | (0x9604 >> 2),
  760. 0x00000000,
  761. (0x0e00 << 16) | (0xac08 >> 2),
  762. 0x00000000,
  763. (0x0e00 << 16) | (0xac0c >> 2),
  764. 0x00000000,
  765. (0x0e00 << 16) | (0xac10 >> 2),
  766. 0x00000000,
  767. (0x0e00 << 16) | (0xac14 >> 2),
  768. 0x00000000,
  769. (0x0e00 << 16) | (0xac58 >> 2),
  770. 0x00000000,
  771. (0x0e00 << 16) | (0xac68 >> 2),
  772. 0x00000000,
  773. (0x0e00 << 16) | (0xac6c >> 2),
  774. 0x00000000,
  775. (0x0e00 << 16) | (0xac70 >> 2),
  776. 0x00000000,
  777. (0x0e00 << 16) | (0xac74 >> 2),
  778. 0x00000000,
  779. (0x0e00 << 16) | (0xac78 >> 2),
  780. 0x00000000,
  781. (0x0e00 << 16) | (0xac7c >> 2),
  782. 0x00000000,
  783. (0x0e00 << 16) | (0xac80 >> 2),
  784. 0x00000000,
  785. (0x0e00 << 16) | (0xac84 >> 2),
  786. 0x00000000,
  787. (0x0e00 << 16) | (0xac88 >> 2),
  788. 0x00000000,
  789. (0x0e00 << 16) | (0xac8c >> 2),
  790. 0x00000000,
  791. (0x0e00 << 16) | (0x970c >> 2),
  792. 0x00000000,
  793. (0x0e00 << 16) | (0x9714 >> 2),
  794. 0x00000000,
  795. (0x0e00 << 16) | (0x9718 >> 2),
  796. 0x00000000,
  797. (0x0e00 << 16) | (0x971c >> 2),
  798. 0x00000000,
  799. (0x0e00 << 16) | (0x31068 >> 2),
  800. 0x00000000,
  801. (0x4e00 << 16) | (0x31068 >> 2),
  802. 0x00000000,
  803. (0x5e00 << 16) | (0x31068 >> 2),
  804. 0x00000000,
  805. (0x6e00 << 16) | (0x31068 >> 2),
  806. 0x00000000,
  807. (0x7e00 << 16) | (0x31068 >> 2),
  808. 0x00000000,
  809. (0x0e00 << 16) | (0xcd10 >> 2),
  810. 0x00000000,
  811. (0x0e00 << 16) | (0xcd14 >> 2),
  812. 0x00000000,
  813. (0x0e00 << 16) | (0x88b0 >> 2),
  814. 0x00000000,
  815. (0x0e00 << 16) | (0x88b4 >> 2),
  816. 0x00000000,
  817. (0x0e00 << 16) | (0x88b8 >> 2),
  818. 0x00000000,
  819. (0x0e00 << 16) | (0x88bc >> 2),
  820. 0x00000000,
  821. (0x0400 << 16) | (0x89c0 >> 2),
  822. 0x00000000,
  823. (0x0e00 << 16) | (0x88c4 >> 2),
  824. 0x00000000,
  825. (0x0e00 << 16) | (0x88c8 >> 2),
  826. 0x00000000,
  827. (0x0e00 << 16) | (0x88d0 >> 2),
  828. 0x00000000,
  829. (0x0e00 << 16) | (0x88d4 >> 2),
  830. 0x00000000,
  831. (0x0e00 << 16) | (0x88d8 >> 2),
  832. 0x00000000,
  833. (0x0e00 << 16) | (0x8980 >> 2),
  834. 0x00000000,
  835. (0x0e00 << 16) | (0x30938 >> 2),
  836. 0x00000000,
  837. (0x0e00 << 16) | (0x3093c >> 2),
  838. 0x00000000,
  839. (0x0e00 << 16) | (0x30940 >> 2),
  840. 0x00000000,
  841. (0x0e00 << 16) | (0x89a0 >> 2),
  842. 0x00000000,
  843. (0x0e00 << 16) | (0x30900 >> 2),
  844. 0x00000000,
  845. (0x0e00 << 16) | (0x30904 >> 2),
  846. 0x00000000,
  847. (0x0e00 << 16) | (0x89b4 >> 2),
  848. 0x00000000,
  849. (0x0e00 << 16) | (0x3e1fc >> 2),
  850. 0x00000000,
  851. (0x0e00 << 16) | (0x3c210 >> 2),
  852. 0x00000000,
  853. (0x0e00 << 16) | (0x3c214 >> 2),
  854. 0x00000000,
  855. (0x0e00 << 16) | (0x3c218 >> 2),
  856. 0x00000000,
  857. (0x0e00 << 16) | (0x8904 >> 2),
  858. 0x00000000,
  859. 0x5,
  860. (0x0e00 << 16) | (0x8c28 >> 2),
  861. (0x0e00 << 16) | (0x8c2c >> 2),
  862. (0x0e00 << 16) | (0x8c30 >> 2),
  863. (0x0e00 << 16) | (0x8c34 >> 2),
  864. (0x0e00 << 16) | (0x9600 >> 2),
  865. };
  866. static u32 gfx_v7_0_get_csb_size(struct amdgpu_device *adev);
  867. static void gfx_v7_0_get_csb_buffer(struct amdgpu_device *adev, volatile u32 *buffer);
  868. static void gfx_v7_0_init_cp_pg_table(struct amdgpu_device *adev);
  869. static void gfx_v7_0_init_pg(struct amdgpu_device *adev);
  870. static void gfx_v7_0_get_cu_info(struct amdgpu_device *adev);
  871. /*
  872. * Core functions
  873. */
  874. /**
  875. * gfx_v7_0_init_microcode - load ucode images from disk
  876. *
  877. * @adev: amdgpu_device pointer
  878. *
  879. * Use the firmware interface to load the ucode images into
  880. * the driver (not loaded into hw).
  881. * Returns 0 on success, error on failure.
  882. */
  883. static int gfx_v7_0_init_microcode(struct amdgpu_device *adev)
  884. {
  885. const char *chip_name;
  886. char fw_name[30];
  887. int err;
  888. DRM_DEBUG("\n");
  889. switch (adev->asic_type) {
  890. case CHIP_BONAIRE:
  891. chip_name = "bonaire";
  892. break;
  893. case CHIP_HAWAII:
  894. chip_name = "hawaii";
  895. break;
  896. case CHIP_KAVERI:
  897. chip_name = "kaveri";
  898. break;
  899. case CHIP_KABINI:
  900. chip_name = "kabini";
  901. break;
  902. case CHIP_MULLINS:
  903. chip_name = "mullins";
  904. break;
  905. default: BUG();
  906. }
  907. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  908. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  909. if (err)
  910. goto out;
  911. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  912. if (err)
  913. goto out;
  914. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  915. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  916. if (err)
  917. goto out;
  918. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  919. if (err)
  920. goto out;
  921. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  922. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  923. if (err)
  924. goto out;
  925. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  926. if (err)
  927. goto out;
  928. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  929. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  930. if (err)
  931. goto out;
  932. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  933. if (err)
  934. goto out;
  935. if (adev->asic_type == CHIP_KAVERI) {
  936. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec2.bin", chip_name);
  937. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  938. if (err)
  939. goto out;
  940. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  941. if (err)
  942. goto out;
  943. }
  944. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  945. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  946. if (err)
  947. goto out;
  948. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  949. out:
  950. if (err) {
  951. pr_err("gfx7: Failed to load firmware \"%s\"\n", fw_name);
  952. release_firmware(adev->gfx.pfp_fw);
  953. adev->gfx.pfp_fw = NULL;
  954. release_firmware(adev->gfx.me_fw);
  955. adev->gfx.me_fw = NULL;
  956. release_firmware(adev->gfx.ce_fw);
  957. adev->gfx.ce_fw = NULL;
  958. release_firmware(adev->gfx.mec_fw);
  959. adev->gfx.mec_fw = NULL;
  960. release_firmware(adev->gfx.mec2_fw);
  961. adev->gfx.mec2_fw = NULL;
  962. release_firmware(adev->gfx.rlc_fw);
  963. adev->gfx.rlc_fw = NULL;
  964. }
  965. return err;
  966. }
  967. static void gfx_v7_0_free_microcode(struct amdgpu_device *adev)
  968. {
  969. release_firmware(adev->gfx.pfp_fw);
  970. adev->gfx.pfp_fw = NULL;
  971. release_firmware(adev->gfx.me_fw);
  972. adev->gfx.me_fw = NULL;
  973. release_firmware(adev->gfx.ce_fw);
  974. adev->gfx.ce_fw = NULL;
  975. release_firmware(adev->gfx.mec_fw);
  976. adev->gfx.mec_fw = NULL;
  977. release_firmware(adev->gfx.mec2_fw);
  978. adev->gfx.mec2_fw = NULL;
  979. release_firmware(adev->gfx.rlc_fw);
  980. adev->gfx.rlc_fw = NULL;
  981. }
  982. /**
  983. * gfx_v7_0_tiling_mode_table_init - init the hw tiling table
  984. *
  985. * @adev: amdgpu_device pointer
  986. *
  987. * Starting with SI, the tiling setup is done globally in a
  988. * set of 32 tiling modes. Rather than selecting each set of
  989. * parameters per surface as on older asics, we just select
  990. * which index in the tiling table we want to use, and the
  991. * surface uses those parameters (CIK).
  992. */
  993. static void gfx_v7_0_tiling_mode_table_init(struct amdgpu_device *adev)
  994. {
  995. const u32 num_tile_mode_states =
  996. ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  997. const u32 num_secondary_tile_mode_states =
  998. ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  999. u32 reg_offset, split_equal_to_row_size;
  1000. uint32_t *tile, *macrotile;
  1001. tile = adev->gfx.config.tile_mode_array;
  1002. macrotile = adev->gfx.config.macrotile_mode_array;
  1003. switch (adev->gfx.config.mem_row_size_in_kb) {
  1004. case 1:
  1005. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  1006. break;
  1007. case 2:
  1008. default:
  1009. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  1010. break;
  1011. case 4:
  1012. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  1013. break;
  1014. }
  1015. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1016. tile[reg_offset] = 0;
  1017. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1018. macrotile[reg_offset] = 0;
  1019. switch (adev->asic_type) {
  1020. case CHIP_BONAIRE:
  1021. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1022. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1023. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1024. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1025. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1026. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1027. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1028. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1029. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1030. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1031. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1032. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1033. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1034. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1035. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1036. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1037. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1038. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1039. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1040. TILE_SPLIT(split_equal_to_row_size));
  1041. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1042. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1043. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1044. tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1045. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1046. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1047. TILE_SPLIT(split_equal_to_row_size));
  1048. tile[7] = (TILE_SPLIT(split_equal_to_row_size));
  1049. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1050. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  1051. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1052. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1053. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1054. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1055. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1056. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1057. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1058. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1059. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1060. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1061. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1062. tile[12] = (TILE_SPLIT(split_equal_to_row_size));
  1063. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1064. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1065. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1066. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1067. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1068. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1069. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1070. tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1071. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1072. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1073. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1074. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1075. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1076. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1077. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1078. tile[17] = (TILE_SPLIT(split_equal_to_row_size));
  1079. tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1080. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1081. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1082. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1083. tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1084. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1085. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1086. tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1087. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1088. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1089. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1090. tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1091. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1092. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1093. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1094. tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1095. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1096. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1097. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1098. tile[23] = (TILE_SPLIT(split_equal_to_row_size));
  1099. tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1100. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1101. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1102. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1103. tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1104. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1105. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1106. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1107. tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1108. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1109. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1110. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1111. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1112. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1113. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1114. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1115. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1116. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1117. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1118. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1119. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1120. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1121. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1122. tile[30] = (TILE_SPLIT(split_equal_to_row_size));
  1123. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1124. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1125. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1126. NUM_BANKS(ADDR_SURF_16_BANK));
  1127. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1128. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1129. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1130. NUM_BANKS(ADDR_SURF_16_BANK));
  1131. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1132. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1133. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1134. NUM_BANKS(ADDR_SURF_16_BANK));
  1135. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1136. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1137. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1138. NUM_BANKS(ADDR_SURF_16_BANK));
  1139. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1140. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1141. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1142. NUM_BANKS(ADDR_SURF_16_BANK));
  1143. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1144. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1145. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1146. NUM_BANKS(ADDR_SURF_8_BANK));
  1147. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1148. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1149. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1150. NUM_BANKS(ADDR_SURF_4_BANK));
  1151. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1152. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1153. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1154. NUM_BANKS(ADDR_SURF_16_BANK));
  1155. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1156. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1157. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1158. NUM_BANKS(ADDR_SURF_16_BANK));
  1159. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1160. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1161. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1162. NUM_BANKS(ADDR_SURF_16_BANK));
  1163. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1164. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1165. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1166. NUM_BANKS(ADDR_SURF_16_BANK));
  1167. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1168. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1169. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1170. NUM_BANKS(ADDR_SURF_16_BANK));
  1171. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1172. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1173. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1174. NUM_BANKS(ADDR_SURF_8_BANK));
  1175. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1176. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1177. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1178. NUM_BANKS(ADDR_SURF_4_BANK));
  1179. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1180. WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
  1181. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1182. if (reg_offset != 7)
  1183. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
  1184. break;
  1185. case CHIP_HAWAII:
  1186. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1187. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1188. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1189. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1190. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1191. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1192. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1193. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1194. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1195. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1196. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1197. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1198. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1199. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1200. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1201. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1202. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1203. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1204. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1205. TILE_SPLIT(split_equal_to_row_size));
  1206. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1207. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1208. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1209. TILE_SPLIT(split_equal_to_row_size));
  1210. tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1211. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1212. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1213. TILE_SPLIT(split_equal_to_row_size));
  1214. tile[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1215. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1216. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1217. TILE_SPLIT(split_equal_to_row_size));
  1218. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1219. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  1220. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1221. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1222. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1223. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1224. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1225. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1226. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1227. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1228. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1229. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1230. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1231. tile[12] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1232. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1233. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1234. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1235. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1236. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1237. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1238. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1239. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1240. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1241. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1242. tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1243. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1244. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1245. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1246. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1247. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1248. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1249. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1250. tile[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1251. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1252. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1253. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1254. tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1255. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1256. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1257. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1258. tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1259. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1260. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING));
  1261. tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1262. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1263. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1264. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1265. tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1266. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1267. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1268. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1269. tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1270. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1271. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1272. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1273. tile[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1274. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1275. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1276. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1277. tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1278. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1279. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1280. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1281. tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1282. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1283. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1284. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1285. tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1286. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1287. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1288. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1289. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1290. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1291. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1292. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1293. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1294. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1295. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1296. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1297. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1298. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1299. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1300. tile[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1301. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1302. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1303. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1304. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1305. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1306. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1307. NUM_BANKS(ADDR_SURF_16_BANK));
  1308. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1309. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1310. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1311. NUM_BANKS(ADDR_SURF_16_BANK));
  1312. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1313. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1314. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1315. NUM_BANKS(ADDR_SURF_16_BANK));
  1316. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1317. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1318. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1319. NUM_BANKS(ADDR_SURF_16_BANK));
  1320. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1321. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1322. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1323. NUM_BANKS(ADDR_SURF_8_BANK));
  1324. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1325. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1326. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1327. NUM_BANKS(ADDR_SURF_4_BANK));
  1328. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1329. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1330. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1331. NUM_BANKS(ADDR_SURF_4_BANK));
  1332. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1333. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1334. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1335. NUM_BANKS(ADDR_SURF_16_BANK));
  1336. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1337. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1338. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1339. NUM_BANKS(ADDR_SURF_16_BANK));
  1340. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1341. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1342. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1343. NUM_BANKS(ADDR_SURF_16_BANK));
  1344. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1345. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1346. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1347. NUM_BANKS(ADDR_SURF_8_BANK));
  1348. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1349. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1350. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1351. NUM_BANKS(ADDR_SURF_16_BANK));
  1352. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1353. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1354. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1355. NUM_BANKS(ADDR_SURF_8_BANK));
  1356. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1357. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1358. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1359. NUM_BANKS(ADDR_SURF_4_BANK));
  1360. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1361. WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
  1362. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1363. if (reg_offset != 7)
  1364. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
  1365. break;
  1366. case CHIP_KABINI:
  1367. case CHIP_KAVERI:
  1368. case CHIP_MULLINS:
  1369. default:
  1370. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1371. PIPE_CONFIG(ADDR_SURF_P2) |
  1372. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1373. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1374. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1375. PIPE_CONFIG(ADDR_SURF_P2) |
  1376. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1377. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1378. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1379. PIPE_CONFIG(ADDR_SURF_P2) |
  1380. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1381. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1382. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1383. PIPE_CONFIG(ADDR_SURF_P2) |
  1384. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1385. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1386. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1387. PIPE_CONFIG(ADDR_SURF_P2) |
  1388. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1389. TILE_SPLIT(split_equal_to_row_size));
  1390. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1391. PIPE_CONFIG(ADDR_SURF_P2) |
  1392. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1393. tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1394. PIPE_CONFIG(ADDR_SURF_P2) |
  1395. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1396. TILE_SPLIT(split_equal_to_row_size));
  1397. tile[7] = (TILE_SPLIT(split_equal_to_row_size));
  1398. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1399. PIPE_CONFIG(ADDR_SURF_P2));
  1400. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1401. PIPE_CONFIG(ADDR_SURF_P2) |
  1402. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1403. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1404. PIPE_CONFIG(ADDR_SURF_P2) |
  1405. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1406. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1407. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1408. PIPE_CONFIG(ADDR_SURF_P2) |
  1409. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1410. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1411. tile[12] = (TILE_SPLIT(split_equal_to_row_size));
  1412. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1413. PIPE_CONFIG(ADDR_SURF_P2) |
  1414. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1415. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1416. PIPE_CONFIG(ADDR_SURF_P2) |
  1417. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1418. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1419. tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1420. PIPE_CONFIG(ADDR_SURF_P2) |
  1421. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1422. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1423. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1424. PIPE_CONFIG(ADDR_SURF_P2) |
  1425. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1426. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1427. tile[17] = (TILE_SPLIT(split_equal_to_row_size));
  1428. tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1429. PIPE_CONFIG(ADDR_SURF_P2) |
  1430. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1431. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1432. tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1433. PIPE_CONFIG(ADDR_SURF_P2) |
  1434. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING));
  1435. tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1436. PIPE_CONFIG(ADDR_SURF_P2) |
  1437. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1438. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1439. tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1440. PIPE_CONFIG(ADDR_SURF_P2) |
  1441. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1442. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1443. tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1444. PIPE_CONFIG(ADDR_SURF_P2) |
  1445. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1446. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1447. tile[23] = (TILE_SPLIT(split_equal_to_row_size));
  1448. tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1449. PIPE_CONFIG(ADDR_SURF_P2) |
  1450. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1451. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1452. tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1453. PIPE_CONFIG(ADDR_SURF_P2) |
  1454. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1455. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1456. tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1457. PIPE_CONFIG(ADDR_SURF_P2) |
  1458. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1459. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1460. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1461. PIPE_CONFIG(ADDR_SURF_P2) |
  1462. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1463. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1464. PIPE_CONFIG(ADDR_SURF_P2) |
  1465. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1466. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1467. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1468. PIPE_CONFIG(ADDR_SURF_P2) |
  1469. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1470. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1471. tile[30] = (TILE_SPLIT(split_equal_to_row_size));
  1472. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1473. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1474. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1475. NUM_BANKS(ADDR_SURF_8_BANK));
  1476. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1477. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1478. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1479. NUM_BANKS(ADDR_SURF_8_BANK));
  1480. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1481. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1482. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1483. NUM_BANKS(ADDR_SURF_8_BANK));
  1484. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1485. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1486. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1487. NUM_BANKS(ADDR_SURF_8_BANK));
  1488. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1489. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1490. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1491. NUM_BANKS(ADDR_SURF_8_BANK));
  1492. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1493. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1494. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1495. NUM_BANKS(ADDR_SURF_8_BANK));
  1496. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1497. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1498. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1499. NUM_BANKS(ADDR_SURF_8_BANK));
  1500. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1501. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1502. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1503. NUM_BANKS(ADDR_SURF_16_BANK));
  1504. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1505. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1506. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1507. NUM_BANKS(ADDR_SURF_16_BANK));
  1508. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1509. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1510. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1511. NUM_BANKS(ADDR_SURF_16_BANK));
  1512. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1513. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1514. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1515. NUM_BANKS(ADDR_SURF_16_BANK));
  1516. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1517. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1518. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1519. NUM_BANKS(ADDR_SURF_16_BANK));
  1520. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1521. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1522. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1523. NUM_BANKS(ADDR_SURF_16_BANK));
  1524. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1525. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1526. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1527. NUM_BANKS(ADDR_SURF_8_BANK));
  1528. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1529. WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
  1530. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1531. if (reg_offset != 7)
  1532. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
  1533. break;
  1534. }
  1535. }
  1536. /**
  1537. * gfx_v7_0_select_se_sh - select which SE, SH to address
  1538. *
  1539. * @adev: amdgpu_device pointer
  1540. * @se_num: shader engine to address
  1541. * @sh_num: sh block to address
  1542. *
  1543. * Select which SE, SH combinations to address. Certain
  1544. * registers are instanced per SE or SH. 0xffffffff means
  1545. * broadcast to all SEs or SHs (CIK).
  1546. */
  1547. static void gfx_v7_0_select_se_sh(struct amdgpu_device *adev,
  1548. u32 se_num, u32 sh_num, u32 instance)
  1549. {
  1550. u32 data;
  1551. if (instance == 0xffffffff)
  1552. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1553. else
  1554. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1555. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1556. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1557. GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK;
  1558. else if (se_num == 0xffffffff)
  1559. data |= GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK |
  1560. (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT);
  1561. else if (sh_num == 0xffffffff)
  1562. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1563. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1564. else
  1565. data |= (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT) |
  1566. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1567. WREG32(mmGRBM_GFX_INDEX, data);
  1568. }
  1569. /**
  1570. * gfx_v7_0_get_rb_active_bitmap - computes the mask of enabled RBs
  1571. *
  1572. * @adev: amdgpu_device pointer
  1573. *
  1574. * Calculates the bitmask of enabled RBs (CIK).
  1575. * Returns the enabled RB bitmask.
  1576. */
  1577. static u32 gfx_v7_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1578. {
  1579. u32 data, mask;
  1580. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  1581. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1582. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1583. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1584. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  1585. adev->gfx.config.max_sh_per_se);
  1586. return (~data) & mask;
  1587. }
  1588. static void
  1589. gfx_v7_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  1590. {
  1591. switch (adev->asic_type) {
  1592. case CHIP_BONAIRE:
  1593. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  1594. SE_XSEL(1) | SE_YSEL(1);
  1595. *rconf1 |= 0x0;
  1596. break;
  1597. case CHIP_HAWAII:
  1598. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  1599. RB_XSEL2(1) | PKR_MAP(2) | PKR_XSEL(1) |
  1600. PKR_YSEL(1) | SE_MAP(2) | SE_XSEL(2) |
  1601. SE_YSEL(3);
  1602. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  1603. SE_PAIR_YSEL(2);
  1604. break;
  1605. case CHIP_KAVERI:
  1606. *rconf |= RB_MAP_PKR0(2);
  1607. *rconf1 |= 0x0;
  1608. break;
  1609. case CHIP_KABINI:
  1610. case CHIP_MULLINS:
  1611. *rconf |= 0x0;
  1612. *rconf1 |= 0x0;
  1613. break;
  1614. default:
  1615. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  1616. break;
  1617. }
  1618. }
  1619. static void
  1620. gfx_v7_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  1621. u32 raster_config, u32 raster_config_1,
  1622. unsigned rb_mask, unsigned num_rb)
  1623. {
  1624. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  1625. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  1626. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  1627. unsigned rb_per_se = num_rb / num_se;
  1628. unsigned se_mask[4];
  1629. unsigned se;
  1630. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  1631. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  1632. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  1633. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  1634. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  1635. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  1636. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  1637. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  1638. (!se_mask[2] && !se_mask[3]))) {
  1639. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  1640. if (!se_mask[0] && !se_mask[1]) {
  1641. raster_config_1 |=
  1642. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  1643. } else {
  1644. raster_config_1 |=
  1645. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  1646. }
  1647. }
  1648. for (se = 0; se < num_se; se++) {
  1649. unsigned raster_config_se = raster_config;
  1650. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  1651. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  1652. int idx = (se / 2) * 2;
  1653. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  1654. raster_config_se &= ~SE_MAP_MASK;
  1655. if (!se_mask[idx]) {
  1656. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  1657. } else {
  1658. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  1659. }
  1660. }
  1661. pkr0_mask &= rb_mask;
  1662. pkr1_mask &= rb_mask;
  1663. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  1664. raster_config_se &= ~PKR_MAP_MASK;
  1665. if (!pkr0_mask) {
  1666. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  1667. } else {
  1668. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  1669. }
  1670. }
  1671. if (rb_per_se >= 2) {
  1672. unsigned rb0_mask = 1 << (se * rb_per_se);
  1673. unsigned rb1_mask = rb0_mask << 1;
  1674. rb0_mask &= rb_mask;
  1675. rb1_mask &= rb_mask;
  1676. if (!rb0_mask || !rb1_mask) {
  1677. raster_config_se &= ~RB_MAP_PKR0_MASK;
  1678. if (!rb0_mask) {
  1679. raster_config_se |=
  1680. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  1681. } else {
  1682. raster_config_se |=
  1683. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  1684. }
  1685. }
  1686. if (rb_per_se > 2) {
  1687. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  1688. rb1_mask = rb0_mask << 1;
  1689. rb0_mask &= rb_mask;
  1690. rb1_mask &= rb_mask;
  1691. if (!rb0_mask || !rb1_mask) {
  1692. raster_config_se &= ~RB_MAP_PKR1_MASK;
  1693. if (!rb0_mask) {
  1694. raster_config_se |=
  1695. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  1696. } else {
  1697. raster_config_se |=
  1698. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  1699. }
  1700. }
  1701. }
  1702. }
  1703. /* GRBM_GFX_INDEX has a different offset on CI+ */
  1704. gfx_v7_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  1705. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  1706. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  1707. }
  1708. /* GRBM_GFX_INDEX has a different offset on CI+ */
  1709. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1710. }
  1711. /**
  1712. * gfx_v7_0_setup_rb - setup the RBs on the asic
  1713. *
  1714. * @adev: amdgpu_device pointer
  1715. * @se_num: number of SEs (shader engines) for the asic
  1716. * @sh_per_se: number of SH blocks per SE for the asic
  1717. *
  1718. * Configures per-SE/SH RB registers (CIK).
  1719. */
  1720. static void gfx_v7_0_setup_rb(struct amdgpu_device *adev)
  1721. {
  1722. int i, j;
  1723. u32 data;
  1724. u32 raster_config = 0, raster_config_1 = 0;
  1725. u32 active_rbs = 0;
  1726. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1727. adev->gfx.config.max_sh_per_se;
  1728. unsigned num_rb_pipes;
  1729. mutex_lock(&adev->grbm_idx_mutex);
  1730. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1731. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1732. gfx_v7_0_select_se_sh(adev, i, j, 0xffffffff);
  1733. data = gfx_v7_0_get_rb_active_bitmap(adev);
  1734. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1735. rb_bitmap_width_per_sh);
  1736. }
  1737. }
  1738. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1739. adev->gfx.config.backend_enable_mask = active_rbs;
  1740. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1741. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  1742. adev->gfx.config.max_shader_engines, 16);
  1743. gfx_v7_0_raster_config(adev, &raster_config, &raster_config_1);
  1744. if (!adev->gfx.config.backend_enable_mask ||
  1745. adev->gfx.config.num_rbs >= num_rb_pipes) {
  1746. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  1747. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  1748. } else {
  1749. gfx_v7_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  1750. adev->gfx.config.backend_enable_mask,
  1751. num_rb_pipes);
  1752. }
  1753. /* cache the values for userspace */
  1754. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1755. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1756. gfx_v7_0_select_se_sh(adev, i, j, 0xffffffff);
  1757. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  1758. RREG32(mmCC_RB_BACKEND_DISABLE);
  1759. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  1760. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1761. adev->gfx.config.rb_config[i][j].raster_config =
  1762. RREG32(mmPA_SC_RASTER_CONFIG);
  1763. adev->gfx.config.rb_config[i][j].raster_config_1 =
  1764. RREG32(mmPA_SC_RASTER_CONFIG_1);
  1765. }
  1766. }
  1767. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1768. mutex_unlock(&adev->grbm_idx_mutex);
  1769. }
  1770. /**
  1771. * gfx_v7_0_init_compute_vmid - gart enable
  1772. *
  1773. * @adev: amdgpu_device pointer
  1774. *
  1775. * Initialize compute vmid sh_mem registers
  1776. *
  1777. */
  1778. #define DEFAULT_SH_MEM_BASES (0x6000)
  1779. #define FIRST_COMPUTE_VMID (8)
  1780. #define LAST_COMPUTE_VMID (16)
  1781. static void gfx_v7_0_init_compute_vmid(struct amdgpu_device *adev)
  1782. {
  1783. int i;
  1784. uint32_t sh_mem_config;
  1785. uint32_t sh_mem_bases;
  1786. /*
  1787. * Configure apertures:
  1788. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1789. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1790. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1791. */
  1792. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1793. sh_mem_config = SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1794. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1795. sh_mem_config |= MTYPE_NONCACHED << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT;
  1796. mutex_lock(&adev->srbm_mutex);
  1797. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1798. cik_srbm_select(adev, 0, 0, 0, i);
  1799. /* CP and shaders */
  1800. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  1801. WREG32(mmSH_MEM_APE1_BASE, 1);
  1802. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  1803. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  1804. }
  1805. cik_srbm_select(adev, 0, 0, 0, 0);
  1806. mutex_unlock(&adev->srbm_mutex);
  1807. }
  1808. static void gfx_v7_0_config_init(struct amdgpu_device *adev)
  1809. {
  1810. adev->gfx.config.double_offchip_lds_buf = 1;
  1811. }
  1812. /**
  1813. * gfx_v7_0_gpu_init - setup the 3D engine
  1814. *
  1815. * @adev: amdgpu_device pointer
  1816. *
  1817. * Configures the 3D engine and tiling configuration
  1818. * registers so that the 3D engine is usable.
  1819. */
  1820. static void gfx_v7_0_gpu_init(struct amdgpu_device *adev)
  1821. {
  1822. u32 sh_mem_cfg, sh_static_mem_cfg, sh_mem_base;
  1823. u32 tmp;
  1824. int i;
  1825. WREG32(mmGRBM_CNTL, (0xff << GRBM_CNTL__READ_TIMEOUT__SHIFT));
  1826. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  1827. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  1828. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  1829. gfx_v7_0_tiling_mode_table_init(adev);
  1830. gfx_v7_0_setup_rb(adev);
  1831. gfx_v7_0_get_cu_info(adev);
  1832. gfx_v7_0_config_init(adev);
  1833. /* set HW defaults for 3D engine */
  1834. WREG32(mmCP_MEQ_THRESHOLDS,
  1835. (0x30 << CP_MEQ_THRESHOLDS__MEQ1_START__SHIFT) |
  1836. (0x60 << CP_MEQ_THRESHOLDS__MEQ2_START__SHIFT));
  1837. mutex_lock(&adev->grbm_idx_mutex);
  1838. /*
  1839. * making sure that the following register writes will be broadcasted
  1840. * to all the shaders
  1841. */
  1842. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1843. /* XXX SH_MEM regs */
  1844. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1845. sh_mem_cfg = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1846. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1847. sh_mem_cfg = REG_SET_FIELD(sh_mem_cfg, SH_MEM_CONFIG, DEFAULT_MTYPE,
  1848. MTYPE_NC);
  1849. sh_mem_cfg = REG_SET_FIELD(sh_mem_cfg, SH_MEM_CONFIG, APE1_MTYPE,
  1850. MTYPE_UC);
  1851. sh_mem_cfg = REG_SET_FIELD(sh_mem_cfg, SH_MEM_CONFIG, PRIVATE_ATC, 0);
  1852. sh_static_mem_cfg = REG_SET_FIELD(0, SH_STATIC_MEM_CONFIG,
  1853. SWIZZLE_ENABLE, 1);
  1854. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  1855. ELEMENT_SIZE, 1);
  1856. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  1857. INDEX_STRIDE, 3);
  1858. WREG32(mmSH_STATIC_MEM_CONFIG, sh_static_mem_cfg);
  1859. mutex_lock(&adev->srbm_mutex);
  1860. for (i = 0; i < adev->vm_manager.id_mgr[0].num_ids; i++) {
  1861. if (i == 0)
  1862. sh_mem_base = 0;
  1863. else
  1864. sh_mem_base = adev->gmc.shared_aperture_start >> 48;
  1865. cik_srbm_select(adev, 0, 0, 0, i);
  1866. /* CP and shaders */
  1867. WREG32(mmSH_MEM_CONFIG, sh_mem_cfg);
  1868. WREG32(mmSH_MEM_APE1_BASE, 1);
  1869. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  1870. WREG32(mmSH_MEM_BASES, sh_mem_base);
  1871. }
  1872. cik_srbm_select(adev, 0, 0, 0, 0);
  1873. mutex_unlock(&adev->srbm_mutex);
  1874. gfx_v7_0_init_compute_vmid(adev);
  1875. WREG32(mmSX_DEBUG_1, 0x20);
  1876. WREG32(mmTA_CNTL_AUX, 0x00010000);
  1877. tmp = RREG32(mmSPI_CONFIG_CNTL);
  1878. tmp |= 0x03000000;
  1879. WREG32(mmSPI_CONFIG_CNTL, tmp);
  1880. WREG32(mmSQ_CONFIG, 1);
  1881. WREG32(mmDB_DEBUG, 0);
  1882. tmp = RREG32(mmDB_DEBUG2) & ~0xf00fffff;
  1883. tmp |= 0x00000400;
  1884. WREG32(mmDB_DEBUG2, tmp);
  1885. tmp = RREG32(mmDB_DEBUG3) & ~0x0002021c;
  1886. tmp |= 0x00020200;
  1887. WREG32(mmDB_DEBUG3, tmp);
  1888. tmp = RREG32(mmCB_HW_CONTROL) & ~0x00010000;
  1889. tmp |= 0x00018208;
  1890. WREG32(mmCB_HW_CONTROL, tmp);
  1891. WREG32(mmSPI_CONFIG_CNTL_1, (4 << SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT));
  1892. WREG32(mmPA_SC_FIFO_SIZE,
  1893. ((adev->gfx.config.sc_prim_fifo_size_frontend << PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1894. (adev->gfx.config.sc_prim_fifo_size_backend << PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1895. (adev->gfx.config.sc_hiz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1896. (adev->gfx.config.sc_earlyz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT)));
  1897. WREG32(mmVGT_NUM_INSTANCES, 1);
  1898. WREG32(mmCP_PERFMON_CNTL, 0);
  1899. WREG32(mmSQ_CONFIG, 0);
  1900. WREG32(mmPA_SC_FORCE_EOV_MAX_CNTS,
  1901. ((4095 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT__SHIFT) |
  1902. (255 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT__SHIFT)));
  1903. WREG32(mmVGT_CACHE_INVALIDATION,
  1904. (VC_AND_TC << VGT_CACHE_INVALIDATION__CACHE_INVALIDATION__SHIFT) |
  1905. (ES_AND_GS_AUTO << VGT_CACHE_INVALIDATION__AUTO_INVLD_EN__SHIFT));
  1906. WREG32(mmVGT_GS_VERTEX_REUSE, 16);
  1907. WREG32(mmPA_SC_LINE_STIPPLE_STATE, 0);
  1908. WREG32(mmPA_CL_ENHANCE, PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA_MASK |
  1909. (3 << PA_CL_ENHANCE__NUM_CLIP_SEQ__SHIFT));
  1910. WREG32(mmPA_SC_ENHANCE, PA_SC_ENHANCE__ENABLE_PA_SC_OUT_OF_ORDER_MASK);
  1911. tmp = RREG32(mmSPI_ARB_PRIORITY);
  1912. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  1913. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  1914. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  1915. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  1916. WREG32(mmSPI_ARB_PRIORITY, tmp);
  1917. mutex_unlock(&adev->grbm_idx_mutex);
  1918. udelay(50);
  1919. }
  1920. /*
  1921. * GPU scratch registers helpers function.
  1922. */
  1923. /**
  1924. * gfx_v7_0_scratch_init - setup driver info for CP scratch regs
  1925. *
  1926. * @adev: amdgpu_device pointer
  1927. *
  1928. * Set up the number and offset of the CP scratch registers.
  1929. * NOTE: use of CP scratch registers is a legacy inferface and
  1930. * is not used by default on newer asics (r6xx+). On newer asics,
  1931. * memory buffers are used for fences rather than scratch regs.
  1932. */
  1933. static void gfx_v7_0_scratch_init(struct amdgpu_device *adev)
  1934. {
  1935. adev->gfx.scratch.num_reg = 8;
  1936. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  1937. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  1938. }
  1939. /**
  1940. * gfx_v7_0_ring_test_ring - basic gfx ring test
  1941. *
  1942. * @adev: amdgpu_device pointer
  1943. * @ring: amdgpu_ring structure holding ring information
  1944. *
  1945. * Allocate a scratch register and write to it using the gfx ring (CIK).
  1946. * Provides a basic gfx ring test to verify that the ring is working.
  1947. * Used by gfx_v7_0_cp_gfx_resume();
  1948. * Returns 0 on success, error on failure.
  1949. */
  1950. static int gfx_v7_0_ring_test_ring(struct amdgpu_ring *ring)
  1951. {
  1952. struct amdgpu_device *adev = ring->adev;
  1953. uint32_t scratch;
  1954. uint32_t tmp = 0;
  1955. unsigned i;
  1956. int r;
  1957. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1958. if (r) {
  1959. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  1960. return r;
  1961. }
  1962. WREG32(scratch, 0xCAFEDEAD);
  1963. r = amdgpu_ring_alloc(ring, 3);
  1964. if (r) {
  1965. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n", ring->idx, r);
  1966. amdgpu_gfx_scratch_free(adev, scratch);
  1967. return r;
  1968. }
  1969. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  1970. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  1971. amdgpu_ring_write(ring, 0xDEADBEEF);
  1972. amdgpu_ring_commit(ring);
  1973. for (i = 0; i < adev->usec_timeout; i++) {
  1974. tmp = RREG32(scratch);
  1975. if (tmp == 0xDEADBEEF)
  1976. break;
  1977. DRM_UDELAY(1);
  1978. }
  1979. if (i < adev->usec_timeout) {
  1980. DRM_DEBUG("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  1981. } else {
  1982. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  1983. ring->idx, scratch, tmp);
  1984. r = -EINVAL;
  1985. }
  1986. amdgpu_gfx_scratch_free(adev, scratch);
  1987. return r;
  1988. }
  1989. /**
  1990. * gfx_v7_0_ring_emit_hdp - emit an hdp flush on the cp
  1991. *
  1992. * @adev: amdgpu_device pointer
  1993. * @ridx: amdgpu ring index
  1994. *
  1995. * Emits an hdp flush on the cp.
  1996. */
  1997. static void gfx_v7_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  1998. {
  1999. u32 ref_and_mask;
  2000. int usepfp = ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE ? 0 : 1;
  2001. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  2002. switch (ring->me) {
  2003. case 1:
  2004. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  2005. break;
  2006. case 2:
  2007. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  2008. break;
  2009. default:
  2010. return;
  2011. }
  2012. } else {
  2013. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  2014. }
  2015. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  2016. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  2017. WAIT_REG_MEM_FUNCTION(3) | /* == */
  2018. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  2019. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  2020. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  2021. amdgpu_ring_write(ring, ref_and_mask);
  2022. amdgpu_ring_write(ring, ref_and_mask);
  2023. amdgpu_ring_write(ring, 0x20); /* poll interval */
  2024. }
  2025. static void gfx_v7_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  2026. {
  2027. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2028. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  2029. EVENT_INDEX(4));
  2030. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2031. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  2032. EVENT_INDEX(0));
  2033. }
  2034. /**
  2035. * gfx_v7_0_ring_emit_fence_gfx - emit a fence on the gfx ring
  2036. *
  2037. * @adev: amdgpu_device pointer
  2038. * @fence: amdgpu fence object
  2039. *
  2040. * Emits a fence sequnce number on the gfx ring and flushes
  2041. * GPU caches.
  2042. */
  2043. static void gfx_v7_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  2044. u64 seq, unsigned flags)
  2045. {
  2046. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  2047. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  2048. /* Workaround for cache flush problems. First send a dummy EOP
  2049. * event down the pipe with seq one below.
  2050. */
  2051. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2052. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2053. EOP_TC_ACTION_EN |
  2054. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2055. EVENT_INDEX(5)));
  2056. amdgpu_ring_write(ring, addr & 0xfffffffc);
  2057. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  2058. DATA_SEL(1) | INT_SEL(0));
  2059. amdgpu_ring_write(ring, lower_32_bits(seq - 1));
  2060. amdgpu_ring_write(ring, upper_32_bits(seq - 1));
  2061. /* Then send the real EOP event down the pipe. */
  2062. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2063. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2064. EOP_TC_ACTION_EN |
  2065. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2066. EVENT_INDEX(5)));
  2067. amdgpu_ring_write(ring, addr & 0xfffffffc);
  2068. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  2069. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  2070. amdgpu_ring_write(ring, lower_32_bits(seq));
  2071. amdgpu_ring_write(ring, upper_32_bits(seq));
  2072. }
  2073. /**
  2074. * gfx_v7_0_ring_emit_fence_compute - emit a fence on the compute ring
  2075. *
  2076. * @adev: amdgpu_device pointer
  2077. * @fence: amdgpu fence object
  2078. *
  2079. * Emits a fence sequnce number on the compute ring and flushes
  2080. * GPU caches.
  2081. */
  2082. static void gfx_v7_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  2083. u64 addr, u64 seq,
  2084. unsigned flags)
  2085. {
  2086. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  2087. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  2088. /* RELEASE_MEM - flush caches, send int */
  2089. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  2090. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2091. EOP_TC_ACTION_EN |
  2092. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2093. EVENT_INDEX(5)));
  2094. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  2095. amdgpu_ring_write(ring, addr & 0xfffffffc);
  2096. amdgpu_ring_write(ring, upper_32_bits(addr));
  2097. amdgpu_ring_write(ring, lower_32_bits(seq));
  2098. amdgpu_ring_write(ring, upper_32_bits(seq));
  2099. }
  2100. /*
  2101. * IB stuff
  2102. */
  2103. /**
  2104. * gfx_v7_0_ring_emit_ib - emit an IB (Indirect Buffer) on the ring
  2105. *
  2106. * @ring: amdgpu_ring structure holding ring information
  2107. * @ib: amdgpu indirect buffer object
  2108. *
  2109. * Emits an DE (drawing engine) or CE (constant engine) IB
  2110. * on the gfx ring. IBs are usually generated by userspace
  2111. * acceleration drivers and submitted to the kernel for
  2112. * sheduling on the ring. This function schedules the IB
  2113. * on the gfx ring for execution by the GPU.
  2114. */
  2115. static void gfx_v7_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  2116. struct amdgpu_ib *ib,
  2117. unsigned vmid, bool ctx_switch)
  2118. {
  2119. u32 header, control = 0;
  2120. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  2121. if (ctx_switch) {
  2122. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2123. amdgpu_ring_write(ring, 0);
  2124. }
  2125. if (ib->flags & AMDGPU_IB_FLAG_CE)
  2126. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2127. else
  2128. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  2129. control |= ib->length_dw | (vmid << 24);
  2130. amdgpu_ring_write(ring, header);
  2131. amdgpu_ring_write(ring,
  2132. #ifdef __BIG_ENDIAN
  2133. (2 << 0) |
  2134. #endif
  2135. (ib->gpu_addr & 0xFFFFFFFC));
  2136. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  2137. amdgpu_ring_write(ring, control);
  2138. }
  2139. static void gfx_v7_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  2140. struct amdgpu_ib *ib,
  2141. unsigned vmid, bool ctx_switch)
  2142. {
  2143. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vmid << 24);
  2144. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2145. amdgpu_ring_write(ring,
  2146. #ifdef __BIG_ENDIAN
  2147. (2 << 0) |
  2148. #endif
  2149. (ib->gpu_addr & 0xFFFFFFFC));
  2150. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  2151. amdgpu_ring_write(ring, control);
  2152. }
  2153. static void gfx_v7_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  2154. {
  2155. uint32_t dw2 = 0;
  2156. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  2157. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  2158. gfx_v7_0_ring_emit_vgt_flush(ring);
  2159. /* set load_global_config & load_global_uconfig */
  2160. dw2 |= 0x8001;
  2161. /* set load_cs_sh_regs */
  2162. dw2 |= 0x01000000;
  2163. /* set load_per_context_state & load_gfx_sh_regs */
  2164. dw2 |= 0x10002;
  2165. }
  2166. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2167. amdgpu_ring_write(ring, dw2);
  2168. amdgpu_ring_write(ring, 0);
  2169. }
  2170. /**
  2171. * gfx_v7_0_ring_test_ib - basic ring IB test
  2172. *
  2173. * @ring: amdgpu_ring structure holding ring information
  2174. *
  2175. * Allocate an IB and execute it on the gfx ring (CIK).
  2176. * Provides a basic gfx ring test to verify that IBs are working.
  2177. * Returns 0 on success, error on failure.
  2178. */
  2179. static int gfx_v7_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  2180. {
  2181. struct amdgpu_device *adev = ring->adev;
  2182. struct amdgpu_ib ib;
  2183. struct dma_fence *f = NULL;
  2184. uint32_t scratch;
  2185. uint32_t tmp = 0;
  2186. long r;
  2187. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2188. if (r) {
  2189. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  2190. return r;
  2191. }
  2192. WREG32(scratch, 0xCAFEDEAD);
  2193. memset(&ib, 0, sizeof(ib));
  2194. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  2195. if (r) {
  2196. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  2197. goto err1;
  2198. }
  2199. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  2200. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  2201. ib.ptr[2] = 0xDEADBEEF;
  2202. ib.length_dw = 3;
  2203. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  2204. if (r)
  2205. goto err2;
  2206. r = dma_fence_wait_timeout(f, false, timeout);
  2207. if (r == 0) {
  2208. DRM_ERROR("amdgpu: IB test timed out\n");
  2209. r = -ETIMEDOUT;
  2210. goto err2;
  2211. } else if (r < 0) {
  2212. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  2213. goto err2;
  2214. }
  2215. tmp = RREG32(scratch);
  2216. if (tmp == 0xDEADBEEF) {
  2217. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  2218. r = 0;
  2219. } else {
  2220. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2221. scratch, tmp);
  2222. r = -EINVAL;
  2223. }
  2224. err2:
  2225. amdgpu_ib_free(adev, &ib, NULL);
  2226. dma_fence_put(f);
  2227. err1:
  2228. amdgpu_gfx_scratch_free(adev, scratch);
  2229. return r;
  2230. }
  2231. /*
  2232. * CP.
  2233. * On CIK, gfx and compute now have independant command processors.
  2234. *
  2235. * GFX
  2236. * Gfx consists of a single ring and can process both gfx jobs and
  2237. * compute jobs. The gfx CP consists of three microengines (ME):
  2238. * PFP - Pre-Fetch Parser
  2239. * ME - Micro Engine
  2240. * CE - Constant Engine
  2241. * The PFP and ME make up what is considered the Drawing Engine (DE).
  2242. * The CE is an asynchronous engine used for updating buffer desciptors
  2243. * used by the DE so that they can be loaded into cache in parallel
  2244. * while the DE is processing state update packets.
  2245. *
  2246. * Compute
  2247. * The compute CP consists of two microengines (ME):
  2248. * MEC1 - Compute MicroEngine 1
  2249. * MEC2 - Compute MicroEngine 2
  2250. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  2251. * The queues are exposed to userspace and are programmed directly
  2252. * by the compute runtime.
  2253. */
  2254. /**
  2255. * gfx_v7_0_cp_gfx_enable - enable/disable the gfx CP MEs
  2256. *
  2257. * @adev: amdgpu_device pointer
  2258. * @enable: enable or disable the MEs
  2259. *
  2260. * Halts or unhalts the gfx MEs.
  2261. */
  2262. static void gfx_v7_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2263. {
  2264. int i;
  2265. if (enable) {
  2266. WREG32(mmCP_ME_CNTL, 0);
  2267. } else {
  2268. WREG32(mmCP_ME_CNTL, (CP_ME_CNTL__ME_HALT_MASK | CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK));
  2269. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2270. adev->gfx.gfx_ring[i].ready = false;
  2271. }
  2272. udelay(50);
  2273. }
  2274. /**
  2275. * gfx_v7_0_cp_gfx_load_microcode - load the gfx CP ME ucode
  2276. *
  2277. * @adev: amdgpu_device pointer
  2278. *
  2279. * Loads the gfx PFP, ME, and CE ucode.
  2280. * Returns 0 for success, -EINVAL if the ucode is not available.
  2281. */
  2282. static int gfx_v7_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2283. {
  2284. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2285. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2286. const struct gfx_firmware_header_v1_0 *me_hdr;
  2287. const __le32 *fw_data;
  2288. unsigned i, fw_size;
  2289. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2290. return -EINVAL;
  2291. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  2292. ce_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  2293. me_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  2294. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2295. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2296. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2297. adev->gfx.pfp_fw_version = le32_to_cpu(pfp_hdr->header.ucode_version);
  2298. adev->gfx.ce_fw_version = le32_to_cpu(ce_hdr->header.ucode_version);
  2299. adev->gfx.me_fw_version = le32_to_cpu(me_hdr->header.ucode_version);
  2300. adev->gfx.me_feature_version = le32_to_cpu(me_hdr->ucode_feature_version);
  2301. adev->gfx.ce_feature_version = le32_to_cpu(ce_hdr->ucode_feature_version);
  2302. adev->gfx.pfp_feature_version = le32_to_cpu(pfp_hdr->ucode_feature_version);
  2303. gfx_v7_0_cp_gfx_enable(adev, false);
  2304. /* PFP */
  2305. fw_data = (const __le32 *)
  2306. (adev->gfx.pfp_fw->data +
  2307. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2308. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2309. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  2310. for (i = 0; i < fw_size; i++)
  2311. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2312. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2313. /* CE */
  2314. fw_data = (const __le32 *)
  2315. (adev->gfx.ce_fw->data +
  2316. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2317. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2318. WREG32(mmCP_CE_UCODE_ADDR, 0);
  2319. for (i = 0; i < fw_size; i++)
  2320. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2321. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2322. /* ME */
  2323. fw_data = (const __le32 *)
  2324. (adev->gfx.me_fw->data +
  2325. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2326. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2327. WREG32(mmCP_ME_RAM_WADDR, 0);
  2328. for (i = 0; i < fw_size; i++)
  2329. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2330. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2331. return 0;
  2332. }
  2333. /**
  2334. * gfx_v7_0_cp_gfx_start - start the gfx ring
  2335. *
  2336. * @adev: amdgpu_device pointer
  2337. *
  2338. * Enables the ring and loads the clear state context and other
  2339. * packets required to init the ring.
  2340. * Returns 0 for success, error for failure.
  2341. */
  2342. static int gfx_v7_0_cp_gfx_start(struct amdgpu_device *adev)
  2343. {
  2344. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2345. const struct cs_section_def *sect = NULL;
  2346. const struct cs_extent_def *ext = NULL;
  2347. int r, i;
  2348. /* init the CP */
  2349. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2350. WREG32(mmCP_ENDIAN_SWAP, 0);
  2351. WREG32(mmCP_DEVICE_ID, 1);
  2352. gfx_v7_0_cp_gfx_enable(adev, true);
  2353. r = amdgpu_ring_alloc(ring, gfx_v7_0_get_csb_size(adev) + 8);
  2354. if (r) {
  2355. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2356. return r;
  2357. }
  2358. /* init the CE partitions. CE only used for gfx on CIK */
  2359. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2360. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2361. amdgpu_ring_write(ring, 0x8000);
  2362. amdgpu_ring_write(ring, 0x8000);
  2363. /* clear state buffer */
  2364. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2365. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2366. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2367. amdgpu_ring_write(ring, 0x80000000);
  2368. amdgpu_ring_write(ring, 0x80000000);
  2369. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2370. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2371. if (sect->id == SECT_CONTEXT) {
  2372. amdgpu_ring_write(ring,
  2373. PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  2374. amdgpu_ring_write(ring, ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2375. for (i = 0; i < ext->reg_count; i++)
  2376. amdgpu_ring_write(ring, ext->extent[i]);
  2377. }
  2378. }
  2379. }
  2380. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2381. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2382. amdgpu_ring_write(ring, adev->gfx.config.rb_config[0][0].raster_config);
  2383. amdgpu_ring_write(ring, adev->gfx.config.rb_config[0][0].raster_config_1);
  2384. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2385. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2386. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2387. amdgpu_ring_write(ring, 0);
  2388. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2389. amdgpu_ring_write(ring, 0x00000316);
  2390. amdgpu_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  2391. amdgpu_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  2392. amdgpu_ring_commit(ring);
  2393. return 0;
  2394. }
  2395. /**
  2396. * gfx_v7_0_cp_gfx_resume - setup the gfx ring buffer registers
  2397. *
  2398. * @adev: amdgpu_device pointer
  2399. *
  2400. * Program the location and size of the gfx ring buffer
  2401. * and test it to make sure it's working.
  2402. * Returns 0 for success, error for failure.
  2403. */
  2404. static int gfx_v7_0_cp_gfx_resume(struct amdgpu_device *adev)
  2405. {
  2406. struct amdgpu_ring *ring;
  2407. u32 tmp;
  2408. u32 rb_bufsz;
  2409. u64 rb_addr, rptr_addr;
  2410. int r;
  2411. WREG32(mmCP_SEM_WAIT_TIMER, 0x0);
  2412. if (adev->asic_type != CHIP_HAWAII)
  2413. WREG32(mmCP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  2414. /* Set the write pointer delay */
  2415. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2416. /* set the RB to use vmid 0 */
  2417. WREG32(mmCP_RB_VMID, 0);
  2418. WREG32(mmSCRATCH_ADDR, 0);
  2419. /* ring 0 - compute and gfx */
  2420. /* Set ring buffer size */
  2421. ring = &adev->gfx.gfx_ring[0];
  2422. rb_bufsz = order_base_2(ring->ring_size / 8);
  2423. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2424. #ifdef __BIG_ENDIAN
  2425. tmp |= 2 << CP_RB0_CNTL__BUF_SWAP__SHIFT;
  2426. #endif
  2427. WREG32(mmCP_RB0_CNTL, tmp);
  2428. /* Initialize the ring buffer's read and write pointers */
  2429. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2430. ring->wptr = 0;
  2431. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2432. /* set the wb address wether it's enabled or not */
  2433. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2434. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2435. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2436. /* scratch register shadowing is no longer supported */
  2437. WREG32(mmSCRATCH_UMSK, 0);
  2438. mdelay(1);
  2439. WREG32(mmCP_RB0_CNTL, tmp);
  2440. rb_addr = ring->gpu_addr >> 8;
  2441. WREG32(mmCP_RB0_BASE, rb_addr);
  2442. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2443. /* start the ring */
  2444. gfx_v7_0_cp_gfx_start(adev);
  2445. ring->ready = true;
  2446. r = amdgpu_ring_test_ring(ring);
  2447. if (r) {
  2448. ring->ready = false;
  2449. return r;
  2450. }
  2451. return 0;
  2452. }
  2453. static u64 gfx_v7_0_ring_get_rptr(struct amdgpu_ring *ring)
  2454. {
  2455. return ring->adev->wb.wb[ring->rptr_offs];
  2456. }
  2457. static u64 gfx_v7_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  2458. {
  2459. struct amdgpu_device *adev = ring->adev;
  2460. return RREG32(mmCP_RB0_WPTR);
  2461. }
  2462. static void gfx_v7_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2463. {
  2464. struct amdgpu_device *adev = ring->adev;
  2465. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2466. (void)RREG32(mmCP_RB0_WPTR);
  2467. }
  2468. static u64 gfx_v7_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  2469. {
  2470. /* XXX check if swapping is necessary on BE */
  2471. return ring->adev->wb.wb[ring->wptr_offs];
  2472. }
  2473. static void gfx_v7_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  2474. {
  2475. struct amdgpu_device *adev = ring->adev;
  2476. /* XXX check if swapping is necessary on BE */
  2477. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  2478. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  2479. }
  2480. /**
  2481. * gfx_v7_0_cp_compute_enable - enable/disable the compute CP MEs
  2482. *
  2483. * @adev: amdgpu_device pointer
  2484. * @enable: enable or disable the MEs
  2485. *
  2486. * Halts or unhalts the compute MEs.
  2487. */
  2488. static void gfx_v7_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2489. {
  2490. int i;
  2491. if (enable) {
  2492. WREG32(mmCP_MEC_CNTL, 0);
  2493. } else {
  2494. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2495. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2496. adev->gfx.compute_ring[i].ready = false;
  2497. }
  2498. udelay(50);
  2499. }
  2500. /**
  2501. * gfx_v7_0_cp_compute_load_microcode - load the compute CP ME ucode
  2502. *
  2503. * @adev: amdgpu_device pointer
  2504. *
  2505. * Loads the compute MEC1&2 ucode.
  2506. * Returns 0 for success, -EINVAL if the ucode is not available.
  2507. */
  2508. static int gfx_v7_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2509. {
  2510. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2511. const __le32 *fw_data;
  2512. unsigned i, fw_size;
  2513. if (!adev->gfx.mec_fw)
  2514. return -EINVAL;
  2515. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2516. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2517. adev->gfx.mec_fw_version = le32_to_cpu(mec_hdr->header.ucode_version);
  2518. adev->gfx.mec_feature_version = le32_to_cpu(
  2519. mec_hdr->ucode_feature_version);
  2520. gfx_v7_0_cp_compute_enable(adev, false);
  2521. /* MEC1 */
  2522. fw_data = (const __le32 *)
  2523. (adev->gfx.mec_fw->data +
  2524. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2525. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  2526. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2527. for (i = 0; i < fw_size; i++)
  2528. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data++));
  2529. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2530. if (adev->asic_type == CHIP_KAVERI) {
  2531. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  2532. if (!adev->gfx.mec2_fw)
  2533. return -EINVAL;
  2534. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2535. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  2536. adev->gfx.mec2_fw_version = le32_to_cpu(mec2_hdr->header.ucode_version);
  2537. adev->gfx.mec2_feature_version = le32_to_cpu(
  2538. mec2_hdr->ucode_feature_version);
  2539. /* MEC2 */
  2540. fw_data = (const __le32 *)
  2541. (adev->gfx.mec2_fw->data +
  2542. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  2543. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  2544. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2545. for (i = 0; i < fw_size; i++)
  2546. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data++));
  2547. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2548. }
  2549. return 0;
  2550. }
  2551. /**
  2552. * gfx_v7_0_cp_compute_fini - stop the compute queues
  2553. *
  2554. * @adev: amdgpu_device pointer
  2555. *
  2556. * Stop the compute queues and tear down the driver queue
  2557. * info.
  2558. */
  2559. static void gfx_v7_0_cp_compute_fini(struct amdgpu_device *adev)
  2560. {
  2561. int i;
  2562. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2563. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2564. amdgpu_bo_free_kernel(&ring->mqd_obj, NULL, NULL);
  2565. }
  2566. }
  2567. static void gfx_v7_0_mec_fini(struct amdgpu_device *adev)
  2568. {
  2569. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  2570. }
  2571. static int gfx_v7_0_mec_init(struct amdgpu_device *adev)
  2572. {
  2573. int r;
  2574. u32 *hpd;
  2575. size_t mec_hpd_size;
  2576. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  2577. /* take ownership of the relevant compute queues */
  2578. amdgpu_gfx_compute_queue_acquire(adev);
  2579. /* allocate space for ALL pipes (even the ones we don't own) */
  2580. mec_hpd_size = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe_per_mec
  2581. * GFX7_MEC_HPD_SIZE * 2;
  2582. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  2583. AMDGPU_GEM_DOMAIN_GTT,
  2584. &adev->gfx.mec.hpd_eop_obj,
  2585. &adev->gfx.mec.hpd_eop_gpu_addr,
  2586. (void **)&hpd);
  2587. if (r) {
  2588. dev_warn(adev->dev, "(%d) create, pin or map of HDP EOP bo failed\n", r);
  2589. gfx_v7_0_mec_fini(adev);
  2590. return r;
  2591. }
  2592. /* clear memory. Not sure if this is required or not */
  2593. memset(hpd, 0, mec_hpd_size);
  2594. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  2595. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  2596. return 0;
  2597. }
  2598. struct hqd_registers
  2599. {
  2600. u32 cp_mqd_base_addr;
  2601. u32 cp_mqd_base_addr_hi;
  2602. u32 cp_hqd_active;
  2603. u32 cp_hqd_vmid;
  2604. u32 cp_hqd_persistent_state;
  2605. u32 cp_hqd_pipe_priority;
  2606. u32 cp_hqd_queue_priority;
  2607. u32 cp_hqd_quantum;
  2608. u32 cp_hqd_pq_base;
  2609. u32 cp_hqd_pq_base_hi;
  2610. u32 cp_hqd_pq_rptr;
  2611. u32 cp_hqd_pq_rptr_report_addr;
  2612. u32 cp_hqd_pq_rptr_report_addr_hi;
  2613. u32 cp_hqd_pq_wptr_poll_addr;
  2614. u32 cp_hqd_pq_wptr_poll_addr_hi;
  2615. u32 cp_hqd_pq_doorbell_control;
  2616. u32 cp_hqd_pq_wptr;
  2617. u32 cp_hqd_pq_control;
  2618. u32 cp_hqd_ib_base_addr;
  2619. u32 cp_hqd_ib_base_addr_hi;
  2620. u32 cp_hqd_ib_rptr;
  2621. u32 cp_hqd_ib_control;
  2622. u32 cp_hqd_iq_timer;
  2623. u32 cp_hqd_iq_rptr;
  2624. u32 cp_hqd_dequeue_request;
  2625. u32 cp_hqd_dma_offload;
  2626. u32 cp_hqd_sema_cmd;
  2627. u32 cp_hqd_msg_type;
  2628. u32 cp_hqd_atomic0_preop_lo;
  2629. u32 cp_hqd_atomic0_preop_hi;
  2630. u32 cp_hqd_atomic1_preop_lo;
  2631. u32 cp_hqd_atomic1_preop_hi;
  2632. u32 cp_hqd_hq_scheduler0;
  2633. u32 cp_hqd_hq_scheduler1;
  2634. u32 cp_mqd_control;
  2635. };
  2636. static void gfx_v7_0_compute_pipe_init(struct amdgpu_device *adev,
  2637. int mec, int pipe)
  2638. {
  2639. u64 eop_gpu_addr;
  2640. u32 tmp;
  2641. size_t eop_offset = (mec * adev->gfx.mec.num_pipe_per_mec + pipe)
  2642. * GFX7_MEC_HPD_SIZE * 2;
  2643. mutex_lock(&adev->srbm_mutex);
  2644. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + eop_offset;
  2645. cik_srbm_select(adev, mec + 1, pipe, 0, 0);
  2646. /* write the EOP addr */
  2647. WREG32(mmCP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  2648. WREG32(mmCP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  2649. /* set the VMID assigned */
  2650. WREG32(mmCP_HPD_EOP_VMID, 0);
  2651. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2652. tmp = RREG32(mmCP_HPD_EOP_CONTROL);
  2653. tmp &= ~CP_HPD_EOP_CONTROL__EOP_SIZE_MASK;
  2654. tmp |= order_base_2(GFX7_MEC_HPD_SIZE / 8);
  2655. WREG32(mmCP_HPD_EOP_CONTROL, tmp);
  2656. cik_srbm_select(adev, 0, 0, 0, 0);
  2657. mutex_unlock(&adev->srbm_mutex);
  2658. }
  2659. static int gfx_v7_0_mqd_deactivate(struct amdgpu_device *adev)
  2660. {
  2661. int i;
  2662. /* disable the queue if it's active */
  2663. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  2664. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  2665. for (i = 0; i < adev->usec_timeout; i++) {
  2666. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  2667. break;
  2668. udelay(1);
  2669. }
  2670. if (i == adev->usec_timeout)
  2671. return -ETIMEDOUT;
  2672. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  2673. WREG32(mmCP_HQD_PQ_RPTR, 0);
  2674. WREG32(mmCP_HQD_PQ_WPTR, 0);
  2675. }
  2676. return 0;
  2677. }
  2678. static void gfx_v7_0_mqd_init(struct amdgpu_device *adev,
  2679. struct cik_mqd *mqd,
  2680. uint64_t mqd_gpu_addr,
  2681. struct amdgpu_ring *ring)
  2682. {
  2683. u64 hqd_gpu_addr;
  2684. u64 wb_gpu_addr;
  2685. /* init the mqd struct */
  2686. memset(mqd, 0, sizeof(struct cik_mqd));
  2687. mqd->header = 0xC0310800;
  2688. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2689. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2690. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2691. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2692. /* enable doorbell? */
  2693. mqd->cp_hqd_pq_doorbell_control =
  2694. RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2695. if (ring->use_doorbell)
  2696. mqd->cp_hqd_pq_doorbell_control |= CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  2697. else
  2698. mqd->cp_hqd_pq_doorbell_control &= ~CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  2699. /* set the pointer to the MQD */
  2700. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  2701. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  2702. /* set MQD vmid to 0 */
  2703. mqd->cp_mqd_control = RREG32(mmCP_MQD_CONTROL);
  2704. mqd->cp_mqd_control &= ~CP_MQD_CONTROL__VMID_MASK;
  2705. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2706. hqd_gpu_addr = ring->gpu_addr >> 8;
  2707. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2708. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2709. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2710. mqd->cp_hqd_pq_control = RREG32(mmCP_HQD_PQ_CONTROL);
  2711. mqd->cp_hqd_pq_control &=
  2712. ~(CP_HQD_PQ_CONTROL__QUEUE_SIZE_MASK |
  2713. CP_HQD_PQ_CONTROL__RPTR_BLOCK_SIZE_MASK);
  2714. mqd->cp_hqd_pq_control |=
  2715. order_base_2(ring->ring_size / 8);
  2716. mqd->cp_hqd_pq_control |=
  2717. (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8);
  2718. #ifdef __BIG_ENDIAN
  2719. mqd->cp_hqd_pq_control |=
  2720. 2 << CP_HQD_PQ_CONTROL__ENDIAN_SWAP__SHIFT;
  2721. #endif
  2722. mqd->cp_hqd_pq_control &=
  2723. ~(CP_HQD_PQ_CONTROL__UNORD_DISPATCH_MASK |
  2724. CP_HQD_PQ_CONTROL__ROQ_PQ_IB_FLIP_MASK |
  2725. CP_HQD_PQ_CONTROL__PQ_VOLATILE_MASK);
  2726. mqd->cp_hqd_pq_control |=
  2727. CP_HQD_PQ_CONTROL__PRIV_STATE_MASK |
  2728. CP_HQD_PQ_CONTROL__KMD_QUEUE_MASK; /* assuming kernel queue control */
  2729. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2730. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2731. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2732. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2733. /* set the wb address wether it's enabled or not */
  2734. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2735. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2736. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2737. upper_32_bits(wb_gpu_addr) & 0xffff;
  2738. /* enable the doorbell if requested */
  2739. if (ring->use_doorbell) {
  2740. mqd->cp_hqd_pq_doorbell_control =
  2741. RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2742. mqd->cp_hqd_pq_doorbell_control &=
  2743. ~CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET_MASK;
  2744. mqd->cp_hqd_pq_doorbell_control |=
  2745. (ring->doorbell_index <<
  2746. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET__SHIFT);
  2747. mqd->cp_hqd_pq_doorbell_control |=
  2748. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  2749. mqd->cp_hqd_pq_doorbell_control &=
  2750. ~(CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_SOURCE_MASK |
  2751. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_HIT_MASK);
  2752. } else {
  2753. mqd->cp_hqd_pq_doorbell_control = 0;
  2754. }
  2755. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2756. ring->wptr = 0;
  2757. mqd->cp_hqd_pq_wptr = lower_32_bits(ring->wptr);
  2758. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  2759. /* set the vmid for the queue */
  2760. mqd->cp_hqd_vmid = 0;
  2761. /* defaults */
  2762. mqd->cp_hqd_ib_control = RREG32(mmCP_HQD_IB_CONTROL);
  2763. mqd->cp_hqd_ib_base_addr_lo = RREG32(mmCP_HQD_IB_BASE_ADDR);
  2764. mqd->cp_hqd_ib_base_addr_hi = RREG32(mmCP_HQD_IB_BASE_ADDR_HI);
  2765. mqd->cp_hqd_ib_rptr = RREG32(mmCP_HQD_IB_RPTR);
  2766. mqd->cp_hqd_persistent_state = RREG32(mmCP_HQD_PERSISTENT_STATE);
  2767. mqd->cp_hqd_sema_cmd = RREG32(mmCP_HQD_SEMA_CMD);
  2768. mqd->cp_hqd_msg_type = RREG32(mmCP_HQD_MSG_TYPE);
  2769. mqd->cp_hqd_atomic0_preop_lo = RREG32(mmCP_HQD_ATOMIC0_PREOP_LO);
  2770. mqd->cp_hqd_atomic0_preop_hi = RREG32(mmCP_HQD_ATOMIC0_PREOP_HI);
  2771. mqd->cp_hqd_atomic1_preop_lo = RREG32(mmCP_HQD_ATOMIC1_PREOP_LO);
  2772. mqd->cp_hqd_atomic1_preop_hi = RREG32(mmCP_HQD_ATOMIC1_PREOP_HI);
  2773. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  2774. mqd->cp_hqd_quantum = RREG32(mmCP_HQD_QUANTUM);
  2775. mqd->cp_hqd_pipe_priority = RREG32(mmCP_HQD_PIPE_PRIORITY);
  2776. mqd->cp_hqd_queue_priority = RREG32(mmCP_HQD_QUEUE_PRIORITY);
  2777. mqd->cp_hqd_iq_rptr = RREG32(mmCP_HQD_IQ_RPTR);
  2778. /* activate the queue */
  2779. mqd->cp_hqd_active = 1;
  2780. }
  2781. int gfx_v7_0_mqd_commit(struct amdgpu_device *adev, struct cik_mqd *mqd)
  2782. {
  2783. uint32_t tmp;
  2784. uint32_t mqd_reg;
  2785. uint32_t *mqd_data;
  2786. /* HQD registers extend from mmCP_MQD_BASE_ADDR to mmCP_MQD_CONTROL */
  2787. mqd_data = &mqd->cp_mqd_base_addr_lo;
  2788. /* disable wptr polling */
  2789. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  2790. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2791. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  2792. /* program all HQD registers */
  2793. for (mqd_reg = mmCP_HQD_VMID; mqd_reg <= mmCP_MQD_CONTROL; mqd_reg++)
  2794. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  2795. /* activate the HQD */
  2796. for (mqd_reg = mmCP_MQD_BASE_ADDR; mqd_reg <= mmCP_HQD_ACTIVE; mqd_reg++)
  2797. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  2798. return 0;
  2799. }
  2800. static int gfx_v7_0_compute_queue_init(struct amdgpu_device *adev, int ring_id)
  2801. {
  2802. int r;
  2803. u64 mqd_gpu_addr;
  2804. struct cik_mqd *mqd;
  2805. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  2806. r = amdgpu_bo_create_reserved(adev, sizeof(struct cik_mqd), PAGE_SIZE,
  2807. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  2808. &mqd_gpu_addr, (void **)&mqd);
  2809. if (r) {
  2810. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  2811. return r;
  2812. }
  2813. mutex_lock(&adev->srbm_mutex);
  2814. cik_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2815. gfx_v7_0_mqd_init(adev, mqd, mqd_gpu_addr, ring);
  2816. gfx_v7_0_mqd_deactivate(adev);
  2817. gfx_v7_0_mqd_commit(adev, mqd);
  2818. cik_srbm_select(adev, 0, 0, 0, 0);
  2819. mutex_unlock(&adev->srbm_mutex);
  2820. amdgpu_bo_kunmap(ring->mqd_obj);
  2821. amdgpu_bo_unreserve(ring->mqd_obj);
  2822. return 0;
  2823. }
  2824. /**
  2825. * gfx_v7_0_cp_compute_resume - setup the compute queue registers
  2826. *
  2827. * @adev: amdgpu_device pointer
  2828. *
  2829. * Program the compute queues and test them to make sure they
  2830. * are working.
  2831. * Returns 0 for success, error for failure.
  2832. */
  2833. static int gfx_v7_0_cp_compute_resume(struct amdgpu_device *adev)
  2834. {
  2835. int r, i, j;
  2836. u32 tmp;
  2837. struct amdgpu_ring *ring;
  2838. /* fix up chicken bits */
  2839. tmp = RREG32(mmCP_CPF_DEBUG);
  2840. tmp |= (1 << 23);
  2841. WREG32(mmCP_CPF_DEBUG, tmp);
  2842. /* init all pipes (even the ones we don't own) */
  2843. for (i = 0; i < adev->gfx.mec.num_mec; i++)
  2844. for (j = 0; j < adev->gfx.mec.num_pipe_per_mec; j++)
  2845. gfx_v7_0_compute_pipe_init(adev, i, j);
  2846. /* init the queues */
  2847. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2848. r = gfx_v7_0_compute_queue_init(adev, i);
  2849. if (r) {
  2850. gfx_v7_0_cp_compute_fini(adev);
  2851. return r;
  2852. }
  2853. }
  2854. gfx_v7_0_cp_compute_enable(adev, true);
  2855. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2856. ring = &adev->gfx.compute_ring[i];
  2857. ring->ready = true;
  2858. r = amdgpu_ring_test_ring(ring);
  2859. if (r)
  2860. ring->ready = false;
  2861. }
  2862. return 0;
  2863. }
  2864. static void gfx_v7_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2865. {
  2866. gfx_v7_0_cp_gfx_enable(adev, enable);
  2867. gfx_v7_0_cp_compute_enable(adev, enable);
  2868. }
  2869. static int gfx_v7_0_cp_load_microcode(struct amdgpu_device *adev)
  2870. {
  2871. int r;
  2872. r = gfx_v7_0_cp_gfx_load_microcode(adev);
  2873. if (r)
  2874. return r;
  2875. r = gfx_v7_0_cp_compute_load_microcode(adev);
  2876. if (r)
  2877. return r;
  2878. return 0;
  2879. }
  2880. static void gfx_v7_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  2881. bool enable)
  2882. {
  2883. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  2884. if (enable)
  2885. tmp |= (CP_INT_CNTL_RING0__CNTX_BUSY_INT_ENABLE_MASK |
  2886. CP_INT_CNTL_RING0__CNTX_EMPTY_INT_ENABLE_MASK);
  2887. else
  2888. tmp &= ~(CP_INT_CNTL_RING0__CNTX_BUSY_INT_ENABLE_MASK |
  2889. CP_INT_CNTL_RING0__CNTX_EMPTY_INT_ENABLE_MASK);
  2890. WREG32(mmCP_INT_CNTL_RING0, tmp);
  2891. }
  2892. static int gfx_v7_0_cp_resume(struct amdgpu_device *adev)
  2893. {
  2894. int r;
  2895. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  2896. r = gfx_v7_0_cp_load_microcode(adev);
  2897. if (r)
  2898. return r;
  2899. r = gfx_v7_0_cp_gfx_resume(adev);
  2900. if (r)
  2901. return r;
  2902. r = gfx_v7_0_cp_compute_resume(adev);
  2903. if (r)
  2904. return r;
  2905. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  2906. return 0;
  2907. }
  2908. /**
  2909. * gfx_v7_0_ring_emit_vm_flush - cik vm flush using the CP
  2910. *
  2911. * @ring: the ring to emmit the commands to
  2912. *
  2913. * Sync the command pipeline with the PFP. E.g. wait for everything
  2914. * to be completed.
  2915. */
  2916. static void gfx_v7_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  2917. {
  2918. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  2919. uint32_t seq = ring->fence_drv.sync_seq;
  2920. uint64_t addr = ring->fence_drv.gpu_addr;
  2921. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  2922. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  2923. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  2924. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  2925. amdgpu_ring_write(ring, addr & 0xfffffffc);
  2926. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  2927. amdgpu_ring_write(ring, seq);
  2928. amdgpu_ring_write(ring, 0xffffffff);
  2929. amdgpu_ring_write(ring, 4); /* poll interval */
  2930. if (usepfp) {
  2931. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  2932. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2933. amdgpu_ring_write(ring, 0);
  2934. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2935. amdgpu_ring_write(ring, 0);
  2936. }
  2937. }
  2938. /*
  2939. * vm
  2940. * VMID 0 is the physical GPU addresses as used by the kernel.
  2941. * VMIDs 1-15 are used for userspace clients and are handled
  2942. * by the amdgpu vm/hsa code.
  2943. */
  2944. /**
  2945. * gfx_v7_0_ring_emit_vm_flush - cik vm flush using the CP
  2946. *
  2947. * @adev: amdgpu_device pointer
  2948. *
  2949. * Update the page table base and flush the VM TLB
  2950. * using the CP (CIK).
  2951. */
  2952. static void gfx_v7_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  2953. unsigned vmid, uint64_t pd_addr)
  2954. {
  2955. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  2956. amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  2957. /* wait for the invalidate to complete */
  2958. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  2959. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  2960. WAIT_REG_MEM_FUNCTION(0) | /* always */
  2961. WAIT_REG_MEM_ENGINE(0))); /* me */
  2962. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  2963. amdgpu_ring_write(ring, 0);
  2964. amdgpu_ring_write(ring, 0); /* ref */
  2965. amdgpu_ring_write(ring, 0); /* mask */
  2966. amdgpu_ring_write(ring, 0x20); /* poll interval */
  2967. /* compute doesn't have PFP */
  2968. if (usepfp) {
  2969. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2970. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2971. amdgpu_ring_write(ring, 0x0);
  2972. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  2973. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2974. amdgpu_ring_write(ring, 0);
  2975. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2976. amdgpu_ring_write(ring, 0);
  2977. }
  2978. }
  2979. static void gfx_v7_0_ring_emit_wreg(struct amdgpu_ring *ring,
  2980. uint32_t reg, uint32_t val)
  2981. {
  2982. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  2983. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2984. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  2985. WRITE_DATA_DST_SEL(0)));
  2986. amdgpu_ring_write(ring, reg);
  2987. amdgpu_ring_write(ring, 0);
  2988. amdgpu_ring_write(ring, val);
  2989. }
  2990. /*
  2991. * RLC
  2992. * The RLC is a multi-purpose microengine that handles a
  2993. * variety of functions.
  2994. */
  2995. static void gfx_v7_0_rlc_fini(struct amdgpu_device *adev)
  2996. {
  2997. amdgpu_bo_free_kernel(&adev->gfx.rlc.save_restore_obj, NULL, NULL);
  2998. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj, NULL, NULL);
  2999. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj, NULL, NULL);
  3000. }
  3001. static int gfx_v7_0_rlc_init(struct amdgpu_device *adev)
  3002. {
  3003. const u32 *src_ptr;
  3004. volatile u32 *dst_ptr;
  3005. u32 dws, i;
  3006. const struct cs_section_def *cs_data;
  3007. int r;
  3008. /* allocate rlc buffers */
  3009. if (adev->flags & AMD_IS_APU) {
  3010. if (adev->asic_type == CHIP_KAVERI) {
  3011. adev->gfx.rlc.reg_list = spectre_rlc_save_restore_register_list;
  3012. adev->gfx.rlc.reg_list_size =
  3013. (u32)ARRAY_SIZE(spectre_rlc_save_restore_register_list);
  3014. } else {
  3015. adev->gfx.rlc.reg_list = kalindi_rlc_save_restore_register_list;
  3016. adev->gfx.rlc.reg_list_size =
  3017. (u32)ARRAY_SIZE(kalindi_rlc_save_restore_register_list);
  3018. }
  3019. }
  3020. adev->gfx.rlc.cs_data = ci_cs_data;
  3021. adev->gfx.rlc.cp_table_size = ALIGN(CP_ME_TABLE_SIZE * 5 * 4, 2048); /* CP JT */
  3022. adev->gfx.rlc.cp_table_size += 64 * 1024; /* GDS */
  3023. src_ptr = adev->gfx.rlc.reg_list;
  3024. dws = adev->gfx.rlc.reg_list_size;
  3025. dws += (5 * 16) + 48 + 48 + 64;
  3026. cs_data = adev->gfx.rlc.cs_data;
  3027. if (src_ptr) {
  3028. /* save restore block */
  3029. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  3030. AMDGPU_GEM_DOMAIN_VRAM,
  3031. &adev->gfx.rlc.save_restore_obj,
  3032. &adev->gfx.rlc.save_restore_gpu_addr,
  3033. (void **)&adev->gfx.rlc.sr_ptr);
  3034. if (r) {
  3035. dev_warn(adev->dev, "(%d) create, pin or map of RLC sr bo failed\n", r);
  3036. gfx_v7_0_rlc_fini(adev);
  3037. return r;
  3038. }
  3039. /* write the sr buffer */
  3040. dst_ptr = adev->gfx.rlc.sr_ptr;
  3041. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  3042. dst_ptr[i] = cpu_to_le32(src_ptr[i]);
  3043. amdgpu_bo_kunmap(adev->gfx.rlc.save_restore_obj);
  3044. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  3045. }
  3046. if (cs_data) {
  3047. /* clear state block */
  3048. adev->gfx.rlc.clear_state_size = dws = gfx_v7_0_get_csb_size(adev);
  3049. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  3050. AMDGPU_GEM_DOMAIN_VRAM,
  3051. &adev->gfx.rlc.clear_state_obj,
  3052. &adev->gfx.rlc.clear_state_gpu_addr,
  3053. (void **)&adev->gfx.rlc.cs_ptr);
  3054. if (r) {
  3055. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  3056. gfx_v7_0_rlc_fini(adev);
  3057. return r;
  3058. }
  3059. /* set up the cs buffer */
  3060. dst_ptr = adev->gfx.rlc.cs_ptr;
  3061. gfx_v7_0_get_csb_buffer(adev, dst_ptr);
  3062. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  3063. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  3064. }
  3065. if (adev->gfx.rlc.cp_table_size) {
  3066. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  3067. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  3068. &adev->gfx.rlc.cp_table_obj,
  3069. &adev->gfx.rlc.cp_table_gpu_addr,
  3070. (void **)&adev->gfx.rlc.cp_table_ptr);
  3071. if (r) {
  3072. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  3073. gfx_v7_0_rlc_fini(adev);
  3074. return r;
  3075. }
  3076. gfx_v7_0_init_cp_pg_table(adev);
  3077. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  3078. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  3079. }
  3080. return 0;
  3081. }
  3082. static void gfx_v7_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  3083. {
  3084. u32 tmp;
  3085. tmp = RREG32(mmRLC_LB_CNTL);
  3086. if (enable)
  3087. tmp |= RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK;
  3088. else
  3089. tmp &= ~RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK;
  3090. WREG32(mmRLC_LB_CNTL, tmp);
  3091. }
  3092. static void gfx_v7_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3093. {
  3094. u32 i, j, k;
  3095. u32 mask;
  3096. mutex_lock(&adev->grbm_idx_mutex);
  3097. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3098. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3099. gfx_v7_0_select_se_sh(adev, i, j, 0xffffffff);
  3100. for (k = 0; k < adev->usec_timeout; k++) {
  3101. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3102. break;
  3103. udelay(1);
  3104. }
  3105. }
  3106. }
  3107. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3108. mutex_unlock(&adev->grbm_idx_mutex);
  3109. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3110. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3111. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3112. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3113. for (k = 0; k < adev->usec_timeout; k++) {
  3114. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3115. break;
  3116. udelay(1);
  3117. }
  3118. }
  3119. static void gfx_v7_0_update_rlc(struct amdgpu_device *adev, u32 rlc)
  3120. {
  3121. u32 tmp;
  3122. tmp = RREG32(mmRLC_CNTL);
  3123. if (tmp != rlc)
  3124. WREG32(mmRLC_CNTL, rlc);
  3125. }
  3126. static u32 gfx_v7_0_halt_rlc(struct amdgpu_device *adev)
  3127. {
  3128. u32 data, orig;
  3129. orig = data = RREG32(mmRLC_CNTL);
  3130. if (data & RLC_CNTL__RLC_ENABLE_F32_MASK) {
  3131. u32 i;
  3132. data &= ~RLC_CNTL__RLC_ENABLE_F32_MASK;
  3133. WREG32(mmRLC_CNTL, data);
  3134. for (i = 0; i < adev->usec_timeout; i++) {
  3135. if ((RREG32(mmRLC_GPM_STAT) & RLC_GPM_STAT__RLC_BUSY_MASK) == 0)
  3136. break;
  3137. udelay(1);
  3138. }
  3139. gfx_v7_0_wait_for_rlc_serdes(adev);
  3140. }
  3141. return orig;
  3142. }
  3143. static void gfx_v7_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  3144. {
  3145. u32 tmp, i, mask;
  3146. tmp = 0x1 | (1 << 1);
  3147. WREG32(mmRLC_GPR_REG2, tmp);
  3148. mask = RLC_GPM_STAT__GFX_POWER_STATUS_MASK |
  3149. RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK;
  3150. for (i = 0; i < adev->usec_timeout; i++) {
  3151. if ((RREG32(mmRLC_GPM_STAT) & mask) == mask)
  3152. break;
  3153. udelay(1);
  3154. }
  3155. for (i = 0; i < adev->usec_timeout; i++) {
  3156. if ((RREG32(mmRLC_GPR_REG2) & 0x1) == 0)
  3157. break;
  3158. udelay(1);
  3159. }
  3160. }
  3161. static void gfx_v7_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  3162. {
  3163. u32 tmp;
  3164. tmp = 0x1 | (0 << 1);
  3165. WREG32(mmRLC_GPR_REG2, tmp);
  3166. }
  3167. /**
  3168. * gfx_v7_0_rlc_stop - stop the RLC ME
  3169. *
  3170. * @adev: amdgpu_device pointer
  3171. *
  3172. * Halt the RLC ME (MicroEngine) (CIK).
  3173. */
  3174. static void gfx_v7_0_rlc_stop(struct amdgpu_device *adev)
  3175. {
  3176. WREG32(mmRLC_CNTL, 0);
  3177. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3178. gfx_v7_0_wait_for_rlc_serdes(adev);
  3179. }
  3180. /**
  3181. * gfx_v7_0_rlc_start - start the RLC ME
  3182. *
  3183. * @adev: amdgpu_device pointer
  3184. *
  3185. * Unhalt the RLC ME (MicroEngine) (CIK).
  3186. */
  3187. static void gfx_v7_0_rlc_start(struct amdgpu_device *adev)
  3188. {
  3189. WREG32(mmRLC_CNTL, RLC_CNTL__RLC_ENABLE_F32_MASK);
  3190. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3191. udelay(50);
  3192. }
  3193. static void gfx_v7_0_rlc_reset(struct amdgpu_device *adev)
  3194. {
  3195. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  3196. tmp |= GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  3197. WREG32(mmGRBM_SOFT_RESET, tmp);
  3198. udelay(50);
  3199. tmp &= ~GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  3200. WREG32(mmGRBM_SOFT_RESET, tmp);
  3201. udelay(50);
  3202. }
  3203. /**
  3204. * gfx_v7_0_rlc_resume - setup the RLC hw
  3205. *
  3206. * @adev: amdgpu_device pointer
  3207. *
  3208. * Initialize the RLC registers, load the ucode,
  3209. * and start the RLC (CIK).
  3210. * Returns 0 for success, -EINVAL if the ucode is not available.
  3211. */
  3212. static int gfx_v7_0_rlc_resume(struct amdgpu_device *adev)
  3213. {
  3214. const struct rlc_firmware_header_v1_0 *hdr;
  3215. const __le32 *fw_data;
  3216. unsigned i, fw_size;
  3217. u32 tmp;
  3218. if (!adev->gfx.rlc_fw)
  3219. return -EINVAL;
  3220. hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  3221. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3222. adev->gfx.rlc_fw_version = le32_to_cpu(hdr->header.ucode_version);
  3223. adev->gfx.rlc_feature_version = le32_to_cpu(
  3224. hdr->ucode_feature_version);
  3225. gfx_v7_0_rlc_stop(adev);
  3226. /* disable CG */
  3227. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  3228. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3229. gfx_v7_0_rlc_reset(adev);
  3230. gfx_v7_0_init_pg(adev);
  3231. WREG32(mmRLC_LB_CNTR_INIT, 0);
  3232. WREG32(mmRLC_LB_CNTR_MAX, 0x00008000);
  3233. mutex_lock(&adev->grbm_idx_mutex);
  3234. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3235. WREG32(mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  3236. WREG32(mmRLC_LB_PARAMS, 0x00600408);
  3237. WREG32(mmRLC_LB_CNTL, 0x80000004);
  3238. mutex_unlock(&adev->grbm_idx_mutex);
  3239. WREG32(mmRLC_MC_CNTL, 0);
  3240. WREG32(mmRLC_UCODE_CNTL, 0);
  3241. fw_data = (const __le32 *)
  3242. (adev->gfx.rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3243. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3244. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3245. for (i = 0; i < fw_size; i++)
  3246. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3247. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3248. /* XXX - find out what chips support lbpw */
  3249. gfx_v7_0_enable_lbpw(adev, false);
  3250. if (adev->asic_type == CHIP_BONAIRE)
  3251. WREG32(mmRLC_DRIVER_CPDMA_STATUS, 0);
  3252. gfx_v7_0_rlc_start(adev);
  3253. return 0;
  3254. }
  3255. static void gfx_v7_0_enable_cgcg(struct amdgpu_device *adev, bool enable)
  3256. {
  3257. u32 data, orig, tmp, tmp2;
  3258. orig = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3259. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  3260. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3261. tmp = gfx_v7_0_halt_rlc(adev);
  3262. mutex_lock(&adev->grbm_idx_mutex);
  3263. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3264. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3265. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3266. tmp2 = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK |
  3267. RLC_SERDES_WR_CTRL__CGCG_OVERRIDE_0_MASK |
  3268. RLC_SERDES_WR_CTRL__CGLS_ENABLE_MASK;
  3269. WREG32(mmRLC_SERDES_WR_CTRL, tmp2);
  3270. mutex_unlock(&adev->grbm_idx_mutex);
  3271. gfx_v7_0_update_rlc(adev, tmp);
  3272. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  3273. if (orig != data)
  3274. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  3275. } else {
  3276. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3277. RREG32(mmCB_CGTT_SCLK_CTRL);
  3278. RREG32(mmCB_CGTT_SCLK_CTRL);
  3279. RREG32(mmCB_CGTT_SCLK_CTRL);
  3280. RREG32(mmCB_CGTT_SCLK_CTRL);
  3281. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3282. if (orig != data)
  3283. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  3284. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3285. }
  3286. }
  3287. static void gfx_v7_0_enable_mgcg(struct amdgpu_device *adev, bool enable)
  3288. {
  3289. u32 data, orig, tmp = 0;
  3290. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  3291. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  3292. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  3293. orig = data = RREG32(mmCP_MEM_SLP_CNTL);
  3294. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3295. if (orig != data)
  3296. WREG32(mmCP_MEM_SLP_CNTL, data);
  3297. }
  3298. }
  3299. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  3300. data |= 0x00000001;
  3301. data &= 0xfffffffd;
  3302. if (orig != data)
  3303. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  3304. tmp = gfx_v7_0_halt_rlc(adev);
  3305. mutex_lock(&adev->grbm_idx_mutex);
  3306. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3307. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3308. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3309. data = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK |
  3310. RLC_SERDES_WR_CTRL__MGCG_OVERRIDE_0_MASK;
  3311. WREG32(mmRLC_SERDES_WR_CTRL, data);
  3312. mutex_unlock(&adev->grbm_idx_mutex);
  3313. gfx_v7_0_update_rlc(adev, tmp);
  3314. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  3315. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  3316. data &= ~CGTS_SM_CTRL_REG__SM_MODE_MASK;
  3317. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  3318. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  3319. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  3320. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  3321. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  3322. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  3323. data &= ~CGTS_SM_CTRL_REG__ON_MONITOR_ADD_MASK;
  3324. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  3325. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  3326. if (orig != data)
  3327. WREG32(mmCGTS_SM_CTRL_REG, data);
  3328. }
  3329. } else {
  3330. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  3331. data |= 0x00000003;
  3332. if (orig != data)
  3333. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  3334. data = RREG32(mmRLC_MEM_SLP_CNTL);
  3335. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  3336. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  3337. WREG32(mmRLC_MEM_SLP_CNTL, data);
  3338. }
  3339. data = RREG32(mmCP_MEM_SLP_CNTL);
  3340. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  3341. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3342. WREG32(mmCP_MEM_SLP_CNTL, data);
  3343. }
  3344. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  3345. data |= CGTS_SM_CTRL_REG__OVERRIDE_MASK | CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  3346. if (orig != data)
  3347. WREG32(mmCGTS_SM_CTRL_REG, data);
  3348. tmp = gfx_v7_0_halt_rlc(adev);
  3349. mutex_lock(&adev->grbm_idx_mutex);
  3350. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3351. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3352. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3353. data = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK | RLC_SERDES_WR_CTRL__MGCG_OVERRIDE_1_MASK;
  3354. WREG32(mmRLC_SERDES_WR_CTRL, data);
  3355. mutex_unlock(&adev->grbm_idx_mutex);
  3356. gfx_v7_0_update_rlc(adev, tmp);
  3357. }
  3358. }
  3359. static void gfx_v7_0_update_cg(struct amdgpu_device *adev,
  3360. bool enable)
  3361. {
  3362. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3363. /* order matters! */
  3364. if (enable) {
  3365. gfx_v7_0_enable_mgcg(adev, true);
  3366. gfx_v7_0_enable_cgcg(adev, true);
  3367. } else {
  3368. gfx_v7_0_enable_cgcg(adev, false);
  3369. gfx_v7_0_enable_mgcg(adev, false);
  3370. }
  3371. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3372. }
  3373. static void gfx_v7_0_enable_sclk_slowdown_on_pu(struct amdgpu_device *adev,
  3374. bool enable)
  3375. {
  3376. u32 data, orig;
  3377. orig = data = RREG32(mmRLC_PG_CNTL);
  3378. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS))
  3379. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  3380. else
  3381. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  3382. if (orig != data)
  3383. WREG32(mmRLC_PG_CNTL, data);
  3384. }
  3385. static void gfx_v7_0_enable_sclk_slowdown_on_pd(struct amdgpu_device *adev,
  3386. bool enable)
  3387. {
  3388. u32 data, orig;
  3389. orig = data = RREG32(mmRLC_PG_CNTL);
  3390. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS))
  3391. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  3392. else
  3393. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  3394. if (orig != data)
  3395. WREG32(mmRLC_PG_CNTL, data);
  3396. }
  3397. static void gfx_v7_0_enable_cp_pg(struct amdgpu_device *adev, bool enable)
  3398. {
  3399. u32 data, orig;
  3400. orig = data = RREG32(mmRLC_PG_CNTL);
  3401. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_CP))
  3402. data &= ~0x8000;
  3403. else
  3404. data |= 0x8000;
  3405. if (orig != data)
  3406. WREG32(mmRLC_PG_CNTL, data);
  3407. }
  3408. static void gfx_v7_0_enable_gds_pg(struct amdgpu_device *adev, bool enable)
  3409. {
  3410. u32 data, orig;
  3411. orig = data = RREG32(mmRLC_PG_CNTL);
  3412. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GDS))
  3413. data &= ~0x2000;
  3414. else
  3415. data |= 0x2000;
  3416. if (orig != data)
  3417. WREG32(mmRLC_PG_CNTL, data);
  3418. }
  3419. static void gfx_v7_0_init_cp_pg_table(struct amdgpu_device *adev)
  3420. {
  3421. const __le32 *fw_data;
  3422. volatile u32 *dst_ptr;
  3423. int me, i, max_me = 4;
  3424. u32 bo_offset = 0;
  3425. u32 table_offset, table_size;
  3426. if (adev->asic_type == CHIP_KAVERI)
  3427. max_me = 5;
  3428. if (adev->gfx.rlc.cp_table_ptr == NULL)
  3429. return;
  3430. /* write the cp table buffer */
  3431. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  3432. for (me = 0; me < max_me; me++) {
  3433. if (me == 0) {
  3434. const struct gfx_firmware_header_v1_0 *hdr =
  3435. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  3436. fw_data = (const __le32 *)
  3437. (adev->gfx.ce_fw->data +
  3438. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3439. table_offset = le32_to_cpu(hdr->jt_offset);
  3440. table_size = le32_to_cpu(hdr->jt_size);
  3441. } else if (me == 1) {
  3442. const struct gfx_firmware_header_v1_0 *hdr =
  3443. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  3444. fw_data = (const __le32 *)
  3445. (adev->gfx.pfp_fw->data +
  3446. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3447. table_offset = le32_to_cpu(hdr->jt_offset);
  3448. table_size = le32_to_cpu(hdr->jt_size);
  3449. } else if (me == 2) {
  3450. const struct gfx_firmware_header_v1_0 *hdr =
  3451. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  3452. fw_data = (const __le32 *)
  3453. (adev->gfx.me_fw->data +
  3454. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3455. table_offset = le32_to_cpu(hdr->jt_offset);
  3456. table_size = le32_to_cpu(hdr->jt_size);
  3457. } else if (me == 3) {
  3458. const struct gfx_firmware_header_v1_0 *hdr =
  3459. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  3460. fw_data = (const __le32 *)
  3461. (adev->gfx.mec_fw->data +
  3462. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3463. table_offset = le32_to_cpu(hdr->jt_offset);
  3464. table_size = le32_to_cpu(hdr->jt_size);
  3465. } else {
  3466. const struct gfx_firmware_header_v1_0 *hdr =
  3467. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  3468. fw_data = (const __le32 *)
  3469. (adev->gfx.mec2_fw->data +
  3470. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3471. table_offset = le32_to_cpu(hdr->jt_offset);
  3472. table_size = le32_to_cpu(hdr->jt_size);
  3473. }
  3474. for (i = 0; i < table_size; i ++) {
  3475. dst_ptr[bo_offset + i] =
  3476. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  3477. }
  3478. bo_offset += table_size;
  3479. }
  3480. }
  3481. static void gfx_v7_0_enable_gfx_cgpg(struct amdgpu_device *adev,
  3482. bool enable)
  3483. {
  3484. u32 data, orig;
  3485. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) {
  3486. orig = data = RREG32(mmRLC_PG_CNTL);
  3487. data |= RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  3488. if (orig != data)
  3489. WREG32(mmRLC_PG_CNTL, data);
  3490. orig = data = RREG32(mmRLC_AUTO_PG_CTRL);
  3491. data |= RLC_AUTO_PG_CTRL__AUTO_PG_EN_MASK;
  3492. if (orig != data)
  3493. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3494. } else {
  3495. orig = data = RREG32(mmRLC_PG_CNTL);
  3496. data &= ~RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  3497. if (orig != data)
  3498. WREG32(mmRLC_PG_CNTL, data);
  3499. orig = data = RREG32(mmRLC_AUTO_PG_CTRL);
  3500. data &= ~RLC_AUTO_PG_CTRL__AUTO_PG_EN_MASK;
  3501. if (orig != data)
  3502. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3503. data = RREG32(mmDB_RENDER_CONTROL);
  3504. }
  3505. }
  3506. static void gfx_v7_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  3507. u32 bitmap)
  3508. {
  3509. u32 data;
  3510. if (!bitmap)
  3511. return;
  3512. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3513. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3514. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  3515. }
  3516. static u32 gfx_v7_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3517. {
  3518. u32 data, mask;
  3519. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  3520. data |= RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  3521. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3522. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3523. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3524. return (~data) & mask;
  3525. }
  3526. static void gfx_v7_0_init_ao_cu_mask(struct amdgpu_device *adev)
  3527. {
  3528. u32 tmp;
  3529. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3530. tmp = RREG32(mmRLC_MAX_PG_CU);
  3531. tmp &= ~RLC_MAX_PG_CU__MAX_POWERED_UP_CU_MASK;
  3532. tmp |= (adev->gfx.cu_info.number << RLC_MAX_PG_CU__MAX_POWERED_UP_CU__SHIFT);
  3533. WREG32(mmRLC_MAX_PG_CU, tmp);
  3534. }
  3535. static void gfx_v7_0_enable_gfx_static_mgpg(struct amdgpu_device *adev,
  3536. bool enable)
  3537. {
  3538. u32 data, orig;
  3539. orig = data = RREG32(mmRLC_PG_CNTL);
  3540. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG))
  3541. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  3542. else
  3543. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  3544. if (orig != data)
  3545. WREG32(mmRLC_PG_CNTL, data);
  3546. }
  3547. static void gfx_v7_0_enable_gfx_dynamic_mgpg(struct amdgpu_device *adev,
  3548. bool enable)
  3549. {
  3550. u32 data, orig;
  3551. orig = data = RREG32(mmRLC_PG_CNTL);
  3552. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG))
  3553. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  3554. else
  3555. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  3556. if (orig != data)
  3557. WREG32(mmRLC_PG_CNTL, data);
  3558. }
  3559. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  3560. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  3561. static void gfx_v7_0_init_gfx_cgpg(struct amdgpu_device *adev)
  3562. {
  3563. u32 data, orig;
  3564. u32 i;
  3565. if (adev->gfx.rlc.cs_data) {
  3566. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  3567. WREG32(mmRLC_GPM_SCRATCH_DATA, upper_32_bits(adev->gfx.rlc.clear_state_gpu_addr));
  3568. WREG32(mmRLC_GPM_SCRATCH_DATA, lower_32_bits(adev->gfx.rlc.clear_state_gpu_addr));
  3569. WREG32(mmRLC_GPM_SCRATCH_DATA, adev->gfx.rlc.clear_state_size);
  3570. } else {
  3571. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  3572. for (i = 0; i < 3; i++)
  3573. WREG32(mmRLC_GPM_SCRATCH_DATA, 0);
  3574. }
  3575. if (adev->gfx.rlc.reg_list) {
  3576. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_SAVE_AND_RESTORE_STARTING_OFFSET);
  3577. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  3578. WREG32(mmRLC_GPM_SCRATCH_DATA, adev->gfx.rlc.reg_list[i]);
  3579. }
  3580. orig = data = RREG32(mmRLC_PG_CNTL);
  3581. data |= RLC_PG_CNTL__GFX_POWER_GATING_SRC_MASK;
  3582. if (orig != data)
  3583. WREG32(mmRLC_PG_CNTL, data);
  3584. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  3585. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3586. data = RREG32(mmCP_RB_WPTR_POLL_CNTL);
  3587. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  3588. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3589. WREG32(mmCP_RB_WPTR_POLL_CNTL, data);
  3590. data = 0x10101010;
  3591. WREG32(mmRLC_PG_DELAY, data);
  3592. data = RREG32(mmRLC_PG_DELAY_2);
  3593. data &= ~0xff;
  3594. data |= 0x3;
  3595. WREG32(mmRLC_PG_DELAY_2, data);
  3596. data = RREG32(mmRLC_AUTO_PG_CTRL);
  3597. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  3598. data |= (0x700 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  3599. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3600. }
  3601. static void gfx_v7_0_update_gfx_pg(struct amdgpu_device *adev, bool enable)
  3602. {
  3603. gfx_v7_0_enable_gfx_cgpg(adev, enable);
  3604. gfx_v7_0_enable_gfx_static_mgpg(adev, enable);
  3605. gfx_v7_0_enable_gfx_dynamic_mgpg(adev, enable);
  3606. }
  3607. static u32 gfx_v7_0_get_csb_size(struct amdgpu_device *adev)
  3608. {
  3609. u32 count = 0;
  3610. const struct cs_section_def *sect = NULL;
  3611. const struct cs_extent_def *ext = NULL;
  3612. if (adev->gfx.rlc.cs_data == NULL)
  3613. return 0;
  3614. /* begin clear state */
  3615. count += 2;
  3616. /* context control state */
  3617. count += 3;
  3618. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  3619. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3620. if (sect->id == SECT_CONTEXT)
  3621. count += 2 + ext->reg_count;
  3622. else
  3623. return 0;
  3624. }
  3625. }
  3626. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3627. count += 4;
  3628. /* end clear state */
  3629. count += 2;
  3630. /* clear state */
  3631. count += 2;
  3632. return count;
  3633. }
  3634. static void gfx_v7_0_get_csb_buffer(struct amdgpu_device *adev,
  3635. volatile u32 *buffer)
  3636. {
  3637. u32 count = 0, i;
  3638. const struct cs_section_def *sect = NULL;
  3639. const struct cs_extent_def *ext = NULL;
  3640. if (adev->gfx.rlc.cs_data == NULL)
  3641. return;
  3642. if (buffer == NULL)
  3643. return;
  3644. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3645. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3646. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3647. buffer[count++] = cpu_to_le32(0x80000000);
  3648. buffer[count++] = cpu_to_le32(0x80000000);
  3649. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  3650. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3651. if (sect->id == SECT_CONTEXT) {
  3652. buffer[count++] =
  3653. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  3654. buffer[count++] = cpu_to_le32(ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3655. for (i = 0; i < ext->reg_count; i++)
  3656. buffer[count++] = cpu_to_le32(ext->extent[i]);
  3657. } else {
  3658. return;
  3659. }
  3660. }
  3661. }
  3662. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3663. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3664. switch (adev->asic_type) {
  3665. case CHIP_BONAIRE:
  3666. buffer[count++] = cpu_to_le32(0x16000012);
  3667. buffer[count++] = cpu_to_le32(0x00000000);
  3668. break;
  3669. case CHIP_KAVERI:
  3670. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  3671. buffer[count++] = cpu_to_le32(0x00000000);
  3672. break;
  3673. case CHIP_KABINI:
  3674. case CHIP_MULLINS:
  3675. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  3676. buffer[count++] = cpu_to_le32(0x00000000);
  3677. break;
  3678. case CHIP_HAWAII:
  3679. buffer[count++] = cpu_to_le32(0x3a00161a);
  3680. buffer[count++] = cpu_to_le32(0x0000002e);
  3681. break;
  3682. default:
  3683. buffer[count++] = cpu_to_le32(0x00000000);
  3684. buffer[count++] = cpu_to_le32(0x00000000);
  3685. break;
  3686. }
  3687. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3688. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  3689. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  3690. buffer[count++] = cpu_to_le32(0);
  3691. }
  3692. static void gfx_v7_0_init_pg(struct amdgpu_device *adev)
  3693. {
  3694. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3695. AMD_PG_SUPPORT_GFX_SMG |
  3696. AMD_PG_SUPPORT_GFX_DMG |
  3697. AMD_PG_SUPPORT_CP |
  3698. AMD_PG_SUPPORT_GDS |
  3699. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3700. gfx_v7_0_enable_sclk_slowdown_on_pu(adev, true);
  3701. gfx_v7_0_enable_sclk_slowdown_on_pd(adev, true);
  3702. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  3703. gfx_v7_0_init_gfx_cgpg(adev);
  3704. gfx_v7_0_enable_cp_pg(adev, true);
  3705. gfx_v7_0_enable_gds_pg(adev, true);
  3706. }
  3707. gfx_v7_0_init_ao_cu_mask(adev);
  3708. gfx_v7_0_update_gfx_pg(adev, true);
  3709. }
  3710. }
  3711. static void gfx_v7_0_fini_pg(struct amdgpu_device *adev)
  3712. {
  3713. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3714. AMD_PG_SUPPORT_GFX_SMG |
  3715. AMD_PG_SUPPORT_GFX_DMG |
  3716. AMD_PG_SUPPORT_CP |
  3717. AMD_PG_SUPPORT_GDS |
  3718. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3719. gfx_v7_0_update_gfx_pg(adev, false);
  3720. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  3721. gfx_v7_0_enable_cp_pg(adev, false);
  3722. gfx_v7_0_enable_gds_pg(adev, false);
  3723. }
  3724. }
  3725. }
  3726. /**
  3727. * gfx_v7_0_get_gpu_clock_counter - return GPU clock counter snapshot
  3728. *
  3729. * @adev: amdgpu_device pointer
  3730. *
  3731. * Fetches a GPU clock counter snapshot (SI).
  3732. * Returns the 64 bit clock counter snapshot.
  3733. */
  3734. static uint64_t gfx_v7_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  3735. {
  3736. uint64_t clock;
  3737. mutex_lock(&adev->gfx.gpu_clock_mutex);
  3738. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3739. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  3740. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3741. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  3742. return clock;
  3743. }
  3744. static void gfx_v7_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  3745. uint32_t vmid,
  3746. uint32_t gds_base, uint32_t gds_size,
  3747. uint32_t gws_base, uint32_t gws_size,
  3748. uint32_t oa_base, uint32_t oa_size)
  3749. {
  3750. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  3751. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  3752. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  3753. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  3754. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  3755. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  3756. /* GDS Base */
  3757. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3758. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3759. WRITE_DATA_DST_SEL(0)));
  3760. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  3761. amdgpu_ring_write(ring, 0);
  3762. amdgpu_ring_write(ring, gds_base);
  3763. /* GDS Size */
  3764. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3765. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3766. WRITE_DATA_DST_SEL(0)));
  3767. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  3768. amdgpu_ring_write(ring, 0);
  3769. amdgpu_ring_write(ring, gds_size);
  3770. /* GWS */
  3771. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3772. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3773. WRITE_DATA_DST_SEL(0)));
  3774. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  3775. amdgpu_ring_write(ring, 0);
  3776. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  3777. /* OA */
  3778. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3779. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3780. WRITE_DATA_DST_SEL(0)));
  3781. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  3782. amdgpu_ring_write(ring, 0);
  3783. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  3784. }
  3785. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  3786. {
  3787. WREG32(mmSQ_IND_INDEX,
  3788. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  3789. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  3790. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  3791. (SQ_IND_INDEX__FORCE_READ_MASK));
  3792. return RREG32(mmSQ_IND_DATA);
  3793. }
  3794. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  3795. uint32_t wave, uint32_t thread,
  3796. uint32_t regno, uint32_t num, uint32_t *out)
  3797. {
  3798. WREG32(mmSQ_IND_INDEX,
  3799. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  3800. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  3801. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  3802. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  3803. (SQ_IND_INDEX__FORCE_READ_MASK) |
  3804. (SQ_IND_INDEX__AUTO_INCR_MASK));
  3805. while (num--)
  3806. *(out++) = RREG32(mmSQ_IND_DATA);
  3807. }
  3808. static void gfx_v7_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  3809. {
  3810. /* type 0 wave data */
  3811. dst[(*no_fields)++] = 0;
  3812. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  3813. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  3814. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  3815. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  3816. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  3817. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  3818. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  3819. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  3820. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  3821. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  3822. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  3823. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  3824. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  3825. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  3826. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  3827. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  3828. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  3829. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  3830. }
  3831. static void gfx_v7_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  3832. uint32_t wave, uint32_t start,
  3833. uint32_t size, uint32_t *dst)
  3834. {
  3835. wave_read_regs(
  3836. adev, simd, wave, 0,
  3837. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  3838. }
  3839. static void gfx_v7_0_select_me_pipe_q(struct amdgpu_device *adev,
  3840. u32 me, u32 pipe, u32 q)
  3841. {
  3842. cik_srbm_select(adev, me, pipe, q, 0);
  3843. }
  3844. static const struct amdgpu_gfx_funcs gfx_v7_0_gfx_funcs = {
  3845. .get_gpu_clock_counter = &gfx_v7_0_get_gpu_clock_counter,
  3846. .select_se_sh = &gfx_v7_0_select_se_sh,
  3847. .read_wave_data = &gfx_v7_0_read_wave_data,
  3848. .read_wave_sgprs = &gfx_v7_0_read_wave_sgprs,
  3849. .select_me_pipe_q = &gfx_v7_0_select_me_pipe_q
  3850. };
  3851. static const struct amdgpu_rlc_funcs gfx_v7_0_rlc_funcs = {
  3852. .enter_safe_mode = gfx_v7_0_enter_rlc_safe_mode,
  3853. .exit_safe_mode = gfx_v7_0_exit_rlc_safe_mode
  3854. };
  3855. static int gfx_v7_0_early_init(void *handle)
  3856. {
  3857. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3858. adev->gfx.num_gfx_rings = GFX7_NUM_GFX_RINGS;
  3859. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  3860. adev->gfx.funcs = &gfx_v7_0_gfx_funcs;
  3861. adev->gfx.rlc.funcs = &gfx_v7_0_rlc_funcs;
  3862. gfx_v7_0_set_ring_funcs(adev);
  3863. gfx_v7_0_set_irq_funcs(adev);
  3864. gfx_v7_0_set_gds_init(adev);
  3865. return 0;
  3866. }
  3867. static int gfx_v7_0_late_init(void *handle)
  3868. {
  3869. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3870. int r;
  3871. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  3872. if (r)
  3873. return r;
  3874. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  3875. if (r)
  3876. return r;
  3877. return 0;
  3878. }
  3879. static void gfx_v7_0_gpu_early_init(struct amdgpu_device *adev)
  3880. {
  3881. u32 gb_addr_config;
  3882. u32 mc_shared_chmap, mc_arb_ramcfg;
  3883. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  3884. u32 tmp;
  3885. switch (adev->asic_type) {
  3886. case CHIP_BONAIRE:
  3887. adev->gfx.config.max_shader_engines = 2;
  3888. adev->gfx.config.max_tile_pipes = 4;
  3889. adev->gfx.config.max_cu_per_sh = 7;
  3890. adev->gfx.config.max_sh_per_se = 1;
  3891. adev->gfx.config.max_backends_per_se = 2;
  3892. adev->gfx.config.max_texture_channel_caches = 4;
  3893. adev->gfx.config.max_gprs = 256;
  3894. adev->gfx.config.max_gs_threads = 32;
  3895. adev->gfx.config.max_hw_contexts = 8;
  3896. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  3897. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  3898. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  3899. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  3900. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3901. break;
  3902. case CHIP_HAWAII:
  3903. adev->gfx.config.max_shader_engines = 4;
  3904. adev->gfx.config.max_tile_pipes = 16;
  3905. adev->gfx.config.max_cu_per_sh = 11;
  3906. adev->gfx.config.max_sh_per_se = 1;
  3907. adev->gfx.config.max_backends_per_se = 4;
  3908. adev->gfx.config.max_texture_channel_caches = 16;
  3909. adev->gfx.config.max_gprs = 256;
  3910. adev->gfx.config.max_gs_threads = 32;
  3911. adev->gfx.config.max_hw_contexts = 8;
  3912. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  3913. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  3914. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  3915. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  3916. gb_addr_config = HAWAII_GB_ADDR_CONFIG_GOLDEN;
  3917. break;
  3918. case CHIP_KAVERI:
  3919. adev->gfx.config.max_shader_engines = 1;
  3920. adev->gfx.config.max_tile_pipes = 4;
  3921. adev->gfx.config.max_cu_per_sh = 8;
  3922. adev->gfx.config.max_backends_per_se = 2;
  3923. adev->gfx.config.max_sh_per_se = 1;
  3924. adev->gfx.config.max_texture_channel_caches = 4;
  3925. adev->gfx.config.max_gprs = 256;
  3926. adev->gfx.config.max_gs_threads = 16;
  3927. adev->gfx.config.max_hw_contexts = 8;
  3928. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  3929. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  3930. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  3931. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  3932. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3933. break;
  3934. case CHIP_KABINI:
  3935. case CHIP_MULLINS:
  3936. default:
  3937. adev->gfx.config.max_shader_engines = 1;
  3938. adev->gfx.config.max_tile_pipes = 2;
  3939. adev->gfx.config.max_cu_per_sh = 2;
  3940. adev->gfx.config.max_sh_per_se = 1;
  3941. adev->gfx.config.max_backends_per_se = 1;
  3942. adev->gfx.config.max_texture_channel_caches = 2;
  3943. adev->gfx.config.max_gprs = 256;
  3944. adev->gfx.config.max_gs_threads = 16;
  3945. adev->gfx.config.max_hw_contexts = 8;
  3946. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  3947. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  3948. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  3949. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  3950. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3951. break;
  3952. }
  3953. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  3954. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  3955. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  3956. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  3957. adev->gfx.config.mem_max_burst_length_bytes = 256;
  3958. if (adev->flags & AMD_IS_APU) {
  3959. /* Get memory bank mapping mode. */
  3960. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  3961. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  3962. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  3963. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  3964. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  3965. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  3966. /* Validate settings in case only one DIMM installed. */
  3967. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  3968. dimm00_addr_map = 0;
  3969. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  3970. dimm01_addr_map = 0;
  3971. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  3972. dimm10_addr_map = 0;
  3973. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  3974. dimm11_addr_map = 0;
  3975. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  3976. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  3977. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  3978. adev->gfx.config.mem_row_size_in_kb = 2;
  3979. else
  3980. adev->gfx.config.mem_row_size_in_kb = 1;
  3981. } else {
  3982. tmp = (mc_arb_ramcfg & MC_ARB_RAMCFG__NOOFCOLS_MASK) >> MC_ARB_RAMCFG__NOOFCOLS__SHIFT;
  3983. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  3984. if (adev->gfx.config.mem_row_size_in_kb > 4)
  3985. adev->gfx.config.mem_row_size_in_kb = 4;
  3986. }
  3987. /* XXX use MC settings? */
  3988. adev->gfx.config.shader_engine_tile_size = 32;
  3989. adev->gfx.config.num_gpus = 1;
  3990. adev->gfx.config.multi_gpu_tile_size = 64;
  3991. /* fix up row size */
  3992. gb_addr_config &= ~GB_ADDR_CONFIG__ROW_SIZE_MASK;
  3993. switch (adev->gfx.config.mem_row_size_in_kb) {
  3994. case 1:
  3995. default:
  3996. gb_addr_config |= (0 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  3997. break;
  3998. case 2:
  3999. gb_addr_config |= (1 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  4000. break;
  4001. case 4:
  4002. gb_addr_config |= (2 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  4003. break;
  4004. }
  4005. adev->gfx.config.gb_addr_config = gb_addr_config;
  4006. }
  4007. static int gfx_v7_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  4008. int mec, int pipe, int queue)
  4009. {
  4010. int r;
  4011. unsigned irq_type;
  4012. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  4013. /* mec0 is me1 */
  4014. ring->me = mec + 1;
  4015. ring->pipe = pipe;
  4016. ring->queue = queue;
  4017. ring->ring_obj = NULL;
  4018. ring->use_doorbell = true;
  4019. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + ring_id;
  4020. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  4021. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  4022. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  4023. + ring->pipe;
  4024. /* type-2 packets are deprecated on MEC, use type-3 instead */
  4025. r = amdgpu_ring_init(adev, ring, 1024,
  4026. &adev->gfx.eop_irq, irq_type);
  4027. if (r)
  4028. return r;
  4029. return 0;
  4030. }
  4031. static int gfx_v7_0_sw_init(void *handle)
  4032. {
  4033. struct amdgpu_ring *ring;
  4034. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4035. int i, j, k, r, ring_id;
  4036. switch (adev->asic_type) {
  4037. case CHIP_KAVERI:
  4038. adev->gfx.mec.num_mec = 2;
  4039. break;
  4040. case CHIP_BONAIRE:
  4041. case CHIP_HAWAII:
  4042. case CHIP_KABINI:
  4043. case CHIP_MULLINS:
  4044. default:
  4045. adev->gfx.mec.num_mec = 1;
  4046. break;
  4047. }
  4048. adev->gfx.mec.num_pipe_per_mec = 4;
  4049. adev->gfx.mec.num_queue_per_pipe = 8;
  4050. /* EOP Event */
  4051. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  4052. if (r)
  4053. return r;
  4054. /* Privileged reg */
  4055. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184,
  4056. &adev->gfx.priv_reg_irq);
  4057. if (r)
  4058. return r;
  4059. /* Privileged inst */
  4060. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185,
  4061. &adev->gfx.priv_inst_irq);
  4062. if (r)
  4063. return r;
  4064. gfx_v7_0_scratch_init(adev);
  4065. r = gfx_v7_0_init_microcode(adev);
  4066. if (r) {
  4067. DRM_ERROR("Failed to load gfx firmware!\n");
  4068. return r;
  4069. }
  4070. r = gfx_v7_0_rlc_init(adev);
  4071. if (r) {
  4072. DRM_ERROR("Failed to init rlc BOs!\n");
  4073. return r;
  4074. }
  4075. /* allocate mec buffers */
  4076. r = gfx_v7_0_mec_init(adev);
  4077. if (r) {
  4078. DRM_ERROR("Failed to init MEC BOs!\n");
  4079. return r;
  4080. }
  4081. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  4082. ring = &adev->gfx.gfx_ring[i];
  4083. ring->ring_obj = NULL;
  4084. sprintf(ring->name, "gfx");
  4085. r = amdgpu_ring_init(adev, ring, 1024,
  4086. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  4087. if (r)
  4088. return r;
  4089. }
  4090. /* set up the compute queues - allocate horizontally across pipes */
  4091. ring_id = 0;
  4092. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  4093. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  4094. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  4095. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  4096. continue;
  4097. r = gfx_v7_0_compute_ring_init(adev,
  4098. ring_id,
  4099. i, k, j);
  4100. if (r)
  4101. return r;
  4102. ring_id++;
  4103. }
  4104. }
  4105. }
  4106. /* reserve GDS, GWS and OA resource for gfx */
  4107. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  4108. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  4109. &adev->gds.gds_gfx_bo, NULL, NULL);
  4110. if (r)
  4111. return r;
  4112. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  4113. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  4114. &adev->gds.gws_gfx_bo, NULL, NULL);
  4115. if (r)
  4116. return r;
  4117. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  4118. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  4119. &adev->gds.oa_gfx_bo, NULL, NULL);
  4120. if (r)
  4121. return r;
  4122. adev->gfx.ce_ram_size = 0x8000;
  4123. gfx_v7_0_gpu_early_init(adev);
  4124. return r;
  4125. }
  4126. static int gfx_v7_0_sw_fini(void *handle)
  4127. {
  4128. int i;
  4129. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4130. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  4131. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  4132. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  4133. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4134. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  4135. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4136. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  4137. gfx_v7_0_cp_compute_fini(adev);
  4138. gfx_v7_0_rlc_fini(adev);
  4139. gfx_v7_0_mec_fini(adev);
  4140. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  4141. &adev->gfx.rlc.clear_state_gpu_addr,
  4142. (void **)&adev->gfx.rlc.cs_ptr);
  4143. if (adev->gfx.rlc.cp_table_size) {
  4144. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  4145. &adev->gfx.rlc.cp_table_gpu_addr,
  4146. (void **)&adev->gfx.rlc.cp_table_ptr);
  4147. }
  4148. gfx_v7_0_free_microcode(adev);
  4149. return 0;
  4150. }
  4151. static int gfx_v7_0_hw_init(void *handle)
  4152. {
  4153. int r;
  4154. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4155. gfx_v7_0_gpu_init(adev);
  4156. /* init rlc */
  4157. r = gfx_v7_0_rlc_resume(adev);
  4158. if (r)
  4159. return r;
  4160. r = gfx_v7_0_cp_resume(adev);
  4161. if (r)
  4162. return r;
  4163. return r;
  4164. }
  4165. static int gfx_v7_0_hw_fini(void *handle)
  4166. {
  4167. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4168. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4169. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4170. gfx_v7_0_cp_enable(adev, false);
  4171. gfx_v7_0_rlc_stop(adev);
  4172. gfx_v7_0_fini_pg(adev);
  4173. return 0;
  4174. }
  4175. static int gfx_v7_0_suspend(void *handle)
  4176. {
  4177. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4178. return gfx_v7_0_hw_fini(adev);
  4179. }
  4180. static int gfx_v7_0_resume(void *handle)
  4181. {
  4182. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4183. return gfx_v7_0_hw_init(adev);
  4184. }
  4185. static bool gfx_v7_0_is_idle(void *handle)
  4186. {
  4187. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4188. if (RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK)
  4189. return false;
  4190. else
  4191. return true;
  4192. }
  4193. static int gfx_v7_0_wait_for_idle(void *handle)
  4194. {
  4195. unsigned i;
  4196. u32 tmp;
  4197. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4198. for (i = 0; i < adev->usec_timeout; i++) {
  4199. /* read MC_STATUS */
  4200. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  4201. if (!tmp)
  4202. return 0;
  4203. udelay(1);
  4204. }
  4205. return -ETIMEDOUT;
  4206. }
  4207. static int gfx_v7_0_soft_reset(void *handle)
  4208. {
  4209. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4210. u32 tmp;
  4211. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4212. /* GRBM_STATUS */
  4213. tmp = RREG32(mmGRBM_STATUS);
  4214. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4215. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4216. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4217. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4218. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4219. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK))
  4220. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_CP_MASK |
  4221. GRBM_SOFT_RESET__SOFT_RESET_GFX_MASK;
  4222. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4223. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_CP_MASK;
  4224. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_GRBM_MASK;
  4225. }
  4226. /* GRBM_STATUS2 */
  4227. tmp = RREG32(mmGRBM_STATUS2);
  4228. if (tmp & GRBM_STATUS2__RLC_BUSY_MASK)
  4229. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  4230. /* SRBM_STATUS */
  4231. tmp = RREG32(mmSRBM_STATUS);
  4232. if (tmp & SRBM_STATUS__GRBM_RQ_PENDING_MASK)
  4233. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_GRBM_MASK;
  4234. if (grbm_soft_reset || srbm_soft_reset) {
  4235. /* disable CG/PG */
  4236. gfx_v7_0_fini_pg(adev);
  4237. gfx_v7_0_update_cg(adev, false);
  4238. /* stop the rlc */
  4239. gfx_v7_0_rlc_stop(adev);
  4240. /* Disable GFX parsing/prefetching */
  4241. WREG32(mmCP_ME_CNTL, CP_ME_CNTL__ME_HALT_MASK | CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK);
  4242. /* Disable MEC parsing/prefetching */
  4243. WREG32(mmCP_MEC_CNTL, CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK);
  4244. if (grbm_soft_reset) {
  4245. tmp = RREG32(mmGRBM_SOFT_RESET);
  4246. tmp |= grbm_soft_reset;
  4247. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4248. WREG32(mmGRBM_SOFT_RESET, tmp);
  4249. tmp = RREG32(mmGRBM_SOFT_RESET);
  4250. udelay(50);
  4251. tmp &= ~grbm_soft_reset;
  4252. WREG32(mmGRBM_SOFT_RESET, tmp);
  4253. tmp = RREG32(mmGRBM_SOFT_RESET);
  4254. }
  4255. if (srbm_soft_reset) {
  4256. tmp = RREG32(mmSRBM_SOFT_RESET);
  4257. tmp |= srbm_soft_reset;
  4258. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4259. WREG32(mmSRBM_SOFT_RESET, tmp);
  4260. tmp = RREG32(mmSRBM_SOFT_RESET);
  4261. udelay(50);
  4262. tmp &= ~srbm_soft_reset;
  4263. WREG32(mmSRBM_SOFT_RESET, tmp);
  4264. tmp = RREG32(mmSRBM_SOFT_RESET);
  4265. }
  4266. /* Wait a little for things to settle down */
  4267. udelay(50);
  4268. }
  4269. return 0;
  4270. }
  4271. static void gfx_v7_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  4272. enum amdgpu_interrupt_state state)
  4273. {
  4274. u32 cp_int_cntl;
  4275. switch (state) {
  4276. case AMDGPU_IRQ_STATE_DISABLE:
  4277. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4278. cp_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4279. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4280. break;
  4281. case AMDGPU_IRQ_STATE_ENABLE:
  4282. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4283. cp_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4284. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4285. break;
  4286. default:
  4287. break;
  4288. }
  4289. }
  4290. static void gfx_v7_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  4291. int me, int pipe,
  4292. enum amdgpu_interrupt_state state)
  4293. {
  4294. u32 mec_int_cntl, mec_int_cntl_reg;
  4295. /*
  4296. * amdgpu controls only the first MEC. That's why this function only
  4297. * handles the setting of interrupts for this specific MEC. All other
  4298. * pipes' interrupts are set by amdkfd.
  4299. */
  4300. if (me == 1) {
  4301. switch (pipe) {
  4302. case 0:
  4303. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  4304. break;
  4305. case 1:
  4306. mec_int_cntl_reg = mmCP_ME1_PIPE1_INT_CNTL;
  4307. break;
  4308. case 2:
  4309. mec_int_cntl_reg = mmCP_ME1_PIPE2_INT_CNTL;
  4310. break;
  4311. case 3:
  4312. mec_int_cntl_reg = mmCP_ME1_PIPE3_INT_CNTL;
  4313. break;
  4314. default:
  4315. DRM_DEBUG("invalid pipe %d\n", pipe);
  4316. return;
  4317. }
  4318. } else {
  4319. DRM_DEBUG("invalid me %d\n", me);
  4320. return;
  4321. }
  4322. switch (state) {
  4323. case AMDGPU_IRQ_STATE_DISABLE:
  4324. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4325. mec_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4326. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4327. break;
  4328. case AMDGPU_IRQ_STATE_ENABLE:
  4329. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4330. mec_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4331. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4332. break;
  4333. default:
  4334. break;
  4335. }
  4336. }
  4337. static int gfx_v7_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  4338. struct amdgpu_irq_src *src,
  4339. unsigned type,
  4340. enum amdgpu_interrupt_state state)
  4341. {
  4342. u32 cp_int_cntl;
  4343. switch (state) {
  4344. case AMDGPU_IRQ_STATE_DISABLE:
  4345. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4346. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  4347. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4348. break;
  4349. case AMDGPU_IRQ_STATE_ENABLE:
  4350. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4351. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  4352. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4353. break;
  4354. default:
  4355. break;
  4356. }
  4357. return 0;
  4358. }
  4359. static int gfx_v7_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  4360. struct amdgpu_irq_src *src,
  4361. unsigned type,
  4362. enum amdgpu_interrupt_state state)
  4363. {
  4364. u32 cp_int_cntl;
  4365. switch (state) {
  4366. case AMDGPU_IRQ_STATE_DISABLE:
  4367. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4368. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  4369. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4370. break;
  4371. case AMDGPU_IRQ_STATE_ENABLE:
  4372. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4373. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  4374. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4375. break;
  4376. default:
  4377. break;
  4378. }
  4379. return 0;
  4380. }
  4381. static int gfx_v7_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  4382. struct amdgpu_irq_src *src,
  4383. unsigned type,
  4384. enum amdgpu_interrupt_state state)
  4385. {
  4386. switch (type) {
  4387. case AMDGPU_CP_IRQ_GFX_EOP:
  4388. gfx_v7_0_set_gfx_eop_interrupt_state(adev, state);
  4389. break;
  4390. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  4391. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  4392. break;
  4393. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  4394. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  4395. break;
  4396. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  4397. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  4398. break;
  4399. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  4400. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  4401. break;
  4402. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  4403. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  4404. break;
  4405. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  4406. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  4407. break;
  4408. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  4409. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  4410. break;
  4411. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  4412. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  4413. break;
  4414. default:
  4415. break;
  4416. }
  4417. return 0;
  4418. }
  4419. static int gfx_v7_0_eop_irq(struct amdgpu_device *adev,
  4420. struct amdgpu_irq_src *source,
  4421. struct amdgpu_iv_entry *entry)
  4422. {
  4423. u8 me_id, pipe_id;
  4424. struct amdgpu_ring *ring;
  4425. int i;
  4426. DRM_DEBUG("IH: CP EOP\n");
  4427. me_id = (entry->ring_id & 0x0c) >> 2;
  4428. pipe_id = (entry->ring_id & 0x03) >> 0;
  4429. switch (me_id) {
  4430. case 0:
  4431. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  4432. break;
  4433. case 1:
  4434. case 2:
  4435. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4436. ring = &adev->gfx.compute_ring[i];
  4437. if ((ring->me == me_id) && (ring->pipe == pipe_id))
  4438. amdgpu_fence_process(ring);
  4439. }
  4440. break;
  4441. }
  4442. return 0;
  4443. }
  4444. static int gfx_v7_0_priv_reg_irq(struct amdgpu_device *adev,
  4445. struct amdgpu_irq_src *source,
  4446. struct amdgpu_iv_entry *entry)
  4447. {
  4448. DRM_ERROR("Illegal register access in command stream\n");
  4449. schedule_work(&adev->reset_work);
  4450. return 0;
  4451. }
  4452. static int gfx_v7_0_priv_inst_irq(struct amdgpu_device *adev,
  4453. struct amdgpu_irq_src *source,
  4454. struct amdgpu_iv_entry *entry)
  4455. {
  4456. DRM_ERROR("Illegal instruction in command stream\n");
  4457. // XXX soft reset the gfx block only
  4458. schedule_work(&adev->reset_work);
  4459. return 0;
  4460. }
  4461. static int gfx_v7_0_set_clockgating_state(void *handle,
  4462. enum amd_clockgating_state state)
  4463. {
  4464. bool gate = false;
  4465. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4466. if (state == AMD_CG_STATE_GATE)
  4467. gate = true;
  4468. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  4469. /* order matters! */
  4470. if (gate) {
  4471. gfx_v7_0_enable_mgcg(adev, true);
  4472. gfx_v7_0_enable_cgcg(adev, true);
  4473. } else {
  4474. gfx_v7_0_enable_cgcg(adev, false);
  4475. gfx_v7_0_enable_mgcg(adev, false);
  4476. }
  4477. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  4478. return 0;
  4479. }
  4480. static int gfx_v7_0_set_powergating_state(void *handle,
  4481. enum amd_powergating_state state)
  4482. {
  4483. bool gate = false;
  4484. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4485. if (state == AMD_PG_STATE_GATE)
  4486. gate = true;
  4487. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  4488. AMD_PG_SUPPORT_GFX_SMG |
  4489. AMD_PG_SUPPORT_GFX_DMG |
  4490. AMD_PG_SUPPORT_CP |
  4491. AMD_PG_SUPPORT_GDS |
  4492. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  4493. gfx_v7_0_update_gfx_pg(adev, gate);
  4494. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  4495. gfx_v7_0_enable_cp_pg(adev, gate);
  4496. gfx_v7_0_enable_gds_pg(adev, gate);
  4497. }
  4498. }
  4499. return 0;
  4500. }
  4501. static const struct amd_ip_funcs gfx_v7_0_ip_funcs = {
  4502. .name = "gfx_v7_0",
  4503. .early_init = gfx_v7_0_early_init,
  4504. .late_init = gfx_v7_0_late_init,
  4505. .sw_init = gfx_v7_0_sw_init,
  4506. .sw_fini = gfx_v7_0_sw_fini,
  4507. .hw_init = gfx_v7_0_hw_init,
  4508. .hw_fini = gfx_v7_0_hw_fini,
  4509. .suspend = gfx_v7_0_suspend,
  4510. .resume = gfx_v7_0_resume,
  4511. .is_idle = gfx_v7_0_is_idle,
  4512. .wait_for_idle = gfx_v7_0_wait_for_idle,
  4513. .soft_reset = gfx_v7_0_soft_reset,
  4514. .set_clockgating_state = gfx_v7_0_set_clockgating_state,
  4515. .set_powergating_state = gfx_v7_0_set_powergating_state,
  4516. };
  4517. static const struct amdgpu_ring_funcs gfx_v7_0_ring_funcs_gfx = {
  4518. .type = AMDGPU_RING_TYPE_GFX,
  4519. .align_mask = 0xff,
  4520. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  4521. .support_64bit_ptrs = false,
  4522. .get_rptr = gfx_v7_0_ring_get_rptr,
  4523. .get_wptr = gfx_v7_0_ring_get_wptr_gfx,
  4524. .set_wptr = gfx_v7_0_ring_set_wptr_gfx,
  4525. .emit_frame_size =
  4526. 20 + /* gfx_v7_0_ring_emit_gds_switch */
  4527. 7 + /* gfx_v7_0_ring_emit_hdp_flush */
  4528. 5 + /* hdp invalidate */
  4529. 12 + 12 + 12 + /* gfx_v7_0_ring_emit_fence_gfx x3 for user fence, vm fence */
  4530. 7 + 4 + /* gfx_v7_0_ring_emit_pipeline_sync */
  4531. CIK_FLUSH_GPU_TLB_NUM_WREG * 5 + 7 + 6 + /* gfx_v7_0_ring_emit_vm_flush */
  4532. 3 + 4, /* gfx_v7_ring_emit_cntxcntl including vgt flush*/
  4533. .emit_ib_size = 4, /* gfx_v7_0_ring_emit_ib_gfx */
  4534. .emit_ib = gfx_v7_0_ring_emit_ib_gfx,
  4535. .emit_fence = gfx_v7_0_ring_emit_fence_gfx,
  4536. .emit_pipeline_sync = gfx_v7_0_ring_emit_pipeline_sync,
  4537. .emit_vm_flush = gfx_v7_0_ring_emit_vm_flush,
  4538. .emit_gds_switch = gfx_v7_0_ring_emit_gds_switch,
  4539. .emit_hdp_flush = gfx_v7_0_ring_emit_hdp_flush,
  4540. .test_ring = gfx_v7_0_ring_test_ring,
  4541. .test_ib = gfx_v7_0_ring_test_ib,
  4542. .insert_nop = amdgpu_ring_insert_nop,
  4543. .pad_ib = amdgpu_ring_generic_pad_ib,
  4544. .emit_cntxcntl = gfx_v7_ring_emit_cntxcntl,
  4545. .emit_wreg = gfx_v7_0_ring_emit_wreg,
  4546. };
  4547. static const struct amdgpu_ring_funcs gfx_v7_0_ring_funcs_compute = {
  4548. .type = AMDGPU_RING_TYPE_COMPUTE,
  4549. .align_mask = 0xff,
  4550. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  4551. .support_64bit_ptrs = false,
  4552. .get_rptr = gfx_v7_0_ring_get_rptr,
  4553. .get_wptr = gfx_v7_0_ring_get_wptr_compute,
  4554. .set_wptr = gfx_v7_0_ring_set_wptr_compute,
  4555. .emit_frame_size =
  4556. 20 + /* gfx_v7_0_ring_emit_gds_switch */
  4557. 7 + /* gfx_v7_0_ring_emit_hdp_flush */
  4558. 5 + /* hdp invalidate */
  4559. 7 + /* gfx_v7_0_ring_emit_pipeline_sync */
  4560. CIK_FLUSH_GPU_TLB_NUM_WREG * 5 + 7 + /* gfx_v7_0_ring_emit_vm_flush */
  4561. 7 + 7 + 7, /* gfx_v7_0_ring_emit_fence_compute x3 for user fence, vm fence */
  4562. .emit_ib_size = 4, /* gfx_v7_0_ring_emit_ib_compute */
  4563. .emit_ib = gfx_v7_0_ring_emit_ib_compute,
  4564. .emit_fence = gfx_v7_0_ring_emit_fence_compute,
  4565. .emit_pipeline_sync = gfx_v7_0_ring_emit_pipeline_sync,
  4566. .emit_vm_flush = gfx_v7_0_ring_emit_vm_flush,
  4567. .emit_gds_switch = gfx_v7_0_ring_emit_gds_switch,
  4568. .emit_hdp_flush = gfx_v7_0_ring_emit_hdp_flush,
  4569. .test_ring = gfx_v7_0_ring_test_ring,
  4570. .test_ib = gfx_v7_0_ring_test_ib,
  4571. .insert_nop = amdgpu_ring_insert_nop,
  4572. .pad_ib = amdgpu_ring_generic_pad_ib,
  4573. .emit_wreg = gfx_v7_0_ring_emit_wreg,
  4574. };
  4575. static void gfx_v7_0_set_ring_funcs(struct amdgpu_device *adev)
  4576. {
  4577. int i;
  4578. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4579. adev->gfx.gfx_ring[i].funcs = &gfx_v7_0_ring_funcs_gfx;
  4580. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4581. adev->gfx.compute_ring[i].funcs = &gfx_v7_0_ring_funcs_compute;
  4582. }
  4583. static const struct amdgpu_irq_src_funcs gfx_v7_0_eop_irq_funcs = {
  4584. .set = gfx_v7_0_set_eop_interrupt_state,
  4585. .process = gfx_v7_0_eop_irq,
  4586. };
  4587. static const struct amdgpu_irq_src_funcs gfx_v7_0_priv_reg_irq_funcs = {
  4588. .set = gfx_v7_0_set_priv_reg_fault_state,
  4589. .process = gfx_v7_0_priv_reg_irq,
  4590. };
  4591. static const struct amdgpu_irq_src_funcs gfx_v7_0_priv_inst_irq_funcs = {
  4592. .set = gfx_v7_0_set_priv_inst_fault_state,
  4593. .process = gfx_v7_0_priv_inst_irq,
  4594. };
  4595. static void gfx_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  4596. {
  4597. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  4598. adev->gfx.eop_irq.funcs = &gfx_v7_0_eop_irq_funcs;
  4599. adev->gfx.priv_reg_irq.num_types = 1;
  4600. adev->gfx.priv_reg_irq.funcs = &gfx_v7_0_priv_reg_irq_funcs;
  4601. adev->gfx.priv_inst_irq.num_types = 1;
  4602. adev->gfx.priv_inst_irq.funcs = &gfx_v7_0_priv_inst_irq_funcs;
  4603. }
  4604. static void gfx_v7_0_set_gds_init(struct amdgpu_device *adev)
  4605. {
  4606. /* init asci gds info */
  4607. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  4608. adev->gds.gws.total_size = 64;
  4609. adev->gds.oa.total_size = 16;
  4610. if (adev->gds.mem.total_size == 64 * 1024) {
  4611. adev->gds.mem.gfx_partition_size = 4096;
  4612. adev->gds.mem.cs_partition_size = 4096;
  4613. adev->gds.gws.gfx_partition_size = 4;
  4614. adev->gds.gws.cs_partition_size = 4;
  4615. adev->gds.oa.gfx_partition_size = 4;
  4616. adev->gds.oa.cs_partition_size = 1;
  4617. } else {
  4618. adev->gds.mem.gfx_partition_size = 1024;
  4619. adev->gds.mem.cs_partition_size = 1024;
  4620. adev->gds.gws.gfx_partition_size = 16;
  4621. adev->gds.gws.cs_partition_size = 16;
  4622. adev->gds.oa.gfx_partition_size = 4;
  4623. adev->gds.oa.cs_partition_size = 4;
  4624. }
  4625. }
  4626. static void gfx_v7_0_get_cu_info(struct amdgpu_device *adev)
  4627. {
  4628. int i, j, k, counter, active_cu_number = 0;
  4629. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  4630. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  4631. unsigned disable_masks[4 * 2];
  4632. u32 ao_cu_num;
  4633. if (adev->flags & AMD_IS_APU)
  4634. ao_cu_num = 2;
  4635. else
  4636. ao_cu_num = adev->gfx.config.max_cu_per_sh;
  4637. memset(cu_info, 0, sizeof(*cu_info));
  4638. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  4639. mutex_lock(&adev->grbm_idx_mutex);
  4640. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  4641. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  4642. mask = 1;
  4643. ao_bitmap = 0;
  4644. counter = 0;
  4645. gfx_v7_0_select_se_sh(adev, i, j, 0xffffffff);
  4646. if (i < 4 && j < 2)
  4647. gfx_v7_0_set_user_cu_inactive_bitmap(
  4648. adev, disable_masks[i * 2 + j]);
  4649. bitmap = gfx_v7_0_get_cu_active_bitmap(adev);
  4650. cu_info->bitmap[i][j] = bitmap;
  4651. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  4652. if (bitmap & mask) {
  4653. if (counter < ao_cu_num)
  4654. ao_bitmap |= mask;
  4655. counter ++;
  4656. }
  4657. mask <<= 1;
  4658. }
  4659. active_cu_number += counter;
  4660. if (i < 2 && j < 2)
  4661. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  4662. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  4663. }
  4664. }
  4665. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  4666. mutex_unlock(&adev->grbm_idx_mutex);
  4667. cu_info->number = active_cu_number;
  4668. cu_info->ao_cu_mask = ao_cu_mask;
  4669. cu_info->simd_per_cu = NUM_SIMD_PER_CU;
  4670. cu_info->max_waves_per_simd = 10;
  4671. cu_info->max_scratch_slots_per_cu = 32;
  4672. cu_info->wave_front_size = 64;
  4673. cu_info->lds_size = 64;
  4674. }
  4675. const struct amdgpu_ip_block_version gfx_v7_0_ip_block =
  4676. {
  4677. .type = AMD_IP_BLOCK_TYPE_GFX,
  4678. .major = 7,
  4679. .minor = 0,
  4680. .rev = 0,
  4681. .funcs = &gfx_v7_0_ip_funcs,
  4682. };
  4683. const struct amdgpu_ip_block_version gfx_v7_1_ip_block =
  4684. {
  4685. .type = AMD_IP_BLOCK_TYPE_GFX,
  4686. .major = 7,
  4687. .minor = 1,
  4688. .rev = 0,
  4689. .funcs = &gfx_v7_0_ip_funcs,
  4690. };
  4691. const struct amdgpu_ip_block_version gfx_v7_2_ip_block =
  4692. {
  4693. .type = AMD_IP_BLOCK_TYPE_GFX,
  4694. .major = 7,
  4695. .minor = 2,
  4696. .rev = 0,
  4697. .funcs = &gfx_v7_0_ip_funcs,
  4698. };
  4699. const struct amdgpu_ip_block_version gfx_v7_3_ip_block =
  4700. {
  4701. .type = AMD_IP_BLOCK_TYPE_GFX,
  4702. .major = 7,
  4703. .minor = 3,
  4704. .rev = 0,
  4705. .funcs = &gfx_v7_0_ip_funcs,
  4706. };