amdgpu_vcn.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. #include <linux/firmware.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include <drm/drm.h>
  30. #include "amdgpu.h"
  31. #include "amdgpu_pm.h"
  32. #include "amdgpu_vcn.h"
  33. #include "soc15d.h"
  34. #include "soc15_common.h"
  35. #include "vcn/vcn_1_0_offset.h"
  36. /* 1 second timeout */
  37. #define VCN_IDLE_TIMEOUT msecs_to_jiffies(1000)
  38. /* Firmware Names */
  39. #define FIRMWARE_RAVEN "amdgpu/raven_vcn.bin"
  40. MODULE_FIRMWARE(FIRMWARE_RAVEN);
  41. static void amdgpu_vcn_idle_work_handler(struct work_struct *work);
  42. int amdgpu_vcn_sw_init(struct amdgpu_device *adev)
  43. {
  44. unsigned long bo_size;
  45. const char *fw_name;
  46. const struct common_firmware_header *hdr;
  47. unsigned version_major, version_minor, family_id;
  48. int r;
  49. INIT_DELAYED_WORK(&adev->vcn.idle_work, amdgpu_vcn_idle_work_handler);
  50. switch (adev->asic_type) {
  51. case CHIP_RAVEN:
  52. fw_name = FIRMWARE_RAVEN;
  53. break;
  54. default:
  55. return -EINVAL;
  56. }
  57. r = request_firmware(&adev->vcn.fw, fw_name, adev->dev);
  58. if (r) {
  59. dev_err(adev->dev, "amdgpu_vcn: Can't load firmware \"%s\"\n",
  60. fw_name);
  61. return r;
  62. }
  63. r = amdgpu_ucode_validate(adev->vcn.fw);
  64. if (r) {
  65. dev_err(adev->dev, "amdgpu_vcn: Can't validate firmware \"%s\"\n",
  66. fw_name);
  67. release_firmware(adev->vcn.fw);
  68. adev->vcn.fw = NULL;
  69. return r;
  70. }
  71. hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
  72. adev->vcn.fw_version = le32_to_cpu(hdr->ucode_version);
  73. family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
  74. version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
  75. version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
  76. DRM_INFO("Found VCN firmware Version: %hu.%hu Family ID: %hu\n",
  77. version_major, version_minor, family_id);
  78. bo_size = AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8)
  79. + AMDGPU_VCN_STACK_SIZE + AMDGPU_VCN_HEAP_SIZE
  80. + AMDGPU_VCN_SESSION_SIZE * 40;
  81. r = amdgpu_bo_create_kernel(adev, bo_size, PAGE_SIZE,
  82. AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.vcpu_bo,
  83. &adev->vcn.gpu_addr, &adev->vcn.cpu_addr);
  84. if (r) {
  85. dev_err(adev->dev, "(%d) failed to allocate vcn bo\n", r);
  86. return r;
  87. }
  88. return 0;
  89. }
  90. int amdgpu_vcn_sw_fini(struct amdgpu_device *adev)
  91. {
  92. int i;
  93. kfree(adev->vcn.saved_bo);
  94. amdgpu_bo_free_kernel(&adev->vcn.vcpu_bo,
  95. &adev->vcn.gpu_addr,
  96. (void **)&adev->vcn.cpu_addr);
  97. amdgpu_ring_fini(&adev->vcn.ring_dec);
  98. for (i = 0; i < adev->vcn.num_enc_rings; ++i)
  99. amdgpu_ring_fini(&adev->vcn.ring_enc[i]);
  100. release_firmware(adev->vcn.fw);
  101. return 0;
  102. }
  103. int amdgpu_vcn_suspend(struct amdgpu_device *adev)
  104. {
  105. unsigned size;
  106. void *ptr;
  107. if (adev->vcn.vcpu_bo == NULL)
  108. return 0;
  109. cancel_delayed_work_sync(&adev->vcn.idle_work);
  110. size = amdgpu_bo_size(adev->vcn.vcpu_bo);
  111. ptr = adev->vcn.cpu_addr;
  112. adev->vcn.saved_bo = kmalloc(size, GFP_KERNEL);
  113. if (!adev->vcn.saved_bo)
  114. return -ENOMEM;
  115. memcpy_fromio(adev->vcn.saved_bo, ptr, size);
  116. return 0;
  117. }
  118. int amdgpu_vcn_resume(struct amdgpu_device *adev)
  119. {
  120. unsigned size;
  121. void *ptr;
  122. if (adev->vcn.vcpu_bo == NULL)
  123. return -EINVAL;
  124. size = amdgpu_bo_size(adev->vcn.vcpu_bo);
  125. ptr = adev->vcn.cpu_addr;
  126. if (adev->vcn.saved_bo != NULL) {
  127. memcpy_toio(ptr, adev->vcn.saved_bo, size);
  128. kfree(adev->vcn.saved_bo);
  129. adev->vcn.saved_bo = NULL;
  130. } else {
  131. const struct common_firmware_header *hdr;
  132. unsigned offset;
  133. hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
  134. offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
  135. memcpy_toio(adev->vcn.cpu_addr, adev->vcn.fw->data + offset,
  136. le32_to_cpu(hdr->ucode_size_bytes));
  137. size -= le32_to_cpu(hdr->ucode_size_bytes);
  138. ptr += le32_to_cpu(hdr->ucode_size_bytes);
  139. memset_io(ptr, 0, size);
  140. }
  141. return 0;
  142. }
  143. static void amdgpu_vcn_idle_work_handler(struct work_struct *work)
  144. {
  145. struct amdgpu_device *adev =
  146. container_of(work, struct amdgpu_device, vcn.idle_work.work);
  147. unsigned fences = amdgpu_fence_count_emitted(&adev->vcn.ring_dec);
  148. unsigned i;
  149. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  150. fences += amdgpu_fence_count_emitted(&adev->vcn.ring_enc[i]);
  151. }
  152. if (fences == 0) {
  153. if (adev->pm.dpm_enabled)
  154. amdgpu_dpm_enable_uvd(adev, false);
  155. else
  156. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
  157. AMD_PG_STATE_GATE);
  158. } else {
  159. schedule_delayed_work(&adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
  160. }
  161. }
  162. void amdgpu_vcn_ring_begin_use(struct amdgpu_ring *ring)
  163. {
  164. struct amdgpu_device *adev = ring->adev;
  165. bool set_clocks = !cancel_delayed_work_sync(&adev->vcn.idle_work);
  166. if (set_clocks && adev->pm.dpm_enabled) {
  167. if (adev->pm.dpm_enabled)
  168. amdgpu_dpm_enable_uvd(adev, true);
  169. else
  170. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
  171. AMD_PG_STATE_UNGATE);
  172. }
  173. }
  174. void amdgpu_vcn_ring_end_use(struct amdgpu_ring *ring)
  175. {
  176. schedule_delayed_work(&ring->adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
  177. }
  178. int amdgpu_vcn_dec_ring_test_ring(struct amdgpu_ring *ring)
  179. {
  180. struct amdgpu_device *adev = ring->adev;
  181. uint32_t tmp = 0;
  182. unsigned i;
  183. int r;
  184. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0xCAFEDEAD);
  185. r = amdgpu_ring_alloc(ring, 3);
  186. if (r) {
  187. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  188. ring->idx, r);
  189. return r;
  190. }
  191. amdgpu_ring_write(ring,
  192. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0));
  193. amdgpu_ring_write(ring, 0xDEADBEEF);
  194. amdgpu_ring_commit(ring);
  195. for (i = 0; i < adev->usec_timeout; i++) {
  196. tmp = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID));
  197. if (tmp == 0xDEADBEEF)
  198. break;
  199. DRM_UDELAY(1);
  200. }
  201. if (i < adev->usec_timeout) {
  202. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  203. ring->idx, i);
  204. } else {
  205. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  206. ring->idx, tmp);
  207. r = -EINVAL;
  208. }
  209. return r;
  210. }
  211. static int amdgpu_vcn_dec_send_msg(struct amdgpu_ring *ring,
  212. struct amdgpu_bo *bo,
  213. struct dma_fence **fence)
  214. {
  215. struct amdgpu_device *adev = ring->adev;
  216. struct dma_fence *f = NULL;
  217. struct amdgpu_job *job;
  218. struct amdgpu_ib *ib;
  219. uint64_t addr;
  220. int i, r;
  221. r = amdgpu_job_alloc_with_ib(adev, 64, &job);
  222. if (r)
  223. goto err;
  224. ib = &job->ibs[0];
  225. addr = amdgpu_bo_gpu_offset(bo);
  226. ib->ptr[0] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0);
  227. ib->ptr[1] = addr;
  228. ib->ptr[2] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0);
  229. ib->ptr[3] = addr >> 32;
  230. ib->ptr[4] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0);
  231. ib->ptr[5] = 0;
  232. for (i = 6; i < 16; i += 2) {
  233. ib->ptr[i] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_NO_OP), 0);
  234. ib->ptr[i+1] = 0;
  235. }
  236. ib->length_dw = 16;
  237. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  238. job->fence = dma_fence_get(f);
  239. if (r)
  240. goto err_free;
  241. amdgpu_job_free(job);
  242. amdgpu_bo_fence(bo, f, false);
  243. amdgpu_bo_unreserve(bo);
  244. amdgpu_bo_unref(&bo);
  245. if (fence)
  246. *fence = dma_fence_get(f);
  247. dma_fence_put(f);
  248. return 0;
  249. err_free:
  250. amdgpu_job_free(job);
  251. err:
  252. amdgpu_bo_unreserve(bo);
  253. amdgpu_bo_unref(&bo);
  254. return r;
  255. }
  256. static int amdgpu_vcn_dec_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  257. struct dma_fence **fence)
  258. {
  259. struct amdgpu_device *adev = ring->adev;
  260. struct amdgpu_bo *bo = NULL;
  261. uint32_t *msg;
  262. int r, i;
  263. r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
  264. AMDGPU_GEM_DOMAIN_VRAM,
  265. &bo, NULL, (void **)&msg);
  266. if (r)
  267. return r;
  268. msg[0] = cpu_to_le32(0x00000028);
  269. msg[1] = cpu_to_le32(0x00000038);
  270. msg[2] = cpu_to_le32(0x00000001);
  271. msg[3] = cpu_to_le32(0x00000000);
  272. msg[4] = cpu_to_le32(handle);
  273. msg[5] = cpu_to_le32(0x00000000);
  274. msg[6] = cpu_to_le32(0x00000001);
  275. msg[7] = cpu_to_le32(0x00000028);
  276. msg[8] = cpu_to_le32(0x00000010);
  277. msg[9] = cpu_to_le32(0x00000000);
  278. msg[10] = cpu_to_le32(0x00000007);
  279. msg[11] = cpu_to_le32(0x00000000);
  280. msg[12] = cpu_to_le32(0x00000780);
  281. msg[13] = cpu_to_le32(0x00000440);
  282. for (i = 14; i < 1024; ++i)
  283. msg[i] = cpu_to_le32(0x0);
  284. return amdgpu_vcn_dec_send_msg(ring, bo, fence);
  285. }
  286. static int amdgpu_vcn_dec_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  287. struct dma_fence **fence)
  288. {
  289. struct amdgpu_device *adev = ring->adev;
  290. struct amdgpu_bo *bo = NULL;
  291. uint32_t *msg;
  292. int r, i;
  293. r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
  294. AMDGPU_GEM_DOMAIN_VRAM,
  295. &bo, NULL, (void **)&msg);
  296. if (r)
  297. return r;
  298. msg[0] = cpu_to_le32(0x00000028);
  299. msg[1] = cpu_to_le32(0x00000018);
  300. msg[2] = cpu_to_le32(0x00000000);
  301. msg[3] = cpu_to_le32(0x00000002);
  302. msg[4] = cpu_to_le32(handle);
  303. msg[5] = cpu_to_le32(0x00000000);
  304. for (i = 6; i < 1024; ++i)
  305. msg[i] = cpu_to_le32(0x0);
  306. return amdgpu_vcn_dec_send_msg(ring, bo, fence);
  307. }
  308. int amdgpu_vcn_dec_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  309. {
  310. struct dma_fence *fence;
  311. long r;
  312. r = amdgpu_vcn_dec_get_create_msg(ring, 1, NULL);
  313. if (r) {
  314. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  315. goto error;
  316. }
  317. r = amdgpu_vcn_dec_get_destroy_msg(ring, 1, &fence);
  318. if (r) {
  319. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  320. goto error;
  321. }
  322. r = dma_fence_wait_timeout(fence, false, timeout);
  323. if (r == 0) {
  324. DRM_ERROR("amdgpu: IB test timed out.\n");
  325. r = -ETIMEDOUT;
  326. } else if (r < 0) {
  327. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  328. } else {
  329. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  330. r = 0;
  331. }
  332. dma_fence_put(fence);
  333. error:
  334. return r;
  335. }
  336. int amdgpu_vcn_enc_ring_test_ring(struct amdgpu_ring *ring)
  337. {
  338. struct amdgpu_device *adev = ring->adev;
  339. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  340. unsigned i;
  341. int r;
  342. r = amdgpu_ring_alloc(ring, 16);
  343. if (r) {
  344. DRM_ERROR("amdgpu: vcn enc failed to lock ring %d (%d).\n",
  345. ring->idx, r);
  346. return r;
  347. }
  348. amdgpu_ring_write(ring, VCN_ENC_CMD_END);
  349. amdgpu_ring_commit(ring);
  350. for (i = 0; i < adev->usec_timeout; i++) {
  351. if (amdgpu_ring_get_rptr(ring) != rptr)
  352. break;
  353. DRM_UDELAY(1);
  354. }
  355. if (i < adev->usec_timeout) {
  356. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  357. ring->idx, i);
  358. } else {
  359. DRM_ERROR("amdgpu: ring %d test failed\n",
  360. ring->idx);
  361. r = -ETIMEDOUT;
  362. }
  363. return r;
  364. }
  365. static int amdgpu_vcn_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  366. struct dma_fence **fence)
  367. {
  368. const unsigned ib_size_dw = 16;
  369. struct amdgpu_job *job;
  370. struct amdgpu_ib *ib;
  371. struct dma_fence *f = NULL;
  372. uint64_t dummy;
  373. int i, r;
  374. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  375. if (r)
  376. return r;
  377. ib = &job->ibs[0];
  378. dummy = ib->gpu_addr + 1024;
  379. ib->length_dw = 0;
  380. ib->ptr[ib->length_dw++] = 0x00000018;
  381. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  382. ib->ptr[ib->length_dw++] = handle;
  383. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  384. ib->ptr[ib->length_dw++] = dummy;
  385. ib->ptr[ib->length_dw++] = 0x0000000b;
  386. ib->ptr[ib->length_dw++] = 0x00000014;
  387. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  388. ib->ptr[ib->length_dw++] = 0x0000001c;
  389. ib->ptr[ib->length_dw++] = 0x00000000;
  390. ib->ptr[ib->length_dw++] = 0x00000000;
  391. ib->ptr[ib->length_dw++] = 0x00000008;
  392. ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
  393. for (i = ib->length_dw; i < ib_size_dw; ++i)
  394. ib->ptr[i] = 0x0;
  395. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  396. job->fence = dma_fence_get(f);
  397. if (r)
  398. goto err;
  399. amdgpu_job_free(job);
  400. if (fence)
  401. *fence = dma_fence_get(f);
  402. dma_fence_put(f);
  403. return 0;
  404. err:
  405. amdgpu_job_free(job);
  406. return r;
  407. }
  408. static int amdgpu_vcn_enc_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  409. struct dma_fence **fence)
  410. {
  411. const unsigned ib_size_dw = 16;
  412. struct amdgpu_job *job;
  413. struct amdgpu_ib *ib;
  414. struct dma_fence *f = NULL;
  415. uint64_t dummy;
  416. int i, r;
  417. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  418. if (r)
  419. return r;
  420. ib = &job->ibs[0];
  421. dummy = ib->gpu_addr + 1024;
  422. ib->length_dw = 0;
  423. ib->ptr[ib->length_dw++] = 0x00000018;
  424. ib->ptr[ib->length_dw++] = 0x00000001;
  425. ib->ptr[ib->length_dw++] = handle;
  426. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  427. ib->ptr[ib->length_dw++] = dummy;
  428. ib->ptr[ib->length_dw++] = 0x0000000b;
  429. ib->ptr[ib->length_dw++] = 0x00000014;
  430. ib->ptr[ib->length_dw++] = 0x00000002;
  431. ib->ptr[ib->length_dw++] = 0x0000001c;
  432. ib->ptr[ib->length_dw++] = 0x00000000;
  433. ib->ptr[ib->length_dw++] = 0x00000000;
  434. ib->ptr[ib->length_dw++] = 0x00000008;
  435. ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
  436. for (i = ib->length_dw; i < ib_size_dw; ++i)
  437. ib->ptr[i] = 0x0;
  438. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  439. job->fence = dma_fence_get(f);
  440. if (r)
  441. goto err;
  442. amdgpu_job_free(job);
  443. if (fence)
  444. *fence = dma_fence_get(f);
  445. dma_fence_put(f);
  446. return 0;
  447. err:
  448. amdgpu_job_free(job);
  449. return r;
  450. }
  451. int amdgpu_vcn_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  452. {
  453. struct dma_fence *fence = NULL;
  454. long r;
  455. r = amdgpu_vcn_enc_get_create_msg(ring, 1, NULL);
  456. if (r) {
  457. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  458. goto error;
  459. }
  460. r = amdgpu_vcn_enc_get_destroy_msg(ring, 1, &fence);
  461. if (r) {
  462. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  463. goto error;
  464. }
  465. r = dma_fence_wait_timeout(fence, false, timeout);
  466. if (r == 0) {
  467. DRM_ERROR("amdgpu: IB test timed out.\n");
  468. r = -ETIMEDOUT;
  469. } else if (r < 0) {
  470. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  471. } else {
  472. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  473. r = 0;
  474. }
  475. error:
  476. dma_fence_put(fence);
  477. return r;
  478. }