amdgpu_ih.h 2.6 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef __AMDGPU_IH_H__
  24. #define __AMDGPU_IH_H__
  25. #include <linux/chash.h>
  26. #include "soc15_ih_clientid.h"
  27. struct amdgpu_device;
  28. #define AMDGPU_IH_CLIENTID_LEGACY 0
  29. #define AMDGPU_IH_CLIENTID_MAX SOC15_IH_CLIENTID_MAX
  30. #define AMDGPU_PAGEFAULT_HASH_BITS 8
  31. struct amdgpu_retryfault_hashtable {
  32. DECLARE_CHASH_TABLE(hash, AMDGPU_PAGEFAULT_HASH_BITS, 8, 0);
  33. spinlock_t lock;
  34. int count;
  35. };
  36. /*
  37. * R6xx+ IH ring
  38. */
  39. struct amdgpu_ih_ring {
  40. struct amdgpu_bo *ring_obj;
  41. volatile uint32_t *ring;
  42. unsigned rptr;
  43. unsigned ring_size;
  44. uint64_t gpu_addr;
  45. uint32_t ptr_mask;
  46. atomic_t lock;
  47. bool enabled;
  48. unsigned wptr_offs;
  49. unsigned rptr_offs;
  50. u32 doorbell_index;
  51. bool use_doorbell;
  52. bool use_bus_addr;
  53. dma_addr_t rb_dma_addr; /* only used when use_bus_addr = true */
  54. struct amdgpu_retryfault_hashtable *faults;
  55. };
  56. #define AMDGPU_IH_SRC_DATA_MAX_SIZE_DW 4
  57. struct amdgpu_iv_entry {
  58. unsigned client_id;
  59. unsigned src_id;
  60. unsigned ring_id;
  61. unsigned vmid;
  62. unsigned vmid_src;
  63. uint64_t timestamp;
  64. unsigned timestamp_src;
  65. unsigned pasid;
  66. unsigned pasid_src;
  67. unsigned src_data[AMDGPU_IH_SRC_DATA_MAX_SIZE_DW];
  68. const uint32_t *iv_entry;
  69. };
  70. int amdgpu_ih_ring_init(struct amdgpu_device *adev, unsigned ring_size,
  71. bool use_bus_addr);
  72. void amdgpu_ih_ring_fini(struct amdgpu_device *adev);
  73. int amdgpu_ih_process(struct amdgpu_device *adev);
  74. int amdgpu_ih_add_fault(struct amdgpu_device *adev, u64 key);
  75. void amdgpu_ih_clear_fault(struct amdgpu_device *adev, u64 key);
  76. #endif