amdgpu_fence.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Dave Airlie
  30. */
  31. #include <linux/seq_file.h>
  32. #include <linux/atomic.h>
  33. #include <linux/wait.h>
  34. #include <linux/kref.h>
  35. #include <linux/slab.h>
  36. #include <linux/firmware.h>
  37. #include <drm/drmP.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. /*
  41. * Fences
  42. * Fences mark an event in the GPUs pipeline and are used
  43. * for GPU/CPU synchronization. When the fence is written,
  44. * it is expected that all buffers associated with that fence
  45. * are no longer in use by the associated ring on the GPU and
  46. * that the the relevant GPU caches have been flushed.
  47. */
  48. struct amdgpu_fence {
  49. struct dma_fence base;
  50. /* RB, DMA, etc. */
  51. struct amdgpu_ring *ring;
  52. };
  53. static struct kmem_cache *amdgpu_fence_slab;
  54. int amdgpu_fence_slab_init(void)
  55. {
  56. amdgpu_fence_slab = kmem_cache_create(
  57. "amdgpu_fence", sizeof(struct amdgpu_fence), 0,
  58. SLAB_HWCACHE_ALIGN, NULL);
  59. if (!amdgpu_fence_slab)
  60. return -ENOMEM;
  61. return 0;
  62. }
  63. void amdgpu_fence_slab_fini(void)
  64. {
  65. rcu_barrier();
  66. kmem_cache_destroy(amdgpu_fence_slab);
  67. }
  68. /*
  69. * Cast helper
  70. */
  71. static const struct dma_fence_ops amdgpu_fence_ops;
  72. static inline struct amdgpu_fence *to_amdgpu_fence(struct dma_fence *f)
  73. {
  74. struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
  75. if (__f->base.ops == &amdgpu_fence_ops)
  76. return __f;
  77. return NULL;
  78. }
  79. /**
  80. * amdgpu_fence_write - write a fence value
  81. *
  82. * @ring: ring the fence is associated with
  83. * @seq: sequence number to write
  84. *
  85. * Writes a fence value to memory (all asics).
  86. */
  87. static void amdgpu_fence_write(struct amdgpu_ring *ring, u32 seq)
  88. {
  89. struct amdgpu_fence_driver *drv = &ring->fence_drv;
  90. if (drv->cpu_addr)
  91. *drv->cpu_addr = cpu_to_le32(seq);
  92. }
  93. /**
  94. * amdgpu_fence_read - read a fence value
  95. *
  96. * @ring: ring the fence is associated with
  97. *
  98. * Reads a fence value from memory (all asics).
  99. * Returns the value of the fence read from memory.
  100. */
  101. static u32 amdgpu_fence_read(struct amdgpu_ring *ring)
  102. {
  103. struct amdgpu_fence_driver *drv = &ring->fence_drv;
  104. u32 seq = 0;
  105. if (drv->cpu_addr)
  106. seq = le32_to_cpu(*drv->cpu_addr);
  107. else
  108. seq = atomic_read(&drv->last_seq);
  109. return seq;
  110. }
  111. /**
  112. * amdgpu_fence_emit - emit a fence on the requested ring
  113. *
  114. * @ring: ring the fence is associated with
  115. * @f: resulting fence object
  116. *
  117. * Emits a fence command on the requested ring (all asics).
  118. * Returns 0 on success, -ENOMEM on failure.
  119. */
  120. int amdgpu_fence_emit(struct amdgpu_ring *ring, struct dma_fence **f,
  121. unsigned flags)
  122. {
  123. struct amdgpu_device *adev = ring->adev;
  124. struct amdgpu_fence *fence;
  125. struct dma_fence *old, **ptr;
  126. uint32_t seq;
  127. fence = kmem_cache_alloc(amdgpu_fence_slab, GFP_KERNEL);
  128. if (fence == NULL)
  129. return -ENOMEM;
  130. seq = ++ring->fence_drv.sync_seq;
  131. fence->ring = ring;
  132. dma_fence_init(&fence->base, &amdgpu_fence_ops,
  133. &ring->fence_drv.lock,
  134. adev->fence_context + ring->idx,
  135. seq);
  136. amdgpu_ring_emit_fence(ring, ring->fence_drv.gpu_addr,
  137. seq, flags | AMDGPU_FENCE_FLAG_INT);
  138. ptr = &ring->fence_drv.fences[seq & ring->fence_drv.num_fences_mask];
  139. /* This function can't be called concurrently anyway, otherwise
  140. * emitting the fence would mess up the hardware ring buffer.
  141. */
  142. old = rcu_dereference_protected(*ptr, 1);
  143. if (old && !dma_fence_is_signaled(old)) {
  144. DRM_INFO("rcu slot is busy\n");
  145. dma_fence_wait(old, false);
  146. }
  147. rcu_assign_pointer(*ptr, dma_fence_get(&fence->base));
  148. *f = &fence->base;
  149. return 0;
  150. }
  151. /**
  152. * amdgpu_fence_emit_polling - emit a fence on the requeste ring
  153. *
  154. * @ring: ring the fence is associated with
  155. * @s: resulting sequence number
  156. *
  157. * Emits a fence command on the requested ring (all asics).
  158. * Used For polling fence.
  159. * Returns 0 on success, -ENOMEM on failure.
  160. */
  161. int amdgpu_fence_emit_polling(struct amdgpu_ring *ring, uint32_t *s)
  162. {
  163. uint32_t seq;
  164. if (!s)
  165. return -EINVAL;
  166. seq = ++ring->fence_drv.sync_seq;
  167. amdgpu_ring_emit_fence(ring, ring->fence_drv.gpu_addr,
  168. seq, 0);
  169. *s = seq;
  170. return 0;
  171. }
  172. /**
  173. * amdgpu_fence_schedule_fallback - schedule fallback check
  174. *
  175. * @ring: pointer to struct amdgpu_ring
  176. *
  177. * Start a timer as fallback to our interrupts.
  178. */
  179. static void amdgpu_fence_schedule_fallback(struct amdgpu_ring *ring)
  180. {
  181. mod_timer(&ring->fence_drv.fallback_timer,
  182. jiffies + AMDGPU_FENCE_JIFFIES_TIMEOUT);
  183. }
  184. /**
  185. * amdgpu_fence_process - check for fence activity
  186. *
  187. * @ring: pointer to struct amdgpu_ring
  188. *
  189. * Checks the current fence value and calculates the last
  190. * signalled fence value. Wakes the fence queue if the
  191. * sequence number has increased.
  192. */
  193. void amdgpu_fence_process(struct amdgpu_ring *ring)
  194. {
  195. struct amdgpu_fence_driver *drv = &ring->fence_drv;
  196. uint32_t seq, last_seq;
  197. int r;
  198. do {
  199. last_seq = atomic_read(&ring->fence_drv.last_seq);
  200. seq = amdgpu_fence_read(ring);
  201. } while (atomic_cmpxchg(&drv->last_seq, last_seq, seq) != last_seq);
  202. if (seq != ring->fence_drv.sync_seq)
  203. amdgpu_fence_schedule_fallback(ring);
  204. if (unlikely(seq == last_seq))
  205. return;
  206. last_seq &= drv->num_fences_mask;
  207. seq &= drv->num_fences_mask;
  208. do {
  209. struct dma_fence *fence, **ptr;
  210. ++last_seq;
  211. last_seq &= drv->num_fences_mask;
  212. ptr = &drv->fences[last_seq];
  213. /* There is always exactly one thread signaling this fence slot */
  214. fence = rcu_dereference_protected(*ptr, 1);
  215. RCU_INIT_POINTER(*ptr, NULL);
  216. if (!fence)
  217. continue;
  218. r = dma_fence_signal(fence);
  219. if (!r)
  220. DMA_FENCE_TRACE(fence, "signaled from irq context\n");
  221. else
  222. BUG();
  223. dma_fence_put(fence);
  224. } while (last_seq != seq);
  225. }
  226. /**
  227. * amdgpu_fence_fallback - fallback for hardware interrupts
  228. *
  229. * @work: delayed work item
  230. *
  231. * Checks for fence activity.
  232. */
  233. static void amdgpu_fence_fallback(struct timer_list *t)
  234. {
  235. struct amdgpu_ring *ring = from_timer(ring, t,
  236. fence_drv.fallback_timer);
  237. amdgpu_fence_process(ring);
  238. }
  239. /**
  240. * amdgpu_fence_wait_empty - wait for all fences to signal
  241. *
  242. * @adev: amdgpu device pointer
  243. * @ring: ring index the fence is associated with
  244. *
  245. * Wait for all fences on the requested ring to signal (all asics).
  246. * Returns 0 if the fences have passed, error for all other cases.
  247. */
  248. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring)
  249. {
  250. uint64_t seq = READ_ONCE(ring->fence_drv.sync_seq);
  251. struct dma_fence *fence, **ptr;
  252. int r;
  253. if (!seq)
  254. return 0;
  255. ptr = &ring->fence_drv.fences[seq & ring->fence_drv.num_fences_mask];
  256. rcu_read_lock();
  257. fence = rcu_dereference(*ptr);
  258. if (!fence || !dma_fence_get_rcu(fence)) {
  259. rcu_read_unlock();
  260. return 0;
  261. }
  262. rcu_read_unlock();
  263. r = dma_fence_wait(fence, false);
  264. dma_fence_put(fence);
  265. return r;
  266. }
  267. /**
  268. * amdgpu_fence_wait_polling - busy wait for givn sequence number
  269. *
  270. * @ring: ring index the fence is associated with
  271. * @wait_seq: sequence number to wait
  272. * @timeout: the timeout for waiting in usecs
  273. *
  274. * Wait for all fences on the requested ring to signal (all asics).
  275. * Returns left time if no timeout, 0 or minus if timeout.
  276. */
  277. signed long amdgpu_fence_wait_polling(struct amdgpu_ring *ring,
  278. uint32_t wait_seq,
  279. signed long timeout)
  280. {
  281. uint32_t seq;
  282. do {
  283. seq = amdgpu_fence_read(ring);
  284. udelay(5);
  285. timeout -= 5;
  286. } while ((int32_t)(wait_seq - seq) > 0 && timeout > 0);
  287. return timeout > 0 ? timeout : 0;
  288. }
  289. /**
  290. * amdgpu_fence_count_emitted - get the count of emitted fences
  291. *
  292. * @ring: ring the fence is associated with
  293. *
  294. * Get the number of fences emitted on the requested ring (all asics).
  295. * Returns the number of emitted fences on the ring. Used by the
  296. * dynpm code to ring track activity.
  297. */
  298. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring)
  299. {
  300. uint64_t emitted;
  301. /* We are not protected by ring lock when reading the last sequence
  302. * but it's ok to report slightly wrong fence count here.
  303. */
  304. amdgpu_fence_process(ring);
  305. emitted = 0x100000000ull;
  306. emitted -= atomic_read(&ring->fence_drv.last_seq);
  307. emitted += READ_ONCE(ring->fence_drv.sync_seq);
  308. return lower_32_bits(emitted);
  309. }
  310. /**
  311. * amdgpu_fence_driver_start_ring - make the fence driver
  312. * ready for use on the requested ring.
  313. *
  314. * @ring: ring to start the fence driver on
  315. * @irq_src: interrupt source to use for this ring
  316. * @irq_type: interrupt type to use for this ring
  317. *
  318. * Make the fence driver ready for processing (all asics).
  319. * Not all asics have all rings, so each asic will only
  320. * start the fence driver on the rings it has.
  321. * Returns 0 for success, errors for failure.
  322. */
  323. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  324. struct amdgpu_irq_src *irq_src,
  325. unsigned irq_type)
  326. {
  327. struct amdgpu_device *adev = ring->adev;
  328. uint64_t index;
  329. if (ring != &adev->uvd.inst[ring->me].ring) {
  330. ring->fence_drv.cpu_addr = &adev->wb.wb[ring->fence_offs];
  331. ring->fence_drv.gpu_addr = adev->wb.gpu_addr + (ring->fence_offs * 4);
  332. } else {
  333. /* put fence directly behind firmware */
  334. index = ALIGN(adev->uvd.fw->size, 8);
  335. ring->fence_drv.cpu_addr = adev->uvd.inst[ring->me].cpu_addr + index;
  336. ring->fence_drv.gpu_addr = adev->uvd.inst[ring->me].gpu_addr + index;
  337. }
  338. amdgpu_fence_write(ring, atomic_read(&ring->fence_drv.last_seq));
  339. amdgpu_irq_get(adev, irq_src, irq_type);
  340. ring->fence_drv.irq_src = irq_src;
  341. ring->fence_drv.irq_type = irq_type;
  342. ring->fence_drv.initialized = true;
  343. dev_dbg(adev->dev, "fence driver on ring %d use gpu addr 0x%016llx, "
  344. "cpu addr 0x%p\n", ring->idx,
  345. ring->fence_drv.gpu_addr, ring->fence_drv.cpu_addr);
  346. return 0;
  347. }
  348. /**
  349. * amdgpu_fence_driver_init_ring - init the fence driver
  350. * for the requested ring.
  351. *
  352. * @ring: ring to init the fence driver on
  353. * @num_hw_submission: number of entries on the hardware queue
  354. *
  355. * Init the fence driver for the requested ring (all asics).
  356. * Helper function for amdgpu_fence_driver_init().
  357. */
  358. int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
  359. unsigned num_hw_submission)
  360. {
  361. long timeout;
  362. int r;
  363. /* Check that num_hw_submission is a power of two */
  364. if ((num_hw_submission & (num_hw_submission - 1)) != 0)
  365. return -EINVAL;
  366. ring->fence_drv.cpu_addr = NULL;
  367. ring->fence_drv.gpu_addr = 0;
  368. ring->fence_drv.sync_seq = 0;
  369. atomic_set(&ring->fence_drv.last_seq, 0);
  370. ring->fence_drv.initialized = false;
  371. timer_setup(&ring->fence_drv.fallback_timer, amdgpu_fence_fallback, 0);
  372. ring->fence_drv.num_fences_mask = num_hw_submission * 2 - 1;
  373. spin_lock_init(&ring->fence_drv.lock);
  374. ring->fence_drv.fences = kcalloc(num_hw_submission * 2, sizeof(void *),
  375. GFP_KERNEL);
  376. if (!ring->fence_drv.fences)
  377. return -ENOMEM;
  378. /* No need to setup the GPU scheduler for KIQ ring */
  379. if (ring->funcs->type != AMDGPU_RING_TYPE_KIQ) {
  380. /* for non-sriov case, no timeout enforce on compute ring */
  381. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
  382. && !amdgpu_sriov_vf(ring->adev))
  383. timeout = MAX_SCHEDULE_TIMEOUT;
  384. else
  385. timeout = msecs_to_jiffies(amdgpu_lockup_timeout);
  386. r = drm_sched_init(&ring->sched, &amdgpu_sched_ops,
  387. num_hw_submission, amdgpu_job_hang_limit,
  388. timeout, ring->name);
  389. if (r) {
  390. DRM_ERROR("Failed to create scheduler on ring %s.\n",
  391. ring->name);
  392. return r;
  393. }
  394. }
  395. return 0;
  396. }
  397. /**
  398. * amdgpu_fence_driver_init - init the fence driver
  399. * for all possible rings.
  400. *
  401. * @adev: amdgpu device pointer
  402. *
  403. * Init the fence driver for all possible rings (all asics).
  404. * Not all asics have all rings, so each asic will only
  405. * start the fence driver on the rings it has using
  406. * amdgpu_fence_driver_start_ring().
  407. * Returns 0 for success.
  408. */
  409. int amdgpu_fence_driver_init(struct amdgpu_device *adev)
  410. {
  411. if (amdgpu_debugfs_fence_init(adev))
  412. dev_err(adev->dev, "fence debugfs file creation failed\n");
  413. return 0;
  414. }
  415. /**
  416. * amdgpu_fence_driver_fini - tear down the fence driver
  417. * for all possible rings.
  418. *
  419. * @adev: amdgpu device pointer
  420. *
  421. * Tear down the fence driver for all possible rings (all asics).
  422. */
  423. void amdgpu_fence_driver_fini(struct amdgpu_device *adev)
  424. {
  425. unsigned i, j;
  426. int r;
  427. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  428. struct amdgpu_ring *ring = adev->rings[i];
  429. if (!ring || !ring->fence_drv.initialized)
  430. continue;
  431. r = amdgpu_fence_wait_empty(ring);
  432. if (r) {
  433. /* no need to trigger GPU reset as we are unloading */
  434. amdgpu_fence_driver_force_completion(ring);
  435. }
  436. amdgpu_irq_put(adev, ring->fence_drv.irq_src,
  437. ring->fence_drv.irq_type);
  438. drm_sched_fini(&ring->sched);
  439. del_timer_sync(&ring->fence_drv.fallback_timer);
  440. for (j = 0; j <= ring->fence_drv.num_fences_mask; ++j)
  441. dma_fence_put(ring->fence_drv.fences[j]);
  442. kfree(ring->fence_drv.fences);
  443. ring->fence_drv.fences = NULL;
  444. ring->fence_drv.initialized = false;
  445. }
  446. }
  447. /**
  448. * amdgpu_fence_driver_suspend - suspend the fence driver
  449. * for all possible rings.
  450. *
  451. * @adev: amdgpu device pointer
  452. *
  453. * Suspend the fence driver for all possible rings (all asics).
  454. */
  455. void amdgpu_fence_driver_suspend(struct amdgpu_device *adev)
  456. {
  457. int i, r;
  458. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  459. struct amdgpu_ring *ring = adev->rings[i];
  460. if (!ring || !ring->fence_drv.initialized)
  461. continue;
  462. /* wait for gpu to finish processing current batch */
  463. r = amdgpu_fence_wait_empty(ring);
  464. if (r) {
  465. /* delay GPU reset to resume */
  466. amdgpu_fence_driver_force_completion(ring);
  467. }
  468. /* disable the interrupt */
  469. amdgpu_irq_put(adev, ring->fence_drv.irq_src,
  470. ring->fence_drv.irq_type);
  471. }
  472. }
  473. /**
  474. * amdgpu_fence_driver_resume - resume the fence driver
  475. * for all possible rings.
  476. *
  477. * @adev: amdgpu device pointer
  478. *
  479. * Resume the fence driver for all possible rings (all asics).
  480. * Not all asics have all rings, so each asic will only
  481. * start the fence driver on the rings it has using
  482. * amdgpu_fence_driver_start_ring().
  483. * Returns 0 for success.
  484. */
  485. void amdgpu_fence_driver_resume(struct amdgpu_device *adev)
  486. {
  487. int i;
  488. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  489. struct amdgpu_ring *ring = adev->rings[i];
  490. if (!ring || !ring->fence_drv.initialized)
  491. continue;
  492. /* enable the interrupt */
  493. amdgpu_irq_get(adev, ring->fence_drv.irq_src,
  494. ring->fence_drv.irq_type);
  495. }
  496. }
  497. /**
  498. * amdgpu_fence_driver_force_completion - force signal latest fence of ring
  499. *
  500. * @ring: fence of the ring to signal
  501. *
  502. */
  503. void amdgpu_fence_driver_force_completion(struct amdgpu_ring *ring)
  504. {
  505. amdgpu_fence_write(ring, ring->fence_drv.sync_seq);
  506. amdgpu_fence_process(ring);
  507. }
  508. /*
  509. * Common fence implementation
  510. */
  511. static const char *amdgpu_fence_get_driver_name(struct dma_fence *fence)
  512. {
  513. return "amdgpu";
  514. }
  515. static const char *amdgpu_fence_get_timeline_name(struct dma_fence *f)
  516. {
  517. struct amdgpu_fence *fence = to_amdgpu_fence(f);
  518. return (const char *)fence->ring->name;
  519. }
  520. /**
  521. * amdgpu_fence_enable_signaling - enable signalling on fence
  522. * @fence: fence
  523. *
  524. * This function is called with fence_queue lock held, and adds a callback
  525. * to fence_queue that checks if this fence is signaled, and if so it
  526. * signals the fence and removes itself.
  527. */
  528. static bool amdgpu_fence_enable_signaling(struct dma_fence *f)
  529. {
  530. struct amdgpu_fence *fence = to_amdgpu_fence(f);
  531. struct amdgpu_ring *ring = fence->ring;
  532. if (!timer_pending(&ring->fence_drv.fallback_timer))
  533. amdgpu_fence_schedule_fallback(ring);
  534. DMA_FENCE_TRACE(&fence->base, "armed on ring %i!\n", ring->idx);
  535. return true;
  536. }
  537. /**
  538. * amdgpu_fence_free - free up the fence memory
  539. *
  540. * @rcu: RCU callback head
  541. *
  542. * Free up the fence memory after the RCU grace period.
  543. */
  544. static void amdgpu_fence_free(struct rcu_head *rcu)
  545. {
  546. struct dma_fence *f = container_of(rcu, struct dma_fence, rcu);
  547. struct amdgpu_fence *fence = to_amdgpu_fence(f);
  548. kmem_cache_free(amdgpu_fence_slab, fence);
  549. }
  550. /**
  551. * amdgpu_fence_release - callback that fence can be freed
  552. *
  553. * @fence: fence
  554. *
  555. * This function is called when the reference count becomes zero.
  556. * It just RCU schedules freeing up the fence.
  557. */
  558. static void amdgpu_fence_release(struct dma_fence *f)
  559. {
  560. call_rcu(&f->rcu, amdgpu_fence_free);
  561. }
  562. static const struct dma_fence_ops amdgpu_fence_ops = {
  563. .get_driver_name = amdgpu_fence_get_driver_name,
  564. .get_timeline_name = amdgpu_fence_get_timeline_name,
  565. .enable_signaling = amdgpu_fence_enable_signaling,
  566. .wait = dma_fence_default_wait,
  567. .release = amdgpu_fence_release,
  568. };
  569. /*
  570. * Fence debugfs
  571. */
  572. #if defined(CONFIG_DEBUG_FS)
  573. static int amdgpu_debugfs_fence_info(struct seq_file *m, void *data)
  574. {
  575. struct drm_info_node *node = (struct drm_info_node *)m->private;
  576. struct drm_device *dev = node->minor->dev;
  577. struct amdgpu_device *adev = dev->dev_private;
  578. int i;
  579. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  580. struct amdgpu_ring *ring = adev->rings[i];
  581. if (!ring || !ring->fence_drv.initialized)
  582. continue;
  583. amdgpu_fence_process(ring);
  584. seq_printf(m, "--- ring %d (%s) ---\n", i, ring->name);
  585. seq_printf(m, "Last signaled fence 0x%08x\n",
  586. atomic_read(&ring->fence_drv.last_seq));
  587. seq_printf(m, "Last emitted 0x%08x\n",
  588. ring->fence_drv.sync_seq);
  589. if (ring->funcs->type != AMDGPU_RING_TYPE_GFX)
  590. continue;
  591. /* set in CP_VMID_PREEMPT and preemption occurred */
  592. seq_printf(m, "Last preempted 0x%08x\n",
  593. le32_to_cpu(*(ring->fence_drv.cpu_addr + 2)));
  594. /* set in CP_VMID_RESET and reset occurred */
  595. seq_printf(m, "Last reset 0x%08x\n",
  596. le32_to_cpu(*(ring->fence_drv.cpu_addr + 4)));
  597. /* Both preemption and reset occurred */
  598. seq_printf(m, "Last both 0x%08x\n",
  599. le32_to_cpu(*(ring->fence_drv.cpu_addr + 6)));
  600. }
  601. return 0;
  602. }
  603. /**
  604. * amdgpu_debugfs_gpu_recover - manually trigger a gpu reset & recover
  605. *
  606. * Manually trigger a gpu reset at the next fence wait.
  607. */
  608. static int amdgpu_debugfs_gpu_recover(struct seq_file *m, void *data)
  609. {
  610. struct drm_info_node *node = (struct drm_info_node *) m->private;
  611. struct drm_device *dev = node->minor->dev;
  612. struct amdgpu_device *adev = dev->dev_private;
  613. seq_printf(m, "gpu recover\n");
  614. amdgpu_device_gpu_recover(adev, NULL, true);
  615. return 0;
  616. }
  617. static const struct drm_info_list amdgpu_debugfs_fence_list[] = {
  618. {"amdgpu_fence_info", &amdgpu_debugfs_fence_info, 0, NULL},
  619. {"amdgpu_gpu_recover", &amdgpu_debugfs_gpu_recover, 0, NULL}
  620. };
  621. static const struct drm_info_list amdgpu_debugfs_fence_list_sriov[] = {
  622. {"amdgpu_fence_info", &amdgpu_debugfs_fence_info, 0, NULL},
  623. };
  624. #endif
  625. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev)
  626. {
  627. #if defined(CONFIG_DEBUG_FS)
  628. if (amdgpu_sriov_vf(adev))
  629. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_fence_list_sriov, 1);
  630. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_fence_list, 2);
  631. #else
  632. return 0;
  633. #endif
  634. }