omap_crtc.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587
  1. /*
  2. * drivers/gpu/drm/omapdrm/omap_crtc.c
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. * Author: Rob Clark <rob@ti.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include <drm/drm_atomic.h>
  20. #include <drm/drm_atomic_helper.h>
  21. #include <drm/drm_crtc.h>
  22. #include <drm/drm_crtc_helper.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_plane_helper.h>
  25. #include "omap_drv.h"
  26. #define to_omap_crtc(x) container_of(x, struct omap_crtc, base)
  27. struct omap_crtc {
  28. struct drm_crtc base;
  29. const char *name;
  30. enum omap_channel channel;
  31. struct videomode vm;
  32. struct omap_drm_irq vblank_irq;
  33. bool ignore_digit_sync_lost;
  34. bool enabled;
  35. bool pending;
  36. wait_queue_head_t pending_wait;
  37. };
  38. /* -----------------------------------------------------------------------------
  39. * Helper Functions
  40. */
  41. uint32_t pipe2vbl(struct drm_crtc *crtc)
  42. {
  43. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  44. return dispc_mgr_get_vsync_irq(omap_crtc->channel);
  45. }
  46. struct videomode *omap_crtc_timings(struct drm_crtc *crtc)
  47. {
  48. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  49. return &omap_crtc->vm;
  50. }
  51. enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
  52. {
  53. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  54. return omap_crtc->channel;
  55. }
  56. int omap_crtc_wait_pending(struct drm_crtc *crtc)
  57. {
  58. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  59. /*
  60. * Timeout is set to a "sufficiently" high value, which should cover
  61. * a single frame refresh even on slower displays.
  62. */
  63. return wait_event_timeout(omap_crtc->pending_wait,
  64. !omap_crtc->pending,
  65. msecs_to_jiffies(250));
  66. }
  67. /* -----------------------------------------------------------------------------
  68. * DSS Manager Functions
  69. */
  70. /*
  71. * Manager-ops, callbacks from output when they need to configure
  72. * the upstream part of the video pipe.
  73. *
  74. * Most of these we can ignore until we add support for command-mode
  75. * panels.. for video-mode the crtc-helpers already do an adequate
  76. * job of sequencing the setup of the video pipe in the proper order
  77. */
  78. /* ovl-mgr-id -> crtc */
  79. static struct omap_crtc *omap_crtcs[8];
  80. static struct omap_dss_device *omap_crtc_output[8];
  81. /* we can probably ignore these until we support command-mode panels: */
  82. static int omap_crtc_dss_connect(enum omap_channel channel,
  83. struct omap_dss_device *dst)
  84. {
  85. if (omap_crtc_output[channel])
  86. return -EINVAL;
  87. if ((dispc_mgr_get_supported_outputs(channel) & dst->id) == 0)
  88. return -EINVAL;
  89. omap_crtc_output[channel] = dst;
  90. dst->dispc_channel_connected = true;
  91. return 0;
  92. }
  93. static void omap_crtc_dss_disconnect(enum omap_channel channel,
  94. struct omap_dss_device *dst)
  95. {
  96. omap_crtc_output[channel] = NULL;
  97. dst->dispc_channel_connected = false;
  98. }
  99. static void omap_crtc_dss_start_update(enum omap_channel channel)
  100. {
  101. }
  102. /* Called only from the encoder enable/disable and suspend/resume handlers. */
  103. static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
  104. {
  105. struct drm_device *dev = crtc->dev;
  106. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  107. enum omap_channel channel = omap_crtc->channel;
  108. struct omap_irq_wait *wait;
  109. u32 framedone_irq, vsync_irq;
  110. int ret;
  111. if (omap_crtc_output[channel]->output_type == OMAP_DISPLAY_TYPE_HDMI) {
  112. dispc_mgr_enable(channel, enable);
  113. omap_crtc->enabled = enable;
  114. return;
  115. }
  116. if (dispc_mgr_is_enabled(channel) == enable)
  117. return;
  118. if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
  119. /*
  120. * Digit output produces some sync lost interrupts during the
  121. * first frame when enabling, so we need to ignore those.
  122. */
  123. omap_crtc->ignore_digit_sync_lost = true;
  124. }
  125. framedone_irq = dispc_mgr_get_framedone_irq(channel);
  126. vsync_irq = dispc_mgr_get_vsync_irq(channel);
  127. if (enable) {
  128. wait = omap_irq_wait_init(dev, vsync_irq, 1);
  129. } else {
  130. /*
  131. * When we disable the digit output, we need to wait for
  132. * FRAMEDONE to know that DISPC has finished with the output.
  133. *
  134. * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
  135. * that case we need to use vsync interrupt, and wait for both
  136. * even and odd frames.
  137. */
  138. if (framedone_irq)
  139. wait = omap_irq_wait_init(dev, framedone_irq, 1);
  140. else
  141. wait = omap_irq_wait_init(dev, vsync_irq, 2);
  142. }
  143. dispc_mgr_enable(channel, enable);
  144. omap_crtc->enabled = enable;
  145. ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
  146. if (ret) {
  147. dev_err(dev->dev, "%s: timeout waiting for %s\n",
  148. omap_crtc->name, enable ? "enable" : "disable");
  149. }
  150. if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
  151. omap_crtc->ignore_digit_sync_lost = false;
  152. /* make sure the irq handler sees the value above */
  153. mb();
  154. }
  155. }
  156. static int omap_crtc_dss_enable(enum omap_channel channel)
  157. {
  158. struct omap_crtc *omap_crtc = omap_crtcs[channel];
  159. struct omap_overlay_manager_info info;
  160. memset(&info, 0, sizeof(info));
  161. info.default_color = 0x00000000;
  162. info.trans_key = 0x00000000;
  163. info.trans_key_type = OMAP_DSS_COLOR_KEY_GFX_DST;
  164. info.trans_enabled = false;
  165. dispc_mgr_setup(omap_crtc->channel, &info);
  166. dispc_mgr_set_timings(omap_crtc->channel,
  167. &omap_crtc->vm);
  168. omap_crtc_set_enabled(&omap_crtc->base, true);
  169. return 0;
  170. }
  171. static void omap_crtc_dss_disable(enum omap_channel channel)
  172. {
  173. struct omap_crtc *omap_crtc = omap_crtcs[channel];
  174. omap_crtc_set_enabled(&omap_crtc->base, false);
  175. }
  176. static void omap_crtc_dss_set_timings(enum omap_channel channel,
  177. const struct videomode *vm)
  178. {
  179. struct omap_crtc *omap_crtc = omap_crtcs[channel];
  180. DBG("%s", omap_crtc->name);
  181. omap_crtc->vm = *vm;
  182. }
  183. static void omap_crtc_dss_set_lcd_config(enum omap_channel channel,
  184. const struct dss_lcd_mgr_config *config)
  185. {
  186. struct omap_crtc *omap_crtc = omap_crtcs[channel];
  187. DBG("%s", omap_crtc->name);
  188. dispc_mgr_set_lcd_config(omap_crtc->channel, config);
  189. }
  190. static int omap_crtc_dss_register_framedone(
  191. enum omap_channel channel,
  192. void (*handler)(void *), void *data)
  193. {
  194. return 0;
  195. }
  196. static void omap_crtc_dss_unregister_framedone(
  197. enum omap_channel channel,
  198. void (*handler)(void *), void *data)
  199. {
  200. }
  201. static const struct dss_mgr_ops mgr_ops = {
  202. .connect = omap_crtc_dss_connect,
  203. .disconnect = omap_crtc_dss_disconnect,
  204. .start_update = omap_crtc_dss_start_update,
  205. .enable = omap_crtc_dss_enable,
  206. .disable = omap_crtc_dss_disable,
  207. .set_timings = omap_crtc_dss_set_timings,
  208. .set_lcd_config = omap_crtc_dss_set_lcd_config,
  209. .register_framedone_handler = omap_crtc_dss_register_framedone,
  210. .unregister_framedone_handler = omap_crtc_dss_unregister_framedone,
  211. };
  212. /* -----------------------------------------------------------------------------
  213. * Setup, Flush and Page Flip
  214. */
  215. static void omap_crtc_complete_page_flip(struct drm_crtc *crtc)
  216. {
  217. struct drm_pending_vblank_event *event;
  218. struct drm_device *dev = crtc->dev;
  219. unsigned long flags;
  220. event = crtc->state->event;
  221. if (!event)
  222. return;
  223. spin_lock_irqsave(&dev->event_lock, flags);
  224. drm_crtc_send_vblank_event(crtc, event);
  225. spin_unlock_irqrestore(&dev->event_lock, flags);
  226. }
  227. void omap_crtc_error_irq(struct drm_crtc *crtc, uint32_t irqstatus)
  228. {
  229. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  230. if (omap_crtc->ignore_digit_sync_lost) {
  231. irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
  232. if (!irqstatus)
  233. return;
  234. }
  235. DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus);
  236. }
  237. static void omap_crtc_vblank_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
  238. {
  239. struct omap_crtc *omap_crtc =
  240. container_of(irq, struct omap_crtc, vblank_irq);
  241. struct drm_device *dev = omap_crtc->base.dev;
  242. if (dispc_mgr_go_busy(omap_crtc->channel))
  243. return;
  244. DBG("%s: apply done", omap_crtc->name);
  245. __omap_irq_unregister(dev, &omap_crtc->vblank_irq);
  246. rmb();
  247. WARN_ON(!omap_crtc->pending);
  248. omap_crtc->pending = false;
  249. wmb();
  250. /* wake up userspace */
  251. omap_crtc_complete_page_flip(&omap_crtc->base);
  252. /* wake up omap_atomic_complete */
  253. wake_up(&omap_crtc->pending_wait);
  254. }
  255. /* -----------------------------------------------------------------------------
  256. * CRTC Functions
  257. */
  258. static void omap_crtc_destroy(struct drm_crtc *crtc)
  259. {
  260. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  261. DBG("%s", omap_crtc->name);
  262. WARN_ON(omap_crtc->vblank_irq.registered);
  263. drm_crtc_cleanup(crtc);
  264. kfree(omap_crtc);
  265. }
  266. static void omap_crtc_enable(struct drm_crtc *crtc)
  267. {
  268. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  269. DBG("%s", omap_crtc->name);
  270. rmb();
  271. WARN_ON(omap_crtc->pending);
  272. omap_crtc->pending = true;
  273. wmb();
  274. omap_irq_register(crtc->dev, &omap_crtc->vblank_irq);
  275. drm_crtc_vblank_on(crtc);
  276. }
  277. static void omap_crtc_disable(struct drm_crtc *crtc)
  278. {
  279. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  280. DBG("%s", omap_crtc->name);
  281. drm_crtc_vblank_off(crtc);
  282. }
  283. static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc)
  284. {
  285. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  286. struct drm_display_mode *mode = &crtc->state->adjusted_mode;
  287. DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
  288. omap_crtc->name, mode->base.id, mode->name,
  289. mode->vrefresh, mode->clock,
  290. mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal,
  291. mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal,
  292. mode->type, mode->flags);
  293. drm_display_mode_to_videomode(mode, &omap_crtc->vm);
  294. omap_crtc->vm.flags |= DISPLAY_FLAGS_DE_HIGH |
  295. DISPLAY_FLAGS_PIXDATA_POSEDGE |
  296. DISPLAY_FLAGS_SYNC_NEGEDGE;
  297. }
  298. static int omap_crtc_atomic_check(struct drm_crtc *crtc,
  299. struct drm_crtc_state *state)
  300. {
  301. if (state->color_mgmt_changed && state->gamma_lut) {
  302. uint length = state->gamma_lut->length /
  303. sizeof(struct drm_color_lut);
  304. if (length < 2)
  305. return -EINVAL;
  306. }
  307. return 0;
  308. }
  309. static void omap_crtc_atomic_begin(struct drm_crtc *crtc,
  310. struct drm_crtc_state *old_crtc_state)
  311. {
  312. }
  313. static void omap_crtc_atomic_flush(struct drm_crtc *crtc,
  314. struct drm_crtc_state *old_crtc_state)
  315. {
  316. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  317. WARN_ON(omap_crtc->vblank_irq.registered);
  318. if (crtc->state->color_mgmt_changed) {
  319. struct drm_color_lut *lut = NULL;
  320. uint length = 0;
  321. if (crtc->state->gamma_lut) {
  322. lut = (struct drm_color_lut *)
  323. crtc->state->gamma_lut->data;
  324. length = crtc->state->gamma_lut->length /
  325. sizeof(*lut);
  326. }
  327. dispc_mgr_set_gamma(omap_crtc->channel, lut, length);
  328. }
  329. /*
  330. * Only flush the CRTC if it is currently enabled. CRTCs that require a
  331. * mode set are disabled prior plane updates and enabled afterwards.
  332. * They are thus not active (regardless of what their CRTC core state
  333. * reports) and the DRM core could thus call this function even though
  334. * the CRTC is currently disabled. Do nothing in that case.
  335. */
  336. if (!omap_crtc->enabled)
  337. return;
  338. DBG("%s: GO", omap_crtc->name);
  339. rmb();
  340. WARN_ON(omap_crtc->pending);
  341. omap_crtc->pending = true;
  342. wmb();
  343. dispc_mgr_go(omap_crtc->channel);
  344. omap_irq_register(crtc->dev, &omap_crtc->vblank_irq);
  345. }
  346. static bool omap_crtc_is_plane_prop(struct drm_crtc *crtc,
  347. struct drm_property *property)
  348. {
  349. struct drm_device *dev = crtc->dev;
  350. struct omap_drm_private *priv = dev->dev_private;
  351. return property == priv->zorder_prop ||
  352. property == crtc->primary->rotation_property;
  353. }
  354. static int omap_crtc_atomic_set_property(struct drm_crtc *crtc,
  355. struct drm_crtc_state *state,
  356. struct drm_property *property,
  357. uint64_t val)
  358. {
  359. if (omap_crtc_is_plane_prop(crtc, property)) {
  360. struct drm_plane_state *plane_state;
  361. struct drm_plane *plane = crtc->primary;
  362. /*
  363. * Delegate property set to the primary plane. Get the plane
  364. * state and set the property directly.
  365. */
  366. plane_state = drm_atomic_get_plane_state(state->state, plane);
  367. if (IS_ERR(plane_state))
  368. return PTR_ERR(plane_state);
  369. return drm_atomic_plane_set_property(plane, plane_state,
  370. property, val);
  371. }
  372. return -EINVAL;
  373. }
  374. static int omap_crtc_atomic_get_property(struct drm_crtc *crtc,
  375. const struct drm_crtc_state *state,
  376. struct drm_property *property,
  377. uint64_t *val)
  378. {
  379. if (omap_crtc_is_plane_prop(crtc, property)) {
  380. /*
  381. * Delegate property get to the primary plane. The
  382. * drm_atomic_plane_get_property() function isn't exported, but
  383. * can be called through drm_object_property_get_value() as that
  384. * will call drm_atomic_get_property() for atomic drivers.
  385. */
  386. return drm_object_property_get_value(&crtc->primary->base,
  387. property, val);
  388. }
  389. return -EINVAL;
  390. }
  391. static const struct drm_crtc_funcs omap_crtc_funcs = {
  392. .reset = drm_atomic_helper_crtc_reset,
  393. .set_config = drm_atomic_helper_set_config,
  394. .destroy = omap_crtc_destroy,
  395. .page_flip = drm_atomic_helper_page_flip,
  396. .gamma_set = drm_atomic_helper_legacy_gamma_set,
  397. .set_property = drm_atomic_helper_crtc_set_property,
  398. .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
  399. .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
  400. .atomic_set_property = omap_crtc_atomic_set_property,
  401. .atomic_get_property = omap_crtc_atomic_get_property,
  402. };
  403. static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
  404. .mode_set_nofb = omap_crtc_mode_set_nofb,
  405. .disable = omap_crtc_disable,
  406. .enable = omap_crtc_enable,
  407. .atomic_check = omap_crtc_atomic_check,
  408. .atomic_begin = omap_crtc_atomic_begin,
  409. .atomic_flush = omap_crtc_atomic_flush,
  410. };
  411. /* -----------------------------------------------------------------------------
  412. * Init and Cleanup
  413. */
  414. static const char *channel_names[] = {
  415. [OMAP_DSS_CHANNEL_LCD] = "lcd",
  416. [OMAP_DSS_CHANNEL_DIGIT] = "tv",
  417. [OMAP_DSS_CHANNEL_LCD2] = "lcd2",
  418. [OMAP_DSS_CHANNEL_LCD3] = "lcd3",
  419. };
  420. void omap_crtc_pre_init(void)
  421. {
  422. dss_install_mgr_ops(&mgr_ops);
  423. }
  424. void omap_crtc_pre_uninit(void)
  425. {
  426. dss_uninstall_mgr_ops();
  427. }
  428. /* initialize crtc */
  429. struct drm_crtc *omap_crtc_init(struct drm_device *dev,
  430. struct drm_plane *plane, enum omap_channel channel, int id)
  431. {
  432. struct drm_crtc *crtc = NULL;
  433. struct omap_crtc *omap_crtc;
  434. int ret;
  435. DBG("%s", channel_names[channel]);
  436. omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
  437. if (!omap_crtc)
  438. return NULL;
  439. crtc = &omap_crtc->base;
  440. init_waitqueue_head(&omap_crtc->pending_wait);
  441. omap_crtc->channel = channel;
  442. omap_crtc->name = channel_names[channel];
  443. omap_crtc->vblank_irq.irqmask = pipe2vbl(crtc);
  444. omap_crtc->vblank_irq.irq = omap_crtc_vblank_irq;
  445. ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
  446. &omap_crtc_funcs, NULL);
  447. if (ret < 0) {
  448. kfree(omap_crtc);
  449. return NULL;
  450. }
  451. drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);
  452. /* The dispc API adapts to what ever size, but the HW supports
  453. * 256 element gamma table for LCDs and 1024 element table for
  454. * OMAP_DSS_CHANNEL_DIGIT. X server assumes 256 element gamma
  455. * tables so lets use that. Size of HW gamma table can be
  456. * extracted with dispc_mgr_gamma_size(). If it returns 0
  457. * gamma table is not supprted.
  458. */
  459. if (dispc_mgr_gamma_size(channel)) {
  460. uint gamma_lut_size = 256;
  461. drm_crtc_enable_color_mgmt(crtc, 0, false, gamma_lut_size);
  462. drm_mode_crtc_set_gamma_size(crtc, gamma_lut_size);
  463. }
  464. omap_plane_install_properties(crtc->primary, &crtc->base);
  465. omap_crtcs[channel] = omap_crtc;
  466. return crtc;
  467. }