gmc_v9_0.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "amdgpu.h"
  25. #include "gmc_v9_0.h"
  26. #include "amdgpu_atomfirmware.h"
  27. #include "vega10/soc15ip.h"
  28. #include "hdp/hdp_4_0_offset.h"
  29. #include "hdp/hdp_4_0_sh_mask.h"
  30. #include "gc/gc_9_0_sh_mask.h"
  31. #include "dce/dce_12_0_offset.h"
  32. #include "dce/dce_12_0_sh_mask.h"
  33. #include "vega10/vega10_enum.h"
  34. #include "mmhub/mmhub_1_0_offset.h"
  35. #include "athub/athub_1_0_offset.h"
  36. #include "soc15_common.h"
  37. #include "umc/umc_6_0_sh_mask.h"
  38. #include "nbio_v6_1.h"
  39. #include "nbio_v7_0.h"
  40. #include "gfxhub_v1_0.h"
  41. #include "mmhub_v1_0.h"
  42. #define mmDF_CS_AON0_DramBaseAddress0 0x0044
  43. #define mmDF_CS_AON0_DramBaseAddress0_BASE_IDX 0
  44. //DF_CS_AON0_DramBaseAddress0
  45. #define DF_CS_AON0_DramBaseAddress0__AddrRngVal__SHIFT 0x0
  46. #define DF_CS_AON0_DramBaseAddress0__LgcyMmioHoleEn__SHIFT 0x1
  47. #define DF_CS_AON0_DramBaseAddress0__IntLvNumChan__SHIFT 0x4
  48. #define DF_CS_AON0_DramBaseAddress0__IntLvAddrSel__SHIFT 0x8
  49. #define DF_CS_AON0_DramBaseAddress0__DramBaseAddr__SHIFT 0xc
  50. #define DF_CS_AON0_DramBaseAddress0__AddrRngVal_MASK 0x00000001L
  51. #define DF_CS_AON0_DramBaseAddress0__LgcyMmioHoleEn_MASK 0x00000002L
  52. #define DF_CS_AON0_DramBaseAddress0__IntLvNumChan_MASK 0x000000F0L
  53. #define DF_CS_AON0_DramBaseAddress0__IntLvAddrSel_MASK 0x00000700L
  54. #define DF_CS_AON0_DramBaseAddress0__DramBaseAddr_MASK 0xFFFFF000L
  55. /* XXX Move this macro to VEGA10 header file, which is like vid.h for VI.*/
  56. #define AMDGPU_NUM_OF_VMIDS 8
  57. static const u32 golden_settings_vega10_hdp[] =
  58. {
  59. 0xf64, 0x0fffffff, 0x00000000,
  60. 0xf65, 0x0fffffff, 0x00000000,
  61. 0xf66, 0x0fffffff, 0x00000000,
  62. 0xf67, 0x0fffffff, 0x00000000,
  63. 0xf68, 0x0fffffff, 0x00000000,
  64. 0xf6a, 0x0fffffff, 0x00000000,
  65. 0xf6b, 0x0fffffff, 0x00000000,
  66. 0xf6c, 0x0fffffff, 0x00000000,
  67. 0xf6d, 0x0fffffff, 0x00000000,
  68. 0xf6e, 0x0fffffff, 0x00000000,
  69. };
  70. static const u32 golden_settings_mmhub_1_0_0[] =
  71. {
  72. SOC15_REG_OFFSET(MMHUB, 0, mmDAGB1_WRCLI2), 0x00000007, 0xfe5fe0fa,
  73. SOC15_REG_OFFSET(MMHUB, 0, mmMMEA1_DRAM_WR_CLI2GRP_MAP0), 0x00000030, 0x55555565
  74. };
  75. static const u32 golden_settings_athub_1_0_0[] =
  76. {
  77. SOC15_REG_OFFSET(ATHUB, 0, mmRPB_ARB_CNTL), 0x0000ff00, 0x00000800,
  78. SOC15_REG_OFFSET(ATHUB, 0, mmRPB_ARB_CNTL2), 0x00ff00ff, 0x00080008
  79. };
  80. /* Ecc related register addresses, (BASE + reg offset) */
  81. /* Universal Memory Controller caps (may be fused). */
  82. /* UMCCH:UmcLocalCap */
  83. #define UMCLOCALCAPS_ADDR0 (0x00014306 + 0x00000000)
  84. #define UMCLOCALCAPS_ADDR1 (0x00014306 + 0x00000800)
  85. #define UMCLOCALCAPS_ADDR2 (0x00014306 + 0x00001000)
  86. #define UMCLOCALCAPS_ADDR3 (0x00014306 + 0x00001800)
  87. #define UMCLOCALCAPS_ADDR4 (0x00054306 + 0x00000000)
  88. #define UMCLOCALCAPS_ADDR5 (0x00054306 + 0x00000800)
  89. #define UMCLOCALCAPS_ADDR6 (0x00054306 + 0x00001000)
  90. #define UMCLOCALCAPS_ADDR7 (0x00054306 + 0x00001800)
  91. #define UMCLOCALCAPS_ADDR8 (0x00094306 + 0x00000000)
  92. #define UMCLOCALCAPS_ADDR9 (0x00094306 + 0x00000800)
  93. #define UMCLOCALCAPS_ADDR10 (0x00094306 + 0x00001000)
  94. #define UMCLOCALCAPS_ADDR11 (0x00094306 + 0x00001800)
  95. #define UMCLOCALCAPS_ADDR12 (0x000d4306 + 0x00000000)
  96. #define UMCLOCALCAPS_ADDR13 (0x000d4306 + 0x00000800)
  97. #define UMCLOCALCAPS_ADDR14 (0x000d4306 + 0x00001000)
  98. #define UMCLOCALCAPS_ADDR15 (0x000d4306 + 0x00001800)
  99. /* Universal Memory Controller Channel config. */
  100. /* UMCCH:UMC_CONFIG */
  101. #define UMCCH_UMC_CONFIG_ADDR0 (0x00014040 + 0x00000000)
  102. #define UMCCH_UMC_CONFIG_ADDR1 (0x00014040 + 0x00000800)
  103. #define UMCCH_UMC_CONFIG_ADDR2 (0x00014040 + 0x00001000)
  104. #define UMCCH_UMC_CONFIG_ADDR3 (0x00014040 + 0x00001800)
  105. #define UMCCH_UMC_CONFIG_ADDR4 (0x00054040 + 0x00000000)
  106. #define UMCCH_UMC_CONFIG_ADDR5 (0x00054040 + 0x00000800)
  107. #define UMCCH_UMC_CONFIG_ADDR6 (0x00054040 + 0x00001000)
  108. #define UMCCH_UMC_CONFIG_ADDR7 (0x00054040 + 0x00001800)
  109. #define UMCCH_UMC_CONFIG_ADDR8 (0x00094040 + 0x00000000)
  110. #define UMCCH_UMC_CONFIG_ADDR9 (0x00094040 + 0x00000800)
  111. #define UMCCH_UMC_CONFIG_ADDR10 (0x00094040 + 0x00001000)
  112. #define UMCCH_UMC_CONFIG_ADDR11 (0x00094040 + 0x00001800)
  113. #define UMCCH_UMC_CONFIG_ADDR12 (0x000d4040 + 0x00000000)
  114. #define UMCCH_UMC_CONFIG_ADDR13 (0x000d4040 + 0x00000800)
  115. #define UMCCH_UMC_CONFIG_ADDR14 (0x000d4040 + 0x00001000)
  116. #define UMCCH_UMC_CONFIG_ADDR15 (0x000d4040 + 0x00001800)
  117. /* Universal Memory Controller Channel Ecc config. */
  118. /* UMCCH:EccCtrl */
  119. #define UMCCH_ECCCTRL_ADDR0 (0x00014053 + 0x00000000)
  120. #define UMCCH_ECCCTRL_ADDR1 (0x00014053 + 0x00000800)
  121. #define UMCCH_ECCCTRL_ADDR2 (0x00014053 + 0x00001000)
  122. #define UMCCH_ECCCTRL_ADDR3 (0x00014053 + 0x00001800)
  123. #define UMCCH_ECCCTRL_ADDR4 (0x00054053 + 0x00000000)
  124. #define UMCCH_ECCCTRL_ADDR5 (0x00054053 + 0x00000800)
  125. #define UMCCH_ECCCTRL_ADDR6 (0x00054053 + 0x00001000)
  126. #define UMCCH_ECCCTRL_ADDR7 (0x00054053 + 0x00001800)
  127. #define UMCCH_ECCCTRL_ADDR8 (0x00094053 + 0x00000000)
  128. #define UMCCH_ECCCTRL_ADDR9 (0x00094053 + 0x00000800)
  129. #define UMCCH_ECCCTRL_ADDR10 (0x00094053 + 0x00001000)
  130. #define UMCCH_ECCCTRL_ADDR11 (0x00094053 + 0x00001800)
  131. #define UMCCH_ECCCTRL_ADDR12 (0x000d4053 + 0x00000000)
  132. #define UMCCH_ECCCTRL_ADDR13 (0x000d4053 + 0x00000800)
  133. #define UMCCH_ECCCTRL_ADDR14 (0x000d4053 + 0x00001000)
  134. #define UMCCH_ECCCTRL_ADDR15 (0x000d4053 + 0x00001800)
  135. static const uint32_t ecc_umclocalcap_addrs[] = {
  136. UMCLOCALCAPS_ADDR0,
  137. UMCLOCALCAPS_ADDR1,
  138. UMCLOCALCAPS_ADDR2,
  139. UMCLOCALCAPS_ADDR3,
  140. UMCLOCALCAPS_ADDR4,
  141. UMCLOCALCAPS_ADDR5,
  142. UMCLOCALCAPS_ADDR6,
  143. UMCLOCALCAPS_ADDR7,
  144. UMCLOCALCAPS_ADDR8,
  145. UMCLOCALCAPS_ADDR9,
  146. UMCLOCALCAPS_ADDR10,
  147. UMCLOCALCAPS_ADDR11,
  148. UMCLOCALCAPS_ADDR12,
  149. UMCLOCALCAPS_ADDR13,
  150. UMCLOCALCAPS_ADDR14,
  151. UMCLOCALCAPS_ADDR15,
  152. };
  153. static const uint32_t ecc_umcch_umc_config_addrs[] = {
  154. UMCCH_UMC_CONFIG_ADDR0,
  155. UMCCH_UMC_CONFIG_ADDR1,
  156. UMCCH_UMC_CONFIG_ADDR2,
  157. UMCCH_UMC_CONFIG_ADDR3,
  158. UMCCH_UMC_CONFIG_ADDR4,
  159. UMCCH_UMC_CONFIG_ADDR5,
  160. UMCCH_UMC_CONFIG_ADDR6,
  161. UMCCH_UMC_CONFIG_ADDR7,
  162. UMCCH_UMC_CONFIG_ADDR8,
  163. UMCCH_UMC_CONFIG_ADDR9,
  164. UMCCH_UMC_CONFIG_ADDR10,
  165. UMCCH_UMC_CONFIG_ADDR11,
  166. UMCCH_UMC_CONFIG_ADDR12,
  167. UMCCH_UMC_CONFIG_ADDR13,
  168. UMCCH_UMC_CONFIG_ADDR14,
  169. UMCCH_UMC_CONFIG_ADDR15,
  170. };
  171. static const uint32_t ecc_umcch_eccctrl_addrs[] = {
  172. UMCCH_ECCCTRL_ADDR0,
  173. UMCCH_ECCCTRL_ADDR1,
  174. UMCCH_ECCCTRL_ADDR2,
  175. UMCCH_ECCCTRL_ADDR3,
  176. UMCCH_ECCCTRL_ADDR4,
  177. UMCCH_ECCCTRL_ADDR5,
  178. UMCCH_ECCCTRL_ADDR6,
  179. UMCCH_ECCCTRL_ADDR7,
  180. UMCCH_ECCCTRL_ADDR8,
  181. UMCCH_ECCCTRL_ADDR9,
  182. UMCCH_ECCCTRL_ADDR10,
  183. UMCCH_ECCCTRL_ADDR11,
  184. UMCCH_ECCCTRL_ADDR12,
  185. UMCCH_ECCCTRL_ADDR13,
  186. UMCCH_ECCCTRL_ADDR14,
  187. UMCCH_ECCCTRL_ADDR15,
  188. };
  189. static int gmc_v9_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  190. struct amdgpu_irq_src *src,
  191. unsigned type,
  192. enum amdgpu_interrupt_state state)
  193. {
  194. struct amdgpu_vmhub *hub;
  195. u32 tmp, reg, bits, i, j;
  196. bits = VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  197. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  198. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  199. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  200. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  201. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  202. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK;
  203. switch (state) {
  204. case AMDGPU_IRQ_STATE_DISABLE:
  205. for (j = 0; j < AMDGPU_MAX_VMHUBS; j++) {
  206. hub = &adev->vmhub[j];
  207. for (i = 0; i < 16; i++) {
  208. reg = hub->vm_context0_cntl + i;
  209. tmp = RREG32(reg);
  210. tmp &= ~bits;
  211. WREG32(reg, tmp);
  212. }
  213. }
  214. break;
  215. case AMDGPU_IRQ_STATE_ENABLE:
  216. for (j = 0; j < AMDGPU_MAX_VMHUBS; j++) {
  217. hub = &adev->vmhub[j];
  218. for (i = 0; i < 16; i++) {
  219. reg = hub->vm_context0_cntl + i;
  220. tmp = RREG32(reg);
  221. tmp |= bits;
  222. WREG32(reg, tmp);
  223. }
  224. }
  225. default:
  226. break;
  227. }
  228. return 0;
  229. }
  230. static int gmc_v9_0_process_interrupt(struct amdgpu_device *adev,
  231. struct amdgpu_irq_src *source,
  232. struct amdgpu_iv_entry *entry)
  233. {
  234. struct amdgpu_vmhub *hub = &adev->vmhub[entry->vm_id_src];
  235. uint32_t status = 0;
  236. u64 addr;
  237. addr = (u64)entry->src_data[0] << 12;
  238. addr |= ((u64)entry->src_data[1] & 0xf) << 44;
  239. if (!amdgpu_sriov_vf(adev)) {
  240. status = RREG32(hub->vm_l2_pro_fault_status);
  241. WREG32_P(hub->vm_l2_pro_fault_cntl, 1, ~1);
  242. }
  243. if (printk_ratelimit()) {
  244. dev_err(adev->dev,
  245. "[%s] VMC page fault (src_id:%u ring:%u vm_id:%u pas_id:%u)\n",
  246. entry->vm_id_src ? "mmhub" : "gfxhub",
  247. entry->src_id, entry->ring_id, entry->vm_id,
  248. entry->pas_id);
  249. dev_err(adev->dev, " at page 0x%016llx from %d\n",
  250. addr, entry->client_id);
  251. if (!amdgpu_sriov_vf(adev))
  252. dev_err(adev->dev,
  253. "VM_L2_PROTECTION_FAULT_STATUS:0x%08X\n",
  254. status);
  255. }
  256. return 0;
  257. }
  258. static const struct amdgpu_irq_src_funcs gmc_v9_0_irq_funcs = {
  259. .set = gmc_v9_0_vm_fault_interrupt_state,
  260. .process = gmc_v9_0_process_interrupt,
  261. };
  262. static void gmc_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  263. {
  264. adev->mc.vm_fault.num_types = 1;
  265. adev->mc.vm_fault.funcs = &gmc_v9_0_irq_funcs;
  266. }
  267. static uint32_t gmc_v9_0_get_invalidate_req(unsigned int vm_id)
  268. {
  269. u32 req = 0;
  270. /* invalidate using legacy mode on vm_id*/
  271. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ,
  272. PER_VMID_INVALIDATE_REQ, 1 << vm_id);
  273. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, FLUSH_TYPE, 0);
  274. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PTES, 1);
  275. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE0, 1);
  276. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE1, 1);
  277. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE2, 1);
  278. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L1_PTES, 1);
  279. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ,
  280. CLEAR_PROTECTION_FAULT_STATUS_ADDR, 0);
  281. return req;
  282. }
  283. /*
  284. * GART
  285. * VMID 0 is the physical GPU addresses as used by the kernel.
  286. * VMIDs 1-15 are used for userspace clients and are handled
  287. * by the amdgpu vm/hsa code.
  288. */
  289. /**
  290. * gmc_v9_0_gart_flush_gpu_tlb - gart tlb flush callback
  291. *
  292. * @adev: amdgpu_device pointer
  293. * @vmid: vm instance to flush
  294. *
  295. * Flush the TLB for the requested page table.
  296. */
  297. static void gmc_v9_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  298. uint32_t vmid)
  299. {
  300. /* Use register 17 for GART */
  301. const unsigned eng = 17;
  302. unsigned i, j;
  303. /* flush hdp cache */
  304. if (adev->flags & AMD_IS_APU)
  305. nbio_v7_0_hdp_flush(adev);
  306. else
  307. nbio_v6_1_hdp_flush(adev);
  308. spin_lock(&adev->mc.invalidate_lock);
  309. for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
  310. struct amdgpu_vmhub *hub = &adev->vmhub[i];
  311. u32 tmp = gmc_v9_0_get_invalidate_req(vmid);
  312. WREG32_NO_KIQ(hub->vm_inv_eng0_req + eng, tmp);
  313. /* Busy wait for ACK.*/
  314. for (j = 0; j < 100; j++) {
  315. tmp = RREG32_NO_KIQ(hub->vm_inv_eng0_ack + eng);
  316. tmp &= 1 << vmid;
  317. if (tmp)
  318. break;
  319. cpu_relax();
  320. }
  321. if (j < 100)
  322. continue;
  323. /* Wait for ACK with a delay.*/
  324. for (j = 0; j < adev->usec_timeout; j++) {
  325. tmp = RREG32_NO_KIQ(hub->vm_inv_eng0_ack + eng);
  326. tmp &= 1 << vmid;
  327. if (tmp)
  328. break;
  329. udelay(1);
  330. }
  331. if (j < adev->usec_timeout)
  332. continue;
  333. DRM_ERROR("Timeout waiting for VM flush ACK!\n");
  334. }
  335. spin_unlock(&adev->mc.invalidate_lock);
  336. }
  337. /**
  338. * gmc_v9_0_gart_set_pte_pde - update the page tables using MMIO
  339. *
  340. * @adev: amdgpu_device pointer
  341. * @cpu_pt_addr: cpu address of the page table
  342. * @gpu_page_idx: entry in the page table to update
  343. * @addr: dst addr to write into pte/pde
  344. * @flags: access flags
  345. *
  346. * Update the page tables using the CPU.
  347. */
  348. static int gmc_v9_0_gart_set_pte_pde(struct amdgpu_device *adev,
  349. void *cpu_pt_addr,
  350. uint32_t gpu_page_idx,
  351. uint64_t addr,
  352. uint64_t flags)
  353. {
  354. void __iomem *ptr = (void *)cpu_pt_addr;
  355. uint64_t value;
  356. /*
  357. * PTE format on VEGA 10:
  358. * 63:59 reserved
  359. * 58:57 mtype
  360. * 56 F
  361. * 55 L
  362. * 54 P
  363. * 53 SW
  364. * 52 T
  365. * 50:48 reserved
  366. * 47:12 4k physical page base address
  367. * 11:7 fragment
  368. * 6 write
  369. * 5 read
  370. * 4 exe
  371. * 3 Z
  372. * 2 snooped
  373. * 1 system
  374. * 0 valid
  375. *
  376. * PDE format on VEGA 10:
  377. * 63:59 block fragment size
  378. * 58:55 reserved
  379. * 54 P
  380. * 53:48 reserved
  381. * 47:6 physical base address of PD or PTE
  382. * 5:3 reserved
  383. * 2 C
  384. * 1 system
  385. * 0 valid
  386. */
  387. /*
  388. * The following is for PTE only. GART does not have PDEs.
  389. */
  390. value = addr & 0x0000FFFFFFFFF000ULL;
  391. value |= flags;
  392. writeq(value, ptr + (gpu_page_idx * 8));
  393. return 0;
  394. }
  395. static uint64_t gmc_v9_0_get_vm_pte_flags(struct amdgpu_device *adev,
  396. uint32_t flags)
  397. {
  398. uint64_t pte_flag = 0;
  399. if (flags & AMDGPU_VM_PAGE_EXECUTABLE)
  400. pte_flag |= AMDGPU_PTE_EXECUTABLE;
  401. if (flags & AMDGPU_VM_PAGE_READABLE)
  402. pte_flag |= AMDGPU_PTE_READABLE;
  403. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  404. pte_flag |= AMDGPU_PTE_WRITEABLE;
  405. switch (flags & AMDGPU_VM_MTYPE_MASK) {
  406. case AMDGPU_VM_MTYPE_DEFAULT:
  407. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_NC);
  408. break;
  409. case AMDGPU_VM_MTYPE_NC:
  410. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_NC);
  411. break;
  412. case AMDGPU_VM_MTYPE_WC:
  413. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_WC);
  414. break;
  415. case AMDGPU_VM_MTYPE_CC:
  416. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_CC);
  417. break;
  418. case AMDGPU_VM_MTYPE_UC:
  419. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_UC);
  420. break;
  421. default:
  422. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_NC);
  423. break;
  424. }
  425. if (flags & AMDGPU_VM_PAGE_PRT)
  426. pte_flag |= AMDGPU_PTE_PRT;
  427. return pte_flag;
  428. }
  429. static u64 gmc_v9_0_get_vm_pde(struct amdgpu_device *adev, u64 addr)
  430. {
  431. addr = adev->vm_manager.vram_base_offset + addr - adev->mc.vram_start;
  432. BUG_ON(addr & 0xFFFF00000000003FULL);
  433. return addr;
  434. }
  435. static const struct amdgpu_gart_funcs gmc_v9_0_gart_funcs = {
  436. .flush_gpu_tlb = gmc_v9_0_gart_flush_gpu_tlb,
  437. .set_pte_pde = gmc_v9_0_gart_set_pte_pde,
  438. .get_invalidate_req = gmc_v9_0_get_invalidate_req,
  439. .get_vm_pte_flags = gmc_v9_0_get_vm_pte_flags,
  440. .get_vm_pde = gmc_v9_0_get_vm_pde
  441. };
  442. static void gmc_v9_0_set_gart_funcs(struct amdgpu_device *adev)
  443. {
  444. if (adev->gart.gart_funcs == NULL)
  445. adev->gart.gart_funcs = &gmc_v9_0_gart_funcs;
  446. }
  447. static int gmc_v9_0_early_init(void *handle)
  448. {
  449. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  450. gmc_v9_0_set_gart_funcs(adev);
  451. gmc_v9_0_set_irq_funcs(adev);
  452. return 0;
  453. }
  454. static int gmc_v9_0_ecc_available(struct amdgpu_device *adev)
  455. {
  456. uint32_t reg_val;
  457. uint32_t reg_addr;
  458. uint32_t field_val;
  459. size_t i;
  460. uint32_t fv2;
  461. size_t lost_sheep;
  462. DRM_DEBUG("ecc: gmc_v9_0_ecc_available()\n");
  463. lost_sheep = 0;
  464. for (i = 0; i < ARRAY_SIZE(ecc_umclocalcap_addrs); ++i) {
  465. reg_addr = ecc_umclocalcap_addrs[i];
  466. DRM_DEBUG("ecc: "
  467. "UMCCH_UmcLocalCap[%zu]: reg_addr: 0x%08x\n",
  468. i, reg_addr);
  469. reg_val = RREG32(reg_addr);
  470. field_val = REG_GET_FIELD(reg_val, UMCCH0_0_UmcLocalCap,
  471. EccDis);
  472. DRM_DEBUG("ecc: "
  473. "reg_val: 0x%08x, "
  474. "EccDis: 0x%08x, ",
  475. reg_val, field_val);
  476. if (field_val) {
  477. DRM_ERROR("ecc: UmcLocalCap:EccDis is set.\n");
  478. ++lost_sheep;
  479. }
  480. }
  481. for (i = 0; i < ARRAY_SIZE(ecc_umcch_umc_config_addrs); ++i) {
  482. reg_addr = ecc_umcch_umc_config_addrs[i];
  483. DRM_DEBUG("ecc: "
  484. "UMCCH0_0_UMC_CONFIG[%zu]: reg_addr: 0x%08x",
  485. i, reg_addr);
  486. reg_val = RREG32(reg_addr);
  487. field_val = REG_GET_FIELD(reg_val, UMCCH0_0_UMC_CONFIG,
  488. DramReady);
  489. DRM_DEBUG("ecc: "
  490. "reg_val: 0x%08x, "
  491. "DramReady: 0x%08x\n",
  492. reg_val, field_val);
  493. if (!field_val) {
  494. DRM_ERROR("ecc: UMC_CONFIG:DramReady is not set.\n");
  495. ++lost_sheep;
  496. }
  497. }
  498. for (i = 0; i < ARRAY_SIZE(ecc_umcch_eccctrl_addrs); ++i) {
  499. reg_addr = ecc_umcch_eccctrl_addrs[i];
  500. DRM_DEBUG("ecc: "
  501. "UMCCH_EccCtrl[%zu]: reg_addr: 0x%08x, ",
  502. i, reg_addr);
  503. reg_val = RREG32(reg_addr);
  504. field_val = REG_GET_FIELD(reg_val, UMCCH0_0_EccCtrl,
  505. WrEccEn);
  506. fv2 = REG_GET_FIELD(reg_val, UMCCH0_0_EccCtrl,
  507. RdEccEn);
  508. DRM_DEBUG("ecc: "
  509. "reg_val: 0x%08x, "
  510. "WrEccEn: 0x%08x, "
  511. "RdEccEn: 0x%08x\n",
  512. reg_val, field_val, fv2);
  513. if (!field_val) {
  514. DRM_DEBUG("ecc: WrEccEn is not set\n");
  515. ++lost_sheep;
  516. }
  517. if (!fv2) {
  518. DRM_DEBUG("ecc: RdEccEn is not set\n");
  519. ++lost_sheep;
  520. }
  521. }
  522. DRM_DEBUG("ecc: lost_sheep: %zu\n", lost_sheep);
  523. return lost_sheep == 0;
  524. }
  525. static int gmc_v9_0_late_init(void *handle)
  526. {
  527. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  528. /*
  529. * The latest engine allocation on gfx9 is:
  530. * Engine 0, 1: idle
  531. * Engine 2, 3: firmware
  532. * Engine 4~13: amdgpu ring, subject to change when ring number changes
  533. * Engine 14~15: idle
  534. * Engine 16: kfd tlb invalidation
  535. * Engine 17: Gart flushes
  536. */
  537. unsigned vm_inv_eng[AMDGPU_MAX_VMHUBS] = { 4, 4 };
  538. unsigned i;
  539. int r;
  540. for(i = 0; i < adev->num_rings; ++i) {
  541. struct amdgpu_ring *ring = adev->rings[i];
  542. unsigned vmhub = ring->funcs->vmhub;
  543. ring->vm_inv_eng = vm_inv_eng[vmhub]++;
  544. dev_info(adev->dev, "ring %u(%s) uses VM inv eng %u on hub %u\n",
  545. ring->idx, ring->name, ring->vm_inv_eng,
  546. ring->funcs->vmhub);
  547. }
  548. /* Engine 16 is used for KFD and 17 for GART flushes */
  549. for(i = 0; i < AMDGPU_MAX_VMHUBS; ++i)
  550. BUG_ON(vm_inv_eng[i] > 16);
  551. r = gmc_v9_0_ecc_available(adev);
  552. if (r == 1) {
  553. DRM_INFO("ECC is active.\n");
  554. } else if (r == 0) {
  555. DRM_INFO("ECC is not present.\n");
  556. } else {
  557. DRM_ERROR("gmc_v9_0_ecc_available() failed. r: %d\n", r);
  558. return r;
  559. }
  560. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  561. }
  562. static void gmc_v9_0_vram_gtt_location(struct amdgpu_device *adev,
  563. struct amdgpu_mc *mc)
  564. {
  565. u64 base = 0;
  566. if (!amdgpu_sriov_vf(adev))
  567. base = mmhub_v1_0_get_fb_location(adev);
  568. amdgpu_vram_location(adev, &adev->mc, base);
  569. amdgpu_gart_location(adev, mc);
  570. /* base offset of vram pages */
  571. if (adev->flags & AMD_IS_APU)
  572. adev->vm_manager.vram_base_offset = gfxhub_v1_0_get_mc_fb_offset(adev);
  573. else
  574. adev->vm_manager.vram_base_offset = 0;
  575. }
  576. /**
  577. * gmc_v9_0_mc_init - initialize the memory controller driver params
  578. *
  579. * @adev: amdgpu_device pointer
  580. *
  581. * Look up the amount of vram, vram width, and decide how to place
  582. * vram and gart within the GPU's physical address space.
  583. * Returns 0 for success.
  584. */
  585. static int gmc_v9_0_mc_init(struct amdgpu_device *adev)
  586. {
  587. u32 tmp;
  588. int chansize, numchan;
  589. int r;
  590. adev->mc.vram_width = amdgpu_atomfirmware_get_vram_width(adev);
  591. if (!adev->mc.vram_width) {
  592. /* hbm memory channel size */
  593. chansize = 128;
  594. tmp = RREG32_SOC15(DF, 0, mmDF_CS_AON0_DramBaseAddress0);
  595. tmp &= DF_CS_AON0_DramBaseAddress0__IntLvNumChan_MASK;
  596. tmp >>= DF_CS_AON0_DramBaseAddress0__IntLvNumChan__SHIFT;
  597. switch (tmp) {
  598. case 0:
  599. default:
  600. numchan = 1;
  601. break;
  602. case 1:
  603. numchan = 2;
  604. break;
  605. case 2:
  606. numchan = 0;
  607. break;
  608. case 3:
  609. numchan = 4;
  610. break;
  611. case 4:
  612. numchan = 0;
  613. break;
  614. case 5:
  615. numchan = 8;
  616. break;
  617. case 6:
  618. numchan = 0;
  619. break;
  620. case 7:
  621. numchan = 16;
  622. break;
  623. case 8:
  624. numchan = 2;
  625. break;
  626. }
  627. adev->mc.vram_width = numchan * chansize;
  628. }
  629. /* size in MB on si */
  630. adev->mc.mc_vram_size =
  631. ((adev->flags & AMD_IS_APU) ? nbio_v7_0_get_memsize(adev) :
  632. nbio_v6_1_get_memsize(adev)) * 1024ULL * 1024ULL;
  633. adev->mc.real_vram_size = adev->mc.mc_vram_size;
  634. if (!(adev->flags & AMD_IS_APU)) {
  635. r = amdgpu_device_resize_fb_bar(adev);
  636. if (r)
  637. return r;
  638. }
  639. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  640. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  641. /* In case the PCI BAR is larger than the actual amount of vram */
  642. adev->mc.visible_vram_size = adev->mc.aper_size;
  643. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  644. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  645. /* set the gart size */
  646. if (amdgpu_gart_size == -1) {
  647. switch (adev->asic_type) {
  648. case CHIP_VEGA10: /* all engines support GPUVM */
  649. default:
  650. adev->mc.gart_size = 256ULL << 20;
  651. break;
  652. case CHIP_RAVEN: /* DCE SG support */
  653. adev->mc.gart_size = 1024ULL << 20;
  654. break;
  655. }
  656. } else {
  657. adev->mc.gart_size = (u64)amdgpu_gart_size << 20;
  658. }
  659. gmc_v9_0_vram_gtt_location(adev, &adev->mc);
  660. return 0;
  661. }
  662. static int gmc_v9_0_gart_init(struct amdgpu_device *adev)
  663. {
  664. int r;
  665. if (adev->gart.robj) {
  666. WARN(1, "VEGA10 PCIE GART already initialized\n");
  667. return 0;
  668. }
  669. /* Initialize common gart structure */
  670. r = amdgpu_gart_init(adev);
  671. if (r)
  672. return r;
  673. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  674. adev->gart.gart_pte_flags = AMDGPU_PTE_MTYPE(MTYPE_UC) |
  675. AMDGPU_PTE_EXECUTABLE;
  676. return amdgpu_gart_table_vram_alloc(adev);
  677. }
  678. static int gmc_v9_0_sw_init(void *handle)
  679. {
  680. int r;
  681. int dma_bits;
  682. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  683. gfxhub_v1_0_init(adev);
  684. mmhub_v1_0_init(adev);
  685. spin_lock_init(&adev->mc.invalidate_lock);
  686. switch (adev->asic_type) {
  687. case CHIP_RAVEN:
  688. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  689. if (adev->rev_id == 0x0 || adev->rev_id == 0x1) {
  690. adev->vm_manager.max_pfn = 1ULL << 36;
  691. adev->vm_manager.block_size = 9;
  692. adev->vm_manager.num_level = 3;
  693. amdgpu_vm_set_fragment_size(adev, 9);
  694. } else {
  695. /* vm_size is 64GB for legacy 2-level page support */
  696. amdgpu_vm_adjust_size(adev, 64, 9);
  697. adev->vm_manager.num_level = 1;
  698. }
  699. break;
  700. case CHIP_VEGA10:
  701. /* XXX Don't know how to get VRAM type yet. */
  702. adev->mc.vram_type = AMDGPU_VRAM_TYPE_HBM;
  703. /*
  704. * To fulfill 4-level page support,
  705. * vm size is 256TB (48bit), maximum size of Vega10,
  706. * block size 512 (9bit)
  707. */
  708. adev->vm_manager.max_pfn = 1ULL << 36;
  709. adev->vm_manager.block_size = 9;
  710. adev->vm_manager.num_level = 3;
  711. amdgpu_vm_set_fragment_size(adev, 9);
  712. break;
  713. default:
  714. break;
  715. }
  716. DRM_INFO("vm size is %llu GB, block size is %u-bit, fragment size is %u-bit\n",
  717. adev->vm_manager.max_pfn >> 18, adev->vm_manager.block_size,
  718. adev->vm_manager.fragment_size);
  719. /* This interrupt is VMC page fault.*/
  720. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_VMC, 0,
  721. &adev->mc.vm_fault);
  722. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_UTCL2, 0,
  723. &adev->mc.vm_fault);
  724. if (r)
  725. return r;
  726. /* Set the internal MC address mask
  727. * This is the max address of the GPU's
  728. * internal address space.
  729. */
  730. adev->mc.mc_mask = 0xffffffffffffULL; /* 48 bit MC */
  731. /*
  732. * It needs to reserve 8M stolen memory for vega10
  733. * TODO: Figure out how to avoid that...
  734. */
  735. adev->mc.stolen_size = 8 * 1024 * 1024;
  736. /* set DMA mask + need_dma32 flags.
  737. * PCIE - can handle 44-bits.
  738. * IGP - can handle 44-bits
  739. * PCI - dma32 for legacy pci gart, 44 bits on vega10
  740. */
  741. adev->need_dma32 = false;
  742. dma_bits = adev->need_dma32 ? 32 : 44;
  743. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  744. if (r) {
  745. adev->need_dma32 = true;
  746. dma_bits = 32;
  747. printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
  748. }
  749. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  750. if (r) {
  751. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  752. printk(KERN_WARNING "amdgpu: No coherent DMA available.\n");
  753. }
  754. r = gmc_v9_0_mc_init(adev);
  755. if (r)
  756. return r;
  757. /* Memory manager */
  758. r = amdgpu_bo_init(adev);
  759. if (r)
  760. return r;
  761. r = gmc_v9_0_gart_init(adev);
  762. if (r)
  763. return r;
  764. /*
  765. * number of VMs
  766. * VMID 0 is reserved for System
  767. * amdgpu graphics/compute will use VMIDs 1-7
  768. * amdkfd will use VMIDs 8-15
  769. */
  770. adev->vm_manager.id_mgr[AMDGPU_GFXHUB].num_ids = AMDGPU_NUM_OF_VMIDS;
  771. adev->vm_manager.id_mgr[AMDGPU_MMHUB].num_ids = AMDGPU_NUM_OF_VMIDS;
  772. amdgpu_vm_manager_init(adev);
  773. return 0;
  774. }
  775. /**
  776. * gmc_v9_0_gart_fini - vm fini callback
  777. *
  778. * @adev: amdgpu_device pointer
  779. *
  780. * Tears down the driver GART/VM setup (CIK).
  781. */
  782. static void gmc_v9_0_gart_fini(struct amdgpu_device *adev)
  783. {
  784. amdgpu_gart_table_vram_free(adev);
  785. amdgpu_gart_fini(adev);
  786. }
  787. static int gmc_v9_0_sw_fini(void *handle)
  788. {
  789. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  790. amdgpu_gem_force_release(adev);
  791. amdgpu_vm_manager_fini(adev);
  792. gmc_v9_0_gart_fini(adev);
  793. amdgpu_bo_fini(adev);
  794. return 0;
  795. }
  796. static void gmc_v9_0_init_golden_registers(struct amdgpu_device *adev)
  797. {
  798. switch (adev->asic_type) {
  799. case CHIP_VEGA10:
  800. amdgpu_program_register_sequence(adev,
  801. golden_settings_mmhub_1_0_0,
  802. ARRAY_SIZE(golden_settings_mmhub_1_0_0));
  803. amdgpu_program_register_sequence(adev,
  804. golden_settings_athub_1_0_0,
  805. ARRAY_SIZE(golden_settings_athub_1_0_0));
  806. break;
  807. case CHIP_RAVEN:
  808. amdgpu_program_register_sequence(adev,
  809. golden_settings_athub_1_0_0,
  810. ARRAY_SIZE(golden_settings_athub_1_0_0));
  811. break;
  812. default:
  813. break;
  814. }
  815. }
  816. /**
  817. * gmc_v9_0_gart_enable - gart enable
  818. *
  819. * @adev: amdgpu_device pointer
  820. */
  821. static int gmc_v9_0_gart_enable(struct amdgpu_device *adev)
  822. {
  823. int r;
  824. bool value;
  825. u32 tmp;
  826. amdgpu_program_register_sequence(adev,
  827. golden_settings_vega10_hdp,
  828. ARRAY_SIZE(golden_settings_vega10_hdp));
  829. if (adev->gart.robj == NULL) {
  830. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  831. return -EINVAL;
  832. }
  833. r = amdgpu_gart_table_vram_pin(adev);
  834. if (r)
  835. return r;
  836. switch (adev->asic_type) {
  837. case CHIP_RAVEN:
  838. mmhub_v1_0_initialize_power_gating(adev);
  839. mmhub_v1_0_update_power_gating(adev, true);
  840. break;
  841. default:
  842. break;
  843. }
  844. r = gfxhub_v1_0_gart_enable(adev);
  845. if (r)
  846. return r;
  847. r = mmhub_v1_0_gart_enable(adev);
  848. if (r)
  849. return r;
  850. WREG32_FIELD15(HDP, 0, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 1);
  851. tmp = RREG32_SOC15(HDP, 0, mmHDP_HOST_PATH_CNTL);
  852. WREG32_SOC15(HDP, 0, mmHDP_HOST_PATH_CNTL, tmp);
  853. /* After HDP is initialized, flush HDP.*/
  854. if (adev->flags & AMD_IS_APU)
  855. nbio_v7_0_hdp_flush(adev);
  856. else
  857. nbio_v6_1_hdp_flush(adev);
  858. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  859. value = false;
  860. else
  861. value = true;
  862. gfxhub_v1_0_set_fault_enable_default(adev, value);
  863. mmhub_v1_0_set_fault_enable_default(adev, value);
  864. gmc_v9_0_gart_flush_gpu_tlb(adev, 0);
  865. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  866. (unsigned)(adev->mc.gart_size >> 20),
  867. (unsigned long long)adev->gart.table_addr);
  868. adev->gart.ready = true;
  869. return 0;
  870. }
  871. static int gmc_v9_0_hw_init(void *handle)
  872. {
  873. int r;
  874. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  875. /* The sequence of these two function calls matters.*/
  876. gmc_v9_0_init_golden_registers(adev);
  877. if (adev->mode_info.num_crtc) {
  878. /* Lockout access through VGA aperture*/
  879. WREG32_FIELD15(DCE, 0, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  880. /* disable VGA render */
  881. WREG32_FIELD15(DCE, 0, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  882. }
  883. r = gmc_v9_0_gart_enable(adev);
  884. return r;
  885. }
  886. /**
  887. * gmc_v9_0_gart_disable - gart disable
  888. *
  889. * @adev: amdgpu_device pointer
  890. *
  891. * This disables all VM page table.
  892. */
  893. static void gmc_v9_0_gart_disable(struct amdgpu_device *adev)
  894. {
  895. gfxhub_v1_0_gart_disable(adev);
  896. mmhub_v1_0_gart_disable(adev);
  897. amdgpu_gart_table_vram_unpin(adev);
  898. }
  899. static int gmc_v9_0_hw_fini(void *handle)
  900. {
  901. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  902. if (amdgpu_sriov_vf(adev)) {
  903. /* full access mode, so don't touch any GMC register */
  904. DRM_DEBUG("For SRIOV client, shouldn't do anything.\n");
  905. return 0;
  906. }
  907. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  908. gmc_v9_0_gart_disable(adev);
  909. return 0;
  910. }
  911. static int gmc_v9_0_suspend(void *handle)
  912. {
  913. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  914. return gmc_v9_0_hw_fini(adev);
  915. }
  916. static int gmc_v9_0_resume(void *handle)
  917. {
  918. int r;
  919. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  920. r = gmc_v9_0_hw_init(adev);
  921. if (r)
  922. return r;
  923. amdgpu_vm_reset_all_ids(adev);
  924. return 0;
  925. }
  926. static bool gmc_v9_0_is_idle(void *handle)
  927. {
  928. /* MC is always ready in GMC v9.*/
  929. return true;
  930. }
  931. static int gmc_v9_0_wait_for_idle(void *handle)
  932. {
  933. /* There is no need to wait for MC idle in GMC v9.*/
  934. return 0;
  935. }
  936. static int gmc_v9_0_soft_reset(void *handle)
  937. {
  938. /* XXX for emulation.*/
  939. return 0;
  940. }
  941. static int gmc_v9_0_set_clockgating_state(void *handle,
  942. enum amd_clockgating_state state)
  943. {
  944. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  945. return mmhub_v1_0_set_clockgating(adev, state);
  946. }
  947. static void gmc_v9_0_get_clockgating_state(void *handle, u32 *flags)
  948. {
  949. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  950. mmhub_v1_0_get_clockgating(adev, flags);
  951. }
  952. static int gmc_v9_0_set_powergating_state(void *handle,
  953. enum amd_powergating_state state)
  954. {
  955. return 0;
  956. }
  957. const struct amd_ip_funcs gmc_v9_0_ip_funcs = {
  958. .name = "gmc_v9_0",
  959. .early_init = gmc_v9_0_early_init,
  960. .late_init = gmc_v9_0_late_init,
  961. .sw_init = gmc_v9_0_sw_init,
  962. .sw_fini = gmc_v9_0_sw_fini,
  963. .hw_init = gmc_v9_0_hw_init,
  964. .hw_fini = gmc_v9_0_hw_fini,
  965. .suspend = gmc_v9_0_suspend,
  966. .resume = gmc_v9_0_resume,
  967. .is_idle = gmc_v9_0_is_idle,
  968. .wait_for_idle = gmc_v9_0_wait_for_idle,
  969. .soft_reset = gmc_v9_0_soft_reset,
  970. .set_clockgating_state = gmc_v9_0_set_clockgating_state,
  971. .set_powergating_state = gmc_v9_0_set_powergating_state,
  972. .get_clockgating_state = gmc_v9_0_get_clockgating_state,
  973. };
  974. const struct amdgpu_ip_block_version gmc_v9_0_ip_block =
  975. {
  976. .type = AMD_IP_BLOCK_TYPE_GMC,
  977. .major = 9,
  978. .minor = 0,
  979. .rev = 0,
  980. .funcs = &gmc_v9_0_ip_funcs,
  981. };