gfx_v9_0.c 139 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_gfx.h"
  28. #include "soc15.h"
  29. #include "soc15d.h"
  30. #include "vega10/soc15ip.h"
  31. #include "gc/gc_9_0_offset.h"
  32. #include "gc/gc_9_0_sh_mask.h"
  33. #include "vega10/vega10_enum.h"
  34. #include "hdp/hdp_4_0_offset.h"
  35. #include "soc15_common.h"
  36. #include "clearstate_gfx9.h"
  37. #include "v9_structs.h"
  38. #define GFX9_NUM_GFX_RINGS 1
  39. #define GFX9_MEC_HPD_SIZE 2048
  40. #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L
  41. #define RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET 0x00000000L
  42. #define GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH 34
  43. #define mmPWR_MISC_CNTL_STATUS 0x0183
  44. #define mmPWR_MISC_CNTL_STATUS_BASE_IDX 0
  45. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT 0x0
  46. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT 0x1
  47. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK 0x00000001L
  48. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK 0x00000006L
  49. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  50. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  51. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  52. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  53. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  54. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  55. MODULE_FIRMWARE("amdgpu/raven_ce.bin");
  56. MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
  57. MODULE_FIRMWARE("amdgpu/raven_me.bin");
  58. MODULE_FIRMWARE("amdgpu/raven_mec.bin");
  59. MODULE_FIRMWARE("amdgpu/raven_mec2.bin");
  60. MODULE_FIRMWARE("amdgpu/raven_rlc.bin");
  61. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  62. {
  63. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE),
  64. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  65. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0),
  66. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0) },
  67. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_BASE),
  68. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_SIZE),
  69. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID1),
  70. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID1) },
  71. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_BASE),
  72. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_SIZE),
  73. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID2),
  74. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID2) },
  75. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_BASE),
  76. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_SIZE),
  77. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID3),
  78. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID3) },
  79. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_BASE),
  80. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_SIZE),
  81. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID4),
  82. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID4) },
  83. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_BASE),
  84. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_SIZE),
  85. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID5),
  86. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID5) },
  87. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_BASE),
  88. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_SIZE),
  89. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID6),
  90. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID6) },
  91. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_BASE),
  92. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_SIZE),
  93. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID7),
  94. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID7) },
  95. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_BASE),
  96. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_SIZE),
  97. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID8),
  98. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID8) },
  99. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_BASE),
  100. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_SIZE),
  101. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID9),
  102. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID9) },
  103. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_BASE),
  104. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_SIZE),
  105. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID10),
  106. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID10) },
  107. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_BASE),
  108. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_SIZE),
  109. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID11),
  110. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID11) },
  111. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_BASE),
  112. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_SIZE),
  113. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID12),
  114. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID12)},
  115. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_BASE),
  116. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_SIZE),
  117. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID13),
  118. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID13) },
  119. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_BASE),
  120. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_SIZE),
  121. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID14),
  122. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID14) },
  123. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_BASE),
  124. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_SIZE),
  125. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID15),
  126. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID15) }
  127. };
  128. static const u32 golden_settings_gc_9_0[] =
  129. {
  130. SOC15_REG_OFFSET(GC, 0, mmCPC_UTCL1_CNTL), 0x08000000, 0x08000080,
  131. SOC15_REG_OFFSET(GC, 0, mmCPF_UTCL1_CNTL), 0x08000000, 0x08000080,
  132. SOC15_REG_OFFSET(GC, 0, mmCPG_UTCL1_CNTL), 0x08000000, 0x08000080,
  133. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  134. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  135. SOC15_REG_OFFSET(GC, 0, mmIA_UTCL1_CNTL), 0x08000000, 0x08000080,
  136. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  137. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  138. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  139. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_0), 0x08000000, 0x08000080,
  140. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_1), 0x08000000, 0x08000080,
  141. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_2), 0x08000000, 0x08000080,
  142. SOC15_REG_OFFSET(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL), 0x08000000, 0x08000080,
  143. SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_UTCL1_CNTL), 0x08000000, 0x08000080,
  144. SOC15_REG_OFFSET(GC, 0, mmSH_MEM_CONFIG), 0x00001000, 0x00001000,
  145. SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_1), 0x0000000f, 0x01000107,
  146. SOC15_REG_OFFSET(GC, 0, mmSQC_CONFIG), 0x03000000, 0x020a2000,
  147. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  148. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x4a2c0e68,
  149. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0xb5d3f197,
  150. SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION), 0x3fff3af3, 0x19200000,
  151. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000003ff,
  152. SOC15_REG_OFFSET(GC, 0, mmWD_UTCL1_CNTL), 0x08000000, 0x08000080
  153. };
  154. static const u32 golden_settings_gc_9_0_vg10[] =
  155. {
  156. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0x0000f000, 0x00012107,
  157. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  158. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x2a114042,
  159. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x2a114042,
  160. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0x00008000, 0x00048000,
  161. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  162. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x00001800, 0x00000800
  163. };
  164. static const u32 golden_settings_gc_9_1[] =
  165. {
  166. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0xfffdf3cf, 0x00014104,
  167. SOC15_REG_OFFSET(GC, 0, mmCPC_UTCL1_CNTL), 0x08000000, 0x08000080,
  168. SOC15_REG_OFFSET(GC, 0, mmCPF_UTCL1_CNTL), 0x08000000, 0x08000080,
  169. SOC15_REG_OFFSET(GC, 0, mmCPG_UTCL1_CNTL), 0x08000000, 0x08000080,
  170. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  171. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  172. SOC15_REG_OFFSET(GC, 0, mmIA_UTCL1_CNTL), 0x08000000, 0x08000080,
  173. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  174. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  175. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  176. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_0), 0x08000000, 0x08000080,
  177. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_1), 0x08000000, 0x08000080,
  178. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_2), 0x08000000, 0x08000080,
  179. SOC15_REG_OFFSET(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL), 0x08000000, 0x08000080,
  180. SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_UTCL1_CNTL), 0x08000000, 0x08000080,
  181. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  182. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x00000000,
  183. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0x00003120,
  184. SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION), 0x3fff3af3, 0x19200000,
  185. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000000ff,
  186. SOC15_REG_OFFSET(GC, 0, mmWD_UTCL1_CNTL), 0x08000000, 0x08000080
  187. };
  188. static const u32 golden_settings_gc_9_1_rv1[] =
  189. {
  190. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  191. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x24000042,
  192. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x24000042,
  193. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0xffffffff, 0x04048000,
  194. SOC15_REG_OFFSET(GC, 0, mmPA_SC_MODE_CNTL_1), 0x06000000, 0x06000000,
  195. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  196. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x01bd9f33, 0x00000800
  197. };
  198. static const u32 golden_settings_gc_9_x_common[] =
  199. {
  200. SOC15_REG_OFFSET(GC, 0, mmGRBM_CAM_INDEX), 0xffffffff, 0x00000000,
  201. SOC15_REG_OFFSET(GC, 0, mmGRBM_CAM_DATA), 0xffffffff, 0x2544c382
  202. };
  203. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  204. #define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x24000042
  205. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  206. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  207. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  208. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  209. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  210. struct amdgpu_cu_info *cu_info);
  211. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  212. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  213. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  214. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  215. {
  216. switch (adev->asic_type) {
  217. case CHIP_VEGA10:
  218. amdgpu_program_register_sequence(adev,
  219. golden_settings_gc_9_0,
  220. ARRAY_SIZE(golden_settings_gc_9_0));
  221. amdgpu_program_register_sequence(adev,
  222. golden_settings_gc_9_0_vg10,
  223. ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  224. break;
  225. case CHIP_RAVEN:
  226. amdgpu_program_register_sequence(adev,
  227. golden_settings_gc_9_1,
  228. ARRAY_SIZE(golden_settings_gc_9_1));
  229. amdgpu_program_register_sequence(adev,
  230. golden_settings_gc_9_1_rv1,
  231. ARRAY_SIZE(golden_settings_gc_9_1_rv1));
  232. break;
  233. default:
  234. break;
  235. }
  236. amdgpu_program_register_sequence(adev, golden_settings_gc_9_x_common,
  237. (const u32)ARRAY_SIZE(golden_settings_gc_9_x_common));
  238. }
  239. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  240. {
  241. adev->gfx.scratch.num_reg = 8;
  242. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  243. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  244. }
  245. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  246. bool wc, uint32_t reg, uint32_t val)
  247. {
  248. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  249. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  250. WRITE_DATA_DST_SEL(0) |
  251. (wc ? WR_CONFIRM : 0));
  252. amdgpu_ring_write(ring, reg);
  253. amdgpu_ring_write(ring, 0);
  254. amdgpu_ring_write(ring, val);
  255. }
  256. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  257. int mem_space, int opt, uint32_t addr0,
  258. uint32_t addr1, uint32_t ref, uint32_t mask,
  259. uint32_t inv)
  260. {
  261. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  262. amdgpu_ring_write(ring,
  263. /* memory (1) or register (0) */
  264. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  265. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  266. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  267. WAIT_REG_MEM_ENGINE(eng_sel)));
  268. if (mem_space)
  269. BUG_ON(addr0 & 0x3); /* Dword align */
  270. amdgpu_ring_write(ring, addr0);
  271. amdgpu_ring_write(ring, addr1);
  272. amdgpu_ring_write(ring, ref);
  273. amdgpu_ring_write(ring, mask);
  274. amdgpu_ring_write(ring, inv); /* poll interval */
  275. }
  276. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  277. {
  278. struct amdgpu_device *adev = ring->adev;
  279. uint32_t scratch;
  280. uint32_t tmp = 0;
  281. unsigned i;
  282. int r;
  283. r = amdgpu_gfx_scratch_get(adev, &scratch);
  284. if (r) {
  285. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  286. return r;
  287. }
  288. WREG32(scratch, 0xCAFEDEAD);
  289. r = amdgpu_ring_alloc(ring, 3);
  290. if (r) {
  291. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  292. ring->idx, r);
  293. amdgpu_gfx_scratch_free(adev, scratch);
  294. return r;
  295. }
  296. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  297. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  298. amdgpu_ring_write(ring, 0xDEADBEEF);
  299. amdgpu_ring_commit(ring);
  300. for (i = 0; i < adev->usec_timeout; i++) {
  301. tmp = RREG32(scratch);
  302. if (tmp == 0xDEADBEEF)
  303. break;
  304. DRM_UDELAY(1);
  305. }
  306. if (i < adev->usec_timeout) {
  307. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  308. ring->idx, i);
  309. } else {
  310. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  311. ring->idx, scratch, tmp);
  312. r = -EINVAL;
  313. }
  314. amdgpu_gfx_scratch_free(adev, scratch);
  315. return r;
  316. }
  317. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  318. {
  319. struct amdgpu_device *adev = ring->adev;
  320. struct amdgpu_ib ib;
  321. struct dma_fence *f = NULL;
  322. uint32_t scratch;
  323. uint32_t tmp = 0;
  324. long r;
  325. r = amdgpu_gfx_scratch_get(adev, &scratch);
  326. if (r) {
  327. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  328. return r;
  329. }
  330. WREG32(scratch, 0xCAFEDEAD);
  331. memset(&ib, 0, sizeof(ib));
  332. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  333. if (r) {
  334. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  335. goto err1;
  336. }
  337. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  338. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  339. ib.ptr[2] = 0xDEADBEEF;
  340. ib.length_dw = 3;
  341. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  342. if (r)
  343. goto err2;
  344. r = dma_fence_wait_timeout(f, false, timeout);
  345. if (r == 0) {
  346. DRM_ERROR("amdgpu: IB test timed out.\n");
  347. r = -ETIMEDOUT;
  348. goto err2;
  349. } else if (r < 0) {
  350. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  351. goto err2;
  352. }
  353. tmp = RREG32(scratch);
  354. if (tmp == 0xDEADBEEF) {
  355. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  356. r = 0;
  357. } else {
  358. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  359. scratch, tmp);
  360. r = -EINVAL;
  361. }
  362. err2:
  363. amdgpu_ib_free(adev, &ib, NULL);
  364. dma_fence_put(f);
  365. err1:
  366. amdgpu_gfx_scratch_free(adev, scratch);
  367. return r;
  368. }
  369. static void gfx_v9_0_free_microcode(struct amdgpu_device *adev)
  370. {
  371. release_firmware(adev->gfx.pfp_fw);
  372. adev->gfx.pfp_fw = NULL;
  373. release_firmware(adev->gfx.me_fw);
  374. adev->gfx.me_fw = NULL;
  375. release_firmware(adev->gfx.ce_fw);
  376. adev->gfx.ce_fw = NULL;
  377. release_firmware(adev->gfx.rlc_fw);
  378. adev->gfx.rlc_fw = NULL;
  379. release_firmware(adev->gfx.mec_fw);
  380. adev->gfx.mec_fw = NULL;
  381. release_firmware(adev->gfx.mec2_fw);
  382. adev->gfx.mec2_fw = NULL;
  383. kfree(adev->gfx.rlc.register_list_format);
  384. }
  385. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  386. {
  387. const char *chip_name;
  388. char fw_name[30];
  389. int err;
  390. struct amdgpu_firmware_info *info = NULL;
  391. const struct common_firmware_header *header = NULL;
  392. const struct gfx_firmware_header_v1_0 *cp_hdr;
  393. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  394. unsigned int *tmp = NULL;
  395. unsigned int i = 0;
  396. DRM_DEBUG("\n");
  397. switch (adev->asic_type) {
  398. case CHIP_VEGA10:
  399. chip_name = "vega10";
  400. break;
  401. case CHIP_RAVEN:
  402. chip_name = "raven";
  403. break;
  404. default:
  405. BUG();
  406. }
  407. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  408. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  409. if (err)
  410. goto out;
  411. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  412. if (err)
  413. goto out;
  414. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  415. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  416. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  417. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  418. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  419. if (err)
  420. goto out;
  421. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  422. if (err)
  423. goto out;
  424. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  425. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  426. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  427. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  428. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  429. if (err)
  430. goto out;
  431. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  432. if (err)
  433. goto out;
  434. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  435. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  436. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  437. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  438. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  439. if (err)
  440. goto out;
  441. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  442. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  443. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  444. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  445. adev->gfx.rlc.save_and_restore_offset =
  446. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  447. adev->gfx.rlc.clear_state_descriptor_offset =
  448. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  449. adev->gfx.rlc.avail_scratch_ram_locations =
  450. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  451. adev->gfx.rlc.reg_restore_list_size =
  452. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  453. adev->gfx.rlc.reg_list_format_start =
  454. le32_to_cpu(rlc_hdr->reg_list_format_start);
  455. adev->gfx.rlc.reg_list_format_separate_start =
  456. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  457. adev->gfx.rlc.starting_offsets_start =
  458. le32_to_cpu(rlc_hdr->starting_offsets_start);
  459. adev->gfx.rlc.reg_list_format_size_bytes =
  460. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  461. adev->gfx.rlc.reg_list_size_bytes =
  462. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  463. adev->gfx.rlc.register_list_format =
  464. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  465. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  466. if (!adev->gfx.rlc.register_list_format) {
  467. err = -ENOMEM;
  468. goto out;
  469. }
  470. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  471. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  472. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  473. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  474. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  475. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  476. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  477. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  478. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  479. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  480. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  481. if (err)
  482. goto out;
  483. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  484. if (err)
  485. goto out;
  486. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  487. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  488. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  489. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  490. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  491. if (!err) {
  492. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  493. if (err)
  494. goto out;
  495. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  496. adev->gfx.mec2_fw->data;
  497. adev->gfx.mec2_fw_version =
  498. le32_to_cpu(cp_hdr->header.ucode_version);
  499. adev->gfx.mec2_feature_version =
  500. le32_to_cpu(cp_hdr->ucode_feature_version);
  501. } else {
  502. err = 0;
  503. adev->gfx.mec2_fw = NULL;
  504. }
  505. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  506. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  507. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  508. info->fw = adev->gfx.pfp_fw;
  509. header = (const struct common_firmware_header *)info->fw->data;
  510. adev->firmware.fw_size +=
  511. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  512. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  513. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  514. info->fw = adev->gfx.me_fw;
  515. header = (const struct common_firmware_header *)info->fw->data;
  516. adev->firmware.fw_size +=
  517. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  518. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  519. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  520. info->fw = adev->gfx.ce_fw;
  521. header = (const struct common_firmware_header *)info->fw->data;
  522. adev->firmware.fw_size +=
  523. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  524. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  525. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  526. info->fw = adev->gfx.rlc_fw;
  527. header = (const struct common_firmware_header *)info->fw->data;
  528. adev->firmware.fw_size +=
  529. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  530. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  531. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  532. info->fw = adev->gfx.mec_fw;
  533. header = (const struct common_firmware_header *)info->fw->data;
  534. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  535. adev->firmware.fw_size +=
  536. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  537. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  538. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  539. info->fw = adev->gfx.mec_fw;
  540. adev->firmware.fw_size +=
  541. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  542. if (adev->gfx.mec2_fw) {
  543. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  544. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  545. info->fw = adev->gfx.mec2_fw;
  546. header = (const struct common_firmware_header *)info->fw->data;
  547. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  548. adev->firmware.fw_size +=
  549. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  550. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  551. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  552. info->fw = adev->gfx.mec2_fw;
  553. adev->firmware.fw_size +=
  554. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  555. }
  556. }
  557. out:
  558. if (err) {
  559. dev_err(adev->dev,
  560. "gfx9: Failed to load firmware \"%s\"\n",
  561. fw_name);
  562. release_firmware(adev->gfx.pfp_fw);
  563. adev->gfx.pfp_fw = NULL;
  564. release_firmware(adev->gfx.me_fw);
  565. adev->gfx.me_fw = NULL;
  566. release_firmware(adev->gfx.ce_fw);
  567. adev->gfx.ce_fw = NULL;
  568. release_firmware(adev->gfx.rlc_fw);
  569. adev->gfx.rlc_fw = NULL;
  570. release_firmware(adev->gfx.mec_fw);
  571. adev->gfx.mec_fw = NULL;
  572. release_firmware(adev->gfx.mec2_fw);
  573. adev->gfx.mec2_fw = NULL;
  574. }
  575. return err;
  576. }
  577. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  578. {
  579. u32 count = 0;
  580. const struct cs_section_def *sect = NULL;
  581. const struct cs_extent_def *ext = NULL;
  582. /* begin clear state */
  583. count += 2;
  584. /* context control state */
  585. count += 3;
  586. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  587. for (ext = sect->section; ext->extent != NULL; ++ext) {
  588. if (sect->id == SECT_CONTEXT)
  589. count += 2 + ext->reg_count;
  590. else
  591. return 0;
  592. }
  593. }
  594. /* end clear state */
  595. count += 2;
  596. /* clear state */
  597. count += 2;
  598. return count;
  599. }
  600. static void gfx_v9_0_get_csb_buffer(struct amdgpu_device *adev,
  601. volatile u32 *buffer)
  602. {
  603. u32 count = 0, i;
  604. const struct cs_section_def *sect = NULL;
  605. const struct cs_extent_def *ext = NULL;
  606. if (adev->gfx.rlc.cs_data == NULL)
  607. return;
  608. if (buffer == NULL)
  609. return;
  610. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  611. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  612. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  613. buffer[count++] = cpu_to_le32(0x80000000);
  614. buffer[count++] = cpu_to_le32(0x80000000);
  615. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  616. for (ext = sect->section; ext->extent != NULL; ++ext) {
  617. if (sect->id == SECT_CONTEXT) {
  618. buffer[count++] =
  619. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  620. buffer[count++] = cpu_to_le32(ext->reg_index -
  621. PACKET3_SET_CONTEXT_REG_START);
  622. for (i = 0; i < ext->reg_count; i++)
  623. buffer[count++] = cpu_to_le32(ext->extent[i]);
  624. } else {
  625. return;
  626. }
  627. }
  628. }
  629. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  630. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  631. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  632. buffer[count++] = cpu_to_le32(0);
  633. }
  634. static void gfx_v9_0_init_lbpw(struct amdgpu_device *adev)
  635. {
  636. uint32_t data;
  637. /* set mmRLC_LB_THR_CONFIG_1/2/3/4 */
  638. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_1, 0x0000007F);
  639. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_2, 0x0333A5A7);
  640. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_3, 0x00000077);
  641. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_4, (0x30 | 0x40 << 8 | 0x02FA << 16));
  642. /* set mmRLC_LB_CNTR_INIT = 0x0000_0000 */
  643. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_INIT, 0x00000000);
  644. /* set mmRLC_LB_CNTR_MAX = 0x0000_0500 */
  645. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_MAX, 0x00000500);
  646. mutex_lock(&adev->grbm_idx_mutex);
  647. /* set mmRLC_LB_INIT_CU_MASK thru broadcast mode to enable all SE/SH*/
  648. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  649. WREG32_SOC15(GC, 0, mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  650. /* set mmRLC_LB_PARAMS = 0x003F_1006 */
  651. data = REG_SET_FIELD(0, RLC_LB_PARAMS, FIFO_SAMPLES, 0x0003);
  652. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLES, 0x0010);
  653. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLE_INTERVAL, 0x033F);
  654. WREG32_SOC15(GC, 0, mmRLC_LB_PARAMS, data);
  655. /* set mmRLC_GPM_GENERAL_7[31-16] = 0x00C0 */
  656. data = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7);
  657. data &= 0x0000FFFF;
  658. data |= 0x00C00000;
  659. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7, data);
  660. /* set RLC_LB_ALWAYS_ACTIVE_CU_MASK = 0xFFF */
  661. WREG32_SOC15(GC, 0, mmRLC_LB_ALWAYS_ACTIVE_CU_MASK, 0xFFF);
  662. /* set RLC_LB_CNTL = 0x8000_0095, 31 bit is reserved,
  663. * but used for RLC_LB_CNTL configuration */
  664. data = RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK;
  665. data |= REG_SET_FIELD(data, RLC_LB_CNTL, CU_MASK_USED_OFF_HYST, 0x09);
  666. data |= REG_SET_FIELD(data, RLC_LB_CNTL, RESERVED, 0x80000);
  667. WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
  668. mutex_unlock(&adev->grbm_idx_mutex);
  669. }
  670. static void gfx_v9_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  671. {
  672. WREG32_FIELD15(GC, 0, RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
  673. }
  674. static void rv_init_cp_jump_table(struct amdgpu_device *adev)
  675. {
  676. const __le32 *fw_data;
  677. volatile u32 *dst_ptr;
  678. int me, i, max_me = 5;
  679. u32 bo_offset = 0;
  680. u32 table_offset, table_size;
  681. /* write the cp table buffer */
  682. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  683. for (me = 0; me < max_me; me++) {
  684. if (me == 0) {
  685. const struct gfx_firmware_header_v1_0 *hdr =
  686. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  687. fw_data = (const __le32 *)
  688. (adev->gfx.ce_fw->data +
  689. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  690. table_offset = le32_to_cpu(hdr->jt_offset);
  691. table_size = le32_to_cpu(hdr->jt_size);
  692. } else if (me == 1) {
  693. const struct gfx_firmware_header_v1_0 *hdr =
  694. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  695. fw_data = (const __le32 *)
  696. (adev->gfx.pfp_fw->data +
  697. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  698. table_offset = le32_to_cpu(hdr->jt_offset);
  699. table_size = le32_to_cpu(hdr->jt_size);
  700. } else if (me == 2) {
  701. const struct gfx_firmware_header_v1_0 *hdr =
  702. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  703. fw_data = (const __le32 *)
  704. (adev->gfx.me_fw->data +
  705. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  706. table_offset = le32_to_cpu(hdr->jt_offset);
  707. table_size = le32_to_cpu(hdr->jt_size);
  708. } else if (me == 3) {
  709. const struct gfx_firmware_header_v1_0 *hdr =
  710. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  711. fw_data = (const __le32 *)
  712. (adev->gfx.mec_fw->data +
  713. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  714. table_offset = le32_to_cpu(hdr->jt_offset);
  715. table_size = le32_to_cpu(hdr->jt_size);
  716. } else if (me == 4) {
  717. const struct gfx_firmware_header_v1_0 *hdr =
  718. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  719. fw_data = (const __le32 *)
  720. (adev->gfx.mec2_fw->data +
  721. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  722. table_offset = le32_to_cpu(hdr->jt_offset);
  723. table_size = le32_to_cpu(hdr->jt_size);
  724. }
  725. for (i = 0; i < table_size; i ++) {
  726. dst_ptr[bo_offset + i] =
  727. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  728. }
  729. bo_offset += table_size;
  730. }
  731. }
  732. static void gfx_v9_0_rlc_fini(struct amdgpu_device *adev)
  733. {
  734. /* clear state block */
  735. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  736. &adev->gfx.rlc.clear_state_gpu_addr,
  737. (void **)&adev->gfx.rlc.cs_ptr);
  738. /* jump table block */
  739. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  740. &adev->gfx.rlc.cp_table_gpu_addr,
  741. (void **)&adev->gfx.rlc.cp_table_ptr);
  742. }
  743. static int gfx_v9_0_rlc_init(struct amdgpu_device *adev)
  744. {
  745. volatile u32 *dst_ptr;
  746. u32 dws;
  747. const struct cs_section_def *cs_data;
  748. int r;
  749. adev->gfx.rlc.cs_data = gfx9_cs_data;
  750. cs_data = adev->gfx.rlc.cs_data;
  751. if (cs_data) {
  752. /* clear state block */
  753. adev->gfx.rlc.clear_state_size = dws = gfx_v9_0_get_csb_size(adev);
  754. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  755. AMDGPU_GEM_DOMAIN_VRAM,
  756. &adev->gfx.rlc.clear_state_obj,
  757. &adev->gfx.rlc.clear_state_gpu_addr,
  758. (void **)&adev->gfx.rlc.cs_ptr);
  759. if (r) {
  760. dev_err(adev->dev, "(%d) failed to create rlc csb bo\n",
  761. r);
  762. gfx_v9_0_rlc_fini(adev);
  763. return r;
  764. }
  765. /* set up the cs buffer */
  766. dst_ptr = adev->gfx.rlc.cs_ptr;
  767. gfx_v9_0_get_csb_buffer(adev, dst_ptr);
  768. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  769. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  770. }
  771. if (adev->asic_type == CHIP_RAVEN) {
  772. /* TODO: double check the cp_table_size for RV */
  773. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  774. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  775. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  776. &adev->gfx.rlc.cp_table_obj,
  777. &adev->gfx.rlc.cp_table_gpu_addr,
  778. (void **)&adev->gfx.rlc.cp_table_ptr);
  779. if (r) {
  780. dev_err(adev->dev,
  781. "(%d) failed to create cp table bo\n", r);
  782. gfx_v9_0_rlc_fini(adev);
  783. return r;
  784. }
  785. rv_init_cp_jump_table(adev);
  786. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  787. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  788. gfx_v9_0_init_lbpw(adev);
  789. }
  790. return 0;
  791. }
  792. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  793. {
  794. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  795. amdgpu_bo_free_kernel(&adev->gfx.mec.mec_fw_obj, NULL, NULL);
  796. }
  797. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  798. {
  799. int r;
  800. u32 *hpd;
  801. const __le32 *fw_data;
  802. unsigned fw_size;
  803. u32 *fw;
  804. size_t mec_hpd_size;
  805. const struct gfx_firmware_header_v1_0 *mec_hdr;
  806. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  807. /* take ownership of the relevant compute queues */
  808. amdgpu_gfx_compute_queue_acquire(adev);
  809. mec_hpd_size = adev->gfx.num_compute_rings * GFX9_MEC_HPD_SIZE;
  810. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  811. AMDGPU_GEM_DOMAIN_GTT,
  812. &adev->gfx.mec.hpd_eop_obj,
  813. &adev->gfx.mec.hpd_eop_gpu_addr,
  814. (void **)&hpd);
  815. if (r) {
  816. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  817. gfx_v9_0_mec_fini(adev);
  818. return r;
  819. }
  820. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  821. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  822. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  823. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  824. fw_data = (const __le32 *)
  825. (adev->gfx.mec_fw->data +
  826. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  827. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  828. r = amdgpu_bo_create_reserved(adev, mec_hdr->header.ucode_size_bytes,
  829. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  830. &adev->gfx.mec.mec_fw_obj,
  831. &adev->gfx.mec.mec_fw_gpu_addr,
  832. (void **)&fw);
  833. if (r) {
  834. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  835. gfx_v9_0_mec_fini(adev);
  836. return r;
  837. }
  838. memcpy(fw, fw_data, fw_size);
  839. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  840. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  841. return 0;
  842. }
  843. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  844. {
  845. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  846. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  847. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  848. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  849. (SQ_IND_INDEX__FORCE_READ_MASK));
  850. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  851. }
  852. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  853. uint32_t wave, uint32_t thread,
  854. uint32_t regno, uint32_t num, uint32_t *out)
  855. {
  856. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  857. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  858. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  859. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  860. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  861. (SQ_IND_INDEX__FORCE_READ_MASK) |
  862. (SQ_IND_INDEX__AUTO_INCR_MASK));
  863. while (num--)
  864. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  865. }
  866. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  867. {
  868. /* type 1 wave data */
  869. dst[(*no_fields)++] = 1;
  870. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  871. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  872. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  873. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  874. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  875. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  876. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  877. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  878. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  879. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  880. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  881. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  882. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  883. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  884. }
  885. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  886. uint32_t wave, uint32_t start,
  887. uint32_t size, uint32_t *dst)
  888. {
  889. wave_read_regs(
  890. adev, simd, wave, 0,
  891. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  892. }
  893. static void gfx_v9_0_read_wave_vgprs(struct amdgpu_device *adev, uint32_t simd,
  894. uint32_t wave, uint32_t thread,
  895. uint32_t start, uint32_t size,
  896. uint32_t *dst)
  897. {
  898. wave_read_regs(
  899. adev, simd, wave, thread,
  900. start + SQIND_WAVE_VGPRS_OFFSET, size, dst);
  901. }
  902. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  903. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  904. .select_se_sh = &gfx_v9_0_select_se_sh,
  905. .read_wave_data = &gfx_v9_0_read_wave_data,
  906. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  907. .read_wave_vgprs = &gfx_v9_0_read_wave_vgprs,
  908. };
  909. static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  910. {
  911. u32 gb_addr_config;
  912. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  913. switch (adev->asic_type) {
  914. case CHIP_VEGA10:
  915. adev->gfx.config.max_hw_contexts = 8;
  916. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  917. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  918. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  919. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  920. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  921. break;
  922. case CHIP_RAVEN:
  923. adev->gfx.config.max_hw_contexts = 8;
  924. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  925. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  926. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  927. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  928. gb_addr_config = RAVEN_GB_ADDR_CONFIG_GOLDEN;
  929. break;
  930. default:
  931. BUG();
  932. break;
  933. }
  934. adev->gfx.config.gb_addr_config = gb_addr_config;
  935. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  936. REG_GET_FIELD(
  937. adev->gfx.config.gb_addr_config,
  938. GB_ADDR_CONFIG,
  939. NUM_PIPES);
  940. adev->gfx.config.max_tile_pipes =
  941. adev->gfx.config.gb_addr_config_fields.num_pipes;
  942. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  943. REG_GET_FIELD(
  944. adev->gfx.config.gb_addr_config,
  945. GB_ADDR_CONFIG,
  946. NUM_BANKS);
  947. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  948. REG_GET_FIELD(
  949. adev->gfx.config.gb_addr_config,
  950. GB_ADDR_CONFIG,
  951. MAX_COMPRESSED_FRAGS);
  952. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  953. REG_GET_FIELD(
  954. adev->gfx.config.gb_addr_config,
  955. GB_ADDR_CONFIG,
  956. NUM_RB_PER_SE);
  957. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  958. REG_GET_FIELD(
  959. adev->gfx.config.gb_addr_config,
  960. GB_ADDR_CONFIG,
  961. NUM_SHADER_ENGINES);
  962. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  963. REG_GET_FIELD(
  964. adev->gfx.config.gb_addr_config,
  965. GB_ADDR_CONFIG,
  966. PIPE_INTERLEAVE_SIZE));
  967. }
  968. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  969. struct amdgpu_ngg_buf *ngg_buf,
  970. int size_se,
  971. int default_size_se)
  972. {
  973. int r;
  974. if (size_se < 0) {
  975. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  976. return -EINVAL;
  977. }
  978. size_se = size_se ? size_se : default_size_se;
  979. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  980. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  981. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  982. &ngg_buf->bo,
  983. &ngg_buf->gpu_addr,
  984. NULL);
  985. if (r) {
  986. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  987. return r;
  988. }
  989. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  990. return r;
  991. }
  992. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  993. {
  994. int i;
  995. for (i = 0; i < NGG_BUF_MAX; i++)
  996. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  997. &adev->gfx.ngg.buf[i].gpu_addr,
  998. NULL);
  999. memset(&adev->gfx.ngg.buf[0], 0,
  1000. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  1001. adev->gfx.ngg.init = false;
  1002. return 0;
  1003. }
  1004. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  1005. {
  1006. int r;
  1007. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  1008. return 0;
  1009. /* GDS reserve memory: 64 bytes alignment */
  1010. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  1011. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  1012. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  1013. adev->gfx.ngg.gds_reserve_addr = amdgpu_gds_reg_offset[0].mem_base;
  1014. adev->gfx.ngg.gds_reserve_addr += adev->gds.mem.gfx_partition_size;
  1015. /* Primitive Buffer */
  1016. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  1017. amdgpu_prim_buf_per_se,
  1018. 64 * 1024);
  1019. if (r) {
  1020. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  1021. goto err;
  1022. }
  1023. /* Position Buffer */
  1024. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  1025. amdgpu_pos_buf_per_se,
  1026. 256 * 1024);
  1027. if (r) {
  1028. dev_err(adev->dev, "Failed to create Position Buffer\n");
  1029. goto err;
  1030. }
  1031. /* Control Sideband */
  1032. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  1033. amdgpu_cntl_sb_buf_per_se,
  1034. 256);
  1035. if (r) {
  1036. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  1037. goto err;
  1038. }
  1039. /* Parameter Cache, not created by default */
  1040. if (amdgpu_param_buf_per_se <= 0)
  1041. goto out;
  1042. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  1043. amdgpu_param_buf_per_se,
  1044. 512 * 1024);
  1045. if (r) {
  1046. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  1047. goto err;
  1048. }
  1049. out:
  1050. adev->gfx.ngg.init = true;
  1051. return 0;
  1052. err:
  1053. gfx_v9_0_ngg_fini(adev);
  1054. return r;
  1055. }
  1056. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  1057. {
  1058. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1059. int r;
  1060. u32 data, base;
  1061. if (!amdgpu_ngg)
  1062. return 0;
  1063. /* Program buffer size */
  1064. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE,
  1065. adev->gfx.ngg.buf[NGG_PRIM].size >> 8);
  1066. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE,
  1067. adev->gfx.ngg.buf[NGG_POS].size >> 8);
  1068. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  1069. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE,
  1070. adev->gfx.ngg.buf[NGG_CNTL].size >> 8);
  1071. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE,
  1072. adev->gfx.ngg.buf[NGG_PARAM].size >> 10);
  1073. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  1074. /* Program buffer base address */
  1075. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1076. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  1077. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  1078. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1079. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  1080. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  1081. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1082. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  1083. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  1084. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1085. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  1086. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  1087. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1088. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  1089. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  1090. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1091. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  1092. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  1093. /* Clear GDS reserved memory */
  1094. r = amdgpu_ring_alloc(ring, 17);
  1095. if (r) {
  1096. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  1097. ring->idx, r);
  1098. return r;
  1099. }
  1100. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1101. amdgpu_gds_reg_offset[0].mem_size,
  1102. (adev->gds.mem.total_size +
  1103. adev->gfx.ngg.gds_reserve_size) >>
  1104. AMDGPU_GDS_SHIFT);
  1105. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  1106. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  1107. PACKET3_DMA_DATA_SRC_SEL(2)));
  1108. amdgpu_ring_write(ring, 0);
  1109. amdgpu_ring_write(ring, 0);
  1110. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  1111. amdgpu_ring_write(ring, 0);
  1112. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_size);
  1113. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1114. amdgpu_gds_reg_offset[0].mem_size, 0);
  1115. amdgpu_ring_commit(ring);
  1116. return 0;
  1117. }
  1118. static int gfx_v9_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1119. int mec, int pipe, int queue)
  1120. {
  1121. int r;
  1122. unsigned irq_type;
  1123. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1124. ring = &adev->gfx.compute_ring[ring_id];
  1125. /* mec0 is me1 */
  1126. ring->me = mec + 1;
  1127. ring->pipe = pipe;
  1128. ring->queue = queue;
  1129. ring->ring_obj = NULL;
  1130. ring->use_doorbell = true;
  1131. ring->doorbell_index = (AMDGPU_DOORBELL_MEC_RING0 + ring_id) << 1;
  1132. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1133. + (ring_id * GFX9_MEC_HPD_SIZE);
  1134. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1135. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1136. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1137. + ring->pipe;
  1138. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1139. r = amdgpu_ring_init(adev, ring, 1024,
  1140. &adev->gfx.eop_irq, irq_type);
  1141. if (r)
  1142. return r;
  1143. return 0;
  1144. }
  1145. static int gfx_v9_0_sw_init(void *handle)
  1146. {
  1147. int i, j, k, r, ring_id;
  1148. struct amdgpu_ring *ring;
  1149. struct amdgpu_kiq *kiq;
  1150. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1151. switch (adev->asic_type) {
  1152. case CHIP_VEGA10:
  1153. case CHIP_RAVEN:
  1154. adev->gfx.mec.num_mec = 2;
  1155. break;
  1156. default:
  1157. adev->gfx.mec.num_mec = 1;
  1158. break;
  1159. }
  1160. adev->gfx.mec.num_pipe_per_mec = 4;
  1161. adev->gfx.mec.num_queue_per_pipe = 8;
  1162. /* KIQ event */
  1163. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  1164. if (r)
  1165. return r;
  1166. /* EOP Event */
  1167. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  1168. if (r)
  1169. return r;
  1170. /* Privileged reg */
  1171. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 184,
  1172. &adev->gfx.priv_reg_irq);
  1173. if (r)
  1174. return r;
  1175. /* Privileged inst */
  1176. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 185,
  1177. &adev->gfx.priv_inst_irq);
  1178. if (r)
  1179. return r;
  1180. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1181. gfx_v9_0_scratch_init(adev);
  1182. r = gfx_v9_0_init_microcode(adev);
  1183. if (r) {
  1184. DRM_ERROR("Failed to load gfx firmware!\n");
  1185. return r;
  1186. }
  1187. r = gfx_v9_0_rlc_init(adev);
  1188. if (r) {
  1189. DRM_ERROR("Failed to init rlc BOs!\n");
  1190. return r;
  1191. }
  1192. r = gfx_v9_0_mec_init(adev);
  1193. if (r) {
  1194. DRM_ERROR("Failed to init MEC BOs!\n");
  1195. return r;
  1196. }
  1197. /* set up the gfx ring */
  1198. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1199. ring = &adev->gfx.gfx_ring[i];
  1200. ring->ring_obj = NULL;
  1201. if (!i)
  1202. sprintf(ring->name, "gfx");
  1203. else
  1204. sprintf(ring->name, "gfx_%d", i);
  1205. ring->use_doorbell = true;
  1206. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  1207. r = amdgpu_ring_init(adev, ring, 1024,
  1208. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  1209. if (r)
  1210. return r;
  1211. }
  1212. /* set up the compute queues - allocate horizontally across pipes */
  1213. ring_id = 0;
  1214. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1215. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1216. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1217. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1218. continue;
  1219. r = gfx_v9_0_compute_ring_init(adev,
  1220. ring_id,
  1221. i, k, j);
  1222. if (r)
  1223. return r;
  1224. ring_id++;
  1225. }
  1226. }
  1227. }
  1228. r = amdgpu_gfx_kiq_init(adev, GFX9_MEC_HPD_SIZE);
  1229. if (r) {
  1230. DRM_ERROR("Failed to init KIQ BOs!\n");
  1231. return r;
  1232. }
  1233. kiq = &adev->gfx.kiq;
  1234. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1235. if (r)
  1236. return r;
  1237. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1238. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct v9_mqd_allocation));
  1239. if (r)
  1240. return r;
  1241. /* reserve GDS, GWS and OA resource for gfx */
  1242. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1243. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1244. &adev->gds.gds_gfx_bo, NULL, NULL);
  1245. if (r)
  1246. return r;
  1247. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1248. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1249. &adev->gds.gws_gfx_bo, NULL, NULL);
  1250. if (r)
  1251. return r;
  1252. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1253. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1254. &adev->gds.oa_gfx_bo, NULL, NULL);
  1255. if (r)
  1256. return r;
  1257. adev->gfx.ce_ram_size = 0x8000;
  1258. gfx_v9_0_gpu_early_init(adev);
  1259. r = gfx_v9_0_ngg_init(adev);
  1260. if (r)
  1261. return r;
  1262. return 0;
  1263. }
  1264. static int gfx_v9_0_sw_fini(void *handle)
  1265. {
  1266. int i;
  1267. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1268. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1269. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1270. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1271. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1272. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1273. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1274. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1275. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1276. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1277. amdgpu_gfx_kiq_fini(adev);
  1278. gfx_v9_0_mec_fini(adev);
  1279. gfx_v9_0_ngg_fini(adev);
  1280. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  1281. &adev->gfx.rlc.clear_state_gpu_addr,
  1282. (void **)&adev->gfx.rlc.cs_ptr);
  1283. if (adev->asic_type == CHIP_RAVEN) {
  1284. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  1285. &adev->gfx.rlc.cp_table_gpu_addr,
  1286. (void **)&adev->gfx.rlc.cp_table_ptr);
  1287. }
  1288. gfx_v9_0_free_microcode(adev);
  1289. return 0;
  1290. }
  1291. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1292. {
  1293. /* TODO */
  1294. }
  1295. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1296. {
  1297. u32 data;
  1298. if (instance == 0xffffffff)
  1299. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1300. else
  1301. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1302. if (se_num == 0xffffffff)
  1303. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1304. else
  1305. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1306. if (sh_num == 0xffffffff)
  1307. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1308. else
  1309. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1310. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1311. }
  1312. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1313. {
  1314. u32 data, mask;
  1315. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1316. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1317. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1318. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1319. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  1320. adev->gfx.config.max_sh_per_se);
  1321. return (~data) & mask;
  1322. }
  1323. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1324. {
  1325. int i, j;
  1326. u32 data;
  1327. u32 active_rbs = 0;
  1328. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1329. adev->gfx.config.max_sh_per_se;
  1330. mutex_lock(&adev->grbm_idx_mutex);
  1331. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1332. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1333. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1334. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1335. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1336. rb_bitmap_width_per_sh);
  1337. }
  1338. }
  1339. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1340. mutex_unlock(&adev->grbm_idx_mutex);
  1341. adev->gfx.config.backend_enable_mask = active_rbs;
  1342. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1343. }
  1344. #define DEFAULT_SH_MEM_BASES (0x6000)
  1345. #define FIRST_COMPUTE_VMID (8)
  1346. #define LAST_COMPUTE_VMID (16)
  1347. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1348. {
  1349. int i;
  1350. uint32_t sh_mem_config;
  1351. uint32_t sh_mem_bases;
  1352. /*
  1353. * Configure apertures:
  1354. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1355. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1356. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1357. */
  1358. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1359. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1360. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1361. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1362. mutex_lock(&adev->srbm_mutex);
  1363. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1364. soc15_grbm_select(adev, 0, 0, 0, i);
  1365. /* CP and shaders */
  1366. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1367. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1368. }
  1369. soc15_grbm_select(adev, 0, 0, 0, 0);
  1370. mutex_unlock(&adev->srbm_mutex);
  1371. }
  1372. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1373. {
  1374. u32 tmp;
  1375. int i;
  1376. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1377. gfx_v9_0_tiling_mode_table_init(adev);
  1378. gfx_v9_0_setup_rb(adev);
  1379. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1380. /* XXX SH_MEM regs */
  1381. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1382. mutex_lock(&adev->srbm_mutex);
  1383. for (i = 0; i < 16; i++) {
  1384. soc15_grbm_select(adev, 0, 0, 0, i);
  1385. /* CP and shaders */
  1386. tmp = 0;
  1387. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1388. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1389. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1390. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1391. }
  1392. soc15_grbm_select(adev, 0, 0, 0, 0);
  1393. mutex_unlock(&adev->srbm_mutex);
  1394. gfx_v9_0_init_compute_vmid(adev);
  1395. mutex_lock(&adev->grbm_idx_mutex);
  1396. /*
  1397. * making sure that the following register writes will be broadcasted
  1398. * to all the shaders
  1399. */
  1400. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1401. WREG32_SOC15(GC, 0, mmPA_SC_FIFO_SIZE,
  1402. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1403. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1404. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1405. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1406. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1407. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1408. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1409. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1410. mutex_unlock(&adev->grbm_idx_mutex);
  1411. }
  1412. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1413. {
  1414. u32 i, j, k;
  1415. u32 mask;
  1416. mutex_lock(&adev->grbm_idx_mutex);
  1417. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1418. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1419. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1420. for (k = 0; k < adev->usec_timeout; k++) {
  1421. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1422. break;
  1423. udelay(1);
  1424. }
  1425. if (k == adev->usec_timeout) {
  1426. gfx_v9_0_select_se_sh(adev, 0xffffffff,
  1427. 0xffffffff, 0xffffffff);
  1428. mutex_unlock(&adev->grbm_idx_mutex);
  1429. DRM_INFO("Timeout wait for RLC serdes %u,%u\n",
  1430. i, j);
  1431. return;
  1432. }
  1433. }
  1434. }
  1435. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1436. mutex_unlock(&adev->grbm_idx_mutex);
  1437. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1438. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1439. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1440. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1441. for (k = 0; k < adev->usec_timeout; k++) {
  1442. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1443. break;
  1444. udelay(1);
  1445. }
  1446. }
  1447. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1448. bool enable)
  1449. {
  1450. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1451. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1452. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1453. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1454. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1455. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1456. }
  1457. static void gfx_v9_0_init_csb(struct amdgpu_device *adev)
  1458. {
  1459. /* csib */
  1460. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_HI),
  1461. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  1462. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_LO),
  1463. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  1464. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_LENGTH),
  1465. adev->gfx.rlc.clear_state_size);
  1466. }
  1467. static void gfx_v9_0_parse_ind_reg_list(int *register_list_format,
  1468. int indirect_offset,
  1469. int list_size,
  1470. int *unique_indirect_regs,
  1471. int *unique_indirect_reg_count,
  1472. int max_indirect_reg_count,
  1473. int *indirect_start_offsets,
  1474. int *indirect_start_offsets_count,
  1475. int max_indirect_start_offsets_count)
  1476. {
  1477. int idx;
  1478. bool new_entry = true;
  1479. for (; indirect_offset < list_size; indirect_offset++) {
  1480. if (new_entry) {
  1481. new_entry = false;
  1482. indirect_start_offsets[*indirect_start_offsets_count] = indirect_offset;
  1483. *indirect_start_offsets_count = *indirect_start_offsets_count + 1;
  1484. BUG_ON(*indirect_start_offsets_count >= max_indirect_start_offsets_count);
  1485. }
  1486. if (register_list_format[indirect_offset] == 0xFFFFFFFF) {
  1487. new_entry = true;
  1488. continue;
  1489. }
  1490. indirect_offset += 2;
  1491. /* look for the matching indice */
  1492. for (idx = 0; idx < *unique_indirect_reg_count; idx++) {
  1493. if (unique_indirect_regs[idx] ==
  1494. register_list_format[indirect_offset])
  1495. break;
  1496. }
  1497. if (idx >= *unique_indirect_reg_count) {
  1498. unique_indirect_regs[*unique_indirect_reg_count] =
  1499. register_list_format[indirect_offset];
  1500. idx = *unique_indirect_reg_count;
  1501. *unique_indirect_reg_count = *unique_indirect_reg_count + 1;
  1502. BUG_ON(*unique_indirect_reg_count >= max_indirect_reg_count);
  1503. }
  1504. register_list_format[indirect_offset] = idx;
  1505. }
  1506. }
  1507. static int gfx_v9_0_init_rlc_save_restore_list(struct amdgpu_device *adev)
  1508. {
  1509. int unique_indirect_regs[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1510. int unique_indirect_reg_count = 0;
  1511. int indirect_start_offsets[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1512. int indirect_start_offsets_count = 0;
  1513. int list_size = 0;
  1514. int i = 0;
  1515. u32 tmp = 0;
  1516. u32 *register_list_format =
  1517. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  1518. if (!register_list_format)
  1519. return -ENOMEM;
  1520. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  1521. adev->gfx.rlc.reg_list_format_size_bytes);
  1522. /* setup unique_indirect_regs array and indirect_start_offsets array */
  1523. gfx_v9_0_parse_ind_reg_list(register_list_format,
  1524. GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH,
  1525. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  1526. unique_indirect_regs,
  1527. &unique_indirect_reg_count,
  1528. ARRAY_SIZE(unique_indirect_regs),
  1529. indirect_start_offsets,
  1530. &indirect_start_offsets_count,
  1531. ARRAY_SIZE(indirect_start_offsets));
  1532. /* enable auto inc in case it is disabled */
  1533. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1534. tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  1535. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1536. /* write register_restore table to offset 0x0 using RLC_SRM_ARAM_ADDR/DATA */
  1537. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR),
  1538. RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET);
  1539. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1540. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1541. adev->gfx.rlc.register_restore[i]);
  1542. /* load direct register */
  1543. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR), 0);
  1544. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1545. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1546. adev->gfx.rlc.register_restore[i]);
  1547. /* load indirect register */
  1548. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1549. adev->gfx.rlc.reg_list_format_start);
  1550. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  1551. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1552. register_list_format[i]);
  1553. /* set save/restore list size */
  1554. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  1555. list_size = list_size >> 1;
  1556. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1557. adev->gfx.rlc.reg_restore_list_size);
  1558. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA), list_size);
  1559. /* write the starting offsets to RLC scratch ram */
  1560. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1561. adev->gfx.rlc.starting_offsets_start);
  1562. for (i = 0; i < ARRAY_SIZE(indirect_start_offsets); i++)
  1563. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1564. indirect_start_offsets[i]);
  1565. /* load unique indirect regs*/
  1566. for (i = 0; i < ARRAY_SIZE(unique_indirect_regs); i++) {
  1567. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_ADDR_0) + i,
  1568. unique_indirect_regs[i] & 0x3FFFF);
  1569. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_DATA_0) + i,
  1570. unique_indirect_regs[i] >> 20);
  1571. }
  1572. kfree(register_list_format);
  1573. return 0;
  1574. }
  1575. static void gfx_v9_0_enable_save_restore_machine(struct amdgpu_device *adev)
  1576. {
  1577. WREG32_FIELD15(GC, 0, RLC_SRM_CNTL, SRM_ENABLE, 1);
  1578. }
  1579. static void pwr_10_0_gfxip_control_over_cgpg(struct amdgpu_device *adev,
  1580. bool enable)
  1581. {
  1582. uint32_t data = 0;
  1583. uint32_t default_data = 0;
  1584. default_data = data = RREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS));
  1585. if (enable == true) {
  1586. /* enable GFXIP control over CGPG */
  1587. data |= PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1588. if(default_data != data)
  1589. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1590. /* update status */
  1591. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK;
  1592. data |= (2 << PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT);
  1593. if(default_data != data)
  1594. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1595. } else {
  1596. /* restore GFXIP control over GCPG */
  1597. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1598. if(default_data != data)
  1599. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1600. }
  1601. }
  1602. static void gfx_v9_0_init_gfx_power_gating(struct amdgpu_device *adev)
  1603. {
  1604. uint32_t data = 0;
  1605. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1606. AMD_PG_SUPPORT_GFX_SMG |
  1607. AMD_PG_SUPPORT_GFX_DMG)) {
  1608. /* init IDLE_POLL_COUNT = 60 */
  1609. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  1610. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  1611. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  1612. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  1613. /* init RLC PG Delay */
  1614. data = 0;
  1615. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  1616. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  1617. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  1618. data |= (0x40 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  1619. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY), data);
  1620. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2));
  1621. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  1622. data |= (0x4 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  1623. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2), data);
  1624. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3));
  1625. data &= ~RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK;
  1626. data |= (0xff << RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT);
  1627. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3), data);
  1628. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL));
  1629. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  1630. /* program GRBM_REG_SAVE_GFX_IDLE_THRESHOLD to 0x55f0 */
  1631. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  1632. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL), data);
  1633. pwr_10_0_gfxip_control_over_cgpg(adev, true);
  1634. }
  1635. }
  1636. static void gfx_v9_0_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  1637. bool enable)
  1638. {
  1639. uint32_t data = 0;
  1640. uint32_t default_data = 0;
  1641. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1642. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1643. SMU_CLK_SLOWDOWN_ON_PU_ENABLE,
  1644. enable ? 1 : 0);
  1645. if (default_data != data)
  1646. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1647. }
  1648. static void gfx_v9_0_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  1649. bool enable)
  1650. {
  1651. uint32_t data = 0;
  1652. uint32_t default_data = 0;
  1653. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1654. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1655. SMU_CLK_SLOWDOWN_ON_PD_ENABLE,
  1656. enable ? 1 : 0);
  1657. if(default_data != data)
  1658. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1659. }
  1660. static void gfx_v9_0_enable_cp_power_gating(struct amdgpu_device *adev,
  1661. bool enable)
  1662. {
  1663. uint32_t data = 0;
  1664. uint32_t default_data = 0;
  1665. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1666. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1667. CP_PG_DISABLE,
  1668. enable ? 0 : 1);
  1669. if(default_data != data)
  1670. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1671. }
  1672. static void gfx_v9_0_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  1673. bool enable)
  1674. {
  1675. uint32_t data, default_data;
  1676. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1677. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1678. GFX_POWER_GATING_ENABLE,
  1679. enable ? 1 : 0);
  1680. if(default_data != data)
  1681. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1682. }
  1683. static void gfx_v9_0_enable_gfx_pipeline_powergating(struct amdgpu_device *adev,
  1684. bool enable)
  1685. {
  1686. uint32_t data, default_data;
  1687. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1688. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1689. GFX_PIPELINE_PG_ENABLE,
  1690. enable ? 1 : 0);
  1691. if(default_data != data)
  1692. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1693. if (!enable)
  1694. /* read any GFX register to wake up GFX */
  1695. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_RENDER_CONTROL));
  1696. }
  1697. static void gfx_v9_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  1698. bool enable)
  1699. {
  1700. uint32_t data, default_data;
  1701. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1702. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1703. STATIC_PER_CU_PG_ENABLE,
  1704. enable ? 1 : 0);
  1705. if(default_data != data)
  1706. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1707. }
  1708. static void gfx_v9_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  1709. bool enable)
  1710. {
  1711. uint32_t data, default_data;
  1712. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1713. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1714. DYN_PER_CU_PG_ENABLE,
  1715. enable ? 1 : 0);
  1716. if(default_data != data)
  1717. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1718. }
  1719. static void gfx_v9_0_init_pg(struct amdgpu_device *adev)
  1720. {
  1721. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1722. AMD_PG_SUPPORT_GFX_SMG |
  1723. AMD_PG_SUPPORT_GFX_DMG |
  1724. AMD_PG_SUPPORT_CP |
  1725. AMD_PG_SUPPORT_GDS |
  1726. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  1727. gfx_v9_0_init_csb(adev);
  1728. gfx_v9_0_init_rlc_save_restore_list(adev);
  1729. gfx_v9_0_enable_save_restore_machine(adev);
  1730. if (adev->asic_type == CHIP_RAVEN) {
  1731. WREG32(mmRLC_JUMP_TABLE_RESTORE,
  1732. adev->gfx.rlc.cp_table_gpu_addr >> 8);
  1733. gfx_v9_0_init_gfx_power_gating(adev);
  1734. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  1735. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  1736. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  1737. } else {
  1738. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  1739. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  1740. }
  1741. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  1742. gfx_v9_0_enable_cp_power_gating(adev, true);
  1743. else
  1744. gfx_v9_0_enable_cp_power_gating(adev, false);
  1745. }
  1746. }
  1747. }
  1748. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1749. {
  1750. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 0);
  1751. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1752. gfx_v9_0_wait_for_rlc_serdes(adev);
  1753. }
  1754. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1755. {
  1756. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1757. udelay(50);
  1758. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1759. udelay(50);
  1760. }
  1761. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1762. {
  1763. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1764. u32 rlc_ucode_ver;
  1765. #endif
  1766. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1767. /* carrizo do enable cp interrupt after cp inited */
  1768. if (!(adev->flags & AMD_IS_APU))
  1769. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1770. udelay(50);
  1771. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1772. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1773. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1774. if(rlc_ucode_ver == 0x108) {
  1775. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1776. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1777. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1778. * default is 0x9C4 to create a 100us interval */
  1779. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1780. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1781. * to disable the page fault retry interrupts, default is
  1782. * 0x100 (256) */
  1783. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1784. }
  1785. #endif
  1786. }
  1787. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1788. {
  1789. const struct rlc_firmware_header_v2_0 *hdr;
  1790. const __le32 *fw_data;
  1791. unsigned i, fw_size;
  1792. if (!adev->gfx.rlc_fw)
  1793. return -EINVAL;
  1794. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1795. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1796. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1797. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1798. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1799. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1800. RLCG_UCODE_LOADING_START_ADDRESS);
  1801. for (i = 0; i < fw_size; i++)
  1802. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1803. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1804. return 0;
  1805. }
  1806. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1807. {
  1808. int r;
  1809. if (amdgpu_sriov_vf(adev)) {
  1810. gfx_v9_0_init_csb(adev);
  1811. return 0;
  1812. }
  1813. gfx_v9_0_rlc_stop(adev);
  1814. /* disable CG */
  1815. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1816. /* disable PG */
  1817. WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
  1818. gfx_v9_0_rlc_reset(adev);
  1819. gfx_v9_0_init_pg(adev);
  1820. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1821. /* legacy rlc firmware loading */
  1822. r = gfx_v9_0_rlc_load_microcode(adev);
  1823. if (r)
  1824. return r;
  1825. }
  1826. if (adev->asic_type == CHIP_RAVEN) {
  1827. if (amdgpu_lbpw != 0)
  1828. gfx_v9_0_enable_lbpw(adev, true);
  1829. else
  1830. gfx_v9_0_enable_lbpw(adev, false);
  1831. }
  1832. gfx_v9_0_rlc_start(adev);
  1833. return 0;
  1834. }
  1835. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1836. {
  1837. int i;
  1838. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  1839. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  1840. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  1841. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  1842. if (!enable) {
  1843. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1844. adev->gfx.gfx_ring[i].ready = false;
  1845. }
  1846. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  1847. udelay(50);
  1848. }
  1849. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1850. {
  1851. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1852. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1853. const struct gfx_firmware_header_v1_0 *me_hdr;
  1854. const __le32 *fw_data;
  1855. unsigned i, fw_size;
  1856. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1857. return -EINVAL;
  1858. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1859. adev->gfx.pfp_fw->data;
  1860. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  1861. adev->gfx.ce_fw->data;
  1862. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  1863. adev->gfx.me_fw->data;
  1864. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1865. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1866. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1867. gfx_v9_0_cp_gfx_enable(adev, false);
  1868. /* PFP */
  1869. fw_data = (const __le32 *)
  1870. (adev->gfx.pfp_fw->data +
  1871. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1872. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1873. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  1874. for (i = 0; i < fw_size; i++)
  1875. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1876. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  1877. /* CE */
  1878. fw_data = (const __le32 *)
  1879. (adev->gfx.ce_fw->data +
  1880. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1881. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1882. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  1883. for (i = 0; i < fw_size; i++)
  1884. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1885. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  1886. /* ME */
  1887. fw_data = (const __le32 *)
  1888. (adev->gfx.me_fw->data +
  1889. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1890. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1891. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  1892. for (i = 0; i < fw_size; i++)
  1893. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1894. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  1895. return 0;
  1896. }
  1897. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  1898. {
  1899. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1900. const struct cs_section_def *sect = NULL;
  1901. const struct cs_extent_def *ext = NULL;
  1902. int r, i, tmp;
  1903. /* init the CP */
  1904. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  1905. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  1906. gfx_v9_0_cp_gfx_enable(adev, true);
  1907. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4 + 3);
  1908. if (r) {
  1909. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1910. return r;
  1911. }
  1912. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1913. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1914. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1915. amdgpu_ring_write(ring, 0x80000000);
  1916. amdgpu_ring_write(ring, 0x80000000);
  1917. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1918. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1919. if (sect->id == SECT_CONTEXT) {
  1920. amdgpu_ring_write(ring,
  1921. PACKET3(PACKET3_SET_CONTEXT_REG,
  1922. ext->reg_count));
  1923. amdgpu_ring_write(ring,
  1924. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1925. for (i = 0; i < ext->reg_count; i++)
  1926. amdgpu_ring_write(ring, ext->extent[i]);
  1927. }
  1928. }
  1929. }
  1930. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1931. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1932. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1933. amdgpu_ring_write(ring, 0);
  1934. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1935. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1936. amdgpu_ring_write(ring, 0x8000);
  1937. amdgpu_ring_write(ring, 0x8000);
  1938. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG,1));
  1939. tmp = (PACKET3_SET_UCONFIG_REG_INDEX_TYPE |
  1940. (SOC15_REG_OFFSET(GC, 0, mmVGT_INDEX_TYPE) - PACKET3_SET_UCONFIG_REG_START));
  1941. amdgpu_ring_write(ring, tmp);
  1942. amdgpu_ring_write(ring, 0);
  1943. amdgpu_ring_commit(ring);
  1944. return 0;
  1945. }
  1946. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  1947. {
  1948. struct amdgpu_ring *ring;
  1949. u32 tmp;
  1950. u32 rb_bufsz;
  1951. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  1952. /* Set the write pointer delay */
  1953. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  1954. /* set the RB to use vmid 0 */
  1955. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  1956. /* Set ring buffer size */
  1957. ring = &adev->gfx.gfx_ring[0];
  1958. rb_bufsz = order_base_2(ring->ring_size / 8);
  1959. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  1960. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  1961. #ifdef __BIG_ENDIAN
  1962. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  1963. #endif
  1964. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1965. /* Initialize the ring buffer's write pointers */
  1966. ring->wptr = 0;
  1967. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  1968. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  1969. /* set the wb address wether it's enabled or not */
  1970. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1971. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1972. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  1973. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1974. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  1975. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  1976. mdelay(1);
  1977. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1978. rb_addr = ring->gpu_addr >> 8;
  1979. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  1980. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  1981. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  1982. if (ring->use_doorbell) {
  1983. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1984. DOORBELL_OFFSET, ring->doorbell_index);
  1985. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1986. DOORBELL_EN, 1);
  1987. } else {
  1988. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  1989. }
  1990. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  1991. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  1992. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  1993. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  1994. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  1995. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  1996. /* start the ring */
  1997. gfx_v9_0_cp_gfx_start(adev);
  1998. ring->ready = true;
  1999. return 0;
  2000. }
  2001. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2002. {
  2003. int i;
  2004. if (enable) {
  2005. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  2006. } else {
  2007. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  2008. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2009. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2010. adev->gfx.compute_ring[i].ready = false;
  2011. adev->gfx.kiq.ring.ready = false;
  2012. }
  2013. udelay(50);
  2014. }
  2015. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2016. {
  2017. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2018. const __le32 *fw_data;
  2019. unsigned i;
  2020. u32 tmp;
  2021. if (!adev->gfx.mec_fw)
  2022. return -EINVAL;
  2023. gfx_v9_0_cp_compute_enable(adev, false);
  2024. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2025. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2026. fw_data = (const __le32 *)
  2027. (adev->gfx.mec_fw->data +
  2028. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2029. tmp = 0;
  2030. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  2031. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  2032. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  2033. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  2034. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  2035. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  2036. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  2037. /* MEC1 */
  2038. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2039. mec_hdr->jt_offset);
  2040. for (i = 0; i < mec_hdr->jt_size; i++)
  2041. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  2042. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  2043. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2044. adev->gfx.mec_fw_version);
  2045. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2046. return 0;
  2047. }
  2048. /* KIQ functions */
  2049. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  2050. {
  2051. uint32_t tmp;
  2052. struct amdgpu_device *adev = ring->adev;
  2053. /* tell RLC which is KIQ queue */
  2054. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  2055. tmp &= 0xffffff00;
  2056. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  2057. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2058. tmp |= 0x80;
  2059. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2060. }
  2061. static int gfx_v9_0_kiq_kcq_enable(struct amdgpu_device *adev)
  2062. {
  2063. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  2064. uint32_t scratch, tmp = 0;
  2065. uint64_t queue_mask = 0;
  2066. int r, i;
  2067. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  2068. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  2069. continue;
  2070. /* This situation may be hit in the future if a new HW
  2071. * generation exposes more than 64 queues. If so, the
  2072. * definition of queue_mask needs updating */
  2073. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  2074. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  2075. break;
  2076. }
  2077. queue_mask |= (1ull << i);
  2078. }
  2079. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2080. if (r) {
  2081. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2082. return r;
  2083. }
  2084. WREG32(scratch, 0xCAFEDEAD);
  2085. r = amdgpu_ring_alloc(kiq_ring, (7 * adev->gfx.num_compute_rings) + 11);
  2086. if (r) {
  2087. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2088. amdgpu_gfx_scratch_free(adev, scratch);
  2089. return r;
  2090. }
  2091. /* set resources */
  2092. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  2093. amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
  2094. PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
  2095. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  2096. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  2097. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  2098. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  2099. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  2100. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  2101. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2102. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2103. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  2104. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2105. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  2106. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  2107. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2108. PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
  2109. PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
  2110. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  2111. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  2112. PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
  2113. PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
  2114. PACKET3_MAP_QUEUES_ALLOC_FORMAT(1) | /* alloc format: all_on_one_pipe */
  2115. PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
  2116. PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
  2117. amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
  2118. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  2119. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  2120. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  2121. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  2122. }
  2123. /* write to scratch for completion */
  2124. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2125. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2126. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2127. amdgpu_ring_commit(kiq_ring);
  2128. for (i = 0; i < adev->usec_timeout; i++) {
  2129. tmp = RREG32(scratch);
  2130. if (tmp == 0xDEADBEEF)
  2131. break;
  2132. DRM_UDELAY(1);
  2133. }
  2134. if (i >= adev->usec_timeout) {
  2135. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  2136. scratch, tmp);
  2137. r = -EINVAL;
  2138. }
  2139. amdgpu_gfx_scratch_free(adev, scratch);
  2140. return r;
  2141. }
  2142. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  2143. {
  2144. struct amdgpu_device *adev = ring->adev;
  2145. struct v9_mqd *mqd = ring->mqd_ptr;
  2146. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  2147. uint32_t tmp;
  2148. mqd->header = 0xC0310800;
  2149. mqd->compute_pipelinestat_enable = 0x00000001;
  2150. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2151. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2152. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2153. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2154. mqd->compute_misc_reserved = 0x00000003;
  2155. mqd->dynamic_cu_mask_addr_lo =
  2156. lower_32_bits(ring->mqd_gpu_addr
  2157. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2158. mqd->dynamic_cu_mask_addr_hi =
  2159. upper_32_bits(ring->mqd_gpu_addr
  2160. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2161. eop_base_addr = ring->eop_gpu_addr >> 8;
  2162. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  2163. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  2164. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2165. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  2166. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2167. (order_base_2(GFX9_MEC_HPD_SIZE / 4) - 1));
  2168. mqd->cp_hqd_eop_control = tmp;
  2169. /* enable doorbell? */
  2170. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2171. if (ring->use_doorbell) {
  2172. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2173. DOORBELL_OFFSET, ring->doorbell_index);
  2174. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2175. DOORBELL_EN, 1);
  2176. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2177. DOORBELL_SOURCE, 0);
  2178. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2179. DOORBELL_HIT, 0);
  2180. } else {
  2181. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2182. DOORBELL_EN, 0);
  2183. }
  2184. mqd->cp_hqd_pq_doorbell_control = tmp;
  2185. /* disable the queue if it's active */
  2186. ring->wptr = 0;
  2187. mqd->cp_hqd_dequeue_request = 0;
  2188. mqd->cp_hqd_pq_rptr = 0;
  2189. mqd->cp_hqd_pq_wptr_lo = 0;
  2190. mqd->cp_hqd_pq_wptr_hi = 0;
  2191. /* set the pointer to the MQD */
  2192. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  2193. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  2194. /* set MQD vmid to 0 */
  2195. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  2196. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2197. mqd->cp_mqd_control = tmp;
  2198. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2199. hqd_gpu_addr = ring->gpu_addr >> 8;
  2200. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2201. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2202. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2203. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  2204. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2205. (order_base_2(ring->ring_size / 4) - 1));
  2206. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2207. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2208. #ifdef __BIG_ENDIAN
  2209. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2210. #endif
  2211. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2212. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2213. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2214. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2215. mqd->cp_hqd_pq_control = tmp;
  2216. /* set the wb address whether it's enabled or not */
  2217. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2218. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2219. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2220. upper_32_bits(wb_gpu_addr) & 0xffff;
  2221. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2222. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2223. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2224. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2225. tmp = 0;
  2226. /* enable the doorbell if requested */
  2227. if (ring->use_doorbell) {
  2228. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2229. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2230. DOORBELL_OFFSET, ring->doorbell_index);
  2231. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2232. DOORBELL_EN, 1);
  2233. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2234. DOORBELL_SOURCE, 0);
  2235. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2236. DOORBELL_HIT, 0);
  2237. }
  2238. mqd->cp_hqd_pq_doorbell_control = tmp;
  2239. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2240. ring->wptr = 0;
  2241. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  2242. /* set the vmid for the queue */
  2243. mqd->cp_hqd_vmid = 0;
  2244. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  2245. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2246. mqd->cp_hqd_persistent_state = tmp;
  2247. /* set MIN_IB_AVAIL_SIZE */
  2248. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  2249. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  2250. mqd->cp_hqd_ib_control = tmp;
  2251. /* activate the queue */
  2252. mqd->cp_hqd_active = 1;
  2253. return 0;
  2254. }
  2255. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  2256. {
  2257. struct amdgpu_device *adev = ring->adev;
  2258. struct v9_mqd *mqd = ring->mqd_ptr;
  2259. int j;
  2260. /* disable wptr polling */
  2261. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2262. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  2263. mqd->cp_hqd_eop_base_addr_lo);
  2264. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  2265. mqd->cp_hqd_eop_base_addr_hi);
  2266. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2267. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  2268. mqd->cp_hqd_eop_control);
  2269. /* enable doorbell? */
  2270. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2271. mqd->cp_hqd_pq_doorbell_control);
  2272. /* disable the queue if it's active */
  2273. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2274. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2275. for (j = 0; j < adev->usec_timeout; j++) {
  2276. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2277. break;
  2278. udelay(1);
  2279. }
  2280. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2281. mqd->cp_hqd_dequeue_request);
  2282. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  2283. mqd->cp_hqd_pq_rptr);
  2284. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2285. mqd->cp_hqd_pq_wptr_lo);
  2286. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2287. mqd->cp_hqd_pq_wptr_hi);
  2288. }
  2289. /* set the pointer to the MQD */
  2290. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  2291. mqd->cp_mqd_base_addr_lo);
  2292. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  2293. mqd->cp_mqd_base_addr_hi);
  2294. /* set MQD vmid to 0 */
  2295. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  2296. mqd->cp_mqd_control);
  2297. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2298. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  2299. mqd->cp_hqd_pq_base_lo);
  2300. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  2301. mqd->cp_hqd_pq_base_hi);
  2302. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2303. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  2304. mqd->cp_hqd_pq_control);
  2305. /* set the wb address whether it's enabled or not */
  2306. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2307. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2308. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2309. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2310. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2311. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  2312. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  2313. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2314. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2315. /* enable the doorbell if requested */
  2316. if (ring->use_doorbell) {
  2317. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  2318. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  2319. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  2320. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  2321. }
  2322. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2323. mqd->cp_hqd_pq_doorbell_control);
  2324. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2325. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2326. mqd->cp_hqd_pq_wptr_lo);
  2327. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2328. mqd->cp_hqd_pq_wptr_hi);
  2329. /* set the vmid for the queue */
  2330. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2331. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  2332. mqd->cp_hqd_persistent_state);
  2333. /* activate the queue */
  2334. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  2335. mqd->cp_hqd_active);
  2336. if (ring->use_doorbell)
  2337. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2338. return 0;
  2339. }
  2340. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  2341. {
  2342. struct amdgpu_device *adev = ring->adev;
  2343. struct v9_mqd *mqd = ring->mqd_ptr;
  2344. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  2345. gfx_v9_0_kiq_setting(ring);
  2346. if (adev->in_gpu_reset) { /* for GPU_RESET case */
  2347. /* reset MQD to a clean status */
  2348. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2349. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2350. /* reset ring buffer */
  2351. ring->wptr = 0;
  2352. amdgpu_ring_clear_ring(ring);
  2353. mutex_lock(&adev->srbm_mutex);
  2354. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2355. gfx_v9_0_kiq_init_register(ring);
  2356. soc15_grbm_select(adev, 0, 0, 0, 0);
  2357. mutex_unlock(&adev->srbm_mutex);
  2358. } else {
  2359. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2360. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2361. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2362. mutex_lock(&adev->srbm_mutex);
  2363. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2364. gfx_v9_0_mqd_init(ring);
  2365. gfx_v9_0_kiq_init_register(ring);
  2366. soc15_grbm_select(adev, 0, 0, 0, 0);
  2367. mutex_unlock(&adev->srbm_mutex);
  2368. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2369. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2370. }
  2371. return 0;
  2372. }
  2373. static int gfx_v9_0_kcq_init_queue(struct amdgpu_ring *ring)
  2374. {
  2375. struct amdgpu_device *adev = ring->adev;
  2376. struct v9_mqd *mqd = ring->mqd_ptr;
  2377. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  2378. if (!adev->in_gpu_reset && !adev->gfx.in_suspend) {
  2379. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2380. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2381. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2382. mutex_lock(&adev->srbm_mutex);
  2383. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2384. gfx_v9_0_mqd_init(ring);
  2385. soc15_grbm_select(adev, 0, 0, 0, 0);
  2386. mutex_unlock(&adev->srbm_mutex);
  2387. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2388. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2389. } else if (adev->in_gpu_reset) { /* for GPU_RESET case */
  2390. /* reset MQD to a clean status */
  2391. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2392. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2393. /* reset ring buffer */
  2394. ring->wptr = 0;
  2395. amdgpu_ring_clear_ring(ring);
  2396. } else {
  2397. amdgpu_ring_clear_ring(ring);
  2398. }
  2399. return 0;
  2400. }
  2401. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  2402. {
  2403. struct amdgpu_ring *ring = NULL;
  2404. int r = 0, i;
  2405. gfx_v9_0_cp_compute_enable(adev, true);
  2406. ring = &adev->gfx.kiq.ring;
  2407. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2408. if (unlikely(r != 0))
  2409. goto done;
  2410. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2411. if (!r) {
  2412. r = gfx_v9_0_kiq_init_queue(ring);
  2413. amdgpu_bo_kunmap(ring->mqd_obj);
  2414. ring->mqd_ptr = NULL;
  2415. }
  2416. amdgpu_bo_unreserve(ring->mqd_obj);
  2417. if (r)
  2418. goto done;
  2419. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2420. ring = &adev->gfx.compute_ring[i];
  2421. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2422. if (unlikely(r != 0))
  2423. goto done;
  2424. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2425. if (!r) {
  2426. r = gfx_v9_0_kcq_init_queue(ring);
  2427. amdgpu_bo_kunmap(ring->mqd_obj);
  2428. ring->mqd_ptr = NULL;
  2429. }
  2430. amdgpu_bo_unreserve(ring->mqd_obj);
  2431. if (r)
  2432. goto done;
  2433. }
  2434. r = gfx_v9_0_kiq_kcq_enable(adev);
  2435. done:
  2436. return r;
  2437. }
  2438. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  2439. {
  2440. int r, i;
  2441. struct amdgpu_ring *ring;
  2442. if (!(adev->flags & AMD_IS_APU))
  2443. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  2444. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  2445. /* legacy firmware loading */
  2446. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  2447. if (r)
  2448. return r;
  2449. r = gfx_v9_0_cp_compute_load_microcode(adev);
  2450. if (r)
  2451. return r;
  2452. }
  2453. r = gfx_v9_0_cp_gfx_resume(adev);
  2454. if (r)
  2455. return r;
  2456. r = gfx_v9_0_kiq_resume(adev);
  2457. if (r)
  2458. return r;
  2459. ring = &adev->gfx.gfx_ring[0];
  2460. r = amdgpu_ring_test_ring(ring);
  2461. if (r) {
  2462. ring->ready = false;
  2463. return r;
  2464. }
  2465. ring = &adev->gfx.kiq.ring;
  2466. ring->ready = true;
  2467. r = amdgpu_ring_test_ring(ring);
  2468. if (r)
  2469. ring->ready = false;
  2470. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2471. ring = &adev->gfx.compute_ring[i];
  2472. ring->ready = true;
  2473. r = amdgpu_ring_test_ring(ring);
  2474. if (r)
  2475. ring->ready = false;
  2476. }
  2477. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2478. return 0;
  2479. }
  2480. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2481. {
  2482. gfx_v9_0_cp_gfx_enable(adev, enable);
  2483. gfx_v9_0_cp_compute_enable(adev, enable);
  2484. }
  2485. static int gfx_v9_0_hw_init(void *handle)
  2486. {
  2487. int r;
  2488. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2489. gfx_v9_0_init_golden_registers(adev);
  2490. gfx_v9_0_gpu_init(adev);
  2491. r = gfx_v9_0_rlc_resume(adev);
  2492. if (r)
  2493. return r;
  2494. r = gfx_v9_0_cp_resume(adev);
  2495. if (r)
  2496. return r;
  2497. r = gfx_v9_0_ngg_en(adev);
  2498. if (r)
  2499. return r;
  2500. return r;
  2501. }
  2502. static int gfx_v9_0_kcq_disable(struct amdgpu_ring *kiq_ring,struct amdgpu_ring *ring)
  2503. {
  2504. struct amdgpu_device *adev = kiq_ring->adev;
  2505. uint32_t scratch, tmp = 0;
  2506. int r, i;
  2507. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2508. if (r) {
  2509. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2510. return r;
  2511. }
  2512. WREG32(scratch, 0xCAFEDEAD);
  2513. r = amdgpu_ring_alloc(kiq_ring, 10);
  2514. if (r) {
  2515. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2516. amdgpu_gfx_scratch_free(adev, scratch);
  2517. return r;
  2518. }
  2519. /* unmap queues */
  2520. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  2521. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2522. PACKET3_UNMAP_QUEUES_ACTION(1) | /* RESET_QUEUES */
  2523. PACKET3_UNMAP_QUEUES_QUEUE_SEL(0) |
  2524. PACKET3_UNMAP_QUEUES_ENGINE_SEL(0) |
  2525. PACKET3_UNMAP_QUEUES_NUM_QUEUES(1));
  2526. amdgpu_ring_write(kiq_ring, PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(ring->doorbell_index));
  2527. amdgpu_ring_write(kiq_ring, 0);
  2528. amdgpu_ring_write(kiq_ring, 0);
  2529. amdgpu_ring_write(kiq_ring, 0);
  2530. /* write to scratch for completion */
  2531. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2532. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2533. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2534. amdgpu_ring_commit(kiq_ring);
  2535. for (i = 0; i < adev->usec_timeout; i++) {
  2536. tmp = RREG32(scratch);
  2537. if (tmp == 0xDEADBEEF)
  2538. break;
  2539. DRM_UDELAY(1);
  2540. }
  2541. if (i >= adev->usec_timeout) {
  2542. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n", scratch, tmp);
  2543. r = -EINVAL;
  2544. }
  2545. amdgpu_gfx_scratch_free(adev, scratch);
  2546. return r;
  2547. }
  2548. static int gfx_v9_0_hw_fini(void *handle)
  2549. {
  2550. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2551. int i;
  2552. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  2553. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  2554. /* disable KCQ to avoid CPC touch memory not valid anymore */
  2555. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2556. gfx_v9_0_kcq_disable(&adev->gfx.kiq.ring, &adev->gfx.compute_ring[i]);
  2557. if (amdgpu_sriov_vf(adev)) {
  2558. pr_debug("For SRIOV client, shouldn't do anything.\n");
  2559. return 0;
  2560. }
  2561. gfx_v9_0_cp_enable(adev, false);
  2562. gfx_v9_0_rlc_stop(adev);
  2563. return 0;
  2564. }
  2565. static int gfx_v9_0_suspend(void *handle)
  2566. {
  2567. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2568. adev->gfx.in_suspend = true;
  2569. return gfx_v9_0_hw_fini(adev);
  2570. }
  2571. static int gfx_v9_0_resume(void *handle)
  2572. {
  2573. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2574. int r;
  2575. r = gfx_v9_0_hw_init(adev);
  2576. adev->gfx.in_suspend = false;
  2577. return r;
  2578. }
  2579. static bool gfx_v9_0_is_idle(void *handle)
  2580. {
  2581. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2582. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  2583. GRBM_STATUS, GUI_ACTIVE))
  2584. return false;
  2585. else
  2586. return true;
  2587. }
  2588. static int gfx_v9_0_wait_for_idle(void *handle)
  2589. {
  2590. unsigned i;
  2591. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2592. for (i = 0; i < adev->usec_timeout; i++) {
  2593. if (gfx_v9_0_is_idle(handle))
  2594. return 0;
  2595. udelay(1);
  2596. }
  2597. return -ETIMEDOUT;
  2598. }
  2599. static int gfx_v9_0_soft_reset(void *handle)
  2600. {
  2601. u32 grbm_soft_reset = 0;
  2602. u32 tmp;
  2603. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2604. /* GRBM_STATUS */
  2605. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  2606. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2607. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2608. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2609. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2610. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2611. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2612. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2613. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2614. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2615. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2616. }
  2617. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2618. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2619. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2620. }
  2621. /* GRBM_STATUS2 */
  2622. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  2623. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2624. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2625. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2626. if (grbm_soft_reset) {
  2627. /* stop the rlc */
  2628. gfx_v9_0_rlc_stop(adev);
  2629. /* Disable GFX parsing/prefetching */
  2630. gfx_v9_0_cp_gfx_enable(adev, false);
  2631. /* Disable MEC parsing/prefetching */
  2632. gfx_v9_0_cp_compute_enable(adev, false);
  2633. if (grbm_soft_reset) {
  2634. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2635. tmp |= grbm_soft_reset;
  2636. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2637. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2638. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2639. udelay(50);
  2640. tmp &= ~grbm_soft_reset;
  2641. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2642. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2643. }
  2644. /* Wait a little for things to settle down */
  2645. udelay(50);
  2646. }
  2647. return 0;
  2648. }
  2649. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2650. {
  2651. uint64_t clock;
  2652. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2653. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2654. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2655. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2656. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2657. return clock;
  2658. }
  2659. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2660. uint32_t vmid,
  2661. uint32_t gds_base, uint32_t gds_size,
  2662. uint32_t gws_base, uint32_t gws_size,
  2663. uint32_t oa_base, uint32_t oa_size)
  2664. {
  2665. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2666. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2667. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2668. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2669. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2670. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2671. /* GDS Base */
  2672. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2673. amdgpu_gds_reg_offset[vmid].mem_base,
  2674. gds_base);
  2675. /* GDS Size */
  2676. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2677. amdgpu_gds_reg_offset[vmid].mem_size,
  2678. gds_size);
  2679. /* GWS */
  2680. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2681. amdgpu_gds_reg_offset[vmid].gws,
  2682. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2683. /* OA */
  2684. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2685. amdgpu_gds_reg_offset[vmid].oa,
  2686. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2687. }
  2688. static int gfx_v9_0_early_init(void *handle)
  2689. {
  2690. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2691. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2692. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  2693. gfx_v9_0_set_ring_funcs(adev);
  2694. gfx_v9_0_set_irq_funcs(adev);
  2695. gfx_v9_0_set_gds_init(adev);
  2696. gfx_v9_0_set_rlc_funcs(adev);
  2697. return 0;
  2698. }
  2699. static int gfx_v9_0_late_init(void *handle)
  2700. {
  2701. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2702. int r;
  2703. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2704. if (r)
  2705. return r;
  2706. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2707. if (r)
  2708. return r;
  2709. return 0;
  2710. }
  2711. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2712. {
  2713. uint32_t rlc_setting, data;
  2714. unsigned i;
  2715. if (adev->gfx.rlc.in_safe_mode)
  2716. return;
  2717. /* if RLC is not enabled, do nothing */
  2718. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2719. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2720. return;
  2721. if (adev->cg_flags &
  2722. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2723. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2724. data = RLC_SAFE_MODE__CMD_MASK;
  2725. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2726. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2727. /* wait for RLC_SAFE_MODE */
  2728. for (i = 0; i < adev->usec_timeout; i++) {
  2729. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2730. break;
  2731. udelay(1);
  2732. }
  2733. adev->gfx.rlc.in_safe_mode = true;
  2734. }
  2735. }
  2736. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2737. {
  2738. uint32_t rlc_setting, data;
  2739. if (!adev->gfx.rlc.in_safe_mode)
  2740. return;
  2741. /* if RLC is not enabled, do nothing */
  2742. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2743. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2744. return;
  2745. if (adev->cg_flags &
  2746. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2747. /*
  2748. * Try to exit safe mode only if it is already in safe
  2749. * mode.
  2750. */
  2751. data = RLC_SAFE_MODE__CMD_MASK;
  2752. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2753. adev->gfx.rlc.in_safe_mode = false;
  2754. }
  2755. }
  2756. static void gfx_v9_0_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  2757. bool enable)
  2758. {
  2759. /* TODO: double check if we need to perform under safe mdoe */
  2760. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2761. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  2762. gfx_v9_0_enable_gfx_cg_power_gating(adev, true);
  2763. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  2764. gfx_v9_0_enable_gfx_pipeline_powergating(adev, true);
  2765. } else {
  2766. gfx_v9_0_enable_gfx_cg_power_gating(adev, false);
  2767. gfx_v9_0_enable_gfx_pipeline_powergating(adev, false);
  2768. }
  2769. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2770. }
  2771. static void gfx_v9_0_update_gfx_mg_power_gating(struct amdgpu_device *adev,
  2772. bool enable)
  2773. {
  2774. /* TODO: double check if we need to perform under safe mode */
  2775. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2776. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  2777. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, true);
  2778. else
  2779. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, false);
  2780. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  2781. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  2782. else
  2783. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  2784. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2785. }
  2786. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2787. bool enable)
  2788. {
  2789. uint32_t data, def;
  2790. /* It is disabled by HW by default */
  2791. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2792. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2793. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2794. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2795. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2796. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2797. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2798. /* only for Vega10 & Raven1 */
  2799. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2800. if (def != data)
  2801. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2802. /* MGLS is a global flag to control all MGLS in GFX */
  2803. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2804. /* 2 - RLC memory Light sleep */
  2805. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2806. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2807. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2808. if (def != data)
  2809. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2810. }
  2811. /* 3 - CP memory Light sleep */
  2812. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2813. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2814. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2815. if (def != data)
  2816. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2817. }
  2818. }
  2819. } else {
  2820. /* 1 - MGCG_OVERRIDE */
  2821. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2822. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2823. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2824. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2825. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2826. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2827. if (def != data)
  2828. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2829. /* 2 - disable MGLS in RLC */
  2830. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2831. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  2832. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2833. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2834. }
  2835. /* 3 - disable MGLS in CP */
  2836. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2837. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2838. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2839. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2840. }
  2841. }
  2842. }
  2843. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  2844. bool enable)
  2845. {
  2846. uint32_t data, def;
  2847. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2848. /* Enable 3D CGCG/CGLS */
  2849. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2850. /* write cmd to clear cgcg/cgls ov */
  2851. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2852. /* unset CGCG override */
  2853. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  2854. /* update CGCG and CGLS override bits */
  2855. if (def != data)
  2856. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2857. /* enable 3Dcgcg FSM(0x0020003f) */
  2858. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2859. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2860. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  2861. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  2862. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2863. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  2864. if (def != data)
  2865. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2866. /* set IDLE_POLL_COUNT(0x00900100) */
  2867. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2868. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2869. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2870. if (def != data)
  2871. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2872. } else {
  2873. /* Disable CGCG/CGLS */
  2874. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2875. /* disable cgcg, cgls should be disabled */
  2876. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  2877. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  2878. /* disable cgcg and cgls in FSM */
  2879. if (def != data)
  2880. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2881. }
  2882. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2883. }
  2884. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  2885. bool enable)
  2886. {
  2887. uint32_t def, data;
  2888. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2889. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2890. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2891. /* unset CGCG override */
  2892. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  2893. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2894. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2895. else
  2896. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2897. /* update CGCG and CGLS override bits */
  2898. if (def != data)
  2899. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2900. /* enable cgcg FSM(0x0020003F) */
  2901. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2902. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2903. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  2904. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2905. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2906. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2907. if (def != data)
  2908. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2909. /* set IDLE_POLL_COUNT(0x00900100) */
  2910. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2911. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2912. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2913. if (def != data)
  2914. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2915. } else {
  2916. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2917. /* reset CGCG/CGLS bits */
  2918. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2919. /* disable cgcg and cgls in FSM */
  2920. if (def != data)
  2921. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2922. }
  2923. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2924. }
  2925. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  2926. bool enable)
  2927. {
  2928. if (enable) {
  2929. /* CGCG/CGLS should be enabled after MGCG/MGLS
  2930. * === MGCG + MGLS ===
  2931. */
  2932. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2933. /* === CGCG /CGLS for GFX 3D Only === */
  2934. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2935. /* === CGCG + CGLS === */
  2936. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2937. } else {
  2938. /* CGCG/CGLS should be disabled before MGCG/MGLS
  2939. * === CGCG + CGLS ===
  2940. */
  2941. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2942. /* === CGCG /CGLS for GFX 3D Only === */
  2943. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2944. /* === MGCG + MGLS === */
  2945. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2946. }
  2947. return 0;
  2948. }
  2949. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  2950. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  2951. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  2952. };
  2953. static int gfx_v9_0_set_powergating_state(void *handle,
  2954. enum amd_powergating_state state)
  2955. {
  2956. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2957. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  2958. switch (adev->asic_type) {
  2959. case CHIP_RAVEN:
  2960. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  2961. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  2962. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  2963. } else {
  2964. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  2965. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  2966. }
  2967. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  2968. gfx_v9_0_enable_cp_power_gating(adev, true);
  2969. else
  2970. gfx_v9_0_enable_cp_power_gating(adev, false);
  2971. /* update gfx cgpg state */
  2972. gfx_v9_0_update_gfx_cg_power_gating(adev, enable);
  2973. /* update mgcg state */
  2974. gfx_v9_0_update_gfx_mg_power_gating(adev, enable);
  2975. break;
  2976. default:
  2977. break;
  2978. }
  2979. return 0;
  2980. }
  2981. static int gfx_v9_0_set_clockgating_state(void *handle,
  2982. enum amd_clockgating_state state)
  2983. {
  2984. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2985. if (amdgpu_sriov_vf(adev))
  2986. return 0;
  2987. switch (adev->asic_type) {
  2988. case CHIP_VEGA10:
  2989. case CHIP_RAVEN:
  2990. gfx_v9_0_update_gfx_clock_gating(adev,
  2991. state == AMD_CG_STATE_GATE ? true : false);
  2992. break;
  2993. default:
  2994. break;
  2995. }
  2996. return 0;
  2997. }
  2998. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  2999. {
  3000. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3001. int data;
  3002. if (amdgpu_sriov_vf(adev))
  3003. *flags = 0;
  3004. /* AMD_CG_SUPPORT_GFX_MGCG */
  3005. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3006. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  3007. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  3008. /* AMD_CG_SUPPORT_GFX_CGCG */
  3009. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  3010. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  3011. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  3012. /* AMD_CG_SUPPORT_GFX_CGLS */
  3013. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  3014. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  3015. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  3016. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  3017. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  3018. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  3019. /* AMD_CG_SUPPORT_GFX_CP_LS */
  3020. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  3021. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  3022. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  3023. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  3024. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  3025. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  3026. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  3027. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  3028. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  3029. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  3030. }
  3031. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  3032. {
  3033. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  3034. }
  3035. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  3036. {
  3037. struct amdgpu_device *adev = ring->adev;
  3038. u64 wptr;
  3039. /* XXX check if swapping is necessary on BE */
  3040. if (ring->use_doorbell) {
  3041. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  3042. } else {
  3043. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  3044. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  3045. }
  3046. return wptr;
  3047. }
  3048. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  3049. {
  3050. struct amdgpu_device *adev = ring->adev;
  3051. if (ring->use_doorbell) {
  3052. /* XXX check if swapping is necessary on BE */
  3053. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3054. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3055. } else {
  3056. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  3057. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  3058. }
  3059. }
  3060. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3061. {
  3062. u32 ref_and_mask, reg_mem_engine;
  3063. const struct nbio_hdp_flush_reg *nbio_hf_reg;
  3064. if (ring->adev->flags & AMD_IS_APU)
  3065. nbio_hf_reg = &nbio_v7_0_hdp_flush_reg;
  3066. else
  3067. nbio_hf_reg = &nbio_v6_1_hdp_flush_reg;
  3068. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  3069. switch (ring->me) {
  3070. case 1:
  3071. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  3072. break;
  3073. case 2:
  3074. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  3075. break;
  3076. default:
  3077. return;
  3078. }
  3079. reg_mem_engine = 0;
  3080. } else {
  3081. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  3082. reg_mem_engine = 1; /* pfp */
  3083. }
  3084. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  3085. nbio_hf_reg->hdp_flush_req_offset,
  3086. nbio_hf_reg->hdp_flush_done_offset,
  3087. ref_and_mask, ref_and_mask, 0x20);
  3088. }
  3089. static void gfx_v9_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  3090. {
  3091. gfx_v9_0_write_data_to_reg(ring, 0, true,
  3092. SOC15_REG_OFFSET(HDP, 0, mmHDP_READ_CACHE_INVALIDATE), 1);
  3093. }
  3094. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  3095. struct amdgpu_ib *ib,
  3096. unsigned vm_id, bool ctx_switch)
  3097. {
  3098. u32 header, control = 0;
  3099. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3100. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3101. else
  3102. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3103. control |= ib->length_dw | (vm_id << 24);
  3104. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  3105. control |= INDIRECT_BUFFER_PRE_ENB(1);
  3106. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  3107. gfx_v9_0_ring_emit_de_meta(ring);
  3108. }
  3109. amdgpu_ring_write(ring, header);
  3110. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3111. amdgpu_ring_write(ring,
  3112. #ifdef __BIG_ENDIAN
  3113. (2 << 0) |
  3114. #endif
  3115. lower_32_bits(ib->gpu_addr));
  3116. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3117. amdgpu_ring_write(ring, control);
  3118. }
  3119. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3120. struct amdgpu_ib *ib,
  3121. unsigned vm_id, bool ctx_switch)
  3122. {
  3123. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  3124. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3125. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3126. amdgpu_ring_write(ring,
  3127. #ifdef __BIG_ENDIAN
  3128. (2 << 0) |
  3129. #endif
  3130. lower_32_bits(ib->gpu_addr));
  3131. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3132. amdgpu_ring_write(ring, control);
  3133. }
  3134. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  3135. u64 seq, unsigned flags)
  3136. {
  3137. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3138. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3139. /* RELEASE_MEM - flush caches, send int */
  3140. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  3141. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3142. EOP_TC_ACTION_EN |
  3143. EOP_TC_WB_ACTION_EN |
  3144. EOP_TC_MD_ACTION_EN |
  3145. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3146. EVENT_INDEX(5)));
  3147. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3148. /*
  3149. * the address should be Qword aligned if 64bit write, Dword
  3150. * aligned if only send 32bit data low (discard data high)
  3151. */
  3152. if (write64bit)
  3153. BUG_ON(addr & 0x7);
  3154. else
  3155. BUG_ON(addr & 0x3);
  3156. amdgpu_ring_write(ring, lower_32_bits(addr));
  3157. amdgpu_ring_write(ring, upper_32_bits(addr));
  3158. amdgpu_ring_write(ring, lower_32_bits(seq));
  3159. amdgpu_ring_write(ring, upper_32_bits(seq));
  3160. amdgpu_ring_write(ring, 0);
  3161. }
  3162. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  3163. {
  3164. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3165. uint32_t seq = ring->fence_drv.sync_seq;
  3166. uint64_t addr = ring->fence_drv.gpu_addr;
  3167. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  3168. lower_32_bits(addr), upper_32_bits(addr),
  3169. seq, 0xffffffff, 4);
  3170. }
  3171. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3172. unsigned vm_id, uint64_t pd_addr)
  3173. {
  3174. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  3175. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3176. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  3177. unsigned eng = ring->vm_inv_eng;
  3178. pd_addr = amdgpu_gart_get_vm_pde(ring->adev, pd_addr);
  3179. pd_addr |= AMDGPU_PTE_VALID;
  3180. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3181. hub->ctx0_ptb_addr_lo32 + (2 * vm_id),
  3182. lower_32_bits(pd_addr));
  3183. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3184. hub->ctx0_ptb_addr_hi32 + (2 * vm_id),
  3185. upper_32_bits(pd_addr));
  3186. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3187. hub->vm_inv_eng0_req + eng, req);
  3188. /* wait for the invalidate to complete */
  3189. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, hub->vm_inv_eng0_ack +
  3190. eng, 0, 1 << vm_id, 1 << vm_id, 0x20);
  3191. /* compute doesn't have PFP */
  3192. if (usepfp) {
  3193. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3194. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3195. amdgpu_ring_write(ring, 0x0);
  3196. }
  3197. }
  3198. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3199. {
  3200. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  3201. }
  3202. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3203. {
  3204. u64 wptr;
  3205. /* XXX check if swapping is necessary on BE */
  3206. if (ring->use_doorbell)
  3207. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  3208. else
  3209. BUG();
  3210. return wptr;
  3211. }
  3212. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3213. {
  3214. struct amdgpu_device *adev = ring->adev;
  3215. /* XXX check if swapping is necessary on BE */
  3216. if (ring->use_doorbell) {
  3217. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3218. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3219. } else{
  3220. BUG(); /* only DOORBELL method supported on gfx9 now */
  3221. }
  3222. }
  3223. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  3224. u64 seq, unsigned int flags)
  3225. {
  3226. /* we only allocate 32bit for each seq wb address */
  3227. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  3228. /* write fence seq to the "addr" */
  3229. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3230. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3231. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  3232. amdgpu_ring_write(ring, lower_32_bits(addr));
  3233. amdgpu_ring_write(ring, upper_32_bits(addr));
  3234. amdgpu_ring_write(ring, lower_32_bits(seq));
  3235. if (flags & AMDGPU_FENCE_FLAG_INT) {
  3236. /* set register to trigger INT */
  3237. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3238. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3239. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  3240. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  3241. amdgpu_ring_write(ring, 0);
  3242. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  3243. }
  3244. }
  3245. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  3246. {
  3247. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3248. amdgpu_ring_write(ring, 0);
  3249. }
  3250. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  3251. {
  3252. struct v9_ce_ib_state ce_payload = {0};
  3253. uint64_t csa_addr;
  3254. int cnt;
  3255. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  3256. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3257. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3258. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3259. WRITE_DATA_DST_SEL(8) |
  3260. WR_CONFIRM) |
  3261. WRITE_DATA_CACHE_POLICY(0));
  3262. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3263. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3264. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  3265. }
  3266. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  3267. {
  3268. struct v9_de_ib_state de_payload = {0};
  3269. uint64_t csa_addr, gds_addr;
  3270. int cnt;
  3271. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3272. gds_addr = csa_addr + 4096;
  3273. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  3274. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  3275. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  3276. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3277. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  3278. WRITE_DATA_DST_SEL(8) |
  3279. WR_CONFIRM) |
  3280. WRITE_DATA_CACHE_POLICY(0));
  3281. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3282. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3283. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  3284. }
  3285. static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
  3286. {
  3287. amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
  3288. amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
  3289. }
  3290. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  3291. {
  3292. uint32_t dw2 = 0;
  3293. if (amdgpu_sriov_vf(ring->adev))
  3294. gfx_v9_0_ring_emit_ce_meta(ring);
  3295. gfx_v9_0_ring_emit_tmz(ring, true);
  3296. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  3297. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  3298. /* set load_global_config & load_global_uconfig */
  3299. dw2 |= 0x8001;
  3300. /* set load_cs_sh_regs */
  3301. dw2 |= 0x01000000;
  3302. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  3303. dw2 |= 0x10002;
  3304. /* set load_ce_ram if preamble presented */
  3305. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  3306. dw2 |= 0x10000000;
  3307. } else {
  3308. /* still load_ce_ram if this is the first time preamble presented
  3309. * although there is no context switch happens.
  3310. */
  3311. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  3312. dw2 |= 0x10000000;
  3313. }
  3314. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3315. amdgpu_ring_write(ring, dw2);
  3316. amdgpu_ring_write(ring, 0);
  3317. }
  3318. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  3319. {
  3320. unsigned ret;
  3321. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  3322. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  3323. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  3324. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  3325. ret = ring->wptr & ring->buf_mask;
  3326. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  3327. return ret;
  3328. }
  3329. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  3330. {
  3331. unsigned cur;
  3332. BUG_ON(offset > ring->buf_mask);
  3333. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  3334. cur = (ring->wptr & ring->buf_mask) - 1;
  3335. if (likely(cur > offset))
  3336. ring->ring[offset] = cur - offset;
  3337. else
  3338. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  3339. }
  3340. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  3341. {
  3342. struct amdgpu_device *adev = ring->adev;
  3343. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  3344. amdgpu_ring_write(ring, 0 | /* src: register*/
  3345. (5 << 8) | /* dst: memory */
  3346. (1 << 20)); /* write confirm */
  3347. amdgpu_ring_write(ring, reg);
  3348. amdgpu_ring_write(ring, 0);
  3349. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  3350. adev->virt.reg_val_offs * 4));
  3351. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  3352. adev->virt.reg_val_offs * 4));
  3353. }
  3354. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  3355. uint32_t val)
  3356. {
  3357. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3358. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  3359. amdgpu_ring_write(ring, reg);
  3360. amdgpu_ring_write(ring, 0);
  3361. amdgpu_ring_write(ring, val);
  3362. }
  3363. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3364. enum amdgpu_interrupt_state state)
  3365. {
  3366. switch (state) {
  3367. case AMDGPU_IRQ_STATE_DISABLE:
  3368. case AMDGPU_IRQ_STATE_ENABLE:
  3369. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3370. TIME_STAMP_INT_ENABLE,
  3371. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3372. break;
  3373. default:
  3374. break;
  3375. }
  3376. }
  3377. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3378. int me, int pipe,
  3379. enum amdgpu_interrupt_state state)
  3380. {
  3381. u32 mec_int_cntl, mec_int_cntl_reg;
  3382. /*
  3383. * amdgpu controls only the first MEC. That's why this function only
  3384. * handles the setting of interrupts for this specific MEC. All other
  3385. * pipes' interrupts are set by amdkfd.
  3386. */
  3387. if (me == 1) {
  3388. switch (pipe) {
  3389. case 0:
  3390. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3391. break;
  3392. case 1:
  3393. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE1_INT_CNTL);
  3394. break;
  3395. case 2:
  3396. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL);
  3397. break;
  3398. case 3:
  3399. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE3_INT_CNTL);
  3400. break;
  3401. default:
  3402. DRM_DEBUG("invalid pipe %d\n", pipe);
  3403. return;
  3404. }
  3405. } else {
  3406. DRM_DEBUG("invalid me %d\n", me);
  3407. return;
  3408. }
  3409. switch (state) {
  3410. case AMDGPU_IRQ_STATE_DISABLE:
  3411. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3412. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3413. TIME_STAMP_INT_ENABLE, 0);
  3414. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3415. break;
  3416. case AMDGPU_IRQ_STATE_ENABLE:
  3417. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3418. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3419. TIME_STAMP_INT_ENABLE, 1);
  3420. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3421. break;
  3422. default:
  3423. break;
  3424. }
  3425. }
  3426. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3427. struct amdgpu_irq_src *source,
  3428. unsigned type,
  3429. enum amdgpu_interrupt_state state)
  3430. {
  3431. switch (state) {
  3432. case AMDGPU_IRQ_STATE_DISABLE:
  3433. case AMDGPU_IRQ_STATE_ENABLE:
  3434. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3435. PRIV_REG_INT_ENABLE,
  3436. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3437. break;
  3438. default:
  3439. break;
  3440. }
  3441. return 0;
  3442. }
  3443. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3444. struct amdgpu_irq_src *source,
  3445. unsigned type,
  3446. enum amdgpu_interrupt_state state)
  3447. {
  3448. switch (state) {
  3449. case AMDGPU_IRQ_STATE_DISABLE:
  3450. case AMDGPU_IRQ_STATE_ENABLE:
  3451. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3452. PRIV_INSTR_INT_ENABLE,
  3453. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3454. default:
  3455. break;
  3456. }
  3457. return 0;
  3458. }
  3459. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3460. struct amdgpu_irq_src *src,
  3461. unsigned type,
  3462. enum amdgpu_interrupt_state state)
  3463. {
  3464. switch (type) {
  3465. case AMDGPU_CP_IRQ_GFX_EOP:
  3466. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  3467. break;
  3468. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3469. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3470. break;
  3471. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3472. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3473. break;
  3474. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3475. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3476. break;
  3477. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3478. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3479. break;
  3480. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3481. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3482. break;
  3483. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3484. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3485. break;
  3486. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3487. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3488. break;
  3489. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3490. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3491. break;
  3492. default:
  3493. break;
  3494. }
  3495. return 0;
  3496. }
  3497. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  3498. struct amdgpu_irq_src *source,
  3499. struct amdgpu_iv_entry *entry)
  3500. {
  3501. int i;
  3502. u8 me_id, pipe_id, queue_id;
  3503. struct amdgpu_ring *ring;
  3504. DRM_DEBUG("IH: CP EOP\n");
  3505. me_id = (entry->ring_id & 0x0c) >> 2;
  3506. pipe_id = (entry->ring_id & 0x03) >> 0;
  3507. queue_id = (entry->ring_id & 0x70) >> 4;
  3508. switch (me_id) {
  3509. case 0:
  3510. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3511. break;
  3512. case 1:
  3513. case 2:
  3514. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3515. ring = &adev->gfx.compute_ring[i];
  3516. /* Per-queue interrupt is supported for MEC starting from VI.
  3517. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3518. */
  3519. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3520. amdgpu_fence_process(ring);
  3521. }
  3522. break;
  3523. }
  3524. return 0;
  3525. }
  3526. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  3527. struct amdgpu_irq_src *source,
  3528. struct amdgpu_iv_entry *entry)
  3529. {
  3530. DRM_ERROR("Illegal register access in command stream\n");
  3531. schedule_work(&adev->reset_work);
  3532. return 0;
  3533. }
  3534. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  3535. struct amdgpu_irq_src *source,
  3536. struct amdgpu_iv_entry *entry)
  3537. {
  3538. DRM_ERROR("Illegal instruction in command stream\n");
  3539. schedule_work(&adev->reset_work);
  3540. return 0;
  3541. }
  3542. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  3543. struct amdgpu_irq_src *src,
  3544. unsigned int type,
  3545. enum amdgpu_interrupt_state state)
  3546. {
  3547. uint32_t tmp, target;
  3548. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3549. if (ring->me == 1)
  3550. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3551. else
  3552. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  3553. target += ring->pipe;
  3554. switch (type) {
  3555. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  3556. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  3557. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3558. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3559. GENERIC2_INT_ENABLE, 0);
  3560. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3561. tmp = RREG32(target);
  3562. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3563. GENERIC2_INT_ENABLE, 0);
  3564. WREG32(target, tmp);
  3565. } else {
  3566. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3567. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3568. GENERIC2_INT_ENABLE, 1);
  3569. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3570. tmp = RREG32(target);
  3571. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3572. GENERIC2_INT_ENABLE, 1);
  3573. WREG32(target, tmp);
  3574. }
  3575. break;
  3576. default:
  3577. BUG(); /* kiq only support GENERIC2_INT now */
  3578. break;
  3579. }
  3580. return 0;
  3581. }
  3582. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  3583. struct amdgpu_irq_src *source,
  3584. struct amdgpu_iv_entry *entry)
  3585. {
  3586. u8 me_id, pipe_id, queue_id;
  3587. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3588. me_id = (entry->ring_id & 0x0c) >> 2;
  3589. pipe_id = (entry->ring_id & 0x03) >> 0;
  3590. queue_id = (entry->ring_id & 0x70) >> 4;
  3591. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3592. me_id, pipe_id, queue_id);
  3593. amdgpu_fence_process(ring);
  3594. return 0;
  3595. }
  3596. static const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3597. .name = "gfx_v9_0",
  3598. .early_init = gfx_v9_0_early_init,
  3599. .late_init = gfx_v9_0_late_init,
  3600. .sw_init = gfx_v9_0_sw_init,
  3601. .sw_fini = gfx_v9_0_sw_fini,
  3602. .hw_init = gfx_v9_0_hw_init,
  3603. .hw_fini = gfx_v9_0_hw_fini,
  3604. .suspend = gfx_v9_0_suspend,
  3605. .resume = gfx_v9_0_resume,
  3606. .is_idle = gfx_v9_0_is_idle,
  3607. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3608. .soft_reset = gfx_v9_0_soft_reset,
  3609. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3610. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3611. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3612. };
  3613. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3614. .type = AMDGPU_RING_TYPE_GFX,
  3615. .align_mask = 0xff,
  3616. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3617. .support_64bit_ptrs = true,
  3618. .vmhub = AMDGPU_GFXHUB,
  3619. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3620. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3621. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3622. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  3623. 5 + /* COND_EXEC */
  3624. 7 + /* PIPELINE_SYNC */
  3625. 24 + /* VM_FLUSH */
  3626. 8 + /* FENCE for VM_FLUSH */
  3627. 20 + /* GDS switch */
  3628. 4 + /* double SWITCH_BUFFER,
  3629. the first COND_EXEC jump to the place just
  3630. prior to this double SWITCH_BUFFER */
  3631. 5 + /* COND_EXEC */
  3632. 7 + /* HDP_flush */
  3633. 4 + /* VGT_flush */
  3634. 14 + /* CE_META */
  3635. 31 + /* DE_META */
  3636. 3 + /* CNTX_CTRL */
  3637. 5 + /* HDP_INVL */
  3638. 8 + 8 + /* FENCE x2 */
  3639. 2, /* SWITCH_BUFFER */
  3640. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3641. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3642. .emit_fence = gfx_v9_0_ring_emit_fence,
  3643. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3644. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3645. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3646. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3647. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3648. .test_ring = gfx_v9_0_ring_test_ring,
  3649. .test_ib = gfx_v9_0_ring_test_ib,
  3650. .insert_nop = amdgpu_ring_insert_nop,
  3651. .pad_ib = amdgpu_ring_generic_pad_ib,
  3652. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3653. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3654. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3655. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3656. .emit_tmz = gfx_v9_0_ring_emit_tmz,
  3657. };
  3658. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3659. .type = AMDGPU_RING_TYPE_COMPUTE,
  3660. .align_mask = 0xff,
  3661. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3662. .support_64bit_ptrs = true,
  3663. .vmhub = AMDGPU_GFXHUB,
  3664. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3665. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3666. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3667. .emit_frame_size =
  3668. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3669. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3670. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3671. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3672. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3673. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3674. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3675. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3676. .emit_fence = gfx_v9_0_ring_emit_fence,
  3677. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3678. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3679. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3680. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3681. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3682. .test_ring = gfx_v9_0_ring_test_ring,
  3683. .test_ib = gfx_v9_0_ring_test_ib,
  3684. .insert_nop = amdgpu_ring_insert_nop,
  3685. .pad_ib = amdgpu_ring_generic_pad_ib,
  3686. };
  3687. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  3688. .type = AMDGPU_RING_TYPE_KIQ,
  3689. .align_mask = 0xff,
  3690. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3691. .support_64bit_ptrs = true,
  3692. .vmhub = AMDGPU_GFXHUB,
  3693. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3694. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3695. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3696. .emit_frame_size =
  3697. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3698. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3699. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3700. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3701. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3702. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  3703. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3704. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3705. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3706. .test_ring = gfx_v9_0_ring_test_ring,
  3707. .test_ib = gfx_v9_0_ring_test_ib,
  3708. .insert_nop = amdgpu_ring_insert_nop,
  3709. .pad_ib = amdgpu_ring_generic_pad_ib,
  3710. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3711. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3712. };
  3713. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3714. {
  3715. int i;
  3716. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3717. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3718. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3719. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3720. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3721. }
  3722. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3723. .set = gfx_v9_0_kiq_set_interrupt_state,
  3724. .process = gfx_v9_0_kiq_irq,
  3725. };
  3726. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  3727. .set = gfx_v9_0_set_eop_interrupt_state,
  3728. .process = gfx_v9_0_eop_irq,
  3729. };
  3730. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  3731. .set = gfx_v9_0_set_priv_reg_fault_state,
  3732. .process = gfx_v9_0_priv_reg_irq,
  3733. };
  3734. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  3735. .set = gfx_v9_0_set_priv_inst_fault_state,
  3736. .process = gfx_v9_0_priv_inst_irq,
  3737. };
  3738. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  3739. {
  3740. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3741. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  3742. adev->gfx.priv_reg_irq.num_types = 1;
  3743. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  3744. adev->gfx.priv_inst_irq.num_types = 1;
  3745. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  3746. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  3747. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  3748. }
  3749. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  3750. {
  3751. switch (adev->asic_type) {
  3752. case CHIP_VEGA10:
  3753. case CHIP_RAVEN:
  3754. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  3755. break;
  3756. default:
  3757. break;
  3758. }
  3759. }
  3760. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  3761. {
  3762. /* init asci gds info */
  3763. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  3764. adev->gds.gws.total_size = 64;
  3765. adev->gds.oa.total_size = 16;
  3766. if (adev->gds.mem.total_size == 64 * 1024) {
  3767. adev->gds.mem.gfx_partition_size = 4096;
  3768. adev->gds.mem.cs_partition_size = 4096;
  3769. adev->gds.gws.gfx_partition_size = 4;
  3770. adev->gds.gws.cs_partition_size = 4;
  3771. adev->gds.oa.gfx_partition_size = 4;
  3772. adev->gds.oa.cs_partition_size = 1;
  3773. } else {
  3774. adev->gds.mem.gfx_partition_size = 1024;
  3775. adev->gds.mem.cs_partition_size = 1024;
  3776. adev->gds.gws.gfx_partition_size = 16;
  3777. adev->gds.gws.cs_partition_size = 16;
  3778. adev->gds.oa.gfx_partition_size = 4;
  3779. adev->gds.oa.cs_partition_size = 4;
  3780. }
  3781. }
  3782. static void gfx_v9_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  3783. u32 bitmap)
  3784. {
  3785. u32 data;
  3786. if (!bitmap)
  3787. return;
  3788. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3789. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3790. WREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG, data);
  3791. }
  3792. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3793. {
  3794. u32 data, mask;
  3795. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  3796. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  3797. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3798. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3799. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3800. return (~data) & mask;
  3801. }
  3802. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  3803. struct amdgpu_cu_info *cu_info)
  3804. {
  3805. int i, j, k, counter, active_cu_number = 0;
  3806. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3807. unsigned disable_masks[4 * 2];
  3808. if (!adev || !cu_info)
  3809. return -EINVAL;
  3810. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  3811. mutex_lock(&adev->grbm_idx_mutex);
  3812. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3813. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3814. mask = 1;
  3815. ao_bitmap = 0;
  3816. counter = 0;
  3817. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  3818. if (i < 4 && j < 2)
  3819. gfx_v9_0_set_user_cu_inactive_bitmap(
  3820. adev, disable_masks[i * 2 + j]);
  3821. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  3822. cu_info->bitmap[i][j] = bitmap;
  3823. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3824. if (bitmap & mask) {
  3825. if (counter < adev->gfx.config.max_cu_per_sh)
  3826. ao_bitmap |= mask;
  3827. counter ++;
  3828. }
  3829. mask <<= 1;
  3830. }
  3831. active_cu_number += counter;
  3832. if (i < 2 && j < 2)
  3833. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3834. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  3835. }
  3836. }
  3837. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3838. mutex_unlock(&adev->grbm_idx_mutex);
  3839. cu_info->number = active_cu_number;
  3840. cu_info->ao_cu_mask = ao_cu_mask;
  3841. return 0;
  3842. }
  3843. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  3844. {
  3845. .type = AMD_IP_BLOCK_TYPE_GFX,
  3846. .major = 9,
  3847. .minor = 0,
  3848. .rev = 0,
  3849. .funcs = &gfx_v9_0_ip_funcs,
  3850. };