driver.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457
  1. #ifndef __LINUX_GPIO_DRIVER_H
  2. #define __LINUX_GPIO_DRIVER_H
  3. #include <linux/device.h>
  4. #include <linux/types.h>
  5. #include <linux/irq.h>
  6. #include <linux/irqchip/chained_irq.h>
  7. #include <linux/irqdomain.h>
  8. #include <linux/lockdep.h>
  9. #include <linux/pinctrl/pinctrl.h>
  10. #include <linux/pinctrl/pinconf-generic.h>
  11. struct gpio_desc;
  12. struct of_phandle_args;
  13. struct device_node;
  14. struct seq_file;
  15. struct gpio_device;
  16. struct module;
  17. #ifdef CONFIG_GPIOLIB
  18. #ifdef CONFIG_GPIOLIB_IRQCHIP
  19. /**
  20. * struct gpio_irq_chip - GPIO interrupt controller
  21. */
  22. struct gpio_irq_chip {
  23. /**
  24. * @chip:
  25. *
  26. * GPIO IRQ chip implementation, provided by GPIO driver.
  27. */
  28. struct irq_chip *chip;
  29. /**
  30. * @domain_ops:
  31. *
  32. * Table of interrupt domain operations for this IRQ chip.
  33. */
  34. const struct irq_domain_ops *domain_ops;
  35. /**
  36. * @parent_handler:
  37. *
  38. * The interrupt handler for the GPIO chip's parent interrupts, may be
  39. * NULL if the parent interrupts are nested rather than cascaded.
  40. */
  41. irq_flow_handler_t parent_handler;
  42. /**
  43. * @parent_handler_data:
  44. *
  45. * Data associated, and passed to, the handler for the parent
  46. * interrupt.
  47. */
  48. void *parent_handler_data;
  49. };
  50. static inline struct gpio_irq_chip *to_gpio_irq_chip(struct irq_chip *chip)
  51. {
  52. return container_of(chip, struct gpio_irq_chip, chip);
  53. }
  54. #endif
  55. /**
  56. * struct gpio_chip - abstract a GPIO controller
  57. * @label: a functional name for the GPIO device, such as a part
  58. * number or the name of the SoC IP-block implementing it.
  59. * @gpiodev: the internal state holder, opaque struct
  60. * @parent: optional parent device providing the GPIOs
  61. * @owner: helps prevent removal of modules exporting active GPIOs
  62. * @request: optional hook for chip-specific activation, such as
  63. * enabling module power and clock; may sleep
  64. * @free: optional hook for chip-specific deactivation, such as
  65. * disabling module power and clock; may sleep
  66. * @get_direction: returns direction for signal "offset", 0=out, 1=in,
  67. * (same as GPIOF_DIR_XXX), or negative error
  68. * @direction_input: configures signal "offset" as input, or returns error
  69. * @direction_output: configures signal "offset" as output, or returns error
  70. * @get: returns value for signal "offset", 0=low, 1=high, or negative error
  71. * @get_multiple: reads values for multiple signals defined by "mask" and
  72. * stores them in "bits", returns 0 on success or negative error
  73. * @set: assigns output value for signal "offset"
  74. * @set_multiple: assigns output values for multiple signals defined by "mask"
  75. * @set_config: optional hook for all kinds of settings. Uses the same
  76. * packed config format as generic pinconf.
  77. * @to_irq: optional hook supporting non-static gpio_to_irq() mappings;
  78. * implementation may not sleep
  79. * @dbg_show: optional routine to show contents in debugfs; default code
  80. * will be used when this is omitted, but custom code can show extra
  81. * state (such as pullup/pulldown configuration).
  82. * @base: identifies the first GPIO number handled by this chip;
  83. * or, if negative during registration, requests dynamic ID allocation.
  84. * DEPRECATION: providing anything non-negative and nailing the base
  85. * offset of GPIO chips is deprecated. Please pass -1 as base to
  86. * let gpiolib select the chip base in all possible cases. We want to
  87. * get rid of the static GPIO number space in the long run.
  88. * @ngpio: the number of GPIOs handled by this controller; the last GPIO
  89. * handled is (base + ngpio - 1).
  90. * @names: if set, must be an array of strings to use as alternative
  91. * names for the GPIOs in this chip. Any entry in the array
  92. * may be NULL if there is no alias for the GPIO, however the
  93. * array must be @ngpio entries long. A name can include a single printk
  94. * format specifier for an unsigned int. It is substituted by the actual
  95. * number of the gpio.
  96. * @can_sleep: flag must be set iff get()/set() methods sleep, as they
  97. * must while accessing GPIO expander chips over I2C or SPI. This
  98. * implies that if the chip supports IRQs, these IRQs need to be threaded
  99. * as the chip access may sleep when e.g. reading out the IRQ status
  100. * registers.
  101. * @read_reg: reader function for generic GPIO
  102. * @write_reg: writer function for generic GPIO
  103. * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing
  104. * line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the
  105. * generic GPIO core. It is for internal housekeeping only.
  106. * @reg_dat: data (in) register for generic GPIO
  107. * @reg_set: output set register (out=high) for generic GPIO
  108. * @reg_clr: output clear register (out=low) for generic GPIO
  109. * @reg_dir: direction setting register for generic GPIO
  110. * @bgpio_bits: number of register bits used for a generic GPIO i.e.
  111. * <register width> * 8
  112. * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep
  113. * shadowed and real data registers writes together.
  114. * @bgpio_data: shadowed data register for generic GPIO to clear/set bits
  115. * safely.
  116. * @bgpio_dir: shadowed direction register for generic GPIO to clear/set
  117. * direction safely.
  118. * @irqdomain: Interrupt translation domain; responsible for mapping
  119. * between GPIO hwirq number and linux irq number
  120. * @irq_handler: the irq handler to use (often a predefined irq core function)
  121. * for GPIO IRQs, provided by GPIO driver
  122. * @irq_default_type: default IRQ triggering type applied during GPIO driver
  123. * initialization, provided by GPIO driver
  124. * @irq_chained_parent: GPIO IRQ chip parent/bank linux irq number,
  125. * provided by GPIO driver for chained interrupt (not for nested
  126. * interrupts).
  127. * @irq_nested: True if set the interrupt handling is nested.
  128. * @irq_need_valid_mask: If set core allocates @irq_valid_mask with all
  129. * bits set to one
  130. * @irq_valid_mask: If not %NULL holds bitmask of GPIOs which are valid to
  131. * be included in IRQ domain of the chip
  132. * @lock_key: per GPIO IRQ chip lockdep class
  133. *
  134. * A gpio_chip can help platforms abstract various sources of GPIOs so
  135. * they can all be accessed through a common programing interface.
  136. * Example sources would be SOC controllers, FPGAs, multifunction
  137. * chips, dedicated GPIO expanders, and so on.
  138. *
  139. * Each chip controls a number of signals, identified in method calls
  140. * by "offset" values in the range 0..(@ngpio - 1). When those signals
  141. * are referenced through calls like gpio_get_value(gpio), the offset
  142. * is calculated by subtracting @base from the gpio number.
  143. */
  144. struct gpio_chip {
  145. const char *label;
  146. struct gpio_device *gpiodev;
  147. struct device *parent;
  148. struct module *owner;
  149. int (*request)(struct gpio_chip *chip,
  150. unsigned offset);
  151. void (*free)(struct gpio_chip *chip,
  152. unsigned offset);
  153. int (*get_direction)(struct gpio_chip *chip,
  154. unsigned offset);
  155. int (*direction_input)(struct gpio_chip *chip,
  156. unsigned offset);
  157. int (*direction_output)(struct gpio_chip *chip,
  158. unsigned offset, int value);
  159. int (*get)(struct gpio_chip *chip,
  160. unsigned offset);
  161. int (*get_multiple)(struct gpio_chip *chip,
  162. unsigned long *mask,
  163. unsigned long *bits);
  164. void (*set)(struct gpio_chip *chip,
  165. unsigned offset, int value);
  166. void (*set_multiple)(struct gpio_chip *chip,
  167. unsigned long *mask,
  168. unsigned long *bits);
  169. int (*set_config)(struct gpio_chip *chip,
  170. unsigned offset,
  171. unsigned long config);
  172. int (*to_irq)(struct gpio_chip *chip,
  173. unsigned offset);
  174. void (*dbg_show)(struct seq_file *s,
  175. struct gpio_chip *chip);
  176. int base;
  177. u16 ngpio;
  178. const char *const *names;
  179. bool can_sleep;
  180. #if IS_ENABLED(CONFIG_GPIO_GENERIC)
  181. unsigned long (*read_reg)(void __iomem *reg);
  182. void (*write_reg)(void __iomem *reg, unsigned long data);
  183. bool be_bits;
  184. void __iomem *reg_dat;
  185. void __iomem *reg_set;
  186. void __iomem *reg_clr;
  187. void __iomem *reg_dir;
  188. int bgpio_bits;
  189. spinlock_t bgpio_lock;
  190. unsigned long bgpio_data;
  191. unsigned long bgpio_dir;
  192. #endif
  193. #ifdef CONFIG_GPIOLIB_IRQCHIP
  194. /*
  195. * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib
  196. * to handle IRQs for most practical cases.
  197. */
  198. struct irq_domain *irqdomain;
  199. irq_flow_handler_t irq_handler;
  200. unsigned int irq_default_type;
  201. unsigned int irq_chained_parent;
  202. bool irq_nested;
  203. bool irq_need_valid_mask;
  204. unsigned long *irq_valid_mask;
  205. struct lock_class_key *lock_key;
  206. /**
  207. * @irq:
  208. *
  209. * Integrates interrupt chip functionality with the GPIO chip. Can be
  210. * used to handle IRQs for most practical cases.
  211. */
  212. struct gpio_irq_chip irq;
  213. #endif
  214. #if defined(CONFIG_OF_GPIO)
  215. /*
  216. * If CONFIG_OF is enabled, then all GPIO controllers described in the
  217. * device tree automatically may have an OF translation
  218. */
  219. /**
  220. * @of_node:
  221. *
  222. * Pointer to a device tree node representing this GPIO controller.
  223. */
  224. struct device_node *of_node;
  225. /**
  226. * @of_gpio_n_cells:
  227. *
  228. * Number of cells used to form the GPIO specifier.
  229. */
  230. unsigned int of_gpio_n_cells;
  231. /**
  232. * @of_xlate:
  233. *
  234. * Callback to translate a device tree GPIO specifier into a chip-
  235. * relative GPIO number and flags.
  236. */
  237. int (*of_xlate)(struct gpio_chip *gc,
  238. const struct of_phandle_args *gpiospec, u32 *flags);
  239. #endif
  240. };
  241. extern const char *gpiochip_is_requested(struct gpio_chip *chip,
  242. unsigned offset);
  243. /* add/remove chips */
  244. extern int gpiochip_add_data(struct gpio_chip *chip, void *data);
  245. static inline int gpiochip_add(struct gpio_chip *chip)
  246. {
  247. return gpiochip_add_data(chip, NULL);
  248. }
  249. extern void gpiochip_remove(struct gpio_chip *chip);
  250. extern int devm_gpiochip_add_data(struct device *dev, struct gpio_chip *chip,
  251. void *data);
  252. extern void devm_gpiochip_remove(struct device *dev, struct gpio_chip *chip);
  253. extern struct gpio_chip *gpiochip_find(void *data,
  254. int (*match)(struct gpio_chip *chip, void *data));
  255. /* lock/unlock as IRQ */
  256. int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset);
  257. void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset);
  258. bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset);
  259. /* Line status inquiry for drivers */
  260. bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset);
  261. bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset);
  262. /* Sleep persistence inquiry for drivers */
  263. bool gpiochip_line_is_persistent(struct gpio_chip *chip, unsigned int offset);
  264. /* get driver data */
  265. void *gpiochip_get_data(struct gpio_chip *chip);
  266. struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc);
  267. struct bgpio_pdata {
  268. const char *label;
  269. int base;
  270. int ngpio;
  271. };
  272. #if IS_ENABLED(CONFIG_GPIO_GENERIC)
  273. int bgpio_init(struct gpio_chip *gc, struct device *dev,
  274. unsigned long sz, void __iomem *dat, void __iomem *set,
  275. void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
  276. unsigned long flags);
  277. #define BGPIOF_BIG_ENDIAN BIT(0)
  278. #define BGPIOF_UNREADABLE_REG_SET BIT(1) /* reg_set is unreadable */
  279. #define BGPIOF_UNREADABLE_REG_DIR BIT(2) /* reg_dir is unreadable */
  280. #define BGPIOF_BIG_ENDIAN_BYTE_ORDER BIT(3)
  281. #define BGPIOF_READ_OUTPUT_REG_SET BIT(4) /* reg_set stores output value */
  282. #define BGPIOF_NO_OUTPUT BIT(5) /* only input */
  283. #endif
  284. #ifdef CONFIG_GPIOLIB_IRQCHIP
  285. void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip,
  286. struct irq_chip *irqchip,
  287. unsigned int parent_irq,
  288. irq_flow_handler_t parent_handler);
  289. void gpiochip_set_nested_irqchip(struct gpio_chip *gpiochip,
  290. struct irq_chip *irqchip,
  291. unsigned int parent_irq);
  292. int gpiochip_irqchip_add_key(struct gpio_chip *gpiochip,
  293. struct irq_chip *irqchip,
  294. unsigned int first_irq,
  295. irq_flow_handler_t handler,
  296. unsigned int type,
  297. bool nested,
  298. struct lock_class_key *lock_key);
  299. #ifdef CONFIG_LOCKDEP
  300. /*
  301. * Lockdep requires that each irqchip instance be created with a
  302. * unique key so as to avoid unnecessary warnings. This upfront
  303. * boilerplate static inlines provides such a key for each
  304. * unique instance.
  305. */
  306. static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
  307. struct irq_chip *irqchip,
  308. unsigned int first_irq,
  309. irq_flow_handler_t handler,
  310. unsigned int type)
  311. {
  312. static struct lock_class_key key;
  313. return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
  314. handler, type, false, &key);
  315. }
  316. static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
  317. struct irq_chip *irqchip,
  318. unsigned int first_irq,
  319. irq_flow_handler_t handler,
  320. unsigned int type)
  321. {
  322. static struct lock_class_key key;
  323. return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
  324. handler, type, true, &key);
  325. }
  326. #else
  327. static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
  328. struct irq_chip *irqchip,
  329. unsigned int first_irq,
  330. irq_flow_handler_t handler,
  331. unsigned int type)
  332. {
  333. return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
  334. handler, type, false, NULL);
  335. }
  336. static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
  337. struct irq_chip *irqchip,
  338. unsigned int first_irq,
  339. irq_flow_handler_t handler,
  340. unsigned int type)
  341. {
  342. return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
  343. handler, type, true, NULL);
  344. }
  345. #endif /* CONFIG_LOCKDEP */
  346. #endif /* CONFIG_GPIOLIB_IRQCHIP */
  347. int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset);
  348. void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset);
  349. int gpiochip_generic_config(struct gpio_chip *chip, unsigned offset,
  350. unsigned long config);
  351. #ifdef CONFIG_PINCTRL
  352. /**
  353. * struct gpio_pin_range - pin range controlled by a gpio chip
  354. * @node: list for maintaining set of pin ranges, used internally
  355. * @pctldev: pinctrl device which handles corresponding pins
  356. * @range: actual range of pins controlled by a gpio controller
  357. */
  358. struct gpio_pin_range {
  359. struct list_head node;
  360. struct pinctrl_dev *pctldev;
  361. struct pinctrl_gpio_range range;
  362. };
  363. int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
  364. unsigned int gpio_offset, unsigned int pin_offset,
  365. unsigned int npins);
  366. int gpiochip_add_pingroup_range(struct gpio_chip *chip,
  367. struct pinctrl_dev *pctldev,
  368. unsigned int gpio_offset, const char *pin_group);
  369. void gpiochip_remove_pin_ranges(struct gpio_chip *chip);
  370. #else
  371. static inline int
  372. gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
  373. unsigned int gpio_offset, unsigned int pin_offset,
  374. unsigned int npins)
  375. {
  376. return 0;
  377. }
  378. static inline int
  379. gpiochip_add_pingroup_range(struct gpio_chip *chip,
  380. struct pinctrl_dev *pctldev,
  381. unsigned int gpio_offset, const char *pin_group)
  382. {
  383. return 0;
  384. }
  385. static inline void
  386. gpiochip_remove_pin_ranges(struct gpio_chip *chip)
  387. {
  388. }
  389. #endif /* CONFIG_PINCTRL */
  390. struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum,
  391. const char *label);
  392. void gpiochip_free_own_desc(struct gpio_desc *desc);
  393. #else /* CONFIG_GPIOLIB */
  394. static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc)
  395. {
  396. /* GPIO can never have been requested */
  397. WARN_ON(1);
  398. return ERR_PTR(-ENODEV);
  399. }
  400. #endif /* CONFIG_GPIOLIB */
  401. #endif