gfx_v8_0.c 229 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "amdgpu_atombios.h"
  31. #include "atombios_i2c.h"
  32. #include "clearstate_vi.h"
  33. #include "gmc/gmc_8_2_d.h"
  34. #include "gmc/gmc_8_2_sh_mask.h"
  35. #include "oss/oss_3_0_d.h"
  36. #include "oss/oss_3_0_sh_mask.h"
  37. #include "bif/bif_5_0_d.h"
  38. #include "bif/bif_5_0_sh_mask.h"
  39. #include "gca/gfx_8_0_d.h"
  40. #include "gca/gfx_8_0_enum.h"
  41. #include "gca/gfx_8_0_sh_mask.h"
  42. #include "gca/gfx_8_0_enum.h"
  43. #include "dce/dce_10_0_d.h"
  44. #include "dce/dce_10_0_sh_mask.h"
  45. #include "smu/smu_7_1_3_d.h"
  46. #define GFX8_NUM_GFX_RINGS 1
  47. #define GFX8_NUM_COMPUTE_RINGS 8
  48. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  49. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  51. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  52. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  53. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  54. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  55. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  56. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  57. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  58. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  59. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  60. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  61. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  62. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  63. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  64. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  66. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  67. /* BPM SERDES CMD */
  68. #define SET_BPM_SERDES_CMD 1
  69. #define CLE_BPM_SERDES_CMD 0
  70. /* BPM Register Address*/
  71. enum {
  72. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  73. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  74. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  75. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  76. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  77. BPM_REG_FGCG_MAX
  78. };
  79. #define RLC_FormatDirectRegListLength 14
  80. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  81. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  86. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  91. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  97. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  102. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  108. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  120. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  121. {
  122. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  123. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  124. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  125. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  126. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  127. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  128. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  129. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  130. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  131. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  132. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  133. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  134. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  135. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  136. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  137. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  138. };
  139. static const u32 golden_settings_tonga_a11[] =
  140. {
  141. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  142. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  143. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  144. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  145. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  146. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  147. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  148. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  149. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  150. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  151. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  152. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  153. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  154. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  155. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  156. };
  157. static const u32 tonga_golden_common_all[] =
  158. {
  159. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  160. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  161. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  162. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  163. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  164. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  165. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  166. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  167. };
  168. static const u32 tonga_mgcg_cgcg_init[] =
  169. {
  170. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  171. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  172. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  173. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  174. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  175. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  176. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  177. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  178. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  179. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  180. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  181. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  185. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  187. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  188. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  189. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  190. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  191. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  192. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  194. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  195. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  196. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  197. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  198. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  199. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  200. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  201. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  202. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  203. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  204. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  205. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  206. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  207. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  208. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  209. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  210. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  211. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  212. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  213. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  214. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  215. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  216. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  217. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  218. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  219. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  220. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  221. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  222. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  223. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  224. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  225. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  226. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  227. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  228. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  229. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  230. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  231. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  232. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  233. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  234. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  235. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  236. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  237. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  238. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  239. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  240. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  241. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  242. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  243. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  244. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  245. };
  246. static const u32 golden_settings_polaris11_a11[] =
  247. {
  248. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  249. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  250. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  251. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  252. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  253. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  254. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  255. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  256. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  257. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  258. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  259. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  260. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  261. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  262. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  263. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  264. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  265. };
  266. static const u32 polaris11_golden_common_all[] =
  267. {
  268. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  269. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  270. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  271. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  272. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  273. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  274. };
  275. static const u32 golden_settings_polaris10_a11[] =
  276. {
  277. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  278. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  279. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  280. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  281. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  282. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  283. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  284. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  285. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  286. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  287. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  288. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  289. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  290. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  291. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  292. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  293. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  294. };
  295. static const u32 polaris10_golden_common_all[] =
  296. {
  297. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  298. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  299. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  300. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  301. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  302. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  303. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  304. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  305. };
  306. static const u32 fiji_golden_common_all[] =
  307. {
  308. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  309. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  310. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  311. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  312. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  313. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  314. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  315. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  316. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  317. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  318. };
  319. static const u32 golden_settings_fiji_a10[] =
  320. {
  321. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  322. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  323. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  324. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  325. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  326. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  327. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  328. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  329. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  330. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  331. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  332. };
  333. static const u32 fiji_mgcg_cgcg_init[] =
  334. {
  335. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  336. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  337. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  338. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  339. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  340. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  341. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  342. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  343. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  344. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  345. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  346. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  350. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  352. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  353. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  354. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  355. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  356. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  357. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  358. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  359. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  360. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  361. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  362. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  363. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  364. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  365. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  366. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  367. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  368. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  369. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  370. };
  371. static const u32 golden_settings_iceland_a11[] =
  372. {
  373. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  374. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  375. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  376. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  377. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  378. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  379. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  380. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  381. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  382. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  383. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  384. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  385. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  386. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  387. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  388. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  389. };
  390. static const u32 iceland_golden_common_all[] =
  391. {
  392. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  393. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  394. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  395. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  396. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  397. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  398. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  399. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  400. };
  401. static const u32 iceland_mgcg_cgcg_init[] =
  402. {
  403. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  404. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  405. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  406. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  407. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  408. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  409. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  410. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  411. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  412. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  413. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  414. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  416. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  417. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  418. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  420. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  421. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  422. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  423. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  424. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  425. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  426. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  427. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  428. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  429. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  430. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  431. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  432. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  433. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  434. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  435. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  436. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  437. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  438. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  439. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  440. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  441. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  442. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  443. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  444. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  445. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  446. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  447. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  448. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  449. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  450. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  451. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  452. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  453. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  454. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  455. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  456. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  457. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  458. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  459. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  460. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  461. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  462. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  463. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  464. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  465. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  466. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  467. };
  468. static const u32 cz_golden_settings_a11[] =
  469. {
  470. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  471. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  472. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  473. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  474. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  475. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  476. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  477. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  478. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  479. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  480. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  481. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  482. };
  483. static const u32 cz_golden_common_all[] =
  484. {
  485. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  486. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  487. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  488. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  489. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  490. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  491. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  492. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  493. };
  494. static const u32 cz_mgcg_cgcg_init[] =
  495. {
  496. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  497. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  498. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  499. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  500. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  501. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  502. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  503. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  504. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  505. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  506. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  507. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  510. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  511. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  512. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  513. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  514. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  515. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  516. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  517. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  518. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  519. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  520. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  521. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  522. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  523. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  524. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  525. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  526. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  527. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  528. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  529. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  530. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  531. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  532. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  533. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  534. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  535. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  536. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  537. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  538. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  539. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  540. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  541. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  542. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  543. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  544. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  545. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  546. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  547. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  548. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  549. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  550. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  551. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  552. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  553. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  554. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  555. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  556. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  557. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  558. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  559. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  560. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  561. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  562. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  563. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  564. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  565. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  566. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  567. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  568. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  569. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  570. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  571. };
  572. static const u32 stoney_golden_settings_a11[] =
  573. {
  574. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  575. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  576. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  577. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  578. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  579. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  580. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  581. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  582. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  583. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  584. };
  585. static const u32 stoney_golden_common_all[] =
  586. {
  587. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  588. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  589. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  590. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  591. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  592. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  593. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  594. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  595. };
  596. static const u32 stoney_mgcg_cgcg_init[] =
  597. {
  598. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  599. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  600. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  601. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  602. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  603. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  604. };
  605. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  606. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  607. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  608. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  609. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  610. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  611. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  612. {
  613. switch (adev->asic_type) {
  614. case CHIP_TOPAZ:
  615. amdgpu_program_register_sequence(adev,
  616. iceland_mgcg_cgcg_init,
  617. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  618. amdgpu_program_register_sequence(adev,
  619. golden_settings_iceland_a11,
  620. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  621. amdgpu_program_register_sequence(adev,
  622. iceland_golden_common_all,
  623. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  624. break;
  625. case CHIP_FIJI:
  626. amdgpu_program_register_sequence(adev,
  627. fiji_mgcg_cgcg_init,
  628. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  629. amdgpu_program_register_sequence(adev,
  630. golden_settings_fiji_a10,
  631. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  632. amdgpu_program_register_sequence(adev,
  633. fiji_golden_common_all,
  634. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  635. break;
  636. case CHIP_TONGA:
  637. amdgpu_program_register_sequence(adev,
  638. tonga_mgcg_cgcg_init,
  639. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  640. amdgpu_program_register_sequence(adev,
  641. golden_settings_tonga_a11,
  642. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  643. amdgpu_program_register_sequence(adev,
  644. tonga_golden_common_all,
  645. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  646. break;
  647. case CHIP_POLARIS11:
  648. amdgpu_program_register_sequence(adev,
  649. golden_settings_polaris11_a11,
  650. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  651. amdgpu_program_register_sequence(adev,
  652. polaris11_golden_common_all,
  653. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  654. break;
  655. case CHIP_POLARIS10:
  656. amdgpu_program_register_sequence(adev,
  657. golden_settings_polaris10_a11,
  658. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  659. amdgpu_program_register_sequence(adev,
  660. polaris10_golden_common_all,
  661. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  662. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  663. if (adev->pdev->revision == 0xc7 &&
  664. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  665. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  666. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  667. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  668. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  669. }
  670. break;
  671. case CHIP_CARRIZO:
  672. amdgpu_program_register_sequence(adev,
  673. cz_mgcg_cgcg_init,
  674. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  675. amdgpu_program_register_sequence(adev,
  676. cz_golden_settings_a11,
  677. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  678. amdgpu_program_register_sequence(adev,
  679. cz_golden_common_all,
  680. (const u32)ARRAY_SIZE(cz_golden_common_all));
  681. break;
  682. case CHIP_STONEY:
  683. amdgpu_program_register_sequence(adev,
  684. stoney_mgcg_cgcg_init,
  685. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  686. amdgpu_program_register_sequence(adev,
  687. stoney_golden_settings_a11,
  688. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  689. amdgpu_program_register_sequence(adev,
  690. stoney_golden_common_all,
  691. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  692. break;
  693. default:
  694. break;
  695. }
  696. }
  697. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  698. {
  699. int i;
  700. adev->gfx.scratch.num_reg = 7;
  701. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  702. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  703. adev->gfx.scratch.free[i] = true;
  704. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  705. }
  706. }
  707. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  708. {
  709. struct amdgpu_device *adev = ring->adev;
  710. uint32_t scratch;
  711. uint32_t tmp = 0;
  712. unsigned i;
  713. int r;
  714. r = amdgpu_gfx_scratch_get(adev, &scratch);
  715. if (r) {
  716. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  717. return r;
  718. }
  719. WREG32(scratch, 0xCAFEDEAD);
  720. r = amdgpu_ring_alloc(ring, 3);
  721. if (r) {
  722. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  723. ring->idx, r);
  724. amdgpu_gfx_scratch_free(adev, scratch);
  725. return r;
  726. }
  727. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  728. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  729. amdgpu_ring_write(ring, 0xDEADBEEF);
  730. amdgpu_ring_commit(ring);
  731. for (i = 0; i < adev->usec_timeout; i++) {
  732. tmp = RREG32(scratch);
  733. if (tmp == 0xDEADBEEF)
  734. break;
  735. DRM_UDELAY(1);
  736. }
  737. if (i < adev->usec_timeout) {
  738. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  739. ring->idx, i);
  740. } else {
  741. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  742. ring->idx, scratch, tmp);
  743. r = -EINVAL;
  744. }
  745. amdgpu_gfx_scratch_free(adev, scratch);
  746. return r;
  747. }
  748. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  749. {
  750. struct amdgpu_device *adev = ring->adev;
  751. struct amdgpu_ib ib;
  752. struct fence *f = NULL;
  753. uint32_t scratch;
  754. uint32_t tmp = 0;
  755. long r;
  756. r = amdgpu_gfx_scratch_get(adev, &scratch);
  757. if (r) {
  758. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  759. return r;
  760. }
  761. WREG32(scratch, 0xCAFEDEAD);
  762. memset(&ib, 0, sizeof(ib));
  763. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  764. if (r) {
  765. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  766. goto err1;
  767. }
  768. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  769. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  770. ib.ptr[2] = 0xDEADBEEF;
  771. ib.length_dw = 3;
  772. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  773. if (r)
  774. goto err2;
  775. r = fence_wait_timeout(f, false, timeout);
  776. if (r == 0) {
  777. DRM_ERROR("amdgpu: IB test timed out.\n");
  778. r = -ETIMEDOUT;
  779. goto err2;
  780. } else if (r < 0) {
  781. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  782. goto err2;
  783. }
  784. tmp = RREG32(scratch);
  785. if (tmp == 0xDEADBEEF) {
  786. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  787. r = 0;
  788. } else {
  789. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  790. scratch, tmp);
  791. r = -EINVAL;
  792. }
  793. err2:
  794. amdgpu_ib_free(adev, &ib, NULL);
  795. fence_put(f);
  796. err1:
  797. amdgpu_gfx_scratch_free(adev, scratch);
  798. return r;
  799. }
  800. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev) {
  801. release_firmware(adev->gfx.pfp_fw);
  802. adev->gfx.pfp_fw = NULL;
  803. release_firmware(adev->gfx.me_fw);
  804. adev->gfx.me_fw = NULL;
  805. release_firmware(adev->gfx.ce_fw);
  806. adev->gfx.ce_fw = NULL;
  807. release_firmware(adev->gfx.rlc_fw);
  808. adev->gfx.rlc_fw = NULL;
  809. release_firmware(adev->gfx.mec_fw);
  810. adev->gfx.mec_fw = NULL;
  811. if ((adev->asic_type != CHIP_STONEY) &&
  812. (adev->asic_type != CHIP_TOPAZ))
  813. release_firmware(adev->gfx.mec2_fw);
  814. adev->gfx.mec2_fw = NULL;
  815. kfree(adev->gfx.rlc.register_list_format);
  816. }
  817. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  818. {
  819. const char *chip_name;
  820. char fw_name[30];
  821. int err;
  822. struct amdgpu_firmware_info *info = NULL;
  823. const struct common_firmware_header *header = NULL;
  824. const struct gfx_firmware_header_v1_0 *cp_hdr;
  825. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  826. unsigned int *tmp = NULL, i;
  827. DRM_DEBUG("\n");
  828. switch (adev->asic_type) {
  829. case CHIP_TOPAZ:
  830. chip_name = "topaz";
  831. break;
  832. case CHIP_TONGA:
  833. chip_name = "tonga";
  834. break;
  835. case CHIP_CARRIZO:
  836. chip_name = "carrizo";
  837. break;
  838. case CHIP_FIJI:
  839. chip_name = "fiji";
  840. break;
  841. case CHIP_POLARIS11:
  842. chip_name = "polaris11";
  843. break;
  844. case CHIP_POLARIS10:
  845. chip_name = "polaris10";
  846. break;
  847. case CHIP_STONEY:
  848. chip_name = "stoney";
  849. break;
  850. default:
  851. BUG();
  852. }
  853. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  854. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  855. if (err)
  856. goto out;
  857. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  858. if (err)
  859. goto out;
  860. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  861. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  862. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  863. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  864. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  865. if (err)
  866. goto out;
  867. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  868. if (err)
  869. goto out;
  870. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  871. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  872. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  873. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  874. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  875. if (err)
  876. goto out;
  877. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  878. if (err)
  879. goto out;
  880. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  881. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  882. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  883. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  884. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  885. if (err)
  886. goto out;
  887. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  888. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  889. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  890. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  891. adev->gfx.rlc.save_and_restore_offset =
  892. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  893. adev->gfx.rlc.clear_state_descriptor_offset =
  894. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  895. adev->gfx.rlc.avail_scratch_ram_locations =
  896. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  897. adev->gfx.rlc.reg_restore_list_size =
  898. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  899. adev->gfx.rlc.reg_list_format_start =
  900. le32_to_cpu(rlc_hdr->reg_list_format_start);
  901. adev->gfx.rlc.reg_list_format_separate_start =
  902. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  903. adev->gfx.rlc.starting_offsets_start =
  904. le32_to_cpu(rlc_hdr->starting_offsets_start);
  905. adev->gfx.rlc.reg_list_format_size_bytes =
  906. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  907. adev->gfx.rlc.reg_list_size_bytes =
  908. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  909. adev->gfx.rlc.register_list_format =
  910. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  911. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  912. if (!adev->gfx.rlc.register_list_format) {
  913. err = -ENOMEM;
  914. goto out;
  915. }
  916. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  917. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  918. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  919. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  920. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  921. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  922. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  923. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  924. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  925. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  926. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  927. if (err)
  928. goto out;
  929. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  930. if (err)
  931. goto out;
  932. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  933. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  934. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  935. if ((adev->asic_type != CHIP_STONEY) &&
  936. (adev->asic_type != CHIP_TOPAZ)) {
  937. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  938. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  939. if (!err) {
  940. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  941. if (err)
  942. goto out;
  943. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  944. adev->gfx.mec2_fw->data;
  945. adev->gfx.mec2_fw_version =
  946. le32_to_cpu(cp_hdr->header.ucode_version);
  947. adev->gfx.mec2_feature_version =
  948. le32_to_cpu(cp_hdr->ucode_feature_version);
  949. } else {
  950. err = 0;
  951. adev->gfx.mec2_fw = NULL;
  952. }
  953. }
  954. if (adev->firmware.smu_load) {
  955. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  956. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  957. info->fw = adev->gfx.pfp_fw;
  958. header = (const struct common_firmware_header *)info->fw->data;
  959. adev->firmware.fw_size +=
  960. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  961. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  962. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  963. info->fw = adev->gfx.me_fw;
  964. header = (const struct common_firmware_header *)info->fw->data;
  965. adev->firmware.fw_size +=
  966. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  967. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  968. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  969. info->fw = adev->gfx.ce_fw;
  970. header = (const struct common_firmware_header *)info->fw->data;
  971. adev->firmware.fw_size +=
  972. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  973. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  974. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  975. info->fw = adev->gfx.rlc_fw;
  976. header = (const struct common_firmware_header *)info->fw->data;
  977. adev->firmware.fw_size +=
  978. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  979. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  980. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  981. info->fw = adev->gfx.mec_fw;
  982. header = (const struct common_firmware_header *)info->fw->data;
  983. adev->firmware.fw_size +=
  984. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  985. if (adev->gfx.mec2_fw) {
  986. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  987. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  988. info->fw = adev->gfx.mec2_fw;
  989. header = (const struct common_firmware_header *)info->fw->data;
  990. adev->firmware.fw_size +=
  991. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  992. }
  993. }
  994. out:
  995. if (err) {
  996. dev_err(adev->dev,
  997. "gfx8: Failed to load firmware \"%s\"\n",
  998. fw_name);
  999. release_firmware(adev->gfx.pfp_fw);
  1000. adev->gfx.pfp_fw = NULL;
  1001. release_firmware(adev->gfx.me_fw);
  1002. adev->gfx.me_fw = NULL;
  1003. release_firmware(adev->gfx.ce_fw);
  1004. adev->gfx.ce_fw = NULL;
  1005. release_firmware(adev->gfx.rlc_fw);
  1006. adev->gfx.rlc_fw = NULL;
  1007. release_firmware(adev->gfx.mec_fw);
  1008. adev->gfx.mec_fw = NULL;
  1009. release_firmware(adev->gfx.mec2_fw);
  1010. adev->gfx.mec2_fw = NULL;
  1011. }
  1012. return err;
  1013. }
  1014. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1015. volatile u32 *buffer)
  1016. {
  1017. u32 count = 0, i;
  1018. const struct cs_section_def *sect = NULL;
  1019. const struct cs_extent_def *ext = NULL;
  1020. if (adev->gfx.rlc.cs_data == NULL)
  1021. return;
  1022. if (buffer == NULL)
  1023. return;
  1024. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1025. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1026. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1027. buffer[count++] = cpu_to_le32(0x80000000);
  1028. buffer[count++] = cpu_to_le32(0x80000000);
  1029. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1030. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1031. if (sect->id == SECT_CONTEXT) {
  1032. buffer[count++] =
  1033. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1034. buffer[count++] = cpu_to_le32(ext->reg_index -
  1035. PACKET3_SET_CONTEXT_REG_START);
  1036. for (i = 0; i < ext->reg_count; i++)
  1037. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1038. } else {
  1039. return;
  1040. }
  1041. }
  1042. }
  1043. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1044. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1045. PACKET3_SET_CONTEXT_REG_START);
  1046. switch (adev->asic_type) {
  1047. case CHIP_TONGA:
  1048. case CHIP_POLARIS10:
  1049. buffer[count++] = cpu_to_le32(0x16000012);
  1050. buffer[count++] = cpu_to_le32(0x0000002A);
  1051. break;
  1052. case CHIP_POLARIS11:
  1053. buffer[count++] = cpu_to_le32(0x16000012);
  1054. buffer[count++] = cpu_to_le32(0x00000000);
  1055. break;
  1056. case CHIP_FIJI:
  1057. buffer[count++] = cpu_to_le32(0x3a00161a);
  1058. buffer[count++] = cpu_to_le32(0x0000002e);
  1059. break;
  1060. case CHIP_TOPAZ:
  1061. case CHIP_CARRIZO:
  1062. buffer[count++] = cpu_to_le32(0x00000002);
  1063. buffer[count++] = cpu_to_le32(0x00000000);
  1064. break;
  1065. case CHIP_STONEY:
  1066. buffer[count++] = cpu_to_le32(0x00000000);
  1067. buffer[count++] = cpu_to_le32(0x00000000);
  1068. break;
  1069. default:
  1070. buffer[count++] = cpu_to_le32(0x00000000);
  1071. buffer[count++] = cpu_to_le32(0x00000000);
  1072. break;
  1073. }
  1074. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1075. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1076. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1077. buffer[count++] = cpu_to_le32(0);
  1078. }
  1079. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1080. {
  1081. const __le32 *fw_data;
  1082. volatile u32 *dst_ptr;
  1083. int me, i, max_me = 4;
  1084. u32 bo_offset = 0;
  1085. u32 table_offset, table_size;
  1086. if (adev->asic_type == CHIP_CARRIZO)
  1087. max_me = 5;
  1088. /* write the cp table buffer */
  1089. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1090. for (me = 0; me < max_me; me++) {
  1091. if (me == 0) {
  1092. const struct gfx_firmware_header_v1_0 *hdr =
  1093. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1094. fw_data = (const __le32 *)
  1095. (adev->gfx.ce_fw->data +
  1096. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1097. table_offset = le32_to_cpu(hdr->jt_offset);
  1098. table_size = le32_to_cpu(hdr->jt_size);
  1099. } else if (me == 1) {
  1100. const struct gfx_firmware_header_v1_0 *hdr =
  1101. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1102. fw_data = (const __le32 *)
  1103. (adev->gfx.pfp_fw->data +
  1104. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1105. table_offset = le32_to_cpu(hdr->jt_offset);
  1106. table_size = le32_to_cpu(hdr->jt_size);
  1107. } else if (me == 2) {
  1108. const struct gfx_firmware_header_v1_0 *hdr =
  1109. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1110. fw_data = (const __le32 *)
  1111. (adev->gfx.me_fw->data +
  1112. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1113. table_offset = le32_to_cpu(hdr->jt_offset);
  1114. table_size = le32_to_cpu(hdr->jt_size);
  1115. } else if (me == 3) {
  1116. const struct gfx_firmware_header_v1_0 *hdr =
  1117. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1118. fw_data = (const __le32 *)
  1119. (adev->gfx.mec_fw->data +
  1120. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1121. table_offset = le32_to_cpu(hdr->jt_offset);
  1122. table_size = le32_to_cpu(hdr->jt_size);
  1123. } else if (me == 4) {
  1124. const struct gfx_firmware_header_v1_0 *hdr =
  1125. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1126. fw_data = (const __le32 *)
  1127. (adev->gfx.mec2_fw->data +
  1128. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1129. table_offset = le32_to_cpu(hdr->jt_offset);
  1130. table_size = le32_to_cpu(hdr->jt_size);
  1131. }
  1132. for (i = 0; i < table_size; i ++) {
  1133. dst_ptr[bo_offset + i] =
  1134. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1135. }
  1136. bo_offset += table_size;
  1137. }
  1138. }
  1139. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1140. {
  1141. int r;
  1142. /* clear state block */
  1143. if (adev->gfx.rlc.clear_state_obj) {
  1144. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1145. if (unlikely(r != 0))
  1146. dev_warn(adev->dev, "(%d) reserve RLC cbs bo failed\n", r);
  1147. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1148. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1149. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1150. adev->gfx.rlc.clear_state_obj = NULL;
  1151. }
  1152. /* jump table block */
  1153. if (adev->gfx.rlc.cp_table_obj) {
  1154. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1155. if (unlikely(r != 0))
  1156. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1157. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1158. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1159. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1160. adev->gfx.rlc.cp_table_obj = NULL;
  1161. }
  1162. }
  1163. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1164. {
  1165. volatile u32 *dst_ptr;
  1166. u32 dws;
  1167. const struct cs_section_def *cs_data;
  1168. int r;
  1169. adev->gfx.rlc.cs_data = vi_cs_data;
  1170. cs_data = adev->gfx.rlc.cs_data;
  1171. if (cs_data) {
  1172. /* clear state block */
  1173. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1174. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1175. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1176. AMDGPU_GEM_DOMAIN_VRAM,
  1177. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  1178. NULL, NULL,
  1179. &adev->gfx.rlc.clear_state_obj);
  1180. if (r) {
  1181. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1182. gfx_v8_0_rlc_fini(adev);
  1183. return r;
  1184. }
  1185. }
  1186. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1187. if (unlikely(r != 0)) {
  1188. gfx_v8_0_rlc_fini(adev);
  1189. return r;
  1190. }
  1191. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1192. &adev->gfx.rlc.clear_state_gpu_addr);
  1193. if (r) {
  1194. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1195. dev_warn(adev->dev, "(%d) pin RLC cbs bo failed\n", r);
  1196. gfx_v8_0_rlc_fini(adev);
  1197. return r;
  1198. }
  1199. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1200. if (r) {
  1201. dev_warn(adev->dev, "(%d) map RLC cbs bo failed\n", r);
  1202. gfx_v8_0_rlc_fini(adev);
  1203. return r;
  1204. }
  1205. /* set up the cs buffer */
  1206. dst_ptr = adev->gfx.rlc.cs_ptr;
  1207. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1208. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1209. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1210. }
  1211. if ((adev->asic_type == CHIP_CARRIZO) ||
  1212. (adev->asic_type == CHIP_STONEY)) {
  1213. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1214. if (adev->gfx.rlc.cp_table_obj == NULL) {
  1215. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  1216. AMDGPU_GEM_DOMAIN_VRAM,
  1217. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  1218. NULL, NULL,
  1219. &adev->gfx.rlc.cp_table_obj);
  1220. if (r) {
  1221. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1222. return r;
  1223. }
  1224. }
  1225. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1226. if (unlikely(r != 0)) {
  1227. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1228. return r;
  1229. }
  1230. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1231. &adev->gfx.rlc.cp_table_gpu_addr);
  1232. if (r) {
  1233. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1234. dev_warn(adev->dev, "(%d) pin RLC cp table bo failed\n", r);
  1235. return r;
  1236. }
  1237. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  1238. if (r) {
  1239. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  1240. return r;
  1241. }
  1242. cz_init_cp_jump_table(adev);
  1243. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1244. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1245. }
  1246. return 0;
  1247. }
  1248. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1249. {
  1250. int r;
  1251. if (adev->gfx.mec.hpd_eop_obj) {
  1252. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1253. if (unlikely(r != 0))
  1254. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1255. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1256. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1257. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1258. adev->gfx.mec.hpd_eop_obj = NULL;
  1259. }
  1260. }
  1261. #define MEC_HPD_SIZE 2048
  1262. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1263. {
  1264. int r;
  1265. u32 *hpd;
  1266. /*
  1267. * we assign only 1 pipe because all other pipes will
  1268. * be handled by KFD
  1269. */
  1270. adev->gfx.mec.num_mec = 1;
  1271. adev->gfx.mec.num_pipe = 1;
  1272. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  1273. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1274. r = amdgpu_bo_create(adev,
  1275. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  1276. PAGE_SIZE, true,
  1277. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1278. &adev->gfx.mec.hpd_eop_obj);
  1279. if (r) {
  1280. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1281. return r;
  1282. }
  1283. }
  1284. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1285. if (unlikely(r != 0)) {
  1286. gfx_v8_0_mec_fini(adev);
  1287. return r;
  1288. }
  1289. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1290. &adev->gfx.mec.hpd_eop_gpu_addr);
  1291. if (r) {
  1292. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1293. gfx_v8_0_mec_fini(adev);
  1294. return r;
  1295. }
  1296. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1297. if (r) {
  1298. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1299. gfx_v8_0_mec_fini(adev);
  1300. return r;
  1301. }
  1302. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  1303. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1304. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1305. return 0;
  1306. }
  1307. static const u32 vgpr_init_compute_shader[] =
  1308. {
  1309. 0x7e000209, 0x7e020208,
  1310. 0x7e040207, 0x7e060206,
  1311. 0x7e080205, 0x7e0a0204,
  1312. 0x7e0c0203, 0x7e0e0202,
  1313. 0x7e100201, 0x7e120200,
  1314. 0x7e140209, 0x7e160208,
  1315. 0x7e180207, 0x7e1a0206,
  1316. 0x7e1c0205, 0x7e1e0204,
  1317. 0x7e200203, 0x7e220202,
  1318. 0x7e240201, 0x7e260200,
  1319. 0x7e280209, 0x7e2a0208,
  1320. 0x7e2c0207, 0x7e2e0206,
  1321. 0x7e300205, 0x7e320204,
  1322. 0x7e340203, 0x7e360202,
  1323. 0x7e380201, 0x7e3a0200,
  1324. 0x7e3c0209, 0x7e3e0208,
  1325. 0x7e400207, 0x7e420206,
  1326. 0x7e440205, 0x7e460204,
  1327. 0x7e480203, 0x7e4a0202,
  1328. 0x7e4c0201, 0x7e4e0200,
  1329. 0x7e500209, 0x7e520208,
  1330. 0x7e540207, 0x7e560206,
  1331. 0x7e580205, 0x7e5a0204,
  1332. 0x7e5c0203, 0x7e5e0202,
  1333. 0x7e600201, 0x7e620200,
  1334. 0x7e640209, 0x7e660208,
  1335. 0x7e680207, 0x7e6a0206,
  1336. 0x7e6c0205, 0x7e6e0204,
  1337. 0x7e700203, 0x7e720202,
  1338. 0x7e740201, 0x7e760200,
  1339. 0x7e780209, 0x7e7a0208,
  1340. 0x7e7c0207, 0x7e7e0206,
  1341. 0xbf8a0000, 0xbf810000,
  1342. };
  1343. static const u32 sgpr_init_compute_shader[] =
  1344. {
  1345. 0xbe8a0100, 0xbe8c0102,
  1346. 0xbe8e0104, 0xbe900106,
  1347. 0xbe920108, 0xbe940100,
  1348. 0xbe960102, 0xbe980104,
  1349. 0xbe9a0106, 0xbe9c0108,
  1350. 0xbe9e0100, 0xbea00102,
  1351. 0xbea20104, 0xbea40106,
  1352. 0xbea60108, 0xbea80100,
  1353. 0xbeaa0102, 0xbeac0104,
  1354. 0xbeae0106, 0xbeb00108,
  1355. 0xbeb20100, 0xbeb40102,
  1356. 0xbeb60104, 0xbeb80106,
  1357. 0xbeba0108, 0xbebc0100,
  1358. 0xbebe0102, 0xbec00104,
  1359. 0xbec20106, 0xbec40108,
  1360. 0xbec60100, 0xbec80102,
  1361. 0xbee60004, 0xbee70005,
  1362. 0xbeea0006, 0xbeeb0007,
  1363. 0xbee80008, 0xbee90009,
  1364. 0xbefc0000, 0xbf8a0000,
  1365. 0xbf810000, 0x00000000,
  1366. };
  1367. static const u32 vgpr_init_regs[] =
  1368. {
  1369. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1370. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1371. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1372. mmCOMPUTE_NUM_THREAD_Y, 1,
  1373. mmCOMPUTE_NUM_THREAD_Z, 1,
  1374. mmCOMPUTE_PGM_RSRC2, 20,
  1375. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1376. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1377. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1378. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1379. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1380. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1381. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1382. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1383. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1384. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1385. };
  1386. static const u32 sgpr1_init_regs[] =
  1387. {
  1388. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1389. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1390. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1391. mmCOMPUTE_NUM_THREAD_Y, 1,
  1392. mmCOMPUTE_NUM_THREAD_Z, 1,
  1393. mmCOMPUTE_PGM_RSRC2, 20,
  1394. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1395. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1396. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1397. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1398. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1399. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1400. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1401. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1402. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1403. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1404. };
  1405. static const u32 sgpr2_init_regs[] =
  1406. {
  1407. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1408. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1409. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1410. mmCOMPUTE_NUM_THREAD_Y, 1,
  1411. mmCOMPUTE_NUM_THREAD_Z, 1,
  1412. mmCOMPUTE_PGM_RSRC2, 20,
  1413. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1414. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1415. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1416. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1417. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1418. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1419. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1420. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1421. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1422. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1423. };
  1424. static const u32 sec_ded_counter_registers[] =
  1425. {
  1426. mmCPC_EDC_ATC_CNT,
  1427. mmCPC_EDC_SCRATCH_CNT,
  1428. mmCPC_EDC_UCODE_CNT,
  1429. mmCPF_EDC_ATC_CNT,
  1430. mmCPF_EDC_ROQ_CNT,
  1431. mmCPF_EDC_TAG_CNT,
  1432. mmCPG_EDC_ATC_CNT,
  1433. mmCPG_EDC_DMA_CNT,
  1434. mmCPG_EDC_TAG_CNT,
  1435. mmDC_EDC_CSINVOC_CNT,
  1436. mmDC_EDC_RESTORE_CNT,
  1437. mmDC_EDC_STATE_CNT,
  1438. mmGDS_EDC_CNT,
  1439. mmGDS_EDC_GRBM_CNT,
  1440. mmGDS_EDC_OA_DED,
  1441. mmSPI_EDC_CNT,
  1442. mmSQC_ATC_EDC_GATCL1_CNT,
  1443. mmSQC_EDC_CNT,
  1444. mmSQ_EDC_DED_CNT,
  1445. mmSQ_EDC_INFO,
  1446. mmSQ_EDC_SEC_CNT,
  1447. mmTCC_EDC_CNT,
  1448. mmTCP_ATC_EDC_GATCL1_CNT,
  1449. mmTCP_EDC_CNT,
  1450. mmTD_EDC_CNT
  1451. };
  1452. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1453. {
  1454. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1455. struct amdgpu_ib ib;
  1456. struct fence *f = NULL;
  1457. int r, i;
  1458. u32 tmp;
  1459. unsigned total_size, vgpr_offset, sgpr_offset;
  1460. u64 gpu_addr;
  1461. /* only supported on CZ */
  1462. if (adev->asic_type != CHIP_CARRIZO)
  1463. return 0;
  1464. /* bail if the compute ring is not ready */
  1465. if (!ring->ready)
  1466. return 0;
  1467. tmp = RREG32(mmGB_EDC_MODE);
  1468. WREG32(mmGB_EDC_MODE, 0);
  1469. total_size =
  1470. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1471. total_size +=
  1472. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1473. total_size +=
  1474. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1475. total_size = ALIGN(total_size, 256);
  1476. vgpr_offset = total_size;
  1477. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1478. sgpr_offset = total_size;
  1479. total_size += sizeof(sgpr_init_compute_shader);
  1480. /* allocate an indirect buffer to put the commands in */
  1481. memset(&ib, 0, sizeof(ib));
  1482. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1483. if (r) {
  1484. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1485. return r;
  1486. }
  1487. /* load the compute shaders */
  1488. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1489. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1490. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1491. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1492. /* init the ib length to 0 */
  1493. ib.length_dw = 0;
  1494. /* VGPR */
  1495. /* write the register state for the compute dispatch */
  1496. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1497. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1498. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1499. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1500. }
  1501. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1502. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1503. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1504. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1505. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1506. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1507. /* write dispatch packet */
  1508. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1509. ib.ptr[ib.length_dw++] = 8; /* x */
  1510. ib.ptr[ib.length_dw++] = 1; /* y */
  1511. ib.ptr[ib.length_dw++] = 1; /* z */
  1512. ib.ptr[ib.length_dw++] =
  1513. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1514. /* write CS partial flush packet */
  1515. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1516. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1517. /* SGPR1 */
  1518. /* write the register state for the compute dispatch */
  1519. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1520. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1521. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1522. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1523. }
  1524. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1525. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1526. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1527. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1528. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1529. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1530. /* write dispatch packet */
  1531. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1532. ib.ptr[ib.length_dw++] = 8; /* x */
  1533. ib.ptr[ib.length_dw++] = 1; /* y */
  1534. ib.ptr[ib.length_dw++] = 1; /* z */
  1535. ib.ptr[ib.length_dw++] =
  1536. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1537. /* write CS partial flush packet */
  1538. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1539. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1540. /* SGPR2 */
  1541. /* write the register state for the compute dispatch */
  1542. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1543. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1544. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1545. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1546. }
  1547. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1548. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1549. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1550. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1551. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1552. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1553. /* write dispatch packet */
  1554. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1555. ib.ptr[ib.length_dw++] = 8; /* x */
  1556. ib.ptr[ib.length_dw++] = 1; /* y */
  1557. ib.ptr[ib.length_dw++] = 1; /* z */
  1558. ib.ptr[ib.length_dw++] =
  1559. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1560. /* write CS partial flush packet */
  1561. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1562. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1563. /* shedule the ib on the ring */
  1564. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  1565. if (r) {
  1566. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1567. goto fail;
  1568. }
  1569. /* wait for the GPU to finish processing the IB */
  1570. r = fence_wait(f, false);
  1571. if (r) {
  1572. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1573. goto fail;
  1574. }
  1575. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1576. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1577. WREG32(mmGB_EDC_MODE, tmp);
  1578. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1579. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1580. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1581. /* read back registers to clear the counters */
  1582. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1583. RREG32(sec_ded_counter_registers[i]);
  1584. fail:
  1585. amdgpu_ib_free(adev, &ib, NULL);
  1586. fence_put(f);
  1587. return r;
  1588. }
  1589. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1590. {
  1591. u32 gb_addr_config;
  1592. u32 mc_shared_chmap, mc_arb_ramcfg;
  1593. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1594. u32 tmp;
  1595. int ret;
  1596. switch (adev->asic_type) {
  1597. case CHIP_TOPAZ:
  1598. adev->gfx.config.max_shader_engines = 1;
  1599. adev->gfx.config.max_tile_pipes = 2;
  1600. adev->gfx.config.max_cu_per_sh = 6;
  1601. adev->gfx.config.max_sh_per_se = 1;
  1602. adev->gfx.config.max_backends_per_se = 2;
  1603. adev->gfx.config.max_texture_channel_caches = 2;
  1604. adev->gfx.config.max_gprs = 256;
  1605. adev->gfx.config.max_gs_threads = 32;
  1606. adev->gfx.config.max_hw_contexts = 8;
  1607. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1608. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1609. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1610. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1611. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1612. break;
  1613. case CHIP_FIJI:
  1614. adev->gfx.config.max_shader_engines = 4;
  1615. adev->gfx.config.max_tile_pipes = 16;
  1616. adev->gfx.config.max_cu_per_sh = 16;
  1617. adev->gfx.config.max_sh_per_se = 1;
  1618. adev->gfx.config.max_backends_per_se = 4;
  1619. adev->gfx.config.max_texture_channel_caches = 16;
  1620. adev->gfx.config.max_gprs = 256;
  1621. adev->gfx.config.max_gs_threads = 32;
  1622. adev->gfx.config.max_hw_contexts = 8;
  1623. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1624. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1625. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1626. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1627. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1628. break;
  1629. case CHIP_POLARIS11:
  1630. ret = amdgpu_atombios_get_gfx_info(adev);
  1631. if (ret)
  1632. return ret;
  1633. adev->gfx.config.max_gprs = 256;
  1634. adev->gfx.config.max_gs_threads = 32;
  1635. adev->gfx.config.max_hw_contexts = 8;
  1636. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1637. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1638. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1639. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1640. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1641. break;
  1642. case CHIP_POLARIS10:
  1643. ret = amdgpu_atombios_get_gfx_info(adev);
  1644. if (ret)
  1645. return ret;
  1646. adev->gfx.config.max_gprs = 256;
  1647. adev->gfx.config.max_gs_threads = 32;
  1648. adev->gfx.config.max_hw_contexts = 8;
  1649. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1650. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1651. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1652. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1653. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1654. break;
  1655. case CHIP_TONGA:
  1656. adev->gfx.config.max_shader_engines = 4;
  1657. adev->gfx.config.max_tile_pipes = 8;
  1658. adev->gfx.config.max_cu_per_sh = 8;
  1659. adev->gfx.config.max_sh_per_se = 1;
  1660. adev->gfx.config.max_backends_per_se = 2;
  1661. adev->gfx.config.max_texture_channel_caches = 8;
  1662. adev->gfx.config.max_gprs = 256;
  1663. adev->gfx.config.max_gs_threads = 32;
  1664. adev->gfx.config.max_hw_contexts = 8;
  1665. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1666. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1667. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1668. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1669. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1670. break;
  1671. case CHIP_CARRIZO:
  1672. adev->gfx.config.max_shader_engines = 1;
  1673. adev->gfx.config.max_tile_pipes = 2;
  1674. adev->gfx.config.max_sh_per_se = 1;
  1675. adev->gfx.config.max_backends_per_se = 2;
  1676. switch (adev->pdev->revision) {
  1677. case 0xc4:
  1678. case 0x84:
  1679. case 0xc8:
  1680. case 0xcc:
  1681. case 0xe1:
  1682. case 0xe3:
  1683. /* B10 */
  1684. adev->gfx.config.max_cu_per_sh = 8;
  1685. break;
  1686. case 0xc5:
  1687. case 0x81:
  1688. case 0x85:
  1689. case 0xc9:
  1690. case 0xcd:
  1691. case 0xe2:
  1692. case 0xe4:
  1693. /* B8 */
  1694. adev->gfx.config.max_cu_per_sh = 6;
  1695. break;
  1696. case 0xc6:
  1697. case 0xca:
  1698. case 0xce:
  1699. case 0x88:
  1700. /* B6 */
  1701. adev->gfx.config.max_cu_per_sh = 6;
  1702. break;
  1703. case 0xc7:
  1704. case 0x87:
  1705. case 0xcb:
  1706. case 0xe5:
  1707. case 0x89:
  1708. default:
  1709. /* B4 */
  1710. adev->gfx.config.max_cu_per_sh = 4;
  1711. break;
  1712. }
  1713. adev->gfx.config.max_texture_channel_caches = 2;
  1714. adev->gfx.config.max_gprs = 256;
  1715. adev->gfx.config.max_gs_threads = 32;
  1716. adev->gfx.config.max_hw_contexts = 8;
  1717. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1718. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1719. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1720. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1721. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1722. break;
  1723. case CHIP_STONEY:
  1724. adev->gfx.config.max_shader_engines = 1;
  1725. adev->gfx.config.max_tile_pipes = 2;
  1726. adev->gfx.config.max_sh_per_se = 1;
  1727. adev->gfx.config.max_backends_per_se = 1;
  1728. switch (adev->pdev->revision) {
  1729. case 0xc0:
  1730. case 0xc1:
  1731. case 0xc2:
  1732. case 0xc4:
  1733. case 0xc8:
  1734. case 0xc9:
  1735. adev->gfx.config.max_cu_per_sh = 3;
  1736. break;
  1737. case 0xd0:
  1738. case 0xd1:
  1739. case 0xd2:
  1740. default:
  1741. adev->gfx.config.max_cu_per_sh = 2;
  1742. break;
  1743. }
  1744. adev->gfx.config.max_texture_channel_caches = 2;
  1745. adev->gfx.config.max_gprs = 256;
  1746. adev->gfx.config.max_gs_threads = 16;
  1747. adev->gfx.config.max_hw_contexts = 8;
  1748. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1749. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1750. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1751. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1752. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1753. break;
  1754. default:
  1755. adev->gfx.config.max_shader_engines = 2;
  1756. adev->gfx.config.max_tile_pipes = 4;
  1757. adev->gfx.config.max_cu_per_sh = 2;
  1758. adev->gfx.config.max_sh_per_se = 1;
  1759. adev->gfx.config.max_backends_per_se = 2;
  1760. adev->gfx.config.max_texture_channel_caches = 4;
  1761. adev->gfx.config.max_gprs = 256;
  1762. adev->gfx.config.max_gs_threads = 32;
  1763. adev->gfx.config.max_hw_contexts = 8;
  1764. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1765. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1766. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1767. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1768. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1769. break;
  1770. }
  1771. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1772. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1773. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1774. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1775. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1776. if (adev->flags & AMD_IS_APU) {
  1777. /* Get memory bank mapping mode. */
  1778. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1779. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1780. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1781. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1782. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1783. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1784. /* Validate settings in case only one DIMM installed. */
  1785. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1786. dimm00_addr_map = 0;
  1787. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1788. dimm01_addr_map = 0;
  1789. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1790. dimm10_addr_map = 0;
  1791. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1792. dimm11_addr_map = 0;
  1793. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1794. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1795. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1796. adev->gfx.config.mem_row_size_in_kb = 2;
  1797. else
  1798. adev->gfx.config.mem_row_size_in_kb = 1;
  1799. } else {
  1800. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1801. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1802. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1803. adev->gfx.config.mem_row_size_in_kb = 4;
  1804. }
  1805. adev->gfx.config.shader_engine_tile_size = 32;
  1806. adev->gfx.config.num_gpus = 1;
  1807. adev->gfx.config.multi_gpu_tile_size = 64;
  1808. /* fix up row size */
  1809. switch (adev->gfx.config.mem_row_size_in_kb) {
  1810. case 1:
  1811. default:
  1812. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1813. break;
  1814. case 2:
  1815. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1816. break;
  1817. case 4:
  1818. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1819. break;
  1820. }
  1821. adev->gfx.config.gb_addr_config = gb_addr_config;
  1822. return 0;
  1823. }
  1824. static int gfx_v8_0_sw_init(void *handle)
  1825. {
  1826. int i, r;
  1827. struct amdgpu_ring *ring;
  1828. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1829. /* EOP Event */
  1830. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  1831. if (r)
  1832. return r;
  1833. /* Privileged reg */
  1834. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  1835. if (r)
  1836. return r;
  1837. /* Privileged inst */
  1838. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  1839. if (r)
  1840. return r;
  1841. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1842. gfx_v8_0_scratch_init(adev);
  1843. r = gfx_v8_0_init_microcode(adev);
  1844. if (r) {
  1845. DRM_ERROR("Failed to load gfx firmware!\n");
  1846. return r;
  1847. }
  1848. r = gfx_v8_0_rlc_init(adev);
  1849. if (r) {
  1850. DRM_ERROR("Failed to init rlc BOs!\n");
  1851. return r;
  1852. }
  1853. r = gfx_v8_0_mec_init(adev);
  1854. if (r) {
  1855. DRM_ERROR("Failed to init MEC BOs!\n");
  1856. return r;
  1857. }
  1858. /* set up the gfx ring */
  1859. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1860. ring = &adev->gfx.gfx_ring[i];
  1861. ring->ring_obj = NULL;
  1862. sprintf(ring->name, "gfx");
  1863. /* no gfx doorbells on iceland */
  1864. if (adev->asic_type != CHIP_TOPAZ) {
  1865. ring->use_doorbell = true;
  1866. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1867. }
  1868. r = amdgpu_ring_init(adev, ring, 1024,
  1869. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1870. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  1871. AMDGPU_RING_TYPE_GFX);
  1872. if (r)
  1873. return r;
  1874. }
  1875. /* set up the compute queues */
  1876. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1877. unsigned irq_type;
  1878. /* max 32 queues per MEC */
  1879. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1880. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1881. break;
  1882. }
  1883. ring = &adev->gfx.compute_ring[i];
  1884. ring->ring_obj = NULL;
  1885. ring->use_doorbell = true;
  1886. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1887. ring->me = 1; /* first MEC */
  1888. ring->pipe = i / 8;
  1889. ring->queue = i % 8;
  1890. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1891. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1892. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1893. r = amdgpu_ring_init(adev, ring, 1024,
  1894. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1895. &adev->gfx.eop_irq, irq_type,
  1896. AMDGPU_RING_TYPE_COMPUTE);
  1897. if (r)
  1898. return r;
  1899. }
  1900. /* reserve GDS, GWS and OA resource for gfx */
  1901. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1902. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1903. &adev->gds.gds_gfx_bo, NULL, NULL);
  1904. if (r)
  1905. return r;
  1906. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1907. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1908. &adev->gds.gws_gfx_bo, NULL, NULL);
  1909. if (r)
  1910. return r;
  1911. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1912. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1913. &adev->gds.oa_gfx_bo, NULL, NULL);
  1914. if (r)
  1915. return r;
  1916. adev->gfx.ce_ram_size = 0x8000;
  1917. r = gfx_v8_0_gpu_early_init(adev);
  1918. if (r)
  1919. return r;
  1920. return 0;
  1921. }
  1922. static int gfx_v8_0_sw_fini(void *handle)
  1923. {
  1924. int i;
  1925. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1926. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1927. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1928. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1929. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1930. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1931. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1932. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1933. gfx_v8_0_mec_fini(adev);
  1934. gfx_v8_0_rlc_fini(adev);
  1935. gfx_v8_0_free_microcode(adev);
  1936. return 0;
  1937. }
  1938. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1939. {
  1940. uint32_t *modearray, *mod2array;
  1941. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1942. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1943. u32 reg_offset;
  1944. modearray = adev->gfx.config.tile_mode_array;
  1945. mod2array = adev->gfx.config.macrotile_mode_array;
  1946. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1947. modearray[reg_offset] = 0;
  1948. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1949. mod2array[reg_offset] = 0;
  1950. switch (adev->asic_type) {
  1951. case CHIP_TOPAZ:
  1952. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1953. PIPE_CONFIG(ADDR_SURF_P2) |
  1954. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1955. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1956. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1957. PIPE_CONFIG(ADDR_SURF_P2) |
  1958. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1959. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1960. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1961. PIPE_CONFIG(ADDR_SURF_P2) |
  1962. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1963. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1964. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1965. PIPE_CONFIG(ADDR_SURF_P2) |
  1966. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1967. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1968. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1969. PIPE_CONFIG(ADDR_SURF_P2) |
  1970. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1971. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1972. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1973. PIPE_CONFIG(ADDR_SURF_P2) |
  1974. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1975. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1976. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1977. PIPE_CONFIG(ADDR_SURF_P2) |
  1978. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1979. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1980. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1981. PIPE_CONFIG(ADDR_SURF_P2));
  1982. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1983. PIPE_CONFIG(ADDR_SURF_P2) |
  1984. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1985. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1986. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1987. PIPE_CONFIG(ADDR_SURF_P2) |
  1988. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1989. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1990. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1991. PIPE_CONFIG(ADDR_SURF_P2) |
  1992. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1993. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1994. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1995. PIPE_CONFIG(ADDR_SURF_P2) |
  1996. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1997. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1998. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1999. PIPE_CONFIG(ADDR_SURF_P2) |
  2000. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2001. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2002. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2003. PIPE_CONFIG(ADDR_SURF_P2) |
  2004. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2005. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2006. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2007. PIPE_CONFIG(ADDR_SURF_P2) |
  2008. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2009. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2010. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2011. PIPE_CONFIG(ADDR_SURF_P2) |
  2012. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2013. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2014. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2015. PIPE_CONFIG(ADDR_SURF_P2) |
  2016. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2017. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2018. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2019. PIPE_CONFIG(ADDR_SURF_P2) |
  2020. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2021. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2022. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2023. PIPE_CONFIG(ADDR_SURF_P2) |
  2024. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2025. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2026. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2027. PIPE_CONFIG(ADDR_SURF_P2) |
  2028. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2029. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2030. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2031. PIPE_CONFIG(ADDR_SURF_P2) |
  2032. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2033. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2034. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2035. PIPE_CONFIG(ADDR_SURF_P2) |
  2036. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2037. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2038. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2039. PIPE_CONFIG(ADDR_SURF_P2) |
  2040. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2041. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2042. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2043. PIPE_CONFIG(ADDR_SURF_P2) |
  2044. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2045. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2046. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2047. PIPE_CONFIG(ADDR_SURF_P2) |
  2048. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2049. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2050. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2051. PIPE_CONFIG(ADDR_SURF_P2) |
  2052. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2053. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2054. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2055. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2056. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2057. NUM_BANKS(ADDR_SURF_8_BANK));
  2058. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2059. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2060. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2061. NUM_BANKS(ADDR_SURF_8_BANK));
  2062. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2063. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2064. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2065. NUM_BANKS(ADDR_SURF_8_BANK));
  2066. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2067. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2068. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2069. NUM_BANKS(ADDR_SURF_8_BANK));
  2070. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2071. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2072. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2073. NUM_BANKS(ADDR_SURF_8_BANK));
  2074. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2075. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2076. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2077. NUM_BANKS(ADDR_SURF_8_BANK));
  2078. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2079. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2080. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2081. NUM_BANKS(ADDR_SURF_8_BANK));
  2082. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2083. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2084. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2085. NUM_BANKS(ADDR_SURF_16_BANK));
  2086. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2087. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2088. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2089. NUM_BANKS(ADDR_SURF_16_BANK));
  2090. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2091. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2092. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2093. NUM_BANKS(ADDR_SURF_16_BANK));
  2094. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2095. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2096. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2097. NUM_BANKS(ADDR_SURF_16_BANK));
  2098. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2099. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2100. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2101. NUM_BANKS(ADDR_SURF_16_BANK));
  2102. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2103. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2104. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2105. NUM_BANKS(ADDR_SURF_16_BANK));
  2106. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2107. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2108. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2109. NUM_BANKS(ADDR_SURF_8_BANK));
  2110. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2111. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2112. reg_offset != 23)
  2113. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2114. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2115. if (reg_offset != 7)
  2116. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2117. break;
  2118. case CHIP_FIJI:
  2119. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2120. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2121. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2122. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2123. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2124. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2125. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2126. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2127. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2128. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2129. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2130. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2131. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2132. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2133. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2134. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2135. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2136. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2137. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2138. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2139. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2140. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2141. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2142. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2143. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2144. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2145. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2146. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2147. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2148. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2149. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2150. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2151. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2152. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2153. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2154. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2155. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2156. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2157. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2158. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2159. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2160. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2161. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2162. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2163. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2164. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2165. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2166. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2167. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2168. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2169. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2170. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2171. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2172. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2173. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2174. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2175. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2176. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2177. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2178. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2179. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2180. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2181. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2182. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2183. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2184. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2185. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2186. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2187. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2188. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2189. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2190. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2191. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2192. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2193. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2194. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2195. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2196. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2197. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2198. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2199. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2200. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2201. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2202. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2203. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2204. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2205. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2206. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2207. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2208. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2209. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2210. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2211. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2212. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2213. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2214. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2215. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2216. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2217. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2218. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2219. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2220. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2221. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2222. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2223. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2224. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2225. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2226. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2227. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2228. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2229. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2230. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2231. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2232. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2233. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2234. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2235. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2236. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2237. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2238. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2239. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2240. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2241. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2242. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2243. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2244. NUM_BANKS(ADDR_SURF_8_BANK));
  2245. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2246. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2247. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2248. NUM_BANKS(ADDR_SURF_8_BANK));
  2249. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2250. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2251. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2252. NUM_BANKS(ADDR_SURF_8_BANK));
  2253. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2254. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2255. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2256. NUM_BANKS(ADDR_SURF_8_BANK));
  2257. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2258. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2259. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2260. NUM_BANKS(ADDR_SURF_8_BANK));
  2261. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2262. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2263. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2264. NUM_BANKS(ADDR_SURF_8_BANK));
  2265. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2266. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2267. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2268. NUM_BANKS(ADDR_SURF_8_BANK));
  2269. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2270. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2271. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2272. NUM_BANKS(ADDR_SURF_8_BANK));
  2273. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2274. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2275. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2276. NUM_BANKS(ADDR_SURF_8_BANK));
  2277. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2278. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2279. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2280. NUM_BANKS(ADDR_SURF_8_BANK));
  2281. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2282. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2283. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2284. NUM_BANKS(ADDR_SURF_8_BANK));
  2285. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2286. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2287. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2288. NUM_BANKS(ADDR_SURF_8_BANK));
  2289. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2290. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2291. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2292. NUM_BANKS(ADDR_SURF_8_BANK));
  2293. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2294. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2295. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2296. NUM_BANKS(ADDR_SURF_4_BANK));
  2297. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2298. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2299. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2300. if (reg_offset != 7)
  2301. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2302. break;
  2303. case CHIP_TONGA:
  2304. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2305. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2306. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2307. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2308. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2309. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2310. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2311. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2312. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2313. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2314. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2315. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2316. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2317. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2318. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2319. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2320. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2321. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2322. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2323. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2324. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2325. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2326. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2327. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2328. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2329. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2330. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2331. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2332. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2333. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2334. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2335. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2336. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2337. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2338. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2339. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2340. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2341. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2342. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2343. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2344. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2345. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2346. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2347. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2348. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2349. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2350. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2351. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2352. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2353. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2354. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2355. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2356. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2357. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2358. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2359. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2360. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2361. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2362. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2363. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2364. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2365. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2366. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2367. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2368. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2369. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2370. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2371. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2372. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2373. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2374. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2375. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2376. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2377. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2378. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2379. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2380. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2381. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2382. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2383. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2384. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2385. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2386. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2387. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2388. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2389. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2390. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2391. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2392. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2393. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2394. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2395. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2396. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2397. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2398. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2399. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2400. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2401. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2402. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2403. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2404. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2405. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2406. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2407. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2408. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2409. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2410. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2411. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2412. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2413. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2414. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2415. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2416. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2417. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2418. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2419. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2420. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2421. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2422. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2423. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2424. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2425. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2426. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2427. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2428. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2429. NUM_BANKS(ADDR_SURF_16_BANK));
  2430. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2431. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2432. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2433. NUM_BANKS(ADDR_SURF_16_BANK));
  2434. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2435. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2436. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2437. NUM_BANKS(ADDR_SURF_16_BANK));
  2438. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2439. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2440. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2441. NUM_BANKS(ADDR_SURF_16_BANK));
  2442. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2443. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2444. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2445. NUM_BANKS(ADDR_SURF_16_BANK));
  2446. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2447. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2448. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2449. NUM_BANKS(ADDR_SURF_16_BANK));
  2450. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2451. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2452. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2453. NUM_BANKS(ADDR_SURF_16_BANK));
  2454. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2455. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2456. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2457. NUM_BANKS(ADDR_SURF_16_BANK));
  2458. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2459. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2460. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2461. NUM_BANKS(ADDR_SURF_16_BANK));
  2462. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2463. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2464. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2465. NUM_BANKS(ADDR_SURF_16_BANK));
  2466. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2467. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2468. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2469. NUM_BANKS(ADDR_SURF_16_BANK));
  2470. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2471. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2472. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2473. NUM_BANKS(ADDR_SURF_8_BANK));
  2474. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2475. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2476. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2477. NUM_BANKS(ADDR_SURF_4_BANK));
  2478. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2479. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2480. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2481. NUM_BANKS(ADDR_SURF_4_BANK));
  2482. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2483. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2484. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2485. if (reg_offset != 7)
  2486. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2487. break;
  2488. case CHIP_POLARIS11:
  2489. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2490. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2491. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2492. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2493. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2494. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2495. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2496. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2497. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2498. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2499. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2500. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2501. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2502. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2503. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2504. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2505. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2506. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2507. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2508. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2509. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2510. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2511. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2512. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2513. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2514. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2515. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2516. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2517. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2518. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2519. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2520. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2521. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2522. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2523. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2524. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2525. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2526. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2527. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2528. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2529. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2530. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2531. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2532. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2533. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2534. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2535. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2536. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2537. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2538. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2539. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2540. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2541. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2542. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2543. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2544. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2545. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2546. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2547. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2548. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2549. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2550. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2551. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2552. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2553. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2554. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2555. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2556. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2557. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2558. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2559. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2560. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2561. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2562. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2563. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2564. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2565. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2566. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2567. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2568. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2569. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2570. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2571. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2572. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2573. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2574. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2575. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2576. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2577. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2578. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2579. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2580. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2581. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2582. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2583. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2584. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2585. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2586. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2587. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2588. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2589. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2590. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2591. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2592. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2593. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2594. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2595. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2596. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2597. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2598. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2599. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2600. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2601. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2602. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2603. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2604. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2605. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2606. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2607. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2608. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2609. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2610. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2611. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2612. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2613. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2614. NUM_BANKS(ADDR_SURF_16_BANK));
  2615. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2616. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2617. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2618. NUM_BANKS(ADDR_SURF_16_BANK));
  2619. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2620. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2621. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2622. NUM_BANKS(ADDR_SURF_16_BANK));
  2623. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2624. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2625. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2626. NUM_BANKS(ADDR_SURF_16_BANK));
  2627. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2628. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2629. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2630. NUM_BANKS(ADDR_SURF_16_BANK));
  2631. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2632. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2633. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2634. NUM_BANKS(ADDR_SURF_16_BANK));
  2635. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2636. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2637. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2638. NUM_BANKS(ADDR_SURF_16_BANK));
  2639. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2640. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2641. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2642. NUM_BANKS(ADDR_SURF_16_BANK));
  2643. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2644. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2645. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2646. NUM_BANKS(ADDR_SURF_16_BANK));
  2647. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2648. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2649. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2650. NUM_BANKS(ADDR_SURF_16_BANK));
  2651. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2652. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2653. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2654. NUM_BANKS(ADDR_SURF_16_BANK));
  2655. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2656. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2657. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2658. NUM_BANKS(ADDR_SURF_16_BANK));
  2659. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2660. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2661. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2662. NUM_BANKS(ADDR_SURF_8_BANK));
  2663. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2664. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2665. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2666. NUM_BANKS(ADDR_SURF_4_BANK));
  2667. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2668. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2669. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2670. if (reg_offset != 7)
  2671. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2672. break;
  2673. case CHIP_POLARIS10:
  2674. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2675. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2676. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2677. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2678. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2679. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2680. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2681. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2682. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2683. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2684. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2685. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2686. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2687. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2688. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2689. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2690. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2691. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2692. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2693. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2694. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2695. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2696. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2697. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2698. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2699. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2700. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2701. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2702. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2703. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2704. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2705. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2706. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2707. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2708. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2709. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2710. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2711. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2712. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2713. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2714. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2715. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2716. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2717. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2718. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2719. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2720. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2721. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2722. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2723. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2724. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2725. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2726. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2727. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2728. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2729. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2730. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2731. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2732. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2733. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2734. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2735. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2736. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2737. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2738. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2739. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2740. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2741. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2742. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2743. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2744. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2745. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2746. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2747. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2748. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2749. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2750. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2751. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2752. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2753. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2754. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2755. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2756. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2757. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2758. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2759. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2760. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2761. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2762. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2763. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2764. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2765. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2766. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2767. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2768. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2769. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2770. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2771. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2772. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2773. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2774. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2775. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2776. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2777. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2778. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2779. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2780. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2781. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2782. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2783. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2784. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2785. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2786. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2787. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2788. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2789. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2790. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2791. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2792. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2793. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2794. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2795. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2796. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2797. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2798. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2799. NUM_BANKS(ADDR_SURF_16_BANK));
  2800. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2801. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2802. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2803. NUM_BANKS(ADDR_SURF_16_BANK));
  2804. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2805. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2806. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2807. NUM_BANKS(ADDR_SURF_16_BANK));
  2808. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2809. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2810. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2811. NUM_BANKS(ADDR_SURF_16_BANK));
  2812. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2813. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2814. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2815. NUM_BANKS(ADDR_SURF_16_BANK));
  2816. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2817. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2818. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2819. NUM_BANKS(ADDR_SURF_16_BANK));
  2820. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2821. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2822. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2823. NUM_BANKS(ADDR_SURF_16_BANK));
  2824. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2825. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2826. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2827. NUM_BANKS(ADDR_SURF_16_BANK));
  2828. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2829. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2830. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2831. NUM_BANKS(ADDR_SURF_16_BANK));
  2832. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2833. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2834. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2835. NUM_BANKS(ADDR_SURF_16_BANK));
  2836. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2837. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2838. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2839. NUM_BANKS(ADDR_SURF_16_BANK));
  2840. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2841. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2842. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2843. NUM_BANKS(ADDR_SURF_8_BANK));
  2844. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2845. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2846. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2847. NUM_BANKS(ADDR_SURF_4_BANK));
  2848. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2849. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2850. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2851. NUM_BANKS(ADDR_SURF_4_BANK));
  2852. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2853. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2854. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2855. if (reg_offset != 7)
  2856. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2857. break;
  2858. case CHIP_STONEY:
  2859. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2860. PIPE_CONFIG(ADDR_SURF_P2) |
  2861. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2862. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2863. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2864. PIPE_CONFIG(ADDR_SURF_P2) |
  2865. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2866. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2867. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2868. PIPE_CONFIG(ADDR_SURF_P2) |
  2869. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2870. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2871. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2872. PIPE_CONFIG(ADDR_SURF_P2) |
  2873. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2874. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2875. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2876. PIPE_CONFIG(ADDR_SURF_P2) |
  2877. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2878. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2879. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2880. PIPE_CONFIG(ADDR_SURF_P2) |
  2881. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2882. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2883. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2884. PIPE_CONFIG(ADDR_SURF_P2) |
  2885. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2886. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2887. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2888. PIPE_CONFIG(ADDR_SURF_P2));
  2889. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2890. PIPE_CONFIG(ADDR_SURF_P2) |
  2891. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2892. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2893. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2894. PIPE_CONFIG(ADDR_SURF_P2) |
  2895. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2896. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2897. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2898. PIPE_CONFIG(ADDR_SURF_P2) |
  2899. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2900. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2901. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2902. PIPE_CONFIG(ADDR_SURF_P2) |
  2903. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2904. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2905. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2906. PIPE_CONFIG(ADDR_SURF_P2) |
  2907. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2908. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2909. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2910. PIPE_CONFIG(ADDR_SURF_P2) |
  2911. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2912. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2913. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2914. PIPE_CONFIG(ADDR_SURF_P2) |
  2915. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2916. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2917. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2918. PIPE_CONFIG(ADDR_SURF_P2) |
  2919. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2920. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2921. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2922. PIPE_CONFIG(ADDR_SURF_P2) |
  2923. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2924. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2925. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2926. PIPE_CONFIG(ADDR_SURF_P2) |
  2927. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2928. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2929. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2930. PIPE_CONFIG(ADDR_SURF_P2) |
  2931. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2932. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2933. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2934. PIPE_CONFIG(ADDR_SURF_P2) |
  2935. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2936. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2937. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2938. PIPE_CONFIG(ADDR_SURF_P2) |
  2939. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2940. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2941. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2942. PIPE_CONFIG(ADDR_SURF_P2) |
  2943. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2944. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2945. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2946. PIPE_CONFIG(ADDR_SURF_P2) |
  2947. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2948. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2949. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2950. PIPE_CONFIG(ADDR_SURF_P2) |
  2951. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2952. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2953. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2954. PIPE_CONFIG(ADDR_SURF_P2) |
  2955. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2956. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2957. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2958. PIPE_CONFIG(ADDR_SURF_P2) |
  2959. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2960. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2961. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2962. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2963. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2964. NUM_BANKS(ADDR_SURF_8_BANK));
  2965. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2966. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2967. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2968. NUM_BANKS(ADDR_SURF_8_BANK));
  2969. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2970. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2971. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2972. NUM_BANKS(ADDR_SURF_8_BANK));
  2973. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2974. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2975. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2976. NUM_BANKS(ADDR_SURF_8_BANK));
  2977. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2978. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2979. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2980. NUM_BANKS(ADDR_SURF_8_BANK));
  2981. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2982. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2983. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2984. NUM_BANKS(ADDR_SURF_8_BANK));
  2985. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2986. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2987. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2988. NUM_BANKS(ADDR_SURF_8_BANK));
  2989. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2990. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2991. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2992. NUM_BANKS(ADDR_SURF_16_BANK));
  2993. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2994. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2995. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2996. NUM_BANKS(ADDR_SURF_16_BANK));
  2997. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2998. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2999. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3000. NUM_BANKS(ADDR_SURF_16_BANK));
  3001. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3002. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3003. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3004. NUM_BANKS(ADDR_SURF_16_BANK));
  3005. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3006. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3007. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3008. NUM_BANKS(ADDR_SURF_16_BANK));
  3009. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3010. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3011. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3012. NUM_BANKS(ADDR_SURF_16_BANK));
  3013. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3014. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3015. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3016. NUM_BANKS(ADDR_SURF_8_BANK));
  3017. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3018. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3019. reg_offset != 23)
  3020. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3021. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3022. if (reg_offset != 7)
  3023. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3024. break;
  3025. default:
  3026. dev_warn(adev->dev,
  3027. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3028. adev->asic_type);
  3029. case CHIP_CARRIZO:
  3030. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3031. PIPE_CONFIG(ADDR_SURF_P2) |
  3032. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3033. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3034. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3035. PIPE_CONFIG(ADDR_SURF_P2) |
  3036. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3037. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3038. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3039. PIPE_CONFIG(ADDR_SURF_P2) |
  3040. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3041. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3042. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3043. PIPE_CONFIG(ADDR_SURF_P2) |
  3044. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3045. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3046. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3047. PIPE_CONFIG(ADDR_SURF_P2) |
  3048. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3049. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3050. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3051. PIPE_CONFIG(ADDR_SURF_P2) |
  3052. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3053. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3054. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3055. PIPE_CONFIG(ADDR_SURF_P2) |
  3056. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3057. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3058. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3059. PIPE_CONFIG(ADDR_SURF_P2));
  3060. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3061. PIPE_CONFIG(ADDR_SURF_P2) |
  3062. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3063. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3064. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3065. PIPE_CONFIG(ADDR_SURF_P2) |
  3066. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3067. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3068. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3069. PIPE_CONFIG(ADDR_SURF_P2) |
  3070. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3071. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3072. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3073. PIPE_CONFIG(ADDR_SURF_P2) |
  3074. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3075. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3076. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3077. PIPE_CONFIG(ADDR_SURF_P2) |
  3078. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3079. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3080. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3081. PIPE_CONFIG(ADDR_SURF_P2) |
  3082. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3083. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3084. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3085. PIPE_CONFIG(ADDR_SURF_P2) |
  3086. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3087. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3088. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3089. PIPE_CONFIG(ADDR_SURF_P2) |
  3090. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3091. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3092. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3093. PIPE_CONFIG(ADDR_SURF_P2) |
  3094. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3095. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3096. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3097. PIPE_CONFIG(ADDR_SURF_P2) |
  3098. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3099. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3100. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3101. PIPE_CONFIG(ADDR_SURF_P2) |
  3102. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3103. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3104. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3105. PIPE_CONFIG(ADDR_SURF_P2) |
  3106. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3107. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3108. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3109. PIPE_CONFIG(ADDR_SURF_P2) |
  3110. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3111. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3112. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3113. PIPE_CONFIG(ADDR_SURF_P2) |
  3114. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3115. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3116. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3117. PIPE_CONFIG(ADDR_SURF_P2) |
  3118. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3119. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3120. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3121. PIPE_CONFIG(ADDR_SURF_P2) |
  3122. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3123. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3124. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3125. PIPE_CONFIG(ADDR_SURF_P2) |
  3126. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3127. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3128. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3129. PIPE_CONFIG(ADDR_SURF_P2) |
  3130. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3131. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3132. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3133. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3134. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3135. NUM_BANKS(ADDR_SURF_8_BANK));
  3136. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3137. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3138. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3139. NUM_BANKS(ADDR_SURF_8_BANK));
  3140. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3141. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3142. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3143. NUM_BANKS(ADDR_SURF_8_BANK));
  3144. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3145. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3146. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3147. NUM_BANKS(ADDR_SURF_8_BANK));
  3148. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3149. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3150. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3151. NUM_BANKS(ADDR_SURF_8_BANK));
  3152. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3153. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3154. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3155. NUM_BANKS(ADDR_SURF_8_BANK));
  3156. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3157. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3158. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3159. NUM_BANKS(ADDR_SURF_8_BANK));
  3160. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3161. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3162. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3163. NUM_BANKS(ADDR_SURF_16_BANK));
  3164. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3165. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3166. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3167. NUM_BANKS(ADDR_SURF_16_BANK));
  3168. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3169. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3170. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3171. NUM_BANKS(ADDR_SURF_16_BANK));
  3172. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3173. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3174. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3175. NUM_BANKS(ADDR_SURF_16_BANK));
  3176. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3177. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3178. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3179. NUM_BANKS(ADDR_SURF_16_BANK));
  3180. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3181. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3182. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3183. NUM_BANKS(ADDR_SURF_16_BANK));
  3184. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3185. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3186. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3187. NUM_BANKS(ADDR_SURF_8_BANK));
  3188. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3189. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3190. reg_offset != 23)
  3191. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3192. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3193. if (reg_offset != 7)
  3194. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3195. break;
  3196. }
  3197. }
  3198. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3199. u32 se_num, u32 sh_num, u32 instance)
  3200. {
  3201. u32 data;
  3202. if (instance == 0xffffffff)
  3203. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3204. else
  3205. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3206. if (se_num == 0xffffffff)
  3207. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3208. else
  3209. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3210. if (sh_num == 0xffffffff)
  3211. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3212. else
  3213. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3214. WREG32(mmGRBM_GFX_INDEX, data);
  3215. }
  3216. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  3217. {
  3218. return (u32)((1ULL << bit_width) - 1);
  3219. }
  3220. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3221. {
  3222. u32 data, mask;
  3223. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3224. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3225. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3226. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  3227. adev->gfx.config.max_sh_per_se);
  3228. return (~data) & mask;
  3229. }
  3230. static void
  3231. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3232. {
  3233. switch (adev->asic_type) {
  3234. case CHIP_FIJI:
  3235. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3236. RB_XSEL2(1) | PKR_MAP(2) |
  3237. PKR_XSEL(1) | PKR_YSEL(1) |
  3238. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3239. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3240. SE_PAIR_YSEL(2);
  3241. break;
  3242. case CHIP_TONGA:
  3243. case CHIP_POLARIS10:
  3244. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3245. SE_XSEL(1) | SE_YSEL(1);
  3246. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3247. SE_PAIR_YSEL(2);
  3248. break;
  3249. case CHIP_TOPAZ:
  3250. case CHIP_CARRIZO:
  3251. *rconf |= RB_MAP_PKR0(2);
  3252. *rconf1 |= 0x0;
  3253. break;
  3254. case CHIP_POLARIS11:
  3255. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3256. SE_XSEL(1) | SE_YSEL(1);
  3257. *rconf1 |= 0x0;
  3258. break;
  3259. case CHIP_STONEY:
  3260. *rconf |= 0x0;
  3261. *rconf1 |= 0x0;
  3262. break;
  3263. default:
  3264. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3265. break;
  3266. }
  3267. }
  3268. static void
  3269. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3270. u32 raster_config, u32 raster_config_1,
  3271. unsigned rb_mask, unsigned num_rb)
  3272. {
  3273. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3274. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3275. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3276. unsigned rb_per_se = num_rb / num_se;
  3277. unsigned se_mask[4];
  3278. unsigned se;
  3279. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3280. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3281. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3282. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3283. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3284. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3285. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3286. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3287. (!se_mask[2] && !se_mask[3]))) {
  3288. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3289. if (!se_mask[0] && !se_mask[1]) {
  3290. raster_config_1 |=
  3291. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3292. } else {
  3293. raster_config_1 |=
  3294. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3295. }
  3296. }
  3297. for (se = 0; se < num_se; se++) {
  3298. unsigned raster_config_se = raster_config;
  3299. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3300. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3301. int idx = (se / 2) * 2;
  3302. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3303. raster_config_se &= ~SE_MAP_MASK;
  3304. if (!se_mask[idx]) {
  3305. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3306. } else {
  3307. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3308. }
  3309. }
  3310. pkr0_mask &= rb_mask;
  3311. pkr1_mask &= rb_mask;
  3312. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3313. raster_config_se &= ~PKR_MAP_MASK;
  3314. if (!pkr0_mask) {
  3315. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3316. } else {
  3317. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3318. }
  3319. }
  3320. if (rb_per_se >= 2) {
  3321. unsigned rb0_mask = 1 << (se * rb_per_se);
  3322. unsigned rb1_mask = rb0_mask << 1;
  3323. rb0_mask &= rb_mask;
  3324. rb1_mask &= rb_mask;
  3325. if (!rb0_mask || !rb1_mask) {
  3326. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3327. if (!rb0_mask) {
  3328. raster_config_se |=
  3329. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3330. } else {
  3331. raster_config_se |=
  3332. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3333. }
  3334. }
  3335. if (rb_per_se > 2) {
  3336. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3337. rb1_mask = rb0_mask << 1;
  3338. rb0_mask &= rb_mask;
  3339. rb1_mask &= rb_mask;
  3340. if (!rb0_mask || !rb1_mask) {
  3341. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3342. if (!rb0_mask) {
  3343. raster_config_se |=
  3344. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3345. } else {
  3346. raster_config_se |=
  3347. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3348. }
  3349. }
  3350. }
  3351. }
  3352. /* GRBM_GFX_INDEX has a different offset on VI */
  3353. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3354. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3355. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3356. }
  3357. /* GRBM_GFX_INDEX has a different offset on VI */
  3358. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3359. }
  3360. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3361. {
  3362. int i, j;
  3363. u32 data;
  3364. u32 raster_config = 0, raster_config_1 = 0;
  3365. u32 active_rbs = 0;
  3366. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3367. adev->gfx.config.max_sh_per_se;
  3368. unsigned num_rb_pipes;
  3369. mutex_lock(&adev->grbm_idx_mutex);
  3370. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3371. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3372. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3373. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3374. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3375. rb_bitmap_width_per_sh);
  3376. }
  3377. }
  3378. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3379. adev->gfx.config.backend_enable_mask = active_rbs;
  3380. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3381. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3382. adev->gfx.config.max_shader_engines, 16);
  3383. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3384. if (!adev->gfx.config.backend_enable_mask ||
  3385. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3386. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3387. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3388. } else {
  3389. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3390. adev->gfx.config.backend_enable_mask,
  3391. num_rb_pipes);
  3392. }
  3393. mutex_unlock(&adev->grbm_idx_mutex);
  3394. }
  3395. /**
  3396. * gfx_v8_0_init_compute_vmid - gart enable
  3397. *
  3398. * @rdev: amdgpu_device pointer
  3399. *
  3400. * Initialize compute vmid sh_mem registers
  3401. *
  3402. */
  3403. #define DEFAULT_SH_MEM_BASES (0x6000)
  3404. #define FIRST_COMPUTE_VMID (8)
  3405. #define LAST_COMPUTE_VMID (16)
  3406. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3407. {
  3408. int i;
  3409. uint32_t sh_mem_config;
  3410. uint32_t sh_mem_bases;
  3411. /*
  3412. * Configure apertures:
  3413. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3414. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3415. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3416. */
  3417. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3418. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3419. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3420. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3421. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3422. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3423. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3424. mutex_lock(&adev->srbm_mutex);
  3425. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3426. vi_srbm_select(adev, 0, 0, 0, i);
  3427. /* CP and shaders */
  3428. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3429. WREG32(mmSH_MEM_APE1_BASE, 1);
  3430. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3431. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3432. }
  3433. vi_srbm_select(adev, 0, 0, 0, 0);
  3434. mutex_unlock(&adev->srbm_mutex);
  3435. }
  3436. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3437. {
  3438. u32 tmp;
  3439. int i;
  3440. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3441. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3442. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3443. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3444. gfx_v8_0_tiling_mode_table_init(adev);
  3445. gfx_v8_0_setup_rb(adev);
  3446. gfx_v8_0_get_cu_info(adev);
  3447. /* XXX SH_MEM regs */
  3448. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3449. mutex_lock(&adev->srbm_mutex);
  3450. for (i = 0; i < 16; i++) {
  3451. vi_srbm_select(adev, 0, 0, 0, i);
  3452. /* CP and shaders */
  3453. if (i == 0) {
  3454. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3455. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3456. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3457. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3458. WREG32(mmSH_MEM_CONFIG, tmp);
  3459. } else {
  3460. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3461. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  3462. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3463. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3464. WREG32(mmSH_MEM_CONFIG, tmp);
  3465. }
  3466. WREG32(mmSH_MEM_APE1_BASE, 1);
  3467. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3468. WREG32(mmSH_MEM_BASES, 0);
  3469. }
  3470. vi_srbm_select(adev, 0, 0, 0, 0);
  3471. mutex_unlock(&adev->srbm_mutex);
  3472. gfx_v8_0_init_compute_vmid(adev);
  3473. mutex_lock(&adev->grbm_idx_mutex);
  3474. /*
  3475. * making sure that the following register writes will be broadcasted
  3476. * to all the shaders
  3477. */
  3478. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3479. WREG32(mmPA_SC_FIFO_SIZE,
  3480. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3481. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3482. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3483. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3484. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3485. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3486. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3487. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3488. mutex_unlock(&adev->grbm_idx_mutex);
  3489. }
  3490. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3491. {
  3492. u32 i, j, k;
  3493. u32 mask;
  3494. mutex_lock(&adev->grbm_idx_mutex);
  3495. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3496. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3497. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3498. for (k = 0; k < adev->usec_timeout; k++) {
  3499. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3500. break;
  3501. udelay(1);
  3502. }
  3503. }
  3504. }
  3505. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3506. mutex_unlock(&adev->grbm_idx_mutex);
  3507. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3508. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3509. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3510. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3511. for (k = 0; k < adev->usec_timeout; k++) {
  3512. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3513. break;
  3514. udelay(1);
  3515. }
  3516. }
  3517. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3518. bool enable)
  3519. {
  3520. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3521. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3522. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3523. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3524. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3525. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3526. }
  3527. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3528. {
  3529. /* csib */
  3530. WREG32(mmRLC_CSIB_ADDR_HI,
  3531. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3532. WREG32(mmRLC_CSIB_ADDR_LO,
  3533. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3534. WREG32(mmRLC_CSIB_LENGTH,
  3535. adev->gfx.rlc.clear_state_size);
  3536. }
  3537. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3538. int ind_offset,
  3539. int list_size,
  3540. int *unique_indices,
  3541. int *indices_count,
  3542. int max_indices,
  3543. int *ind_start_offsets,
  3544. int *offset_count,
  3545. int max_offset)
  3546. {
  3547. int indices;
  3548. bool new_entry = true;
  3549. for (; ind_offset < list_size; ind_offset++) {
  3550. if (new_entry) {
  3551. new_entry = false;
  3552. ind_start_offsets[*offset_count] = ind_offset;
  3553. *offset_count = *offset_count + 1;
  3554. BUG_ON(*offset_count >= max_offset);
  3555. }
  3556. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3557. new_entry = true;
  3558. continue;
  3559. }
  3560. ind_offset += 2;
  3561. /* look for the matching indice */
  3562. for (indices = 0;
  3563. indices < *indices_count;
  3564. indices++) {
  3565. if (unique_indices[indices] ==
  3566. register_list_format[ind_offset])
  3567. break;
  3568. }
  3569. if (indices >= *indices_count) {
  3570. unique_indices[*indices_count] =
  3571. register_list_format[ind_offset];
  3572. indices = *indices_count;
  3573. *indices_count = *indices_count + 1;
  3574. BUG_ON(*indices_count >= max_indices);
  3575. }
  3576. register_list_format[ind_offset] = indices;
  3577. }
  3578. }
  3579. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3580. {
  3581. int i, temp, data;
  3582. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3583. int indices_count = 0;
  3584. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3585. int offset_count = 0;
  3586. int list_size;
  3587. unsigned int *register_list_format =
  3588. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3589. if (register_list_format == NULL)
  3590. return -ENOMEM;
  3591. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3592. adev->gfx.rlc.reg_list_format_size_bytes);
  3593. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3594. RLC_FormatDirectRegListLength,
  3595. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3596. unique_indices,
  3597. &indices_count,
  3598. sizeof(unique_indices) / sizeof(int),
  3599. indirect_start_offsets,
  3600. &offset_count,
  3601. sizeof(indirect_start_offsets)/sizeof(int));
  3602. /* save and restore list */
  3603. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3604. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3605. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3606. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3607. /* indirect list */
  3608. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3609. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3610. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3611. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3612. list_size = list_size >> 1;
  3613. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3614. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3615. /* starting offsets starts */
  3616. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3617. adev->gfx.rlc.starting_offsets_start);
  3618. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3619. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3620. indirect_start_offsets[i]);
  3621. /* unique indices */
  3622. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3623. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3624. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3625. amdgpu_mm_wreg(adev, temp + i, unique_indices[i] & 0x3FFFF, false);
  3626. amdgpu_mm_wreg(adev, data + i, unique_indices[i] >> 20, false);
  3627. }
  3628. kfree(register_list_format);
  3629. return 0;
  3630. }
  3631. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3632. {
  3633. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3634. }
  3635. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3636. {
  3637. uint32_t data;
  3638. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3639. AMD_PG_SUPPORT_GFX_SMG |
  3640. AMD_PG_SUPPORT_GFX_DMG)) {
  3641. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3642. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3643. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3644. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3645. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3646. WREG32(mmRLC_PG_DELAY, data);
  3647. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3648. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3649. }
  3650. }
  3651. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3652. bool enable)
  3653. {
  3654. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3655. }
  3656. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3657. bool enable)
  3658. {
  3659. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3660. }
  3661. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3662. {
  3663. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 1 : 0);
  3664. }
  3665. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3666. {
  3667. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3668. AMD_PG_SUPPORT_GFX_SMG |
  3669. AMD_PG_SUPPORT_GFX_DMG |
  3670. AMD_PG_SUPPORT_CP |
  3671. AMD_PG_SUPPORT_GDS |
  3672. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3673. gfx_v8_0_init_csb(adev);
  3674. gfx_v8_0_init_save_restore_list(adev);
  3675. gfx_v8_0_enable_save_restore_machine(adev);
  3676. if ((adev->asic_type == CHIP_CARRIZO) ||
  3677. (adev->asic_type == CHIP_STONEY)) {
  3678. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3679. gfx_v8_0_init_power_gating(adev);
  3680. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3681. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  3682. cz_enable_sck_slow_down_on_power_up(adev, true);
  3683. cz_enable_sck_slow_down_on_power_down(adev, true);
  3684. } else {
  3685. cz_enable_sck_slow_down_on_power_up(adev, false);
  3686. cz_enable_sck_slow_down_on_power_down(adev, false);
  3687. }
  3688. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  3689. cz_enable_cp_power_gating(adev, true);
  3690. else
  3691. cz_enable_cp_power_gating(adev, false);
  3692. } else if (adev->asic_type == CHIP_POLARIS11) {
  3693. gfx_v8_0_init_power_gating(adev);
  3694. }
  3695. }
  3696. }
  3697. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3698. {
  3699. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3700. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3701. gfx_v8_0_wait_for_rlc_serdes(adev);
  3702. }
  3703. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3704. {
  3705. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3706. udelay(50);
  3707. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3708. udelay(50);
  3709. }
  3710. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3711. {
  3712. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3713. /* carrizo do enable cp interrupt after cp inited */
  3714. if (!(adev->flags & AMD_IS_APU))
  3715. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3716. udelay(50);
  3717. }
  3718. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3719. {
  3720. const struct rlc_firmware_header_v2_0 *hdr;
  3721. const __le32 *fw_data;
  3722. unsigned i, fw_size;
  3723. if (!adev->gfx.rlc_fw)
  3724. return -EINVAL;
  3725. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3726. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3727. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3728. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3729. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3730. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3731. for (i = 0; i < fw_size; i++)
  3732. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3733. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3734. return 0;
  3735. }
  3736. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3737. {
  3738. int r;
  3739. u32 tmp;
  3740. gfx_v8_0_rlc_stop(adev);
  3741. /* disable CG */
  3742. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3743. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3744. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3745. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3746. if (adev->asic_type == CHIP_POLARIS11 ||
  3747. adev->asic_type == CHIP_POLARIS10) {
  3748. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3749. tmp &= ~0x3;
  3750. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3751. }
  3752. /* disable PG */
  3753. WREG32(mmRLC_PG_CNTL, 0);
  3754. gfx_v8_0_rlc_reset(adev);
  3755. gfx_v8_0_init_pg(adev);
  3756. if (!adev->pp_enabled) {
  3757. if (!adev->firmware.smu_load) {
  3758. /* legacy rlc firmware loading */
  3759. r = gfx_v8_0_rlc_load_microcode(adev);
  3760. if (r)
  3761. return r;
  3762. } else {
  3763. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3764. AMDGPU_UCODE_ID_RLC_G);
  3765. if (r)
  3766. return -EINVAL;
  3767. }
  3768. }
  3769. gfx_v8_0_rlc_start(adev);
  3770. return 0;
  3771. }
  3772. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3773. {
  3774. int i;
  3775. u32 tmp = RREG32(mmCP_ME_CNTL);
  3776. if (enable) {
  3777. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3778. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3779. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3780. } else {
  3781. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3782. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3783. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3784. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3785. adev->gfx.gfx_ring[i].ready = false;
  3786. }
  3787. WREG32(mmCP_ME_CNTL, tmp);
  3788. udelay(50);
  3789. }
  3790. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3791. {
  3792. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3793. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3794. const struct gfx_firmware_header_v1_0 *me_hdr;
  3795. const __le32 *fw_data;
  3796. unsigned i, fw_size;
  3797. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3798. return -EINVAL;
  3799. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3800. adev->gfx.pfp_fw->data;
  3801. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3802. adev->gfx.ce_fw->data;
  3803. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3804. adev->gfx.me_fw->data;
  3805. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3806. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3807. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3808. gfx_v8_0_cp_gfx_enable(adev, false);
  3809. /* PFP */
  3810. fw_data = (const __le32 *)
  3811. (adev->gfx.pfp_fw->data +
  3812. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3813. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3814. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3815. for (i = 0; i < fw_size; i++)
  3816. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3817. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3818. /* CE */
  3819. fw_data = (const __le32 *)
  3820. (adev->gfx.ce_fw->data +
  3821. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3822. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3823. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3824. for (i = 0; i < fw_size; i++)
  3825. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3826. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3827. /* ME */
  3828. fw_data = (const __le32 *)
  3829. (adev->gfx.me_fw->data +
  3830. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3831. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3832. WREG32(mmCP_ME_RAM_WADDR, 0);
  3833. for (i = 0; i < fw_size; i++)
  3834. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3835. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3836. return 0;
  3837. }
  3838. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3839. {
  3840. u32 count = 0;
  3841. const struct cs_section_def *sect = NULL;
  3842. const struct cs_extent_def *ext = NULL;
  3843. /* begin clear state */
  3844. count += 2;
  3845. /* context control state */
  3846. count += 3;
  3847. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3848. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3849. if (sect->id == SECT_CONTEXT)
  3850. count += 2 + ext->reg_count;
  3851. else
  3852. return 0;
  3853. }
  3854. }
  3855. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3856. count += 4;
  3857. /* end clear state */
  3858. count += 2;
  3859. /* clear state */
  3860. count += 2;
  3861. return count;
  3862. }
  3863. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3864. {
  3865. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3866. const struct cs_section_def *sect = NULL;
  3867. const struct cs_extent_def *ext = NULL;
  3868. int r, i;
  3869. /* init the CP */
  3870. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3871. WREG32(mmCP_ENDIAN_SWAP, 0);
  3872. WREG32(mmCP_DEVICE_ID, 1);
  3873. gfx_v8_0_cp_gfx_enable(adev, true);
  3874. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3875. if (r) {
  3876. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3877. return r;
  3878. }
  3879. /* clear state buffer */
  3880. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3881. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3882. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3883. amdgpu_ring_write(ring, 0x80000000);
  3884. amdgpu_ring_write(ring, 0x80000000);
  3885. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3886. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3887. if (sect->id == SECT_CONTEXT) {
  3888. amdgpu_ring_write(ring,
  3889. PACKET3(PACKET3_SET_CONTEXT_REG,
  3890. ext->reg_count));
  3891. amdgpu_ring_write(ring,
  3892. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3893. for (i = 0; i < ext->reg_count; i++)
  3894. amdgpu_ring_write(ring, ext->extent[i]);
  3895. }
  3896. }
  3897. }
  3898. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3899. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3900. switch (adev->asic_type) {
  3901. case CHIP_TONGA:
  3902. case CHIP_POLARIS10:
  3903. amdgpu_ring_write(ring, 0x16000012);
  3904. amdgpu_ring_write(ring, 0x0000002A);
  3905. break;
  3906. case CHIP_POLARIS11:
  3907. amdgpu_ring_write(ring, 0x16000012);
  3908. amdgpu_ring_write(ring, 0x00000000);
  3909. break;
  3910. case CHIP_FIJI:
  3911. amdgpu_ring_write(ring, 0x3a00161a);
  3912. amdgpu_ring_write(ring, 0x0000002e);
  3913. break;
  3914. case CHIP_CARRIZO:
  3915. amdgpu_ring_write(ring, 0x00000002);
  3916. amdgpu_ring_write(ring, 0x00000000);
  3917. break;
  3918. case CHIP_TOPAZ:
  3919. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  3920. 0x00000000 : 0x00000002);
  3921. amdgpu_ring_write(ring, 0x00000000);
  3922. break;
  3923. case CHIP_STONEY:
  3924. amdgpu_ring_write(ring, 0x00000000);
  3925. amdgpu_ring_write(ring, 0x00000000);
  3926. break;
  3927. default:
  3928. BUG();
  3929. }
  3930. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3931. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3932. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3933. amdgpu_ring_write(ring, 0);
  3934. /* init the CE partitions */
  3935. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3936. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3937. amdgpu_ring_write(ring, 0x8000);
  3938. amdgpu_ring_write(ring, 0x8000);
  3939. amdgpu_ring_commit(ring);
  3940. return 0;
  3941. }
  3942. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3943. {
  3944. struct amdgpu_ring *ring;
  3945. u32 tmp;
  3946. u32 rb_bufsz;
  3947. u64 rb_addr, rptr_addr;
  3948. int r;
  3949. /* Set the write pointer delay */
  3950. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3951. /* set the RB to use vmid 0 */
  3952. WREG32(mmCP_RB_VMID, 0);
  3953. /* Set ring buffer size */
  3954. ring = &adev->gfx.gfx_ring[0];
  3955. rb_bufsz = order_base_2(ring->ring_size / 8);
  3956. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  3957. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  3958. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  3959. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  3960. #ifdef __BIG_ENDIAN
  3961. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  3962. #endif
  3963. WREG32(mmCP_RB0_CNTL, tmp);
  3964. /* Initialize the ring buffer's read and write pointers */
  3965. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  3966. ring->wptr = 0;
  3967. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3968. /* set the wb address wether it's enabled or not */
  3969. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3970. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  3971. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  3972. mdelay(1);
  3973. WREG32(mmCP_RB0_CNTL, tmp);
  3974. rb_addr = ring->gpu_addr >> 8;
  3975. WREG32(mmCP_RB0_BASE, rb_addr);
  3976. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3977. /* no gfx doorbells on iceland */
  3978. if (adev->asic_type != CHIP_TOPAZ) {
  3979. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3980. if (ring->use_doorbell) {
  3981. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3982. DOORBELL_OFFSET, ring->doorbell_index);
  3983. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3984. DOORBELL_HIT, 0);
  3985. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3986. DOORBELL_EN, 1);
  3987. } else {
  3988. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3989. DOORBELL_EN, 0);
  3990. }
  3991. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  3992. if (adev->asic_type == CHIP_TONGA) {
  3993. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  3994. DOORBELL_RANGE_LOWER,
  3995. AMDGPU_DOORBELL_GFX_RING0);
  3996. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  3997. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  3998. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  3999. }
  4000. }
  4001. /* start the ring */
  4002. gfx_v8_0_cp_gfx_start(adev);
  4003. ring->ready = true;
  4004. r = amdgpu_ring_test_ring(ring);
  4005. if (r)
  4006. ring->ready = false;
  4007. return r;
  4008. }
  4009. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4010. {
  4011. int i;
  4012. if (enable) {
  4013. WREG32(mmCP_MEC_CNTL, 0);
  4014. } else {
  4015. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4016. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4017. adev->gfx.compute_ring[i].ready = false;
  4018. }
  4019. udelay(50);
  4020. }
  4021. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4022. {
  4023. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4024. const __le32 *fw_data;
  4025. unsigned i, fw_size;
  4026. if (!adev->gfx.mec_fw)
  4027. return -EINVAL;
  4028. gfx_v8_0_cp_compute_enable(adev, false);
  4029. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4030. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4031. fw_data = (const __le32 *)
  4032. (adev->gfx.mec_fw->data +
  4033. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4034. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4035. /* MEC1 */
  4036. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4037. for (i = 0; i < fw_size; i++)
  4038. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4039. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4040. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4041. if (adev->gfx.mec2_fw) {
  4042. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4043. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4044. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4045. fw_data = (const __le32 *)
  4046. (adev->gfx.mec2_fw->data +
  4047. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4048. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4049. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4050. for (i = 0; i < fw_size; i++)
  4051. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4052. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4053. }
  4054. return 0;
  4055. }
  4056. struct vi_mqd {
  4057. uint32_t header; /* ordinal0 */
  4058. uint32_t compute_dispatch_initiator; /* ordinal1 */
  4059. uint32_t compute_dim_x; /* ordinal2 */
  4060. uint32_t compute_dim_y; /* ordinal3 */
  4061. uint32_t compute_dim_z; /* ordinal4 */
  4062. uint32_t compute_start_x; /* ordinal5 */
  4063. uint32_t compute_start_y; /* ordinal6 */
  4064. uint32_t compute_start_z; /* ordinal7 */
  4065. uint32_t compute_num_thread_x; /* ordinal8 */
  4066. uint32_t compute_num_thread_y; /* ordinal9 */
  4067. uint32_t compute_num_thread_z; /* ordinal10 */
  4068. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  4069. uint32_t compute_perfcount_enable; /* ordinal12 */
  4070. uint32_t compute_pgm_lo; /* ordinal13 */
  4071. uint32_t compute_pgm_hi; /* ordinal14 */
  4072. uint32_t compute_tba_lo; /* ordinal15 */
  4073. uint32_t compute_tba_hi; /* ordinal16 */
  4074. uint32_t compute_tma_lo; /* ordinal17 */
  4075. uint32_t compute_tma_hi; /* ordinal18 */
  4076. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  4077. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  4078. uint32_t compute_vmid; /* ordinal21 */
  4079. uint32_t compute_resource_limits; /* ordinal22 */
  4080. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  4081. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  4082. uint32_t compute_tmpring_size; /* ordinal25 */
  4083. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  4084. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  4085. uint32_t compute_restart_x; /* ordinal28 */
  4086. uint32_t compute_restart_y; /* ordinal29 */
  4087. uint32_t compute_restart_z; /* ordinal30 */
  4088. uint32_t compute_thread_trace_enable; /* ordinal31 */
  4089. uint32_t compute_misc_reserved; /* ordinal32 */
  4090. uint32_t compute_dispatch_id; /* ordinal33 */
  4091. uint32_t compute_threadgroup_id; /* ordinal34 */
  4092. uint32_t compute_relaunch; /* ordinal35 */
  4093. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  4094. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  4095. uint32_t compute_wave_restore_control; /* ordinal38 */
  4096. uint32_t reserved9; /* ordinal39 */
  4097. uint32_t reserved10; /* ordinal40 */
  4098. uint32_t reserved11; /* ordinal41 */
  4099. uint32_t reserved12; /* ordinal42 */
  4100. uint32_t reserved13; /* ordinal43 */
  4101. uint32_t reserved14; /* ordinal44 */
  4102. uint32_t reserved15; /* ordinal45 */
  4103. uint32_t reserved16; /* ordinal46 */
  4104. uint32_t reserved17; /* ordinal47 */
  4105. uint32_t reserved18; /* ordinal48 */
  4106. uint32_t reserved19; /* ordinal49 */
  4107. uint32_t reserved20; /* ordinal50 */
  4108. uint32_t reserved21; /* ordinal51 */
  4109. uint32_t reserved22; /* ordinal52 */
  4110. uint32_t reserved23; /* ordinal53 */
  4111. uint32_t reserved24; /* ordinal54 */
  4112. uint32_t reserved25; /* ordinal55 */
  4113. uint32_t reserved26; /* ordinal56 */
  4114. uint32_t reserved27; /* ordinal57 */
  4115. uint32_t reserved28; /* ordinal58 */
  4116. uint32_t reserved29; /* ordinal59 */
  4117. uint32_t reserved30; /* ordinal60 */
  4118. uint32_t reserved31; /* ordinal61 */
  4119. uint32_t reserved32; /* ordinal62 */
  4120. uint32_t reserved33; /* ordinal63 */
  4121. uint32_t reserved34; /* ordinal64 */
  4122. uint32_t compute_user_data_0; /* ordinal65 */
  4123. uint32_t compute_user_data_1; /* ordinal66 */
  4124. uint32_t compute_user_data_2; /* ordinal67 */
  4125. uint32_t compute_user_data_3; /* ordinal68 */
  4126. uint32_t compute_user_data_4; /* ordinal69 */
  4127. uint32_t compute_user_data_5; /* ordinal70 */
  4128. uint32_t compute_user_data_6; /* ordinal71 */
  4129. uint32_t compute_user_data_7; /* ordinal72 */
  4130. uint32_t compute_user_data_8; /* ordinal73 */
  4131. uint32_t compute_user_data_9; /* ordinal74 */
  4132. uint32_t compute_user_data_10; /* ordinal75 */
  4133. uint32_t compute_user_data_11; /* ordinal76 */
  4134. uint32_t compute_user_data_12; /* ordinal77 */
  4135. uint32_t compute_user_data_13; /* ordinal78 */
  4136. uint32_t compute_user_data_14; /* ordinal79 */
  4137. uint32_t compute_user_data_15; /* ordinal80 */
  4138. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  4139. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  4140. uint32_t reserved35; /* ordinal83 */
  4141. uint32_t reserved36; /* ordinal84 */
  4142. uint32_t reserved37; /* ordinal85 */
  4143. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  4144. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  4145. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  4146. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  4147. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  4148. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  4149. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  4150. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  4151. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  4152. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  4153. uint32_t reserved38; /* ordinal96 */
  4154. uint32_t reserved39; /* ordinal97 */
  4155. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  4156. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  4157. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  4158. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  4159. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  4160. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  4161. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  4162. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  4163. uint32_t reserved40; /* ordinal106 */
  4164. uint32_t reserved41; /* ordinal107 */
  4165. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  4166. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  4167. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  4168. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  4169. uint32_t reserved42; /* ordinal112 */
  4170. uint32_t reserved43; /* ordinal113 */
  4171. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  4172. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  4173. uint32_t cp_packet_id_lo; /* ordinal116 */
  4174. uint32_t cp_packet_id_hi; /* ordinal117 */
  4175. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  4176. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  4177. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  4178. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  4179. uint32_t gds_save_mask_lo; /* ordinal122 */
  4180. uint32_t gds_save_mask_hi; /* ordinal123 */
  4181. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  4182. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  4183. uint32_t reserved44; /* ordinal126 */
  4184. uint32_t reserved45; /* ordinal127 */
  4185. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  4186. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  4187. uint32_t cp_hqd_active; /* ordinal130 */
  4188. uint32_t cp_hqd_vmid; /* ordinal131 */
  4189. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  4190. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  4191. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  4192. uint32_t cp_hqd_quantum; /* ordinal135 */
  4193. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  4194. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  4195. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  4196. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  4197. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  4198. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  4199. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  4200. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  4201. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  4202. uint32_t cp_hqd_pq_control; /* ordinal145 */
  4203. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  4204. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  4205. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  4206. uint32_t cp_hqd_ib_control; /* ordinal149 */
  4207. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  4208. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  4209. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  4210. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  4211. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  4212. uint32_t cp_hqd_msg_type; /* ordinal155 */
  4213. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  4214. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  4215. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  4216. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  4217. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  4218. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  4219. uint32_t cp_mqd_control; /* ordinal162 */
  4220. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  4221. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  4222. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  4223. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  4224. uint32_t cp_hqd_eop_control; /* ordinal167 */
  4225. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  4226. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  4227. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  4228. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  4229. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  4230. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  4231. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  4232. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  4233. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  4234. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  4235. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  4236. uint32_t cp_hqd_error; /* ordinal179 */
  4237. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  4238. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  4239. uint32_t reserved46; /* ordinal182 */
  4240. uint32_t reserved47; /* ordinal183 */
  4241. uint32_t reserved48; /* ordinal184 */
  4242. uint32_t reserved49; /* ordinal185 */
  4243. uint32_t reserved50; /* ordinal186 */
  4244. uint32_t reserved51; /* ordinal187 */
  4245. uint32_t reserved52; /* ordinal188 */
  4246. uint32_t reserved53; /* ordinal189 */
  4247. uint32_t reserved54; /* ordinal190 */
  4248. uint32_t reserved55; /* ordinal191 */
  4249. uint32_t iqtimer_pkt_header; /* ordinal192 */
  4250. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  4251. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  4252. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  4253. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  4254. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  4255. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  4256. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  4257. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  4258. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  4259. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  4260. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  4261. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  4262. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  4263. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  4264. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  4265. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  4266. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  4267. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  4268. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  4269. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  4270. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  4271. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  4272. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  4273. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  4274. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  4275. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  4276. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  4277. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  4278. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  4279. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  4280. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  4281. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  4282. uint32_t reserved56; /* ordinal225 */
  4283. uint32_t reserved57; /* ordinal226 */
  4284. uint32_t reserved58; /* ordinal227 */
  4285. uint32_t set_resources_header; /* ordinal228 */
  4286. uint32_t set_resources_dw1; /* ordinal229 */
  4287. uint32_t set_resources_dw2; /* ordinal230 */
  4288. uint32_t set_resources_dw3; /* ordinal231 */
  4289. uint32_t set_resources_dw4; /* ordinal232 */
  4290. uint32_t set_resources_dw5; /* ordinal233 */
  4291. uint32_t set_resources_dw6; /* ordinal234 */
  4292. uint32_t set_resources_dw7; /* ordinal235 */
  4293. uint32_t reserved59; /* ordinal236 */
  4294. uint32_t reserved60; /* ordinal237 */
  4295. uint32_t reserved61; /* ordinal238 */
  4296. uint32_t reserved62; /* ordinal239 */
  4297. uint32_t reserved63; /* ordinal240 */
  4298. uint32_t reserved64; /* ordinal241 */
  4299. uint32_t reserved65; /* ordinal242 */
  4300. uint32_t reserved66; /* ordinal243 */
  4301. uint32_t reserved67; /* ordinal244 */
  4302. uint32_t reserved68; /* ordinal245 */
  4303. uint32_t reserved69; /* ordinal246 */
  4304. uint32_t reserved70; /* ordinal247 */
  4305. uint32_t reserved71; /* ordinal248 */
  4306. uint32_t reserved72; /* ordinal249 */
  4307. uint32_t reserved73; /* ordinal250 */
  4308. uint32_t reserved74; /* ordinal251 */
  4309. uint32_t reserved75; /* ordinal252 */
  4310. uint32_t reserved76; /* ordinal253 */
  4311. uint32_t reserved77; /* ordinal254 */
  4312. uint32_t reserved78; /* ordinal255 */
  4313. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  4314. };
  4315. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  4316. {
  4317. int i, r;
  4318. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4319. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4320. if (ring->mqd_obj) {
  4321. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4322. if (unlikely(r != 0))
  4323. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  4324. amdgpu_bo_unpin(ring->mqd_obj);
  4325. amdgpu_bo_unreserve(ring->mqd_obj);
  4326. amdgpu_bo_unref(&ring->mqd_obj);
  4327. ring->mqd_obj = NULL;
  4328. }
  4329. }
  4330. }
  4331. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  4332. {
  4333. int r, i, j;
  4334. u32 tmp;
  4335. bool use_doorbell = true;
  4336. u64 hqd_gpu_addr;
  4337. u64 mqd_gpu_addr;
  4338. u64 eop_gpu_addr;
  4339. u64 wb_gpu_addr;
  4340. u32 *buf;
  4341. struct vi_mqd *mqd;
  4342. /* init the pipes */
  4343. mutex_lock(&adev->srbm_mutex);
  4344. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  4345. int me = (i < 4) ? 1 : 2;
  4346. int pipe = (i < 4) ? i : (i - 4);
  4347. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  4348. eop_gpu_addr >>= 8;
  4349. vi_srbm_select(adev, me, pipe, 0, 0);
  4350. /* write the EOP addr */
  4351. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  4352. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  4353. /* set the VMID assigned */
  4354. WREG32(mmCP_HQD_VMID, 0);
  4355. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4356. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4357. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4358. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4359. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  4360. }
  4361. vi_srbm_select(adev, 0, 0, 0, 0);
  4362. mutex_unlock(&adev->srbm_mutex);
  4363. /* init the queues. Just two for now. */
  4364. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4365. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4366. if (ring->mqd_obj == NULL) {
  4367. r = amdgpu_bo_create(adev,
  4368. sizeof(struct vi_mqd),
  4369. PAGE_SIZE, true,
  4370. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  4371. NULL, &ring->mqd_obj);
  4372. if (r) {
  4373. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  4374. return r;
  4375. }
  4376. }
  4377. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4378. if (unlikely(r != 0)) {
  4379. gfx_v8_0_cp_compute_fini(adev);
  4380. return r;
  4381. }
  4382. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  4383. &mqd_gpu_addr);
  4384. if (r) {
  4385. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  4386. gfx_v8_0_cp_compute_fini(adev);
  4387. return r;
  4388. }
  4389. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  4390. if (r) {
  4391. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  4392. gfx_v8_0_cp_compute_fini(adev);
  4393. return r;
  4394. }
  4395. /* init the mqd struct */
  4396. memset(buf, 0, sizeof(struct vi_mqd));
  4397. mqd = (struct vi_mqd *)buf;
  4398. mqd->header = 0xC0310800;
  4399. mqd->compute_pipelinestat_enable = 0x00000001;
  4400. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4401. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4402. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4403. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4404. mqd->compute_misc_reserved = 0x00000003;
  4405. mutex_lock(&adev->srbm_mutex);
  4406. vi_srbm_select(adev, ring->me,
  4407. ring->pipe,
  4408. ring->queue, 0);
  4409. /* disable wptr polling */
  4410. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  4411. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4412. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  4413. mqd->cp_hqd_eop_base_addr_lo =
  4414. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  4415. mqd->cp_hqd_eop_base_addr_hi =
  4416. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  4417. /* enable doorbell? */
  4418. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4419. if (use_doorbell) {
  4420. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4421. } else {
  4422. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4423. }
  4424. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  4425. mqd->cp_hqd_pq_doorbell_control = tmp;
  4426. /* disable the queue if it's active */
  4427. mqd->cp_hqd_dequeue_request = 0;
  4428. mqd->cp_hqd_pq_rptr = 0;
  4429. mqd->cp_hqd_pq_wptr= 0;
  4430. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  4431. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4432. for (j = 0; j < adev->usec_timeout; j++) {
  4433. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  4434. break;
  4435. udelay(1);
  4436. }
  4437. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4438. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4439. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4440. }
  4441. /* set the pointer to the MQD */
  4442. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  4443. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4444. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4445. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4446. /* set MQD vmid to 0 */
  4447. tmp = RREG32(mmCP_MQD_CONTROL);
  4448. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4449. WREG32(mmCP_MQD_CONTROL, tmp);
  4450. mqd->cp_mqd_control = tmp;
  4451. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4452. hqd_gpu_addr = ring->gpu_addr >> 8;
  4453. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4454. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4455. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4456. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4457. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4458. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4459. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4460. (order_base_2(ring->ring_size / 4) - 1));
  4461. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4462. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4463. #ifdef __BIG_ENDIAN
  4464. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4465. #endif
  4466. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4467. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4468. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4469. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4470. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  4471. mqd->cp_hqd_pq_control = tmp;
  4472. /* set the wb address wether it's enabled or not */
  4473. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4474. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4475. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4476. upper_32_bits(wb_gpu_addr) & 0xffff;
  4477. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4478. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4479. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4480. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4481. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4482. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4483. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  4484. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4485. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  4486. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4487. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4488. /* enable the doorbell if requested */
  4489. if (use_doorbell) {
  4490. if ((adev->asic_type == CHIP_CARRIZO) ||
  4491. (adev->asic_type == CHIP_FIJI) ||
  4492. (adev->asic_type == CHIP_STONEY) ||
  4493. (adev->asic_type == CHIP_POLARIS11) ||
  4494. (adev->asic_type == CHIP_POLARIS10)) {
  4495. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  4496. AMDGPU_DOORBELL_KIQ << 2);
  4497. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  4498. AMDGPU_DOORBELL_MEC_RING7 << 2);
  4499. }
  4500. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4501. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4502. DOORBELL_OFFSET, ring->doorbell_index);
  4503. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4504. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  4505. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  4506. mqd->cp_hqd_pq_doorbell_control = tmp;
  4507. } else {
  4508. mqd->cp_hqd_pq_doorbell_control = 0;
  4509. }
  4510. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  4511. mqd->cp_hqd_pq_doorbell_control);
  4512. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4513. ring->wptr = 0;
  4514. mqd->cp_hqd_pq_wptr = ring->wptr;
  4515. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4516. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4517. /* set the vmid for the queue */
  4518. mqd->cp_hqd_vmid = 0;
  4519. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4520. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4521. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4522. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  4523. mqd->cp_hqd_persistent_state = tmp;
  4524. if (adev->asic_type == CHIP_STONEY ||
  4525. adev->asic_type == CHIP_POLARIS11 ||
  4526. adev->asic_type == CHIP_POLARIS10) {
  4527. tmp = RREG32(mmCP_ME1_PIPE3_INT_CNTL);
  4528. tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE3_INT_CNTL, GENERIC2_INT_ENABLE, 1);
  4529. WREG32(mmCP_ME1_PIPE3_INT_CNTL, tmp);
  4530. }
  4531. /* activate the queue */
  4532. mqd->cp_hqd_active = 1;
  4533. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4534. vi_srbm_select(adev, 0, 0, 0, 0);
  4535. mutex_unlock(&adev->srbm_mutex);
  4536. amdgpu_bo_kunmap(ring->mqd_obj);
  4537. amdgpu_bo_unreserve(ring->mqd_obj);
  4538. }
  4539. if (use_doorbell) {
  4540. tmp = RREG32(mmCP_PQ_STATUS);
  4541. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4542. WREG32(mmCP_PQ_STATUS, tmp);
  4543. }
  4544. gfx_v8_0_cp_compute_enable(adev, true);
  4545. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4546. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4547. ring->ready = true;
  4548. r = amdgpu_ring_test_ring(ring);
  4549. if (r)
  4550. ring->ready = false;
  4551. }
  4552. return 0;
  4553. }
  4554. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4555. {
  4556. int r;
  4557. if (!(adev->flags & AMD_IS_APU))
  4558. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4559. if (!adev->pp_enabled) {
  4560. if (!adev->firmware.smu_load) {
  4561. /* legacy firmware loading */
  4562. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4563. if (r)
  4564. return r;
  4565. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4566. if (r)
  4567. return r;
  4568. } else {
  4569. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4570. AMDGPU_UCODE_ID_CP_CE);
  4571. if (r)
  4572. return -EINVAL;
  4573. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4574. AMDGPU_UCODE_ID_CP_PFP);
  4575. if (r)
  4576. return -EINVAL;
  4577. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4578. AMDGPU_UCODE_ID_CP_ME);
  4579. if (r)
  4580. return -EINVAL;
  4581. if (adev->asic_type == CHIP_TOPAZ) {
  4582. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4583. if (r)
  4584. return r;
  4585. } else {
  4586. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4587. AMDGPU_UCODE_ID_CP_MEC1);
  4588. if (r)
  4589. return -EINVAL;
  4590. }
  4591. }
  4592. }
  4593. r = gfx_v8_0_cp_gfx_resume(adev);
  4594. if (r)
  4595. return r;
  4596. r = gfx_v8_0_cp_compute_resume(adev);
  4597. if (r)
  4598. return r;
  4599. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4600. return 0;
  4601. }
  4602. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4603. {
  4604. gfx_v8_0_cp_gfx_enable(adev, enable);
  4605. gfx_v8_0_cp_compute_enable(adev, enable);
  4606. }
  4607. static int gfx_v8_0_hw_init(void *handle)
  4608. {
  4609. int r;
  4610. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4611. gfx_v8_0_init_golden_registers(adev);
  4612. gfx_v8_0_gpu_init(adev);
  4613. r = gfx_v8_0_rlc_resume(adev);
  4614. if (r)
  4615. return r;
  4616. r = gfx_v8_0_cp_resume(adev);
  4617. return r;
  4618. }
  4619. static int gfx_v8_0_hw_fini(void *handle)
  4620. {
  4621. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4622. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4623. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4624. gfx_v8_0_cp_enable(adev, false);
  4625. gfx_v8_0_rlc_stop(adev);
  4626. gfx_v8_0_cp_compute_fini(adev);
  4627. amdgpu_set_powergating_state(adev,
  4628. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4629. return 0;
  4630. }
  4631. static int gfx_v8_0_suspend(void *handle)
  4632. {
  4633. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4634. return gfx_v8_0_hw_fini(adev);
  4635. }
  4636. static int gfx_v8_0_resume(void *handle)
  4637. {
  4638. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4639. return gfx_v8_0_hw_init(adev);
  4640. }
  4641. static bool gfx_v8_0_is_idle(void *handle)
  4642. {
  4643. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4644. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4645. return false;
  4646. else
  4647. return true;
  4648. }
  4649. static int gfx_v8_0_wait_for_idle(void *handle)
  4650. {
  4651. unsigned i;
  4652. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4653. for (i = 0; i < adev->usec_timeout; i++) {
  4654. if (gfx_v8_0_is_idle(handle))
  4655. return 0;
  4656. udelay(1);
  4657. }
  4658. return -ETIMEDOUT;
  4659. }
  4660. static bool gfx_v8_0_check_soft_reset(void *handle)
  4661. {
  4662. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4663. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4664. u32 tmp;
  4665. /* GRBM_STATUS */
  4666. tmp = RREG32(mmGRBM_STATUS);
  4667. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4668. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4669. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4670. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4671. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4672. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4673. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4674. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4675. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4676. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4677. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4678. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4679. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4680. }
  4681. /* GRBM_STATUS2 */
  4682. tmp = RREG32(mmGRBM_STATUS2);
  4683. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4684. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4685. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4686. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4687. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4688. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4689. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4690. SOFT_RESET_CPF, 1);
  4691. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4692. SOFT_RESET_CPC, 1);
  4693. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4694. SOFT_RESET_CPG, 1);
  4695. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4696. SOFT_RESET_GRBM, 1);
  4697. }
  4698. /* SRBM_STATUS */
  4699. tmp = RREG32(mmSRBM_STATUS);
  4700. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4701. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4702. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4703. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4704. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4705. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4706. if (grbm_soft_reset || srbm_soft_reset) {
  4707. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4708. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4709. return true;
  4710. } else {
  4711. adev->gfx.grbm_soft_reset = 0;
  4712. adev->gfx.srbm_soft_reset = 0;
  4713. return false;
  4714. }
  4715. }
  4716. static void gfx_v8_0_inactive_hqd(struct amdgpu_device *adev,
  4717. struct amdgpu_ring *ring)
  4718. {
  4719. int i;
  4720. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4721. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4722. u32 tmp;
  4723. tmp = RREG32(mmCP_HQD_DEQUEUE_REQUEST);
  4724. tmp = REG_SET_FIELD(tmp, CP_HQD_DEQUEUE_REQUEST,
  4725. DEQUEUE_REQ, 2);
  4726. WREG32(mmCP_HQD_DEQUEUE_REQUEST, tmp);
  4727. for (i = 0; i < adev->usec_timeout; i++) {
  4728. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4729. break;
  4730. udelay(1);
  4731. }
  4732. }
  4733. }
  4734. static int gfx_v8_0_pre_soft_reset(void *handle)
  4735. {
  4736. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4737. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4738. if ((!adev->gfx.grbm_soft_reset) &&
  4739. (!adev->gfx.srbm_soft_reset))
  4740. return 0;
  4741. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4742. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4743. /* stop the rlc */
  4744. gfx_v8_0_rlc_stop(adev);
  4745. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4746. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4747. /* Disable GFX parsing/prefetching */
  4748. gfx_v8_0_cp_gfx_enable(adev, false);
  4749. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4750. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4751. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4752. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4753. int i;
  4754. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4755. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4756. gfx_v8_0_inactive_hqd(adev, ring);
  4757. }
  4758. /* Disable MEC parsing/prefetching */
  4759. gfx_v8_0_cp_compute_enable(adev, false);
  4760. }
  4761. return 0;
  4762. }
  4763. static int gfx_v8_0_soft_reset(void *handle)
  4764. {
  4765. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4766. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4767. u32 tmp;
  4768. if ((!adev->gfx.grbm_soft_reset) &&
  4769. (!adev->gfx.srbm_soft_reset))
  4770. return 0;
  4771. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4772. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4773. if (grbm_soft_reset || srbm_soft_reset) {
  4774. tmp = RREG32(mmGMCON_DEBUG);
  4775. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4776. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4777. WREG32(mmGMCON_DEBUG, tmp);
  4778. udelay(50);
  4779. }
  4780. if (grbm_soft_reset) {
  4781. tmp = RREG32(mmGRBM_SOFT_RESET);
  4782. tmp |= grbm_soft_reset;
  4783. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4784. WREG32(mmGRBM_SOFT_RESET, tmp);
  4785. tmp = RREG32(mmGRBM_SOFT_RESET);
  4786. udelay(50);
  4787. tmp &= ~grbm_soft_reset;
  4788. WREG32(mmGRBM_SOFT_RESET, tmp);
  4789. tmp = RREG32(mmGRBM_SOFT_RESET);
  4790. }
  4791. if (srbm_soft_reset) {
  4792. tmp = RREG32(mmSRBM_SOFT_RESET);
  4793. tmp |= srbm_soft_reset;
  4794. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4795. WREG32(mmSRBM_SOFT_RESET, tmp);
  4796. tmp = RREG32(mmSRBM_SOFT_RESET);
  4797. udelay(50);
  4798. tmp &= ~srbm_soft_reset;
  4799. WREG32(mmSRBM_SOFT_RESET, tmp);
  4800. tmp = RREG32(mmSRBM_SOFT_RESET);
  4801. }
  4802. if (grbm_soft_reset || srbm_soft_reset) {
  4803. tmp = RREG32(mmGMCON_DEBUG);
  4804. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4805. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4806. WREG32(mmGMCON_DEBUG, tmp);
  4807. }
  4808. /* Wait a little for things to settle down */
  4809. udelay(50);
  4810. return 0;
  4811. }
  4812. static void gfx_v8_0_init_hqd(struct amdgpu_device *adev,
  4813. struct amdgpu_ring *ring)
  4814. {
  4815. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4816. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4817. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4818. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4819. vi_srbm_select(adev, 0, 0, 0, 0);
  4820. }
  4821. static int gfx_v8_0_post_soft_reset(void *handle)
  4822. {
  4823. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4824. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4825. if ((!adev->gfx.grbm_soft_reset) &&
  4826. (!adev->gfx.srbm_soft_reset))
  4827. return 0;
  4828. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4829. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4830. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4831. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4832. gfx_v8_0_cp_gfx_resume(adev);
  4833. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4834. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4835. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4836. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4837. int i;
  4838. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4839. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4840. gfx_v8_0_init_hqd(adev, ring);
  4841. }
  4842. gfx_v8_0_cp_compute_resume(adev);
  4843. }
  4844. gfx_v8_0_rlc_start(adev);
  4845. return 0;
  4846. }
  4847. /**
  4848. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4849. *
  4850. * @adev: amdgpu_device pointer
  4851. *
  4852. * Fetches a GPU clock counter snapshot.
  4853. * Returns the 64 bit clock counter snapshot.
  4854. */
  4855. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4856. {
  4857. uint64_t clock;
  4858. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4859. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4860. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4861. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4862. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4863. return clock;
  4864. }
  4865. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4866. uint32_t vmid,
  4867. uint32_t gds_base, uint32_t gds_size,
  4868. uint32_t gws_base, uint32_t gws_size,
  4869. uint32_t oa_base, uint32_t oa_size)
  4870. {
  4871. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4872. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4873. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4874. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4875. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4876. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4877. /* GDS Base */
  4878. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4879. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4880. WRITE_DATA_DST_SEL(0)));
  4881. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4882. amdgpu_ring_write(ring, 0);
  4883. amdgpu_ring_write(ring, gds_base);
  4884. /* GDS Size */
  4885. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4886. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4887. WRITE_DATA_DST_SEL(0)));
  4888. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4889. amdgpu_ring_write(ring, 0);
  4890. amdgpu_ring_write(ring, gds_size);
  4891. /* GWS */
  4892. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4893. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4894. WRITE_DATA_DST_SEL(0)));
  4895. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4896. amdgpu_ring_write(ring, 0);
  4897. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4898. /* OA */
  4899. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4900. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4901. WRITE_DATA_DST_SEL(0)));
  4902. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4903. amdgpu_ring_write(ring, 0);
  4904. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4905. }
  4906. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  4907. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  4908. .select_se_sh = &gfx_v8_0_select_se_sh,
  4909. };
  4910. static int gfx_v8_0_early_init(void *handle)
  4911. {
  4912. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4913. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4914. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  4915. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  4916. gfx_v8_0_set_ring_funcs(adev);
  4917. gfx_v8_0_set_irq_funcs(adev);
  4918. gfx_v8_0_set_gds_init(adev);
  4919. gfx_v8_0_set_rlc_funcs(adev);
  4920. return 0;
  4921. }
  4922. static int gfx_v8_0_late_init(void *handle)
  4923. {
  4924. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4925. int r;
  4926. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4927. if (r)
  4928. return r;
  4929. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4930. if (r)
  4931. return r;
  4932. /* requires IBs so do in late init after IB pool is initialized */
  4933. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4934. if (r)
  4935. return r;
  4936. amdgpu_set_powergating_state(adev,
  4937. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  4938. return 0;
  4939. }
  4940. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4941. bool enable)
  4942. {
  4943. if (adev->asic_type == CHIP_POLARIS11)
  4944. /* Send msg to SMU via Powerplay */
  4945. amdgpu_set_powergating_state(adev,
  4946. AMD_IP_BLOCK_TYPE_SMC,
  4947. enable ?
  4948. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4949. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4950. }
  4951. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4952. bool enable)
  4953. {
  4954. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4955. }
  4956. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4957. bool enable)
  4958. {
  4959. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  4960. }
  4961. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  4962. bool enable)
  4963. {
  4964. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  4965. }
  4966. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  4967. bool enable)
  4968. {
  4969. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  4970. /* Read any GFX register to wake up GFX. */
  4971. if (!enable)
  4972. RREG32(mmDB_RENDER_CONTROL);
  4973. }
  4974. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  4975. bool enable)
  4976. {
  4977. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  4978. cz_enable_gfx_cg_power_gating(adev, true);
  4979. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  4980. cz_enable_gfx_pipeline_power_gating(adev, true);
  4981. } else {
  4982. cz_enable_gfx_cg_power_gating(adev, false);
  4983. cz_enable_gfx_pipeline_power_gating(adev, false);
  4984. }
  4985. }
  4986. static int gfx_v8_0_set_powergating_state(void *handle,
  4987. enum amd_powergating_state state)
  4988. {
  4989. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4990. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  4991. if (!(adev->pg_flags & AMD_PG_SUPPORT_GFX_PG))
  4992. return 0;
  4993. switch (adev->asic_type) {
  4994. case CHIP_CARRIZO:
  4995. case CHIP_STONEY:
  4996. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)
  4997. cz_update_gfx_cg_power_gating(adev, enable);
  4998. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4999. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5000. else
  5001. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5002. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5003. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5004. else
  5005. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5006. break;
  5007. case CHIP_POLARIS11:
  5008. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5009. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5010. else
  5011. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5012. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5013. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5014. else
  5015. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5016. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  5017. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  5018. else
  5019. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  5020. break;
  5021. default:
  5022. break;
  5023. }
  5024. return 0;
  5025. }
  5026. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5027. uint32_t reg_addr, uint32_t cmd)
  5028. {
  5029. uint32_t data;
  5030. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5031. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5032. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5033. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5034. if (adev->asic_type == CHIP_STONEY)
  5035. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5036. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5037. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5038. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5039. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5040. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5041. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5042. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5043. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5044. else
  5045. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5046. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5047. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5048. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5049. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5050. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5051. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5052. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5053. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5054. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5055. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5056. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5057. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5058. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5059. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5060. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5061. }
  5062. #define MSG_ENTER_RLC_SAFE_MODE 1
  5063. #define MSG_EXIT_RLC_SAFE_MODE 0
  5064. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5065. #define RLC_GPR_REG2__REQ__SHIFT 0
  5066. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5067. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5068. static void cz_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5069. {
  5070. u32 data = 0;
  5071. unsigned i;
  5072. data = RREG32(mmRLC_CNTL);
  5073. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  5074. return;
  5075. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  5076. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  5077. AMD_PG_SUPPORT_GFX_DMG))) {
  5078. data |= RLC_GPR_REG2__REQ_MASK;
  5079. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  5080. data |= (MSG_ENTER_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  5081. WREG32(mmRLC_GPR_REG2, data);
  5082. for (i = 0; i < adev->usec_timeout; i++) {
  5083. if ((RREG32(mmRLC_GPM_STAT) &
  5084. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5085. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5086. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5087. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5088. break;
  5089. udelay(1);
  5090. }
  5091. for (i = 0; i < adev->usec_timeout; i++) {
  5092. if (!REG_GET_FIELD(RREG32(mmRLC_GPR_REG2), RLC_GPR_REG2, REQ))
  5093. break;
  5094. udelay(1);
  5095. }
  5096. adev->gfx.rlc.in_safe_mode = true;
  5097. }
  5098. }
  5099. static void cz_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5100. {
  5101. u32 data;
  5102. unsigned i;
  5103. data = RREG32(mmRLC_CNTL);
  5104. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  5105. return;
  5106. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  5107. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  5108. AMD_PG_SUPPORT_GFX_DMG))) {
  5109. data |= RLC_GPR_REG2__REQ_MASK;
  5110. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  5111. data |= (MSG_EXIT_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  5112. WREG32(mmRLC_GPR_REG2, data);
  5113. adev->gfx.rlc.in_safe_mode = false;
  5114. }
  5115. for (i = 0; i < adev->usec_timeout; i++) {
  5116. if (!REG_GET_FIELD(RREG32(mmRLC_GPR_REG2), RLC_GPR_REG2, REQ))
  5117. break;
  5118. udelay(1);
  5119. }
  5120. }
  5121. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5122. {
  5123. u32 data;
  5124. unsigned i;
  5125. data = RREG32(mmRLC_CNTL);
  5126. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5127. return;
  5128. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5129. data |= RLC_SAFE_MODE__CMD_MASK;
  5130. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5131. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5132. WREG32(mmRLC_SAFE_MODE, data);
  5133. for (i = 0; i < adev->usec_timeout; i++) {
  5134. if ((RREG32(mmRLC_GPM_STAT) &
  5135. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5136. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5137. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5138. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5139. break;
  5140. udelay(1);
  5141. }
  5142. for (i = 0; i < adev->usec_timeout; i++) {
  5143. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5144. break;
  5145. udelay(1);
  5146. }
  5147. adev->gfx.rlc.in_safe_mode = true;
  5148. }
  5149. }
  5150. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5151. {
  5152. u32 data = 0;
  5153. unsigned i;
  5154. data = RREG32(mmRLC_CNTL);
  5155. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5156. return;
  5157. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5158. if (adev->gfx.rlc.in_safe_mode) {
  5159. data |= RLC_SAFE_MODE__CMD_MASK;
  5160. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5161. WREG32(mmRLC_SAFE_MODE, data);
  5162. adev->gfx.rlc.in_safe_mode = false;
  5163. }
  5164. }
  5165. for (i = 0; i < adev->usec_timeout; i++) {
  5166. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5167. break;
  5168. udelay(1);
  5169. }
  5170. }
  5171. static void gfx_v8_0_nop_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5172. {
  5173. adev->gfx.rlc.in_safe_mode = true;
  5174. }
  5175. static void gfx_v8_0_nop_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5176. {
  5177. adev->gfx.rlc.in_safe_mode = false;
  5178. }
  5179. static const struct amdgpu_rlc_funcs cz_rlc_funcs = {
  5180. .enter_safe_mode = cz_enter_rlc_safe_mode,
  5181. .exit_safe_mode = cz_exit_rlc_safe_mode
  5182. };
  5183. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5184. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5185. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5186. };
  5187. static const struct amdgpu_rlc_funcs gfx_v8_0_nop_rlc_funcs = {
  5188. .enter_safe_mode = gfx_v8_0_nop_enter_rlc_safe_mode,
  5189. .exit_safe_mode = gfx_v8_0_nop_exit_rlc_safe_mode
  5190. };
  5191. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5192. bool enable)
  5193. {
  5194. uint32_t temp, data;
  5195. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5196. /* It is disabled by HW by default */
  5197. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5198. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5199. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5200. /* 1 - RLC memory Light sleep */
  5201. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5202. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5203. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5204. }
  5205. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5206. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5207. if (adev->flags & AMD_IS_APU)
  5208. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5209. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5210. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5211. else
  5212. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5213. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5214. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5215. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5216. if (temp != data)
  5217. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5218. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5219. gfx_v8_0_wait_for_rlc_serdes(adev);
  5220. /* 5 - clear mgcg override */
  5221. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5222. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5223. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5224. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5225. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5226. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5227. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5228. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5229. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5230. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5231. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5232. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5233. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5234. if (temp != data)
  5235. WREG32(mmCGTS_SM_CTRL_REG, data);
  5236. }
  5237. udelay(50);
  5238. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5239. gfx_v8_0_wait_for_rlc_serdes(adev);
  5240. } else {
  5241. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5242. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5243. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5244. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5245. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5246. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5247. if (temp != data)
  5248. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5249. /* 2 - disable MGLS in RLC */
  5250. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5251. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5252. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5253. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5254. }
  5255. /* 3 - disable MGLS in CP */
  5256. data = RREG32(mmCP_MEM_SLP_CNTL);
  5257. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5258. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5259. WREG32(mmCP_MEM_SLP_CNTL, data);
  5260. }
  5261. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5262. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5263. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5264. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5265. if (temp != data)
  5266. WREG32(mmCGTS_SM_CTRL_REG, data);
  5267. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5268. gfx_v8_0_wait_for_rlc_serdes(adev);
  5269. /* 6 - set mgcg override */
  5270. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5271. udelay(50);
  5272. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5273. gfx_v8_0_wait_for_rlc_serdes(adev);
  5274. }
  5275. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5276. }
  5277. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5278. bool enable)
  5279. {
  5280. uint32_t temp, temp1, data, data1;
  5281. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5282. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5283. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5284. /* 1 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5285. * Cmp_busy/GFX_Idle interrupts
  5286. */
  5287. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5288. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5289. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5290. if (temp1 != data1)
  5291. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5292. /* 2 wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5293. gfx_v8_0_wait_for_rlc_serdes(adev);
  5294. /* 3 - clear cgcg override */
  5295. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5296. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5297. gfx_v8_0_wait_for_rlc_serdes(adev);
  5298. /* 4 - write cmd to set CGLS */
  5299. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5300. /* 5 - enable cgcg */
  5301. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5302. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5303. /* enable cgls*/
  5304. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5305. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5306. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5307. if (temp1 != data1)
  5308. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5309. } else {
  5310. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5311. }
  5312. if (temp != data)
  5313. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5314. } else {
  5315. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5316. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5317. /* TEST CGCG */
  5318. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5319. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5320. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5321. if (temp1 != data1)
  5322. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5323. /* read gfx register to wake up cgcg */
  5324. RREG32(mmCB_CGTT_SCLK_CTRL);
  5325. RREG32(mmCB_CGTT_SCLK_CTRL);
  5326. RREG32(mmCB_CGTT_SCLK_CTRL);
  5327. RREG32(mmCB_CGTT_SCLK_CTRL);
  5328. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5329. gfx_v8_0_wait_for_rlc_serdes(adev);
  5330. /* write cmd to Set CGCG Overrride */
  5331. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5332. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5333. gfx_v8_0_wait_for_rlc_serdes(adev);
  5334. /* write cmd to Clear CGLS */
  5335. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5336. /* disable cgcg, cgls should be disabled too. */
  5337. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5338. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5339. if (temp != data)
  5340. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5341. }
  5342. gfx_v8_0_wait_for_rlc_serdes(adev);
  5343. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5344. }
  5345. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5346. bool enable)
  5347. {
  5348. if (enable) {
  5349. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5350. * === MGCG + MGLS + TS(CG/LS) ===
  5351. */
  5352. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5353. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5354. } else {
  5355. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5356. * === CGCG + CGLS ===
  5357. */
  5358. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5359. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5360. }
  5361. return 0;
  5362. }
  5363. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5364. enum amd_clockgating_state state)
  5365. {
  5366. uint32_t msg_id, pp_state;
  5367. void *pp_handle = adev->powerplay.pp_handle;
  5368. if (state == AMD_CG_STATE_UNGATE)
  5369. pp_state = 0;
  5370. else
  5371. pp_state = PP_STATE_CG | PP_STATE_LS;
  5372. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5373. PP_BLOCK_GFX_CG,
  5374. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5375. pp_state);
  5376. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5377. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5378. PP_BLOCK_GFX_MG,
  5379. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5380. pp_state);
  5381. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5382. return 0;
  5383. }
  5384. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5385. enum amd_clockgating_state state)
  5386. {
  5387. uint32_t msg_id, pp_state;
  5388. void *pp_handle = adev->powerplay.pp_handle;
  5389. if (state == AMD_CG_STATE_UNGATE)
  5390. pp_state = 0;
  5391. else
  5392. pp_state = PP_STATE_CG | PP_STATE_LS;
  5393. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5394. PP_BLOCK_GFX_CG,
  5395. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5396. pp_state);
  5397. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5398. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5399. PP_BLOCK_GFX_3D,
  5400. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5401. pp_state);
  5402. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5403. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5404. PP_BLOCK_GFX_MG,
  5405. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5406. pp_state);
  5407. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5408. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5409. PP_BLOCK_GFX_RLC,
  5410. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5411. pp_state);
  5412. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5413. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5414. PP_BLOCK_GFX_CP,
  5415. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5416. pp_state);
  5417. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5418. return 0;
  5419. }
  5420. static int gfx_v8_0_set_clockgating_state(void *handle,
  5421. enum amd_clockgating_state state)
  5422. {
  5423. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5424. switch (adev->asic_type) {
  5425. case CHIP_FIJI:
  5426. case CHIP_CARRIZO:
  5427. case CHIP_STONEY:
  5428. gfx_v8_0_update_gfx_clock_gating(adev,
  5429. state == AMD_CG_STATE_GATE ? true : false);
  5430. break;
  5431. case CHIP_TONGA:
  5432. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5433. break;
  5434. case CHIP_POLARIS10:
  5435. case CHIP_POLARIS11:
  5436. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5437. break;
  5438. default:
  5439. break;
  5440. }
  5441. return 0;
  5442. }
  5443. static u32 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5444. {
  5445. return ring->adev->wb.wb[ring->rptr_offs];
  5446. }
  5447. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5448. {
  5449. struct amdgpu_device *adev = ring->adev;
  5450. if (ring->use_doorbell)
  5451. /* XXX check if swapping is necessary on BE */
  5452. return ring->adev->wb.wb[ring->wptr_offs];
  5453. else
  5454. return RREG32(mmCP_RB0_WPTR);
  5455. }
  5456. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5457. {
  5458. struct amdgpu_device *adev = ring->adev;
  5459. if (ring->use_doorbell) {
  5460. /* XXX check if swapping is necessary on BE */
  5461. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5462. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5463. } else {
  5464. WREG32(mmCP_RB0_WPTR, ring->wptr);
  5465. (void)RREG32(mmCP_RB0_WPTR);
  5466. }
  5467. }
  5468. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5469. {
  5470. u32 ref_and_mask, reg_mem_engine;
  5471. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  5472. switch (ring->me) {
  5473. case 1:
  5474. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5475. break;
  5476. case 2:
  5477. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5478. break;
  5479. default:
  5480. return;
  5481. }
  5482. reg_mem_engine = 0;
  5483. } else {
  5484. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5485. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5486. }
  5487. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5488. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5489. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5490. reg_mem_engine));
  5491. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5492. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5493. amdgpu_ring_write(ring, ref_and_mask);
  5494. amdgpu_ring_write(ring, ref_and_mask);
  5495. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5496. }
  5497. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5498. {
  5499. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5500. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5501. WRITE_DATA_DST_SEL(0) |
  5502. WR_CONFIRM));
  5503. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5504. amdgpu_ring_write(ring, 0);
  5505. amdgpu_ring_write(ring, 1);
  5506. }
  5507. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5508. struct amdgpu_ib *ib,
  5509. unsigned vm_id, bool ctx_switch)
  5510. {
  5511. u32 header, control = 0;
  5512. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5513. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5514. else
  5515. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5516. control |= ib->length_dw | (vm_id << 24);
  5517. amdgpu_ring_write(ring, header);
  5518. amdgpu_ring_write(ring,
  5519. #ifdef __BIG_ENDIAN
  5520. (2 << 0) |
  5521. #endif
  5522. (ib->gpu_addr & 0xFFFFFFFC));
  5523. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5524. amdgpu_ring_write(ring, control);
  5525. }
  5526. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5527. struct amdgpu_ib *ib,
  5528. unsigned vm_id, bool ctx_switch)
  5529. {
  5530. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5531. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5532. amdgpu_ring_write(ring,
  5533. #ifdef __BIG_ENDIAN
  5534. (2 << 0) |
  5535. #endif
  5536. (ib->gpu_addr & 0xFFFFFFFC));
  5537. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5538. amdgpu_ring_write(ring, control);
  5539. }
  5540. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5541. u64 seq, unsigned flags)
  5542. {
  5543. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5544. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5545. /* EVENT_WRITE_EOP - flush caches, send int */
  5546. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5547. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5548. EOP_TC_ACTION_EN |
  5549. EOP_TC_WB_ACTION_EN |
  5550. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5551. EVENT_INDEX(5)));
  5552. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5553. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5554. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5555. amdgpu_ring_write(ring, lower_32_bits(seq));
  5556. amdgpu_ring_write(ring, upper_32_bits(seq));
  5557. }
  5558. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5559. {
  5560. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  5561. uint32_t seq = ring->fence_drv.sync_seq;
  5562. uint64_t addr = ring->fence_drv.gpu_addr;
  5563. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5564. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5565. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5566. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5567. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5568. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5569. amdgpu_ring_write(ring, seq);
  5570. amdgpu_ring_write(ring, 0xffffffff);
  5571. amdgpu_ring_write(ring, 4); /* poll interval */
  5572. }
  5573. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5574. unsigned vm_id, uint64_t pd_addr)
  5575. {
  5576. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  5577. /* GFX8 emits 128 dw nop to prevent DE do vm_flush before CE finish CEIB */
  5578. if (usepfp)
  5579. amdgpu_ring_insert_nop(ring, 128);
  5580. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5581. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5582. WRITE_DATA_DST_SEL(0)) |
  5583. WR_CONFIRM);
  5584. if (vm_id < 8) {
  5585. amdgpu_ring_write(ring,
  5586. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5587. } else {
  5588. amdgpu_ring_write(ring,
  5589. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5590. }
  5591. amdgpu_ring_write(ring, 0);
  5592. amdgpu_ring_write(ring, pd_addr >> 12);
  5593. /* bits 0-15 are the VM contexts0-15 */
  5594. /* invalidate the cache */
  5595. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5596. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5597. WRITE_DATA_DST_SEL(0)));
  5598. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5599. amdgpu_ring_write(ring, 0);
  5600. amdgpu_ring_write(ring, 1 << vm_id);
  5601. /* wait for the invalidate to complete */
  5602. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5603. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5604. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5605. WAIT_REG_MEM_ENGINE(0))); /* me */
  5606. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5607. amdgpu_ring_write(ring, 0);
  5608. amdgpu_ring_write(ring, 0); /* ref */
  5609. amdgpu_ring_write(ring, 0); /* mask */
  5610. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5611. /* compute doesn't have PFP */
  5612. if (usepfp) {
  5613. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5614. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5615. amdgpu_ring_write(ring, 0x0);
  5616. /* GFX8 emits 128 dw nop to prevent CE access VM before vm_flush finish */
  5617. amdgpu_ring_insert_nop(ring, 128);
  5618. }
  5619. }
  5620. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5621. {
  5622. return ring->adev->wb.wb[ring->wptr_offs];
  5623. }
  5624. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5625. {
  5626. struct amdgpu_device *adev = ring->adev;
  5627. /* XXX check if swapping is necessary on BE */
  5628. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5629. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5630. }
  5631. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5632. u64 addr, u64 seq,
  5633. unsigned flags)
  5634. {
  5635. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5636. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5637. /* RELEASE_MEM - flush caches, send int */
  5638. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5639. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5640. EOP_TC_ACTION_EN |
  5641. EOP_TC_WB_ACTION_EN |
  5642. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5643. EVENT_INDEX(5)));
  5644. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5645. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5646. amdgpu_ring_write(ring, upper_32_bits(addr));
  5647. amdgpu_ring_write(ring, lower_32_bits(seq));
  5648. amdgpu_ring_write(ring, upper_32_bits(seq));
  5649. }
  5650. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5651. {
  5652. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5653. amdgpu_ring_write(ring, 0);
  5654. }
  5655. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5656. {
  5657. uint32_t dw2 = 0;
  5658. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5659. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5660. /* set load_global_config & load_global_uconfig */
  5661. dw2 |= 0x8001;
  5662. /* set load_cs_sh_regs */
  5663. dw2 |= 0x01000000;
  5664. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5665. dw2 |= 0x10002;
  5666. /* set load_ce_ram if preamble presented */
  5667. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5668. dw2 |= 0x10000000;
  5669. } else {
  5670. /* still load_ce_ram if this is the first time preamble presented
  5671. * although there is no context switch happens.
  5672. */
  5673. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5674. dw2 |= 0x10000000;
  5675. }
  5676. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5677. amdgpu_ring_write(ring, dw2);
  5678. amdgpu_ring_write(ring, 0);
  5679. }
  5680. static unsigned gfx_v8_0_ring_get_emit_ib_size_gfx(struct amdgpu_ring *ring)
  5681. {
  5682. return
  5683. 4; /* gfx_v8_0_ring_emit_ib_gfx */
  5684. }
  5685. static unsigned gfx_v8_0_ring_get_dma_frame_size_gfx(struct amdgpu_ring *ring)
  5686. {
  5687. return
  5688. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  5689. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  5690. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  5691. 6 + 6 + 6 +/* gfx_v8_0_ring_emit_fence_gfx x3 for user fence, vm fence */
  5692. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  5693. 256 + 19 + /* gfx_v8_0_ring_emit_vm_flush */
  5694. 2 + /* gfx_v8_ring_emit_sb */
  5695. 3; /* gfx_v8_ring_emit_cntxcntl */
  5696. }
  5697. static unsigned gfx_v8_0_ring_get_emit_ib_size_compute(struct amdgpu_ring *ring)
  5698. {
  5699. return
  5700. 4; /* gfx_v8_0_ring_emit_ib_compute */
  5701. }
  5702. static unsigned gfx_v8_0_ring_get_dma_frame_size_compute(struct amdgpu_ring *ring)
  5703. {
  5704. return
  5705. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  5706. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  5707. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  5708. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  5709. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  5710. 7 + 7 + 7; /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  5711. }
  5712. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5713. enum amdgpu_interrupt_state state)
  5714. {
  5715. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5716. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5717. }
  5718. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5719. int me, int pipe,
  5720. enum amdgpu_interrupt_state state)
  5721. {
  5722. /*
  5723. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  5724. * handles the setting of interrupts for this specific pipe. All other
  5725. * pipes' interrupts are set by amdkfd.
  5726. */
  5727. if (me == 1) {
  5728. switch (pipe) {
  5729. case 0:
  5730. break;
  5731. default:
  5732. DRM_DEBUG("invalid pipe %d\n", pipe);
  5733. return;
  5734. }
  5735. } else {
  5736. DRM_DEBUG("invalid me %d\n", me);
  5737. return;
  5738. }
  5739. WREG32_FIELD(CP_ME1_PIPE0_INT_CNTL, TIME_STAMP_INT_ENABLE,
  5740. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5741. }
  5742. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5743. struct amdgpu_irq_src *source,
  5744. unsigned type,
  5745. enum amdgpu_interrupt_state state)
  5746. {
  5747. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5748. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5749. return 0;
  5750. }
  5751. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5752. struct amdgpu_irq_src *source,
  5753. unsigned type,
  5754. enum amdgpu_interrupt_state state)
  5755. {
  5756. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5757. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5758. return 0;
  5759. }
  5760. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5761. struct amdgpu_irq_src *src,
  5762. unsigned type,
  5763. enum amdgpu_interrupt_state state)
  5764. {
  5765. switch (type) {
  5766. case AMDGPU_CP_IRQ_GFX_EOP:
  5767. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5768. break;
  5769. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5770. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5771. break;
  5772. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5773. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5774. break;
  5775. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5776. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5777. break;
  5778. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5779. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5780. break;
  5781. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5782. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5783. break;
  5784. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5785. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5786. break;
  5787. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5788. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5789. break;
  5790. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5791. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5792. break;
  5793. default:
  5794. break;
  5795. }
  5796. return 0;
  5797. }
  5798. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5799. struct amdgpu_irq_src *source,
  5800. struct amdgpu_iv_entry *entry)
  5801. {
  5802. int i;
  5803. u8 me_id, pipe_id, queue_id;
  5804. struct amdgpu_ring *ring;
  5805. DRM_DEBUG("IH: CP EOP\n");
  5806. me_id = (entry->ring_id & 0x0c) >> 2;
  5807. pipe_id = (entry->ring_id & 0x03) >> 0;
  5808. queue_id = (entry->ring_id & 0x70) >> 4;
  5809. switch (me_id) {
  5810. case 0:
  5811. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5812. break;
  5813. case 1:
  5814. case 2:
  5815. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5816. ring = &adev->gfx.compute_ring[i];
  5817. /* Per-queue interrupt is supported for MEC starting from VI.
  5818. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5819. */
  5820. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  5821. amdgpu_fence_process(ring);
  5822. }
  5823. break;
  5824. }
  5825. return 0;
  5826. }
  5827. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  5828. struct amdgpu_irq_src *source,
  5829. struct amdgpu_iv_entry *entry)
  5830. {
  5831. DRM_ERROR("Illegal register access in command stream\n");
  5832. schedule_work(&adev->reset_work);
  5833. return 0;
  5834. }
  5835. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  5836. struct amdgpu_irq_src *source,
  5837. struct amdgpu_iv_entry *entry)
  5838. {
  5839. DRM_ERROR("Illegal instruction in command stream\n");
  5840. schedule_work(&adev->reset_work);
  5841. return 0;
  5842. }
  5843. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  5844. .name = "gfx_v8_0",
  5845. .early_init = gfx_v8_0_early_init,
  5846. .late_init = gfx_v8_0_late_init,
  5847. .sw_init = gfx_v8_0_sw_init,
  5848. .sw_fini = gfx_v8_0_sw_fini,
  5849. .hw_init = gfx_v8_0_hw_init,
  5850. .hw_fini = gfx_v8_0_hw_fini,
  5851. .suspend = gfx_v8_0_suspend,
  5852. .resume = gfx_v8_0_resume,
  5853. .is_idle = gfx_v8_0_is_idle,
  5854. .wait_for_idle = gfx_v8_0_wait_for_idle,
  5855. .check_soft_reset = gfx_v8_0_check_soft_reset,
  5856. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  5857. .soft_reset = gfx_v8_0_soft_reset,
  5858. .post_soft_reset = gfx_v8_0_post_soft_reset,
  5859. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  5860. .set_powergating_state = gfx_v8_0_set_powergating_state,
  5861. };
  5862. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  5863. .get_rptr = gfx_v8_0_ring_get_rptr,
  5864. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  5865. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  5866. .parse_cs = NULL,
  5867. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  5868. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  5869. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5870. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5871. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5872. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5873. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5874. .test_ring = gfx_v8_0_ring_test_ring,
  5875. .test_ib = gfx_v8_0_ring_test_ib,
  5876. .insert_nop = amdgpu_ring_insert_nop,
  5877. .pad_ib = amdgpu_ring_generic_pad_ib,
  5878. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  5879. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  5880. .get_emit_ib_size = gfx_v8_0_ring_get_emit_ib_size_gfx,
  5881. .get_dma_frame_size = gfx_v8_0_ring_get_dma_frame_size_gfx,
  5882. };
  5883. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  5884. .get_rptr = gfx_v8_0_ring_get_rptr,
  5885. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  5886. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  5887. .parse_cs = NULL,
  5888. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  5889. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  5890. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5891. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5892. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5893. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5894. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5895. .test_ring = gfx_v8_0_ring_test_ring,
  5896. .test_ib = gfx_v8_0_ring_test_ib,
  5897. .insert_nop = amdgpu_ring_insert_nop,
  5898. .pad_ib = amdgpu_ring_generic_pad_ib,
  5899. .get_emit_ib_size = gfx_v8_0_ring_get_emit_ib_size_compute,
  5900. .get_dma_frame_size = gfx_v8_0_ring_get_dma_frame_size_compute,
  5901. };
  5902. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  5903. {
  5904. int i;
  5905. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  5906. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  5907. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  5908. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  5909. }
  5910. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  5911. .set = gfx_v8_0_set_eop_interrupt_state,
  5912. .process = gfx_v8_0_eop_irq,
  5913. };
  5914. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  5915. .set = gfx_v8_0_set_priv_reg_fault_state,
  5916. .process = gfx_v8_0_priv_reg_irq,
  5917. };
  5918. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  5919. .set = gfx_v8_0_set_priv_inst_fault_state,
  5920. .process = gfx_v8_0_priv_inst_irq,
  5921. };
  5922. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  5923. {
  5924. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  5925. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  5926. adev->gfx.priv_reg_irq.num_types = 1;
  5927. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  5928. adev->gfx.priv_inst_irq.num_types = 1;
  5929. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  5930. }
  5931. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  5932. {
  5933. switch (adev->asic_type) {
  5934. case CHIP_TOPAZ:
  5935. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  5936. break;
  5937. case CHIP_STONEY:
  5938. case CHIP_CARRIZO:
  5939. adev->gfx.rlc.funcs = &cz_rlc_funcs;
  5940. break;
  5941. default:
  5942. adev->gfx.rlc.funcs = &gfx_v8_0_nop_rlc_funcs;
  5943. break;
  5944. }
  5945. }
  5946. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  5947. {
  5948. /* init asci gds info */
  5949. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  5950. adev->gds.gws.total_size = 64;
  5951. adev->gds.oa.total_size = 16;
  5952. if (adev->gds.mem.total_size == 64 * 1024) {
  5953. adev->gds.mem.gfx_partition_size = 4096;
  5954. adev->gds.mem.cs_partition_size = 4096;
  5955. adev->gds.gws.gfx_partition_size = 4;
  5956. adev->gds.gws.cs_partition_size = 4;
  5957. adev->gds.oa.gfx_partition_size = 4;
  5958. adev->gds.oa.cs_partition_size = 1;
  5959. } else {
  5960. adev->gds.mem.gfx_partition_size = 1024;
  5961. adev->gds.mem.cs_partition_size = 1024;
  5962. adev->gds.gws.gfx_partition_size = 16;
  5963. adev->gds.gws.cs_partition_size = 16;
  5964. adev->gds.oa.gfx_partition_size = 4;
  5965. adev->gds.oa.cs_partition_size = 4;
  5966. }
  5967. }
  5968. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  5969. u32 bitmap)
  5970. {
  5971. u32 data;
  5972. if (!bitmap)
  5973. return;
  5974. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  5975. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  5976. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  5977. }
  5978. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  5979. {
  5980. u32 data, mask;
  5981. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  5982. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  5983. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  5984. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  5985. }
  5986. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  5987. {
  5988. int i, j, k, counter, active_cu_number = 0;
  5989. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  5990. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  5991. unsigned disable_masks[4 * 2];
  5992. memset(cu_info, 0, sizeof(*cu_info));
  5993. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  5994. mutex_lock(&adev->grbm_idx_mutex);
  5995. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  5996. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  5997. mask = 1;
  5998. ao_bitmap = 0;
  5999. counter = 0;
  6000. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6001. if (i < 4 && j < 2)
  6002. gfx_v8_0_set_user_cu_inactive_bitmap(
  6003. adev, disable_masks[i * 2 + j]);
  6004. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6005. cu_info->bitmap[i][j] = bitmap;
  6006. for (k = 0; k < 16; k ++) {
  6007. if (bitmap & mask) {
  6008. if (counter < 2)
  6009. ao_bitmap |= mask;
  6010. counter ++;
  6011. }
  6012. mask <<= 1;
  6013. }
  6014. active_cu_number += counter;
  6015. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6016. }
  6017. }
  6018. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6019. mutex_unlock(&adev->grbm_idx_mutex);
  6020. cu_info->number = active_cu_number;
  6021. cu_info->ao_cu_mask = ao_cu_mask;
  6022. }