dce_v10_0.c 118 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "vid.h"
  28. #include "atom.h"
  29. #include "amdgpu_atombios.h"
  30. #include "atombios_crtc.h"
  31. #include "atombios_encoders.h"
  32. #include "amdgpu_pll.h"
  33. #include "amdgpu_connectors.h"
  34. #include "dce/dce_10_0_d.h"
  35. #include "dce/dce_10_0_sh_mask.h"
  36. #include "dce/dce_10_0_enum.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "gmc/gmc_8_1_d.h"
  40. #include "gmc/gmc_8_1_sh_mask.h"
  41. static void dce_v10_0_set_display_funcs(struct amdgpu_device *adev);
  42. static void dce_v10_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static const u32 crtc_offsets[] =
  44. {
  45. CRTC0_REGISTER_OFFSET,
  46. CRTC1_REGISTER_OFFSET,
  47. CRTC2_REGISTER_OFFSET,
  48. CRTC3_REGISTER_OFFSET,
  49. CRTC4_REGISTER_OFFSET,
  50. CRTC5_REGISTER_OFFSET,
  51. CRTC6_REGISTER_OFFSET
  52. };
  53. static const u32 hpd_offsets[] =
  54. {
  55. HPD0_REGISTER_OFFSET,
  56. HPD1_REGISTER_OFFSET,
  57. HPD2_REGISTER_OFFSET,
  58. HPD3_REGISTER_OFFSET,
  59. HPD4_REGISTER_OFFSET,
  60. HPD5_REGISTER_OFFSET
  61. };
  62. static const uint32_t dig_offsets[] = {
  63. DIG0_REGISTER_OFFSET,
  64. DIG1_REGISTER_OFFSET,
  65. DIG2_REGISTER_OFFSET,
  66. DIG3_REGISTER_OFFSET,
  67. DIG4_REGISTER_OFFSET,
  68. DIG5_REGISTER_OFFSET,
  69. DIG6_REGISTER_OFFSET
  70. };
  71. static const struct {
  72. uint32_t reg;
  73. uint32_t vblank;
  74. uint32_t vline;
  75. uint32_t hpd;
  76. } interrupt_status_offsets[] = { {
  77. .reg = mmDISP_INTERRUPT_STATUS,
  78. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  79. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  80. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  81. }, {
  82. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  83. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  84. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  85. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  86. }, {
  87. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  88. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  89. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  90. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  91. }, {
  92. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  93. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  94. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  95. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  96. }, {
  97. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  98. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  99. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  100. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  101. }, {
  102. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  103. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  104. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  105. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  106. } };
  107. static const u32 golden_settings_tonga_a11[] =
  108. {
  109. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  110. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  111. mmFBC_MISC, 0x1f311fff, 0x12300000,
  112. mmHDMI_CONTROL, 0x31000111, 0x00000011,
  113. };
  114. static const u32 tonga_mgcg_cgcg_init[] =
  115. {
  116. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  117. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  118. };
  119. static const u32 golden_settings_fiji_a10[] =
  120. {
  121. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  122. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  123. mmFBC_MISC, 0x1f311fff, 0x12300000,
  124. mmHDMI_CONTROL, 0x31000111, 0x00000011,
  125. };
  126. static const u32 fiji_mgcg_cgcg_init[] =
  127. {
  128. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  129. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  130. };
  131. static void dce_v10_0_init_golden_registers(struct amdgpu_device *adev)
  132. {
  133. switch (adev->asic_type) {
  134. case CHIP_FIJI:
  135. amdgpu_program_register_sequence(adev,
  136. fiji_mgcg_cgcg_init,
  137. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  138. amdgpu_program_register_sequence(adev,
  139. golden_settings_fiji_a10,
  140. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  141. break;
  142. case CHIP_TONGA:
  143. amdgpu_program_register_sequence(adev,
  144. tonga_mgcg_cgcg_init,
  145. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  146. amdgpu_program_register_sequence(adev,
  147. golden_settings_tonga_a11,
  148. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  149. break;
  150. default:
  151. break;
  152. }
  153. }
  154. static u32 dce_v10_0_audio_endpt_rreg(struct amdgpu_device *adev,
  155. u32 block_offset, u32 reg)
  156. {
  157. unsigned long flags;
  158. u32 r;
  159. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  160. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  161. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  162. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  163. return r;
  164. }
  165. static void dce_v10_0_audio_endpt_wreg(struct amdgpu_device *adev,
  166. u32 block_offset, u32 reg, u32 v)
  167. {
  168. unsigned long flags;
  169. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  170. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  171. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  172. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  173. }
  174. static bool dce_v10_0_is_in_vblank(struct amdgpu_device *adev, int crtc)
  175. {
  176. if (RREG32(mmCRTC_STATUS + crtc_offsets[crtc]) &
  177. CRTC_V_BLANK_START_END__CRTC_V_BLANK_START_MASK)
  178. return true;
  179. else
  180. return false;
  181. }
  182. static bool dce_v10_0_is_counter_moving(struct amdgpu_device *adev, int crtc)
  183. {
  184. u32 pos1, pos2;
  185. pos1 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  186. pos2 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  187. if (pos1 != pos2)
  188. return true;
  189. else
  190. return false;
  191. }
  192. /**
  193. * dce_v10_0_vblank_wait - vblank wait asic callback.
  194. *
  195. * @adev: amdgpu_device pointer
  196. * @crtc: crtc to wait for vblank on
  197. *
  198. * Wait for vblank on the requested crtc (evergreen+).
  199. */
  200. static void dce_v10_0_vblank_wait(struct amdgpu_device *adev, int crtc)
  201. {
  202. unsigned i = 100;
  203. if (crtc >= adev->mode_info.num_crtc)
  204. return;
  205. if (!(RREG32(mmCRTC_CONTROL + crtc_offsets[crtc]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK))
  206. return;
  207. /* depending on when we hit vblank, we may be close to active; if so,
  208. * wait for another frame.
  209. */
  210. while (dce_v10_0_is_in_vblank(adev, crtc)) {
  211. if (i++ == 100) {
  212. i = 0;
  213. if (!dce_v10_0_is_counter_moving(adev, crtc))
  214. break;
  215. }
  216. }
  217. while (!dce_v10_0_is_in_vblank(adev, crtc)) {
  218. if (i++ == 100) {
  219. i = 0;
  220. if (!dce_v10_0_is_counter_moving(adev, crtc))
  221. break;
  222. }
  223. }
  224. }
  225. static u32 dce_v10_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  226. {
  227. if (crtc >= adev->mode_info.num_crtc)
  228. return 0;
  229. else
  230. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  231. }
  232. static void dce_v10_0_pageflip_interrupt_init(struct amdgpu_device *adev)
  233. {
  234. unsigned i;
  235. /* Enable pflip interrupts */
  236. for (i = 0; i < adev->mode_info.num_crtc; i++)
  237. amdgpu_irq_get(adev, &adev->pageflip_irq, i);
  238. }
  239. static void dce_v10_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
  240. {
  241. unsigned i;
  242. /* Disable pflip interrupts */
  243. for (i = 0; i < adev->mode_info.num_crtc; i++)
  244. amdgpu_irq_put(adev, &adev->pageflip_irq, i);
  245. }
  246. /**
  247. * dce_v10_0_page_flip - pageflip callback.
  248. *
  249. * @adev: amdgpu_device pointer
  250. * @crtc_id: crtc to cleanup pageflip on
  251. * @crtc_base: new address of the crtc (GPU MC address)
  252. *
  253. * Triggers the actual pageflip by updating the primary
  254. * surface base address.
  255. */
  256. static void dce_v10_0_page_flip(struct amdgpu_device *adev,
  257. int crtc_id, u64 crtc_base, bool async)
  258. {
  259. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  260. u32 tmp;
  261. /* flip at hsync for async, default is vsync */
  262. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  263. tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
  264. GRPH_SURFACE_UPDATE_H_RETRACE_EN, async ? 1 : 0);
  265. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  266. /* update the primary scanout address */
  267. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  268. upper_32_bits(crtc_base));
  269. /* writing to the low address triggers the update */
  270. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  271. lower_32_bits(crtc_base));
  272. /* post the write */
  273. RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
  274. }
  275. static int dce_v10_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  276. u32 *vbl, u32 *position)
  277. {
  278. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  279. return -EINVAL;
  280. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  281. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  282. return 0;
  283. }
  284. /**
  285. * dce_v10_0_hpd_sense - hpd sense callback.
  286. *
  287. * @adev: amdgpu_device pointer
  288. * @hpd: hpd (hotplug detect) pin
  289. *
  290. * Checks if a digital monitor is connected (evergreen+).
  291. * Returns true if connected, false if not connected.
  292. */
  293. static bool dce_v10_0_hpd_sense(struct amdgpu_device *adev,
  294. enum amdgpu_hpd_id hpd)
  295. {
  296. int idx;
  297. bool connected = false;
  298. switch (hpd) {
  299. case AMDGPU_HPD_1:
  300. idx = 0;
  301. break;
  302. case AMDGPU_HPD_2:
  303. idx = 1;
  304. break;
  305. case AMDGPU_HPD_3:
  306. idx = 2;
  307. break;
  308. case AMDGPU_HPD_4:
  309. idx = 3;
  310. break;
  311. case AMDGPU_HPD_5:
  312. idx = 4;
  313. break;
  314. case AMDGPU_HPD_6:
  315. idx = 5;
  316. break;
  317. default:
  318. return connected;
  319. }
  320. if (RREG32(mmDC_HPD_INT_STATUS + hpd_offsets[idx]) &
  321. DC_HPD_INT_STATUS__DC_HPD_SENSE_MASK)
  322. connected = true;
  323. return connected;
  324. }
  325. /**
  326. * dce_v10_0_hpd_set_polarity - hpd set polarity callback.
  327. *
  328. * @adev: amdgpu_device pointer
  329. * @hpd: hpd (hotplug detect) pin
  330. *
  331. * Set the polarity of the hpd pin (evergreen+).
  332. */
  333. static void dce_v10_0_hpd_set_polarity(struct amdgpu_device *adev,
  334. enum amdgpu_hpd_id hpd)
  335. {
  336. u32 tmp;
  337. bool connected = dce_v10_0_hpd_sense(adev, hpd);
  338. int idx;
  339. switch (hpd) {
  340. case AMDGPU_HPD_1:
  341. idx = 0;
  342. break;
  343. case AMDGPU_HPD_2:
  344. idx = 1;
  345. break;
  346. case AMDGPU_HPD_3:
  347. idx = 2;
  348. break;
  349. case AMDGPU_HPD_4:
  350. idx = 3;
  351. break;
  352. case AMDGPU_HPD_5:
  353. idx = 4;
  354. break;
  355. case AMDGPU_HPD_6:
  356. idx = 5;
  357. break;
  358. default:
  359. return;
  360. }
  361. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx]);
  362. if (connected)
  363. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 0);
  364. else
  365. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 1);
  366. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx], tmp);
  367. }
  368. /**
  369. * dce_v10_0_hpd_init - hpd setup callback.
  370. *
  371. * @adev: amdgpu_device pointer
  372. *
  373. * Setup the hpd pins used by the card (evergreen+).
  374. * Enable the pin, set the polarity, and enable the hpd interrupts.
  375. */
  376. static void dce_v10_0_hpd_init(struct amdgpu_device *adev)
  377. {
  378. struct drm_device *dev = adev->ddev;
  379. struct drm_connector *connector;
  380. u32 tmp;
  381. int idx;
  382. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  383. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  384. switch (amdgpu_connector->hpd.hpd) {
  385. case AMDGPU_HPD_1:
  386. idx = 0;
  387. break;
  388. case AMDGPU_HPD_2:
  389. idx = 1;
  390. break;
  391. case AMDGPU_HPD_3:
  392. idx = 2;
  393. break;
  394. case AMDGPU_HPD_4:
  395. idx = 3;
  396. break;
  397. case AMDGPU_HPD_5:
  398. idx = 4;
  399. break;
  400. case AMDGPU_HPD_6:
  401. idx = 5;
  402. break;
  403. default:
  404. continue;
  405. }
  406. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  407. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  408. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  409. * aux dp channel on imac and help (but not completely fix)
  410. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  411. * also avoid interrupt storms during dpms.
  412. */
  413. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx]);
  414. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 0);
  415. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx], tmp);
  416. continue;
  417. }
  418. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[idx]);
  419. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 1);
  420. WREG32(mmDC_HPD_CONTROL + hpd_offsets[idx], tmp);
  421. tmp = RREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[idx]);
  422. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  423. DC_HPD_CONNECT_INT_DELAY,
  424. AMDGPU_HPD_CONNECT_INT_DELAY_IN_MS);
  425. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  426. DC_HPD_DISCONNECT_INT_DELAY,
  427. AMDGPU_HPD_DISCONNECT_INT_DELAY_IN_MS);
  428. WREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[idx], tmp);
  429. dce_v10_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  430. amdgpu_irq_get(adev, &adev->hpd_irq,
  431. amdgpu_connector->hpd.hpd);
  432. }
  433. }
  434. /**
  435. * dce_v10_0_hpd_fini - hpd tear down callback.
  436. *
  437. * @adev: amdgpu_device pointer
  438. *
  439. * Tear down the hpd pins used by the card (evergreen+).
  440. * Disable the hpd interrupts.
  441. */
  442. static void dce_v10_0_hpd_fini(struct amdgpu_device *adev)
  443. {
  444. struct drm_device *dev = adev->ddev;
  445. struct drm_connector *connector;
  446. u32 tmp;
  447. int idx;
  448. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  449. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  450. switch (amdgpu_connector->hpd.hpd) {
  451. case AMDGPU_HPD_1:
  452. idx = 0;
  453. break;
  454. case AMDGPU_HPD_2:
  455. idx = 1;
  456. break;
  457. case AMDGPU_HPD_3:
  458. idx = 2;
  459. break;
  460. case AMDGPU_HPD_4:
  461. idx = 3;
  462. break;
  463. case AMDGPU_HPD_5:
  464. idx = 4;
  465. break;
  466. case AMDGPU_HPD_6:
  467. idx = 5;
  468. break;
  469. default:
  470. continue;
  471. }
  472. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[idx]);
  473. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 0);
  474. WREG32(mmDC_HPD_CONTROL + hpd_offsets[idx], tmp);
  475. amdgpu_irq_put(adev, &adev->hpd_irq,
  476. amdgpu_connector->hpd.hpd);
  477. }
  478. }
  479. static u32 dce_v10_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  480. {
  481. return mmDC_GPIO_HPD_A;
  482. }
  483. static bool dce_v10_0_is_display_hung(struct amdgpu_device *adev)
  484. {
  485. u32 crtc_hung = 0;
  486. u32 crtc_status[6];
  487. u32 i, j, tmp;
  488. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  489. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  490. if (REG_GET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN)) {
  491. crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  492. crtc_hung |= (1 << i);
  493. }
  494. }
  495. for (j = 0; j < 10; j++) {
  496. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  497. if (crtc_hung & (1 << i)) {
  498. tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  499. if (tmp != crtc_status[i])
  500. crtc_hung &= ~(1 << i);
  501. }
  502. }
  503. if (crtc_hung == 0)
  504. return false;
  505. udelay(100);
  506. }
  507. return true;
  508. }
  509. static void dce_v10_0_stop_mc_access(struct amdgpu_device *adev,
  510. struct amdgpu_mode_mc_save *save)
  511. {
  512. u32 crtc_enabled, tmp;
  513. int i;
  514. save->vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  515. save->vga_hdp_control = RREG32(mmVGA_HDP_CONTROL);
  516. /* disable VGA render */
  517. tmp = RREG32(mmVGA_RENDER_CONTROL);
  518. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  519. WREG32(mmVGA_RENDER_CONTROL, tmp);
  520. /* blank the display controllers */
  521. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  522. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  523. CRTC_CONTROL, CRTC_MASTER_EN);
  524. if (crtc_enabled) {
  525. #if 0
  526. u32 frame_count;
  527. int j;
  528. save->crtc_enabled[i] = true;
  529. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  530. if (REG_GET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN) == 0) {
  531. amdgpu_display_vblank_wait(adev, i);
  532. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  533. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 1);
  534. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  535. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  536. }
  537. /* wait for the next frame */
  538. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  539. for (j = 0; j < adev->usec_timeout; j++) {
  540. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  541. break;
  542. udelay(1);
  543. }
  544. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  545. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK) == 0) {
  546. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 1);
  547. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  548. }
  549. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  550. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK) == 0) {
  551. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 1);
  552. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  553. }
  554. #else
  555. /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
  556. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  557. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  558. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  559. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  560. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  561. save->crtc_enabled[i] = false;
  562. /* ***** */
  563. #endif
  564. } else {
  565. save->crtc_enabled[i] = false;
  566. }
  567. }
  568. }
  569. static void dce_v10_0_resume_mc_access(struct amdgpu_device *adev,
  570. struct amdgpu_mode_mc_save *save)
  571. {
  572. u32 tmp, frame_count;
  573. int i, j;
  574. /* update crtc base addresses */
  575. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  576. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  577. upper_32_bits(adev->mc.vram_start));
  578. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  579. upper_32_bits(adev->mc.vram_start));
  580. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  581. (u32)adev->mc.vram_start);
  582. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  583. (u32)adev->mc.vram_start);
  584. if (save->crtc_enabled[i]) {
  585. tmp = RREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i]);
  586. if (REG_GET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE) != 0) {
  587. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE, 0);
  588. WREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i], tmp);
  589. }
  590. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  591. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK)) {
  592. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 0);
  593. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  594. }
  595. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  596. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK)) {
  597. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 0);
  598. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  599. }
  600. for (j = 0; j < adev->usec_timeout; j++) {
  601. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  602. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_SURFACE_UPDATE_PENDING) == 0)
  603. break;
  604. udelay(1);
  605. }
  606. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  607. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 0);
  608. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  609. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  610. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  611. /* wait for the next frame */
  612. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  613. for (j = 0; j < adev->usec_timeout; j++) {
  614. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  615. break;
  616. udelay(1);
  617. }
  618. }
  619. }
  620. WREG32(mmVGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(adev->mc.vram_start));
  621. WREG32(mmVGA_MEMORY_BASE_ADDRESS, lower_32_bits(adev->mc.vram_start));
  622. /* Unlock vga access */
  623. WREG32(mmVGA_HDP_CONTROL, save->vga_hdp_control);
  624. mdelay(1);
  625. WREG32(mmVGA_RENDER_CONTROL, save->vga_render_control);
  626. }
  627. static void dce_v10_0_set_vga_render_state(struct amdgpu_device *adev,
  628. bool render)
  629. {
  630. u32 tmp;
  631. /* Lockout access through VGA aperture*/
  632. tmp = RREG32(mmVGA_HDP_CONTROL);
  633. if (render)
  634. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
  635. else
  636. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  637. WREG32(mmVGA_HDP_CONTROL, tmp);
  638. /* disable VGA render */
  639. tmp = RREG32(mmVGA_RENDER_CONTROL);
  640. if (render)
  641. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
  642. else
  643. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  644. WREG32(mmVGA_RENDER_CONTROL, tmp);
  645. }
  646. static int dce_v10_0_get_num_crtc(struct amdgpu_device *adev)
  647. {
  648. int num_crtc = 0;
  649. switch (adev->asic_type) {
  650. case CHIP_FIJI:
  651. case CHIP_TONGA:
  652. num_crtc = 6;
  653. break;
  654. default:
  655. num_crtc = 0;
  656. }
  657. return num_crtc;
  658. }
  659. void dce_v10_0_disable_dce(struct amdgpu_device *adev)
  660. {
  661. /*Disable VGA render and enabled crtc, if has DCE engine*/
  662. if (amdgpu_atombios_has_dce_engine_info(adev)) {
  663. u32 tmp;
  664. int crtc_enabled, i;
  665. dce_v10_0_set_vga_render_state(adev, false);
  666. /*Disable crtc*/
  667. for (i = 0; i < dce_v10_0_get_num_crtc(adev); i++) {
  668. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  669. CRTC_CONTROL, CRTC_MASTER_EN);
  670. if (crtc_enabled) {
  671. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  672. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  673. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  674. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  675. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  676. }
  677. }
  678. }
  679. }
  680. static void dce_v10_0_program_fmt(struct drm_encoder *encoder)
  681. {
  682. struct drm_device *dev = encoder->dev;
  683. struct amdgpu_device *adev = dev->dev_private;
  684. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  685. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  686. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  687. int bpc = 0;
  688. u32 tmp = 0;
  689. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  690. if (connector) {
  691. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  692. bpc = amdgpu_connector_get_monitor_bpc(connector);
  693. dither = amdgpu_connector->dither;
  694. }
  695. /* LVDS/eDP FMT is set up by atom */
  696. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  697. return;
  698. /* not needed for analog */
  699. if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  700. (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  701. return;
  702. if (bpc == 0)
  703. return;
  704. switch (bpc) {
  705. case 6:
  706. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  707. /* XXX sort out optimal dither settings */
  708. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  709. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  710. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  711. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 0);
  712. } else {
  713. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  714. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 0);
  715. }
  716. break;
  717. case 8:
  718. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  719. /* XXX sort out optimal dither settings */
  720. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  721. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  722. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  723. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  724. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 1);
  725. } else {
  726. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  727. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 1);
  728. }
  729. break;
  730. case 10:
  731. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  732. /* XXX sort out optimal dither settings */
  733. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  734. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  735. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  736. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  737. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 2);
  738. } else {
  739. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  740. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 2);
  741. }
  742. break;
  743. default:
  744. /* not needed */
  745. break;
  746. }
  747. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  748. }
  749. /* display watermark setup */
  750. /**
  751. * dce_v10_0_line_buffer_adjust - Set up the line buffer
  752. *
  753. * @adev: amdgpu_device pointer
  754. * @amdgpu_crtc: the selected display controller
  755. * @mode: the current display mode on the selected display
  756. * controller
  757. *
  758. * Setup up the line buffer allocation for
  759. * the selected display controller (CIK).
  760. * Returns the line buffer size in pixels.
  761. */
  762. static u32 dce_v10_0_line_buffer_adjust(struct amdgpu_device *adev,
  763. struct amdgpu_crtc *amdgpu_crtc,
  764. struct drm_display_mode *mode)
  765. {
  766. u32 tmp, buffer_alloc, i, mem_cfg;
  767. u32 pipe_offset = amdgpu_crtc->crtc_id;
  768. /*
  769. * Line Buffer Setup
  770. * There are 6 line buffers, one for each display controllers.
  771. * There are 3 partitions per LB. Select the number of partitions
  772. * to enable based on the display width. For display widths larger
  773. * than 4096, you need use to use 2 display controllers and combine
  774. * them using the stereo blender.
  775. */
  776. if (amdgpu_crtc->base.enabled && mode) {
  777. if (mode->crtc_hdisplay < 1920) {
  778. mem_cfg = 1;
  779. buffer_alloc = 2;
  780. } else if (mode->crtc_hdisplay < 2560) {
  781. mem_cfg = 2;
  782. buffer_alloc = 2;
  783. } else if (mode->crtc_hdisplay < 4096) {
  784. mem_cfg = 0;
  785. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  786. } else {
  787. DRM_DEBUG_KMS("Mode too big for LB!\n");
  788. mem_cfg = 0;
  789. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  790. }
  791. } else {
  792. mem_cfg = 1;
  793. buffer_alloc = 0;
  794. }
  795. tmp = RREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset);
  796. tmp = REG_SET_FIELD(tmp, LB_MEMORY_CTRL, LB_MEMORY_CONFIG, mem_cfg);
  797. WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset, tmp);
  798. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  799. tmp = REG_SET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATED, buffer_alloc);
  800. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset, tmp);
  801. for (i = 0; i < adev->usec_timeout; i++) {
  802. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  803. if (REG_GET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATION_COMPLETED))
  804. break;
  805. udelay(1);
  806. }
  807. if (amdgpu_crtc->base.enabled && mode) {
  808. switch (mem_cfg) {
  809. case 0:
  810. default:
  811. return 4096 * 2;
  812. case 1:
  813. return 1920 * 2;
  814. case 2:
  815. return 2560 * 2;
  816. }
  817. }
  818. /* controller not enabled, so no lb used */
  819. return 0;
  820. }
  821. /**
  822. * cik_get_number_of_dram_channels - get the number of dram channels
  823. *
  824. * @adev: amdgpu_device pointer
  825. *
  826. * Look up the number of video ram channels (CIK).
  827. * Used for display watermark bandwidth calculations
  828. * Returns the number of dram channels
  829. */
  830. static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
  831. {
  832. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  833. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  834. case 0:
  835. default:
  836. return 1;
  837. case 1:
  838. return 2;
  839. case 2:
  840. return 4;
  841. case 3:
  842. return 8;
  843. case 4:
  844. return 3;
  845. case 5:
  846. return 6;
  847. case 6:
  848. return 10;
  849. case 7:
  850. return 12;
  851. case 8:
  852. return 16;
  853. }
  854. }
  855. struct dce10_wm_params {
  856. u32 dram_channels; /* number of dram channels */
  857. u32 yclk; /* bandwidth per dram data pin in kHz */
  858. u32 sclk; /* engine clock in kHz */
  859. u32 disp_clk; /* display clock in kHz */
  860. u32 src_width; /* viewport width */
  861. u32 active_time; /* active display time in ns */
  862. u32 blank_time; /* blank time in ns */
  863. bool interlaced; /* mode is interlaced */
  864. fixed20_12 vsc; /* vertical scale ratio */
  865. u32 num_heads; /* number of active crtcs */
  866. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  867. u32 lb_size; /* line buffer allocated to pipe */
  868. u32 vtaps; /* vertical scaler taps */
  869. };
  870. /**
  871. * dce_v10_0_dram_bandwidth - get the dram bandwidth
  872. *
  873. * @wm: watermark calculation data
  874. *
  875. * Calculate the raw dram bandwidth (CIK).
  876. * Used for display watermark bandwidth calculations
  877. * Returns the dram bandwidth in MBytes/s
  878. */
  879. static u32 dce_v10_0_dram_bandwidth(struct dce10_wm_params *wm)
  880. {
  881. /* Calculate raw DRAM Bandwidth */
  882. fixed20_12 dram_efficiency; /* 0.7 */
  883. fixed20_12 yclk, dram_channels, bandwidth;
  884. fixed20_12 a;
  885. a.full = dfixed_const(1000);
  886. yclk.full = dfixed_const(wm->yclk);
  887. yclk.full = dfixed_div(yclk, a);
  888. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  889. a.full = dfixed_const(10);
  890. dram_efficiency.full = dfixed_const(7);
  891. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  892. bandwidth.full = dfixed_mul(dram_channels, yclk);
  893. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  894. return dfixed_trunc(bandwidth);
  895. }
  896. /**
  897. * dce_v10_0_dram_bandwidth_for_display - get the dram bandwidth for display
  898. *
  899. * @wm: watermark calculation data
  900. *
  901. * Calculate the dram bandwidth used for display (CIK).
  902. * Used for display watermark bandwidth calculations
  903. * Returns the dram bandwidth for display in MBytes/s
  904. */
  905. static u32 dce_v10_0_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  906. {
  907. /* Calculate DRAM Bandwidth and the part allocated to display. */
  908. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  909. fixed20_12 yclk, dram_channels, bandwidth;
  910. fixed20_12 a;
  911. a.full = dfixed_const(1000);
  912. yclk.full = dfixed_const(wm->yclk);
  913. yclk.full = dfixed_div(yclk, a);
  914. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  915. a.full = dfixed_const(10);
  916. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  917. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  918. bandwidth.full = dfixed_mul(dram_channels, yclk);
  919. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  920. return dfixed_trunc(bandwidth);
  921. }
  922. /**
  923. * dce_v10_0_data_return_bandwidth - get the data return bandwidth
  924. *
  925. * @wm: watermark calculation data
  926. *
  927. * Calculate the data return bandwidth used for display (CIK).
  928. * Used for display watermark bandwidth calculations
  929. * Returns the data return bandwidth in MBytes/s
  930. */
  931. static u32 dce_v10_0_data_return_bandwidth(struct dce10_wm_params *wm)
  932. {
  933. /* Calculate the display Data return Bandwidth */
  934. fixed20_12 return_efficiency; /* 0.8 */
  935. fixed20_12 sclk, bandwidth;
  936. fixed20_12 a;
  937. a.full = dfixed_const(1000);
  938. sclk.full = dfixed_const(wm->sclk);
  939. sclk.full = dfixed_div(sclk, a);
  940. a.full = dfixed_const(10);
  941. return_efficiency.full = dfixed_const(8);
  942. return_efficiency.full = dfixed_div(return_efficiency, a);
  943. a.full = dfixed_const(32);
  944. bandwidth.full = dfixed_mul(a, sclk);
  945. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  946. return dfixed_trunc(bandwidth);
  947. }
  948. /**
  949. * dce_v10_0_dmif_request_bandwidth - get the dmif bandwidth
  950. *
  951. * @wm: watermark calculation data
  952. *
  953. * Calculate the dmif bandwidth used for display (CIK).
  954. * Used for display watermark bandwidth calculations
  955. * Returns the dmif bandwidth in MBytes/s
  956. */
  957. static u32 dce_v10_0_dmif_request_bandwidth(struct dce10_wm_params *wm)
  958. {
  959. /* Calculate the DMIF Request Bandwidth */
  960. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  961. fixed20_12 disp_clk, bandwidth;
  962. fixed20_12 a, b;
  963. a.full = dfixed_const(1000);
  964. disp_clk.full = dfixed_const(wm->disp_clk);
  965. disp_clk.full = dfixed_div(disp_clk, a);
  966. a.full = dfixed_const(32);
  967. b.full = dfixed_mul(a, disp_clk);
  968. a.full = dfixed_const(10);
  969. disp_clk_request_efficiency.full = dfixed_const(8);
  970. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  971. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  972. return dfixed_trunc(bandwidth);
  973. }
  974. /**
  975. * dce_v10_0_available_bandwidth - get the min available bandwidth
  976. *
  977. * @wm: watermark calculation data
  978. *
  979. * Calculate the min available bandwidth used for display (CIK).
  980. * Used for display watermark bandwidth calculations
  981. * Returns the min available bandwidth in MBytes/s
  982. */
  983. static u32 dce_v10_0_available_bandwidth(struct dce10_wm_params *wm)
  984. {
  985. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  986. u32 dram_bandwidth = dce_v10_0_dram_bandwidth(wm);
  987. u32 data_return_bandwidth = dce_v10_0_data_return_bandwidth(wm);
  988. u32 dmif_req_bandwidth = dce_v10_0_dmif_request_bandwidth(wm);
  989. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  990. }
  991. /**
  992. * dce_v10_0_average_bandwidth - get the average available bandwidth
  993. *
  994. * @wm: watermark calculation data
  995. *
  996. * Calculate the average available bandwidth used for display (CIK).
  997. * Used for display watermark bandwidth calculations
  998. * Returns the average available bandwidth in MBytes/s
  999. */
  1000. static u32 dce_v10_0_average_bandwidth(struct dce10_wm_params *wm)
  1001. {
  1002. /* Calculate the display mode Average Bandwidth
  1003. * DisplayMode should contain the source and destination dimensions,
  1004. * timing, etc.
  1005. */
  1006. fixed20_12 bpp;
  1007. fixed20_12 line_time;
  1008. fixed20_12 src_width;
  1009. fixed20_12 bandwidth;
  1010. fixed20_12 a;
  1011. a.full = dfixed_const(1000);
  1012. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  1013. line_time.full = dfixed_div(line_time, a);
  1014. bpp.full = dfixed_const(wm->bytes_per_pixel);
  1015. src_width.full = dfixed_const(wm->src_width);
  1016. bandwidth.full = dfixed_mul(src_width, bpp);
  1017. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  1018. bandwidth.full = dfixed_div(bandwidth, line_time);
  1019. return dfixed_trunc(bandwidth);
  1020. }
  1021. /**
  1022. * dce_v10_0_latency_watermark - get the latency watermark
  1023. *
  1024. * @wm: watermark calculation data
  1025. *
  1026. * Calculate the latency watermark (CIK).
  1027. * Used for display watermark bandwidth calculations
  1028. * Returns the latency watermark in ns
  1029. */
  1030. static u32 dce_v10_0_latency_watermark(struct dce10_wm_params *wm)
  1031. {
  1032. /* First calculate the latency in ns */
  1033. u32 mc_latency = 2000; /* 2000 ns. */
  1034. u32 available_bandwidth = dce_v10_0_available_bandwidth(wm);
  1035. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  1036. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  1037. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  1038. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  1039. (wm->num_heads * cursor_line_pair_return_time);
  1040. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  1041. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  1042. u32 tmp, dmif_size = 12288;
  1043. fixed20_12 a, b, c;
  1044. if (wm->num_heads == 0)
  1045. return 0;
  1046. a.full = dfixed_const(2);
  1047. b.full = dfixed_const(1);
  1048. if ((wm->vsc.full > a.full) ||
  1049. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  1050. (wm->vtaps >= 5) ||
  1051. ((wm->vsc.full >= a.full) && wm->interlaced))
  1052. max_src_lines_per_dst_line = 4;
  1053. else
  1054. max_src_lines_per_dst_line = 2;
  1055. a.full = dfixed_const(available_bandwidth);
  1056. b.full = dfixed_const(wm->num_heads);
  1057. a.full = dfixed_div(a, b);
  1058. b.full = dfixed_const(mc_latency + 512);
  1059. c.full = dfixed_const(wm->disp_clk);
  1060. b.full = dfixed_div(b, c);
  1061. c.full = dfixed_const(dmif_size);
  1062. b.full = dfixed_div(c, b);
  1063. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  1064. b.full = dfixed_const(1000);
  1065. c.full = dfixed_const(wm->disp_clk);
  1066. b.full = dfixed_div(c, b);
  1067. c.full = dfixed_const(wm->bytes_per_pixel);
  1068. b.full = dfixed_mul(b, c);
  1069. lb_fill_bw = min(tmp, dfixed_trunc(b));
  1070. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  1071. b.full = dfixed_const(1000);
  1072. c.full = dfixed_const(lb_fill_bw);
  1073. b.full = dfixed_div(c, b);
  1074. a.full = dfixed_div(a, b);
  1075. line_fill_time = dfixed_trunc(a);
  1076. if (line_fill_time < wm->active_time)
  1077. return latency;
  1078. else
  1079. return latency + (line_fill_time - wm->active_time);
  1080. }
  1081. /**
  1082. * dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  1083. * average and available dram bandwidth
  1084. *
  1085. * @wm: watermark calculation data
  1086. *
  1087. * Check if the display average bandwidth fits in the display
  1088. * dram bandwidth (CIK).
  1089. * Used for display watermark bandwidth calculations
  1090. * Returns true if the display fits, false if not.
  1091. */
  1092. static bool dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  1093. {
  1094. if (dce_v10_0_average_bandwidth(wm) <=
  1095. (dce_v10_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  1096. return true;
  1097. else
  1098. return false;
  1099. }
  1100. /**
  1101. * dce_v10_0_average_bandwidth_vs_available_bandwidth - check
  1102. * average and available bandwidth
  1103. *
  1104. * @wm: watermark calculation data
  1105. *
  1106. * Check if the display average bandwidth fits in the display
  1107. * available bandwidth (CIK).
  1108. * Used for display watermark bandwidth calculations
  1109. * Returns true if the display fits, false if not.
  1110. */
  1111. static bool dce_v10_0_average_bandwidth_vs_available_bandwidth(struct dce10_wm_params *wm)
  1112. {
  1113. if (dce_v10_0_average_bandwidth(wm) <=
  1114. (dce_v10_0_available_bandwidth(wm) / wm->num_heads))
  1115. return true;
  1116. else
  1117. return false;
  1118. }
  1119. /**
  1120. * dce_v10_0_check_latency_hiding - check latency hiding
  1121. *
  1122. * @wm: watermark calculation data
  1123. *
  1124. * Check latency hiding (CIK).
  1125. * Used for display watermark bandwidth calculations
  1126. * Returns true if the display fits, false if not.
  1127. */
  1128. static bool dce_v10_0_check_latency_hiding(struct dce10_wm_params *wm)
  1129. {
  1130. u32 lb_partitions = wm->lb_size / wm->src_width;
  1131. u32 line_time = wm->active_time + wm->blank_time;
  1132. u32 latency_tolerant_lines;
  1133. u32 latency_hiding;
  1134. fixed20_12 a;
  1135. a.full = dfixed_const(1);
  1136. if (wm->vsc.full > a.full)
  1137. latency_tolerant_lines = 1;
  1138. else {
  1139. if (lb_partitions <= (wm->vtaps + 1))
  1140. latency_tolerant_lines = 1;
  1141. else
  1142. latency_tolerant_lines = 2;
  1143. }
  1144. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1145. if (dce_v10_0_latency_watermark(wm) <= latency_hiding)
  1146. return true;
  1147. else
  1148. return false;
  1149. }
  1150. /**
  1151. * dce_v10_0_program_watermarks - program display watermarks
  1152. *
  1153. * @adev: amdgpu_device pointer
  1154. * @amdgpu_crtc: the selected display controller
  1155. * @lb_size: line buffer size
  1156. * @num_heads: number of display controllers in use
  1157. *
  1158. * Calculate and program the display watermarks for the
  1159. * selected display controller (CIK).
  1160. */
  1161. static void dce_v10_0_program_watermarks(struct amdgpu_device *adev,
  1162. struct amdgpu_crtc *amdgpu_crtc,
  1163. u32 lb_size, u32 num_heads)
  1164. {
  1165. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  1166. struct dce10_wm_params wm_low, wm_high;
  1167. u32 pixel_period;
  1168. u32 line_time = 0;
  1169. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1170. u32 tmp, wm_mask, lb_vblank_lead_lines = 0;
  1171. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  1172. pixel_period = 1000000 / (u32)mode->clock;
  1173. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1174. /* watermark for high clocks */
  1175. if (adev->pm.dpm_enabled) {
  1176. wm_high.yclk =
  1177. amdgpu_dpm_get_mclk(adev, false) * 10;
  1178. wm_high.sclk =
  1179. amdgpu_dpm_get_sclk(adev, false) * 10;
  1180. } else {
  1181. wm_high.yclk = adev->pm.current_mclk * 10;
  1182. wm_high.sclk = adev->pm.current_sclk * 10;
  1183. }
  1184. wm_high.disp_clk = mode->clock;
  1185. wm_high.src_width = mode->crtc_hdisplay;
  1186. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  1187. wm_high.blank_time = line_time - wm_high.active_time;
  1188. wm_high.interlaced = false;
  1189. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1190. wm_high.interlaced = true;
  1191. wm_high.vsc = amdgpu_crtc->vsc;
  1192. wm_high.vtaps = 1;
  1193. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1194. wm_high.vtaps = 2;
  1195. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1196. wm_high.lb_size = lb_size;
  1197. wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
  1198. wm_high.num_heads = num_heads;
  1199. /* set for high clocks */
  1200. latency_watermark_a = min(dce_v10_0_latency_watermark(&wm_high), (u32)65535);
  1201. /* possibly force display priority to high */
  1202. /* should really do this at mode validation time... */
  1203. if (!dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  1204. !dce_v10_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  1205. !dce_v10_0_check_latency_hiding(&wm_high) ||
  1206. (adev->mode_info.disp_priority == 2)) {
  1207. DRM_DEBUG_KMS("force priority to high\n");
  1208. }
  1209. /* watermark for low clocks */
  1210. if (adev->pm.dpm_enabled) {
  1211. wm_low.yclk =
  1212. amdgpu_dpm_get_mclk(adev, true) * 10;
  1213. wm_low.sclk =
  1214. amdgpu_dpm_get_sclk(adev, true) * 10;
  1215. } else {
  1216. wm_low.yclk = adev->pm.current_mclk * 10;
  1217. wm_low.sclk = adev->pm.current_sclk * 10;
  1218. }
  1219. wm_low.disp_clk = mode->clock;
  1220. wm_low.src_width = mode->crtc_hdisplay;
  1221. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  1222. wm_low.blank_time = line_time - wm_low.active_time;
  1223. wm_low.interlaced = false;
  1224. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1225. wm_low.interlaced = true;
  1226. wm_low.vsc = amdgpu_crtc->vsc;
  1227. wm_low.vtaps = 1;
  1228. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1229. wm_low.vtaps = 2;
  1230. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1231. wm_low.lb_size = lb_size;
  1232. wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
  1233. wm_low.num_heads = num_heads;
  1234. /* set for low clocks */
  1235. latency_watermark_b = min(dce_v10_0_latency_watermark(&wm_low), (u32)65535);
  1236. /* possibly force display priority to high */
  1237. /* should really do this at mode validation time... */
  1238. if (!dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  1239. !dce_v10_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  1240. !dce_v10_0_check_latency_hiding(&wm_low) ||
  1241. (adev->mode_info.disp_priority == 2)) {
  1242. DRM_DEBUG_KMS("force priority to high\n");
  1243. }
  1244. lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
  1245. }
  1246. /* select wm A */
  1247. wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1248. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 1);
  1249. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1250. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1251. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_a);
  1252. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1253. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1254. /* select wm B */
  1255. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 2);
  1256. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1257. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1258. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_b);
  1259. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1260. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1261. /* restore original selection */
  1262. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
  1263. /* save values for DPM */
  1264. amdgpu_crtc->line_time = line_time;
  1265. amdgpu_crtc->wm_high = latency_watermark_a;
  1266. amdgpu_crtc->wm_low = latency_watermark_b;
  1267. /* Save number of lines the linebuffer leads before the scanout */
  1268. amdgpu_crtc->lb_vblank_lead_lines = lb_vblank_lead_lines;
  1269. }
  1270. /**
  1271. * dce_v10_0_bandwidth_update - program display watermarks
  1272. *
  1273. * @adev: amdgpu_device pointer
  1274. *
  1275. * Calculate and program the display watermarks and line
  1276. * buffer allocation (CIK).
  1277. */
  1278. static void dce_v10_0_bandwidth_update(struct amdgpu_device *adev)
  1279. {
  1280. struct drm_display_mode *mode = NULL;
  1281. u32 num_heads = 0, lb_size;
  1282. int i;
  1283. amdgpu_update_display_priority(adev);
  1284. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1285. if (adev->mode_info.crtcs[i]->base.enabled)
  1286. num_heads++;
  1287. }
  1288. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1289. mode = &adev->mode_info.crtcs[i]->base.mode;
  1290. lb_size = dce_v10_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
  1291. dce_v10_0_program_watermarks(adev, adev->mode_info.crtcs[i],
  1292. lb_size, num_heads);
  1293. }
  1294. }
  1295. static void dce_v10_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1296. {
  1297. int i;
  1298. u32 offset, tmp;
  1299. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1300. offset = adev->mode_info.audio.pin[i].offset;
  1301. tmp = RREG32_AUDIO_ENDPT(offset,
  1302. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1303. if (((tmp &
  1304. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
  1305. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
  1306. adev->mode_info.audio.pin[i].connected = false;
  1307. else
  1308. adev->mode_info.audio.pin[i].connected = true;
  1309. }
  1310. }
  1311. static struct amdgpu_audio_pin *dce_v10_0_audio_get_pin(struct amdgpu_device *adev)
  1312. {
  1313. int i;
  1314. dce_v10_0_audio_get_connected_pins(adev);
  1315. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1316. if (adev->mode_info.audio.pin[i].connected)
  1317. return &adev->mode_info.audio.pin[i];
  1318. }
  1319. DRM_ERROR("No connected audio pins found!\n");
  1320. return NULL;
  1321. }
  1322. static void dce_v10_0_afmt_audio_select_pin(struct drm_encoder *encoder)
  1323. {
  1324. struct amdgpu_device *adev = encoder->dev->dev_private;
  1325. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1326. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1327. u32 tmp;
  1328. if (!dig || !dig->afmt || !dig->afmt->pin)
  1329. return;
  1330. tmp = RREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset);
  1331. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_SRC_CONTROL, AFMT_AUDIO_SRC_SELECT, dig->afmt->pin->id);
  1332. WREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset, tmp);
  1333. }
  1334. static void dce_v10_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1335. struct drm_display_mode *mode)
  1336. {
  1337. struct amdgpu_device *adev = encoder->dev->dev_private;
  1338. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1339. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1340. struct drm_connector *connector;
  1341. struct amdgpu_connector *amdgpu_connector = NULL;
  1342. u32 tmp;
  1343. int interlace = 0;
  1344. if (!dig || !dig->afmt || !dig->afmt->pin)
  1345. return;
  1346. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1347. if (connector->encoder == encoder) {
  1348. amdgpu_connector = to_amdgpu_connector(connector);
  1349. break;
  1350. }
  1351. }
  1352. if (!amdgpu_connector) {
  1353. DRM_ERROR("Couldn't find encoder's connector\n");
  1354. return;
  1355. }
  1356. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1357. interlace = 1;
  1358. if (connector->latency_present[interlace]) {
  1359. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1360. VIDEO_LIPSYNC, connector->video_latency[interlace]);
  1361. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1362. AUDIO_LIPSYNC, connector->audio_latency[interlace]);
  1363. } else {
  1364. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1365. VIDEO_LIPSYNC, 0);
  1366. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1367. AUDIO_LIPSYNC, 0);
  1368. }
  1369. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1370. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1371. }
  1372. static void dce_v10_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1373. {
  1374. struct amdgpu_device *adev = encoder->dev->dev_private;
  1375. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1376. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1377. struct drm_connector *connector;
  1378. struct amdgpu_connector *amdgpu_connector = NULL;
  1379. u32 tmp;
  1380. u8 *sadb = NULL;
  1381. int sad_count;
  1382. if (!dig || !dig->afmt || !dig->afmt->pin)
  1383. return;
  1384. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1385. if (connector->encoder == encoder) {
  1386. amdgpu_connector = to_amdgpu_connector(connector);
  1387. break;
  1388. }
  1389. }
  1390. if (!amdgpu_connector) {
  1391. DRM_ERROR("Couldn't find encoder's connector\n");
  1392. return;
  1393. }
  1394. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1395. if (sad_count < 0) {
  1396. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1397. sad_count = 0;
  1398. }
  1399. /* program the speaker allocation */
  1400. tmp = RREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1401. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1402. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1403. DP_CONNECTION, 0);
  1404. /* set HDMI mode */
  1405. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1406. HDMI_CONNECTION, 1);
  1407. if (sad_count)
  1408. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1409. SPEAKER_ALLOCATION, sadb[0]);
  1410. else
  1411. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1412. SPEAKER_ALLOCATION, 5); /* stereo */
  1413. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1414. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1415. kfree(sadb);
  1416. }
  1417. static void dce_v10_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1418. {
  1419. struct amdgpu_device *adev = encoder->dev->dev_private;
  1420. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1421. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1422. struct drm_connector *connector;
  1423. struct amdgpu_connector *amdgpu_connector = NULL;
  1424. struct cea_sad *sads;
  1425. int i, sad_count;
  1426. static const u16 eld_reg_to_type[][2] = {
  1427. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1428. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1429. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1430. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1431. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1432. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1433. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1434. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1435. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1436. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1437. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1438. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1439. };
  1440. if (!dig || !dig->afmt || !dig->afmt->pin)
  1441. return;
  1442. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1443. if (connector->encoder == encoder) {
  1444. amdgpu_connector = to_amdgpu_connector(connector);
  1445. break;
  1446. }
  1447. }
  1448. if (!amdgpu_connector) {
  1449. DRM_ERROR("Couldn't find encoder's connector\n");
  1450. return;
  1451. }
  1452. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1453. if (sad_count <= 0) {
  1454. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1455. return;
  1456. }
  1457. BUG_ON(!sads);
  1458. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1459. u32 tmp = 0;
  1460. u8 stereo_freqs = 0;
  1461. int max_channels = -1;
  1462. int j;
  1463. for (j = 0; j < sad_count; j++) {
  1464. struct cea_sad *sad = &sads[j];
  1465. if (sad->format == eld_reg_to_type[i][1]) {
  1466. if (sad->channels > max_channels) {
  1467. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1468. MAX_CHANNELS, sad->channels);
  1469. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1470. DESCRIPTOR_BYTE_2, sad->byte2);
  1471. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1472. SUPPORTED_FREQUENCIES, sad->freq);
  1473. max_channels = sad->channels;
  1474. }
  1475. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1476. stereo_freqs |= sad->freq;
  1477. else
  1478. break;
  1479. }
  1480. }
  1481. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1482. SUPPORTED_FREQUENCIES_STEREO, stereo_freqs);
  1483. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset, eld_reg_to_type[i][0], tmp);
  1484. }
  1485. kfree(sads);
  1486. }
  1487. static void dce_v10_0_audio_enable(struct amdgpu_device *adev,
  1488. struct amdgpu_audio_pin *pin,
  1489. bool enable)
  1490. {
  1491. if (!pin)
  1492. return;
  1493. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1494. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1495. }
  1496. static const u32 pin_offsets[] =
  1497. {
  1498. AUD0_REGISTER_OFFSET,
  1499. AUD1_REGISTER_OFFSET,
  1500. AUD2_REGISTER_OFFSET,
  1501. AUD3_REGISTER_OFFSET,
  1502. AUD4_REGISTER_OFFSET,
  1503. AUD5_REGISTER_OFFSET,
  1504. AUD6_REGISTER_OFFSET,
  1505. };
  1506. static int dce_v10_0_audio_init(struct amdgpu_device *adev)
  1507. {
  1508. int i;
  1509. if (!amdgpu_audio)
  1510. return 0;
  1511. adev->mode_info.audio.enabled = true;
  1512. adev->mode_info.audio.num_pins = 7;
  1513. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1514. adev->mode_info.audio.pin[i].channels = -1;
  1515. adev->mode_info.audio.pin[i].rate = -1;
  1516. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1517. adev->mode_info.audio.pin[i].status_bits = 0;
  1518. adev->mode_info.audio.pin[i].category_code = 0;
  1519. adev->mode_info.audio.pin[i].connected = false;
  1520. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1521. adev->mode_info.audio.pin[i].id = i;
  1522. /* disable audio. it will be set up later */
  1523. /* XXX remove once we switch to ip funcs */
  1524. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1525. }
  1526. return 0;
  1527. }
  1528. static void dce_v10_0_audio_fini(struct amdgpu_device *adev)
  1529. {
  1530. int i;
  1531. if (!amdgpu_audio)
  1532. return;
  1533. if (!adev->mode_info.audio.enabled)
  1534. return;
  1535. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1536. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1537. adev->mode_info.audio.enabled = false;
  1538. }
  1539. /*
  1540. * update the N and CTS parameters for a given pixel clock rate
  1541. */
  1542. static void dce_v10_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  1543. {
  1544. struct drm_device *dev = encoder->dev;
  1545. struct amdgpu_device *adev = dev->dev_private;
  1546. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1547. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1548. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1549. u32 tmp;
  1550. tmp = RREG32(mmHDMI_ACR_32_0 + dig->afmt->offset);
  1551. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_0, HDMI_ACR_CTS_32, acr.cts_32khz);
  1552. WREG32(mmHDMI_ACR_32_0 + dig->afmt->offset, tmp);
  1553. tmp = RREG32(mmHDMI_ACR_32_1 + dig->afmt->offset);
  1554. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_1, HDMI_ACR_N_32, acr.n_32khz);
  1555. WREG32(mmHDMI_ACR_32_1 + dig->afmt->offset, tmp);
  1556. tmp = RREG32(mmHDMI_ACR_44_0 + dig->afmt->offset);
  1557. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_0, HDMI_ACR_CTS_44, acr.cts_44_1khz);
  1558. WREG32(mmHDMI_ACR_44_0 + dig->afmt->offset, tmp);
  1559. tmp = RREG32(mmHDMI_ACR_44_1 + dig->afmt->offset);
  1560. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_1, HDMI_ACR_N_44, acr.n_44_1khz);
  1561. WREG32(mmHDMI_ACR_44_1 + dig->afmt->offset, tmp);
  1562. tmp = RREG32(mmHDMI_ACR_48_0 + dig->afmt->offset);
  1563. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_0, HDMI_ACR_CTS_48, acr.cts_48khz);
  1564. WREG32(mmHDMI_ACR_48_0 + dig->afmt->offset, tmp);
  1565. tmp = RREG32(mmHDMI_ACR_48_1 + dig->afmt->offset);
  1566. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_1, HDMI_ACR_N_48, acr.n_48khz);
  1567. WREG32(mmHDMI_ACR_48_1 + dig->afmt->offset, tmp);
  1568. }
  1569. /*
  1570. * build a HDMI Video Info Frame
  1571. */
  1572. static void dce_v10_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
  1573. void *buffer, size_t size)
  1574. {
  1575. struct drm_device *dev = encoder->dev;
  1576. struct amdgpu_device *adev = dev->dev_private;
  1577. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1578. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1579. uint8_t *frame = buffer + 3;
  1580. uint8_t *header = buffer;
  1581. WREG32(mmAFMT_AVI_INFO0 + dig->afmt->offset,
  1582. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  1583. WREG32(mmAFMT_AVI_INFO1 + dig->afmt->offset,
  1584. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  1585. WREG32(mmAFMT_AVI_INFO2 + dig->afmt->offset,
  1586. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  1587. WREG32(mmAFMT_AVI_INFO3 + dig->afmt->offset,
  1588. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  1589. }
  1590. static void dce_v10_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1591. {
  1592. struct drm_device *dev = encoder->dev;
  1593. struct amdgpu_device *adev = dev->dev_private;
  1594. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1595. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1596. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1597. u32 dto_phase = 24 * 1000;
  1598. u32 dto_modulo = clock;
  1599. u32 tmp;
  1600. if (!dig || !dig->afmt)
  1601. return;
  1602. /* XXX two dtos; generally use dto0 for hdmi */
  1603. /* Express [24MHz / target pixel clock] as an exact rational
  1604. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1605. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1606. */
  1607. tmp = RREG32(mmDCCG_AUDIO_DTO_SOURCE);
  1608. tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO0_SOURCE_SEL,
  1609. amdgpu_crtc->crtc_id);
  1610. WREG32(mmDCCG_AUDIO_DTO_SOURCE, tmp);
  1611. WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
  1612. WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
  1613. }
  1614. /*
  1615. * update the info frames with the data from the current display mode
  1616. */
  1617. static void dce_v10_0_afmt_setmode(struct drm_encoder *encoder,
  1618. struct drm_display_mode *mode)
  1619. {
  1620. struct drm_device *dev = encoder->dev;
  1621. struct amdgpu_device *adev = dev->dev_private;
  1622. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1623. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1624. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  1625. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1626. struct hdmi_avi_infoframe frame;
  1627. ssize_t err;
  1628. u32 tmp;
  1629. int bpc = 8;
  1630. if (!dig || !dig->afmt)
  1631. return;
  1632. /* Silent, r600_hdmi_enable will raise WARN for us */
  1633. if (!dig->afmt->enabled)
  1634. return;
  1635. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  1636. if (encoder->crtc) {
  1637. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1638. bpc = amdgpu_crtc->bpc;
  1639. }
  1640. /* disable audio prior to setting up hw */
  1641. dig->afmt->pin = dce_v10_0_audio_get_pin(adev);
  1642. dce_v10_0_audio_enable(adev, dig->afmt->pin, false);
  1643. dce_v10_0_audio_set_dto(encoder, mode->clock);
  1644. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1645. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1);
  1646. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp); /* send null packets when required */
  1647. WREG32(mmAFMT_AUDIO_CRC_CONTROL + dig->afmt->offset, 0x1000);
  1648. tmp = RREG32(mmHDMI_CONTROL + dig->afmt->offset);
  1649. switch (bpc) {
  1650. case 0:
  1651. case 6:
  1652. case 8:
  1653. case 16:
  1654. default:
  1655. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 0);
  1656. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 0);
  1657. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  1658. connector->name, bpc);
  1659. break;
  1660. case 10:
  1661. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1662. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 1);
  1663. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  1664. connector->name);
  1665. break;
  1666. case 12:
  1667. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1668. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 2);
  1669. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  1670. connector->name);
  1671. break;
  1672. }
  1673. WREG32(mmHDMI_CONTROL + dig->afmt->offset, tmp);
  1674. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1675. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1); /* send null packets when required */
  1676. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_SEND, 1); /* send general control packets */
  1677. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_CONT, 1); /* send general control packets every frame */
  1678. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp);
  1679. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1680. /* enable audio info frames (frames won't be set until audio is enabled) */
  1681. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 1);
  1682. /* required for audio info values to be updated */
  1683. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_CONT, 1);
  1684. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1685. tmp = RREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1686. /* required for audio info values to be updated */
  1687. tmp = REG_SET_FIELD(tmp, AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, 1);
  1688. WREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1689. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1690. /* anything other than 0 */
  1691. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AUDIO_INFO_LINE, 2);
  1692. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1693. WREG32(mmHDMI_GC + dig->afmt->offset, 0); /* unset HDMI_GC_AVMUTE */
  1694. tmp = RREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1695. /* set the default audio delay */
  1696. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_DELAY_EN, 1);
  1697. /* should be suffient for all audio modes and small enough for all hblanks */
  1698. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_PACKETS_PER_LINE, 3);
  1699. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1700. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1701. /* allow 60958 channel status fields to be updated */
  1702. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, 1);
  1703. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1704. tmp = RREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset);
  1705. if (bpc > 8)
  1706. /* clear SW CTS value */
  1707. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 0);
  1708. else
  1709. /* select SW CTS value */
  1710. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 1);
  1711. /* allow hw to sent ACR packets when required */
  1712. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUTO_SEND, 1);
  1713. WREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset, tmp);
  1714. dce_v10_0_afmt_update_ACR(encoder, mode->clock);
  1715. tmp = RREG32(mmAFMT_60958_0 + dig->afmt->offset);
  1716. tmp = REG_SET_FIELD(tmp, AFMT_60958_0, AFMT_60958_CS_CHANNEL_NUMBER_L, 1);
  1717. WREG32(mmAFMT_60958_0 + dig->afmt->offset, tmp);
  1718. tmp = RREG32(mmAFMT_60958_1 + dig->afmt->offset);
  1719. tmp = REG_SET_FIELD(tmp, AFMT_60958_1, AFMT_60958_CS_CHANNEL_NUMBER_R, 2);
  1720. WREG32(mmAFMT_60958_1 + dig->afmt->offset, tmp);
  1721. tmp = RREG32(mmAFMT_60958_2 + dig->afmt->offset);
  1722. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_2, 3);
  1723. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_3, 4);
  1724. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_4, 5);
  1725. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_5, 6);
  1726. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_6, 7);
  1727. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_7, 8);
  1728. WREG32(mmAFMT_60958_2 + dig->afmt->offset, tmp);
  1729. dce_v10_0_audio_write_speaker_allocation(encoder);
  1730. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + dig->afmt->offset,
  1731. (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
  1732. dce_v10_0_afmt_audio_select_pin(encoder);
  1733. dce_v10_0_audio_write_sad_regs(encoder);
  1734. dce_v10_0_audio_write_latency_fields(encoder, mode);
  1735. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  1736. if (err < 0) {
  1737. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1738. return;
  1739. }
  1740. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1741. if (err < 0) {
  1742. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1743. return;
  1744. }
  1745. dce_v10_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  1746. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1747. /* enable AVI info frames */
  1748. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_SEND, 1);
  1749. /* required for audio info values to be updated */
  1750. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_CONT, 1);
  1751. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1752. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1753. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AVI_INFO_LINE, 2);
  1754. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1755. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1756. /* send audio packets */
  1757. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 1);
  1758. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1759. WREG32(mmAFMT_RAMP_CONTROL0 + dig->afmt->offset, 0x00FFFFFF);
  1760. WREG32(mmAFMT_RAMP_CONTROL1 + dig->afmt->offset, 0x007FFFFF);
  1761. WREG32(mmAFMT_RAMP_CONTROL2 + dig->afmt->offset, 0x00000001);
  1762. WREG32(mmAFMT_RAMP_CONTROL3 + dig->afmt->offset, 0x00000001);
  1763. /* enable audio after to setting up hw */
  1764. dce_v10_0_audio_enable(adev, dig->afmt->pin, true);
  1765. }
  1766. static void dce_v10_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1767. {
  1768. struct drm_device *dev = encoder->dev;
  1769. struct amdgpu_device *adev = dev->dev_private;
  1770. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1771. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1772. if (!dig || !dig->afmt)
  1773. return;
  1774. /* Silent, r600_hdmi_enable will raise WARN for us */
  1775. if (enable && dig->afmt->enabled)
  1776. return;
  1777. if (!enable && !dig->afmt->enabled)
  1778. return;
  1779. if (!enable && dig->afmt->pin) {
  1780. dce_v10_0_audio_enable(adev, dig->afmt->pin, false);
  1781. dig->afmt->pin = NULL;
  1782. }
  1783. dig->afmt->enabled = enable;
  1784. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1785. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1786. }
  1787. static int dce_v10_0_afmt_init(struct amdgpu_device *adev)
  1788. {
  1789. int i;
  1790. for (i = 0; i < adev->mode_info.num_dig; i++)
  1791. adev->mode_info.afmt[i] = NULL;
  1792. /* DCE10 has audio blocks tied to DIG encoders */
  1793. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1794. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1795. if (adev->mode_info.afmt[i]) {
  1796. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1797. adev->mode_info.afmt[i]->id = i;
  1798. } else {
  1799. int j;
  1800. for (j = 0; j < i; j++) {
  1801. kfree(adev->mode_info.afmt[j]);
  1802. adev->mode_info.afmt[j] = NULL;
  1803. }
  1804. return -ENOMEM;
  1805. }
  1806. }
  1807. return 0;
  1808. }
  1809. static void dce_v10_0_afmt_fini(struct amdgpu_device *adev)
  1810. {
  1811. int i;
  1812. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1813. kfree(adev->mode_info.afmt[i]);
  1814. adev->mode_info.afmt[i] = NULL;
  1815. }
  1816. }
  1817. static const u32 vga_control_regs[6] =
  1818. {
  1819. mmD1VGA_CONTROL,
  1820. mmD2VGA_CONTROL,
  1821. mmD3VGA_CONTROL,
  1822. mmD4VGA_CONTROL,
  1823. mmD5VGA_CONTROL,
  1824. mmD6VGA_CONTROL,
  1825. };
  1826. static void dce_v10_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1827. {
  1828. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1829. struct drm_device *dev = crtc->dev;
  1830. struct amdgpu_device *adev = dev->dev_private;
  1831. u32 vga_control;
  1832. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1833. if (enable)
  1834. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
  1835. else
  1836. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
  1837. }
  1838. static void dce_v10_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1839. {
  1840. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1841. struct drm_device *dev = crtc->dev;
  1842. struct amdgpu_device *adev = dev->dev_private;
  1843. if (enable)
  1844. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
  1845. else
  1846. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
  1847. }
  1848. static int dce_v10_0_crtc_do_set_base(struct drm_crtc *crtc,
  1849. struct drm_framebuffer *fb,
  1850. int x, int y, int atomic)
  1851. {
  1852. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1853. struct drm_device *dev = crtc->dev;
  1854. struct amdgpu_device *adev = dev->dev_private;
  1855. struct amdgpu_framebuffer *amdgpu_fb;
  1856. struct drm_framebuffer *target_fb;
  1857. struct drm_gem_object *obj;
  1858. struct amdgpu_bo *abo;
  1859. uint64_t fb_location, tiling_flags;
  1860. uint32_t fb_format, fb_pitch_pixels;
  1861. u32 fb_swap = REG_SET_FIELD(0, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP, ENDIAN_NONE);
  1862. u32 pipe_config;
  1863. u32 tmp, viewport_w, viewport_h;
  1864. int r;
  1865. bool bypass_lut = false;
  1866. char *format_name;
  1867. /* no fb bound */
  1868. if (!atomic && !crtc->primary->fb) {
  1869. DRM_DEBUG_KMS("No FB bound\n");
  1870. return 0;
  1871. }
  1872. if (atomic) {
  1873. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1874. target_fb = fb;
  1875. } else {
  1876. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1877. target_fb = crtc->primary->fb;
  1878. }
  1879. /* If atomic, assume fb object is pinned & idle & fenced and
  1880. * just update base pointers
  1881. */
  1882. obj = amdgpu_fb->obj;
  1883. abo = gem_to_amdgpu_bo(obj);
  1884. r = amdgpu_bo_reserve(abo, false);
  1885. if (unlikely(r != 0))
  1886. return r;
  1887. if (atomic) {
  1888. fb_location = amdgpu_bo_gpu_offset(abo);
  1889. } else {
  1890. r = amdgpu_bo_pin(abo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
  1891. if (unlikely(r != 0)) {
  1892. amdgpu_bo_unreserve(abo);
  1893. return -EINVAL;
  1894. }
  1895. }
  1896. amdgpu_bo_get_tiling_flags(abo, &tiling_flags);
  1897. amdgpu_bo_unreserve(abo);
  1898. pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1899. switch (target_fb->pixel_format) {
  1900. case DRM_FORMAT_C8:
  1901. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 0);
  1902. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1903. break;
  1904. case DRM_FORMAT_XRGB4444:
  1905. case DRM_FORMAT_ARGB4444:
  1906. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1907. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 2);
  1908. #ifdef __BIG_ENDIAN
  1909. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1910. ENDIAN_8IN16);
  1911. #endif
  1912. break;
  1913. case DRM_FORMAT_XRGB1555:
  1914. case DRM_FORMAT_ARGB1555:
  1915. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1916. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1917. #ifdef __BIG_ENDIAN
  1918. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1919. ENDIAN_8IN16);
  1920. #endif
  1921. break;
  1922. case DRM_FORMAT_BGRX5551:
  1923. case DRM_FORMAT_BGRA5551:
  1924. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1925. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 5);
  1926. #ifdef __BIG_ENDIAN
  1927. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1928. ENDIAN_8IN16);
  1929. #endif
  1930. break;
  1931. case DRM_FORMAT_RGB565:
  1932. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1933. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1934. #ifdef __BIG_ENDIAN
  1935. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1936. ENDIAN_8IN16);
  1937. #endif
  1938. break;
  1939. case DRM_FORMAT_XRGB8888:
  1940. case DRM_FORMAT_ARGB8888:
  1941. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1942. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1943. #ifdef __BIG_ENDIAN
  1944. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1945. ENDIAN_8IN32);
  1946. #endif
  1947. break;
  1948. case DRM_FORMAT_XRGB2101010:
  1949. case DRM_FORMAT_ARGB2101010:
  1950. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1951. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1952. #ifdef __BIG_ENDIAN
  1953. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1954. ENDIAN_8IN32);
  1955. #endif
  1956. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1957. bypass_lut = true;
  1958. break;
  1959. case DRM_FORMAT_BGRX1010102:
  1960. case DRM_FORMAT_BGRA1010102:
  1961. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1962. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 4);
  1963. #ifdef __BIG_ENDIAN
  1964. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1965. ENDIAN_8IN32);
  1966. #endif
  1967. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1968. bypass_lut = true;
  1969. break;
  1970. default:
  1971. format_name = drm_get_format_name(target_fb->pixel_format);
  1972. DRM_ERROR("Unsupported screen format %s\n", format_name);
  1973. kfree(format_name);
  1974. return -EINVAL;
  1975. }
  1976. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
  1977. unsigned bankw, bankh, mtaspect, tile_split, num_banks;
  1978. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1979. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1980. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1981. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1982. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1983. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_NUM_BANKS, num_banks);
  1984. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1985. ARRAY_2D_TILED_THIN1);
  1986. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_TILE_SPLIT,
  1987. tile_split);
  1988. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_WIDTH, bankw);
  1989. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_HEIGHT, bankh);
  1990. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MACRO_TILE_ASPECT,
  1991. mtaspect);
  1992. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MICRO_TILE_MODE,
  1993. ADDR_SURF_MICRO_TILING_DISPLAY);
  1994. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
  1995. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1996. ARRAY_1D_TILED_THIN1);
  1997. }
  1998. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_PIPE_CONFIG,
  1999. pipe_config);
  2000. dce_v10_0_vga_enable(crtc, false);
  2001. /* Make sure surface address is updated at vertical blank rather than
  2002. * horizontal blank
  2003. */
  2004. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  2005. tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
  2006. GRPH_SURFACE_UPDATE_H_RETRACE_EN, 0);
  2007. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2008. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2009. upper_32_bits(fb_location));
  2010. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2011. upper_32_bits(fb_location));
  2012. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2013. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  2014. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2015. (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
  2016. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  2017. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  2018. /*
  2019. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  2020. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  2021. * retain the full precision throughout the pipeline.
  2022. */
  2023. tmp = RREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset);
  2024. if (bypass_lut)
  2025. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 1);
  2026. else
  2027. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 0);
  2028. WREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset, tmp);
  2029. if (bypass_lut)
  2030. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  2031. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  2032. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  2033. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  2034. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  2035. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  2036. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  2037. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  2038. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  2039. dce_v10_0_grph_enable(crtc, true);
  2040. WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  2041. target_fb->height);
  2042. x &= ~3;
  2043. y &= ~1;
  2044. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  2045. (x << 16) | y);
  2046. viewport_w = crtc->mode.hdisplay;
  2047. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  2048. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  2049. (viewport_w << 16) | viewport_h);
  2050. /* set pageflip to happen anywhere in vblank interval */
  2051. WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 0);
  2052. if (!atomic && fb && fb != crtc->primary->fb) {
  2053. amdgpu_fb = to_amdgpu_framebuffer(fb);
  2054. abo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2055. r = amdgpu_bo_reserve(abo, false);
  2056. if (unlikely(r != 0))
  2057. return r;
  2058. amdgpu_bo_unpin(abo);
  2059. amdgpu_bo_unreserve(abo);
  2060. }
  2061. /* Bytes per pixel may have changed */
  2062. dce_v10_0_bandwidth_update(adev);
  2063. return 0;
  2064. }
  2065. static void dce_v10_0_set_interleave(struct drm_crtc *crtc,
  2066. struct drm_display_mode *mode)
  2067. {
  2068. struct drm_device *dev = crtc->dev;
  2069. struct amdgpu_device *adev = dev->dev_private;
  2070. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2071. u32 tmp;
  2072. tmp = RREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset);
  2073. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  2074. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 1);
  2075. else
  2076. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 0);
  2077. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, tmp);
  2078. }
  2079. static void dce_v10_0_crtc_load_lut(struct drm_crtc *crtc)
  2080. {
  2081. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2082. struct drm_device *dev = crtc->dev;
  2083. struct amdgpu_device *adev = dev->dev_private;
  2084. int i;
  2085. u32 tmp;
  2086. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  2087. tmp = RREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2088. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_GRPH_MODE, 0);
  2089. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_OVL_MODE, 0);
  2090. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2091. tmp = RREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset);
  2092. tmp = REG_SET_FIELD(tmp, PRESCALE_GRPH_CONTROL, GRPH_PRESCALE_BYPASS, 1);
  2093. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2094. tmp = RREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset);
  2095. tmp = REG_SET_FIELD(tmp, PRESCALE_OVL_CONTROL, OVL_PRESCALE_BYPASS, 1);
  2096. WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2097. tmp = RREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2098. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, GRPH_INPUT_GAMMA_MODE, 0);
  2099. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, OVL_INPUT_GAMMA_MODE, 0);
  2100. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2101. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2102. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  2103. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  2104. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  2105. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  2106. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  2107. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  2108. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  2109. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  2110. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  2111. for (i = 0; i < 256; i++) {
  2112. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  2113. (amdgpu_crtc->lut_r[i] << 20) |
  2114. (amdgpu_crtc->lut_g[i] << 10) |
  2115. (amdgpu_crtc->lut_b[i] << 0));
  2116. }
  2117. tmp = RREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2118. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, GRPH_DEGAMMA_MODE, 0);
  2119. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, OVL_DEGAMMA_MODE, 0);
  2120. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, CURSOR_DEGAMMA_MODE, 0);
  2121. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2122. tmp = RREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset);
  2123. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, GRPH_GAMUT_REMAP_MODE, 0);
  2124. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, OVL_GAMUT_REMAP_MODE, 0);
  2125. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2126. tmp = RREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2127. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, GRPH_REGAMMA_MODE, 0);
  2128. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, OVL_REGAMMA_MODE, 0);
  2129. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2130. tmp = RREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2131. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_GRPH_MODE, 0);
  2132. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_OVL_MODE, 0);
  2133. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2134. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  2135. WREG32(mmDENORM_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2136. /* XXX this only needs to be programmed once per crtc at startup,
  2137. * not sure where the best place for it is
  2138. */
  2139. tmp = RREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset);
  2140. tmp = REG_SET_FIELD(tmp, ALPHA_CONTROL, CURSOR_ALPHA_BLND_ENA, 1);
  2141. WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2142. }
  2143. static int dce_v10_0_pick_dig_encoder(struct drm_encoder *encoder)
  2144. {
  2145. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2146. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2147. switch (amdgpu_encoder->encoder_id) {
  2148. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2149. if (dig->linkb)
  2150. return 1;
  2151. else
  2152. return 0;
  2153. break;
  2154. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2155. if (dig->linkb)
  2156. return 3;
  2157. else
  2158. return 2;
  2159. break;
  2160. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2161. if (dig->linkb)
  2162. return 5;
  2163. else
  2164. return 4;
  2165. break;
  2166. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2167. return 6;
  2168. break;
  2169. default:
  2170. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  2171. return 0;
  2172. }
  2173. }
  2174. /**
  2175. * dce_v10_0_pick_pll - Allocate a PPLL for use by the crtc.
  2176. *
  2177. * @crtc: drm crtc
  2178. *
  2179. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  2180. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  2181. * monitors a dedicated PPLL must be used. If a particular board has
  2182. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  2183. * as there is no need to program the PLL itself. If we are not able to
  2184. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  2185. * avoid messing up an existing monitor.
  2186. *
  2187. * Asic specific PLL information
  2188. *
  2189. * DCE 10.x
  2190. * Tonga
  2191. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  2192. * CI
  2193. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  2194. *
  2195. */
  2196. static u32 dce_v10_0_pick_pll(struct drm_crtc *crtc)
  2197. {
  2198. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2199. struct drm_device *dev = crtc->dev;
  2200. struct amdgpu_device *adev = dev->dev_private;
  2201. u32 pll_in_use;
  2202. int pll;
  2203. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  2204. if (adev->clock.dp_extclk)
  2205. /* skip PPLL programming if using ext clock */
  2206. return ATOM_PPLL_INVALID;
  2207. else {
  2208. /* use the same PPLL for all DP monitors */
  2209. pll = amdgpu_pll_get_shared_dp_ppll(crtc);
  2210. if (pll != ATOM_PPLL_INVALID)
  2211. return pll;
  2212. }
  2213. } else {
  2214. /* use the same PPLL for all monitors with the same clock */
  2215. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  2216. if (pll != ATOM_PPLL_INVALID)
  2217. return pll;
  2218. }
  2219. /* DCE10 has PPLL0, PPLL1, and PPLL2 */
  2220. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2221. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2222. return ATOM_PPLL2;
  2223. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2224. return ATOM_PPLL1;
  2225. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2226. return ATOM_PPLL0;
  2227. DRM_ERROR("unable to allocate a PPLL\n");
  2228. return ATOM_PPLL_INVALID;
  2229. }
  2230. static void dce_v10_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  2231. {
  2232. struct amdgpu_device *adev = crtc->dev->dev_private;
  2233. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2234. uint32_t cur_lock;
  2235. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  2236. if (lock)
  2237. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 1);
  2238. else
  2239. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 0);
  2240. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  2241. }
  2242. static void dce_v10_0_hide_cursor(struct drm_crtc *crtc)
  2243. {
  2244. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2245. struct amdgpu_device *adev = crtc->dev->dev_private;
  2246. u32 tmp;
  2247. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2248. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 0);
  2249. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2250. }
  2251. static void dce_v10_0_show_cursor(struct drm_crtc *crtc)
  2252. {
  2253. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2254. struct amdgpu_device *adev = crtc->dev->dev_private;
  2255. u32 tmp;
  2256. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2257. upper_32_bits(amdgpu_crtc->cursor_addr));
  2258. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2259. lower_32_bits(amdgpu_crtc->cursor_addr));
  2260. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2261. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 1);
  2262. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_MODE, 2);
  2263. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2264. }
  2265. static int dce_v10_0_cursor_move_locked(struct drm_crtc *crtc,
  2266. int x, int y)
  2267. {
  2268. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2269. struct amdgpu_device *adev = crtc->dev->dev_private;
  2270. int xorigin = 0, yorigin = 0;
  2271. /* avivo cursor are offset into the total surface */
  2272. x += crtc->x;
  2273. y += crtc->y;
  2274. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  2275. if (x < 0) {
  2276. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2277. x = 0;
  2278. }
  2279. if (y < 0) {
  2280. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2281. y = 0;
  2282. }
  2283. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  2284. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  2285. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2286. ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  2287. amdgpu_crtc->cursor_x = x;
  2288. amdgpu_crtc->cursor_y = y;
  2289. return 0;
  2290. }
  2291. static int dce_v10_0_crtc_cursor_move(struct drm_crtc *crtc,
  2292. int x, int y)
  2293. {
  2294. int ret;
  2295. dce_v10_0_lock_cursor(crtc, true);
  2296. ret = dce_v10_0_cursor_move_locked(crtc, x, y);
  2297. dce_v10_0_lock_cursor(crtc, false);
  2298. return ret;
  2299. }
  2300. static int dce_v10_0_crtc_cursor_set2(struct drm_crtc *crtc,
  2301. struct drm_file *file_priv,
  2302. uint32_t handle,
  2303. uint32_t width,
  2304. uint32_t height,
  2305. int32_t hot_x,
  2306. int32_t hot_y)
  2307. {
  2308. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2309. struct drm_gem_object *obj;
  2310. struct amdgpu_bo *aobj;
  2311. int ret;
  2312. if (!handle) {
  2313. /* turn off cursor */
  2314. dce_v10_0_hide_cursor(crtc);
  2315. obj = NULL;
  2316. goto unpin;
  2317. }
  2318. if ((width > amdgpu_crtc->max_cursor_width) ||
  2319. (height > amdgpu_crtc->max_cursor_height)) {
  2320. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2321. return -EINVAL;
  2322. }
  2323. obj = drm_gem_object_lookup(file_priv, handle);
  2324. if (!obj) {
  2325. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2326. return -ENOENT;
  2327. }
  2328. aobj = gem_to_amdgpu_bo(obj);
  2329. ret = amdgpu_bo_reserve(aobj, false);
  2330. if (ret != 0) {
  2331. drm_gem_object_unreference_unlocked(obj);
  2332. return ret;
  2333. }
  2334. ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM, &amdgpu_crtc->cursor_addr);
  2335. amdgpu_bo_unreserve(aobj);
  2336. if (ret) {
  2337. DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
  2338. drm_gem_object_unreference_unlocked(obj);
  2339. return ret;
  2340. }
  2341. amdgpu_crtc->cursor_width = width;
  2342. amdgpu_crtc->cursor_height = height;
  2343. dce_v10_0_lock_cursor(crtc, true);
  2344. if (hot_x != amdgpu_crtc->cursor_hot_x ||
  2345. hot_y != amdgpu_crtc->cursor_hot_y) {
  2346. int x, y;
  2347. x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
  2348. y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
  2349. dce_v10_0_cursor_move_locked(crtc, x, y);
  2350. amdgpu_crtc->cursor_hot_x = hot_x;
  2351. amdgpu_crtc->cursor_hot_y = hot_y;
  2352. }
  2353. dce_v10_0_show_cursor(crtc);
  2354. dce_v10_0_lock_cursor(crtc, false);
  2355. unpin:
  2356. if (amdgpu_crtc->cursor_bo) {
  2357. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2358. ret = amdgpu_bo_reserve(aobj, false);
  2359. if (likely(ret == 0)) {
  2360. amdgpu_bo_unpin(aobj);
  2361. amdgpu_bo_unreserve(aobj);
  2362. }
  2363. drm_gem_object_unreference_unlocked(amdgpu_crtc->cursor_bo);
  2364. }
  2365. amdgpu_crtc->cursor_bo = obj;
  2366. return 0;
  2367. }
  2368. static void dce_v10_0_cursor_reset(struct drm_crtc *crtc)
  2369. {
  2370. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2371. if (amdgpu_crtc->cursor_bo) {
  2372. dce_v10_0_lock_cursor(crtc, true);
  2373. dce_v10_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
  2374. amdgpu_crtc->cursor_y);
  2375. dce_v10_0_show_cursor(crtc);
  2376. dce_v10_0_lock_cursor(crtc, false);
  2377. }
  2378. }
  2379. static int dce_v10_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2380. u16 *blue, uint32_t size)
  2381. {
  2382. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2383. int i;
  2384. /* userspace palettes are always correct as is */
  2385. for (i = 0; i < size; i++) {
  2386. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  2387. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  2388. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  2389. }
  2390. dce_v10_0_crtc_load_lut(crtc);
  2391. return 0;
  2392. }
  2393. static void dce_v10_0_crtc_destroy(struct drm_crtc *crtc)
  2394. {
  2395. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2396. drm_crtc_cleanup(crtc);
  2397. kfree(amdgpu_crtc);
  2398. }
  2399. static const struct drm_crtc_funcs dce_v10_0_crtc_funcs = {
  2400. .cursor_set2 = dce_v10_0_crtc_cursor_set2,
  2401. .cursor_move = dce_v10_0_crtc_cursor_move,
  2402. .gamma_set = dce_v10_0_crtc_gamma_set,
  2403. .set_config = amdgpu_crtc_set_config,
  2404. .destroy = dce_v10_0_crtc_destroy,
  2405. .page_flip_target = amdgpu_crtc_page_flip_target,
  2406. };
  2407. static void dce_v10_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2408. {
  2409. struct drm_device *dev = crtc->dev;
  2410. struct amdgpu_device *adev = dev->dev_private;
  2411. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2412. unsigned type;
  2413. switch (mode) {
  2414. case DRM_MODE_DPMS_ON:
  2415. amdgpu_crtc->enabled = true;
  2416. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2417. dce_v10_0_vga_enable(crtc, true);
  2418. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2419. dce_v10_0_vga_enable(crtc, false);
  2420. /* Make sure VBLANK and PFLIP interrupts are still enabled */
  2421. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  2422. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  2423. amdgpu_irq_update(adev, &adev->pageflip_irq, type);
  2424. drm_crtc_vblank_on(crtc);
  2425. dce_v10_0_crtc_load_lut(crtc);
  2426. break;
  2427. case DRM_MODE_DPMS_STANDBY:
  2428. case DRM_MODE_DPMS_SUSPEND:
  2429. case DRM_MODE_DPMS_OFF:
  2430. drm_crtc_vblank_off(crtc);
  2431. if (amdgpu_crtc->enabled) {
  2432. dce_v10_0_vga_enable(crtc, true);
  2433. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2434. dce_v10_0_vga_enable(crtc, false);
  2435. }
  2436. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2437. amdgpu_crtc->enabled = false;
  2438. break;
  2439. }
  2440. /* adjust pm to dpms */
  2441. amdgpu_pm_compute_clocks(adev);
  2442. }
  2443. static void dce_v10_0_crtc_prepare(struct drm_crtc *crtc)
  2444. {
  2445. /* disable crtc pair power gating before programming */
  2446. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2447. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2448. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2449. }
  2450. static void dce_v10_0_crtc_commit(struct drm_crtc *crtc)
  2451. {
  2452. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2453. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2454. }
  2455. static void dce_v10_0_crtc_disable(struct drm_crtc *crtc)
  2456. {
  2457. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2458. struct drm_device *dev = crtc->dev;
  2459. struct amdgpu_device *adev = dev->dev_private;
  2460. struct amdgpu_atom_ss ss;
  2461. int i;
  2462. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2463. if (crtc->primary->fb) {
  2464. int r;
  2465. struct amdgpu_framebuffer *amdgpu_fb;
  2466. struct amdgpu_bo *abo;
  2467. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  2468. abo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2469. r = amdgpu_bo_reserve(abo, false);
  2470. if (unlikely(r))
  2471. DRM_ERROR("failed to reserve abo before unpin\n");
  2472. else {
  2473. amdgpu_bo_unpin(abo);
  2474. amdgpu_bo_unreserve(abo);
  2475. }
  2476. }
  2477. /* disable the GRPH */
  2478. dce_v10_0_grph_enable(crtc, false);
  2479. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2480. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2481. if (adev->mode_info.crtcs[i] &&
  2482. adev->mode_info.crtcs[i]->enabled &&
  2483. i != amdgpu_crtc->crtc_id &&
  2484. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2485. /* one other crtc is using this pll don't turn
  2486. * off the pll
  2487. */
  2488. goto done;
  2489. }
  2490. }
  2491. switch (amdgpu_crtc->pll_id) {
  2492. case ATOM_PPLL0:
  2493. case ATOM_PPLL1:
  2494. case ATOM_PPLL2:
  2495. /* disable the ppll */
  2496. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2497. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2498. break;
  2499. default:
  2500. break;
  2501. }
  2502. done:
  2503. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2504. amdgpu_crtc->adjusted_clock = 0;
  2505. amdgpu_crtc->encoder = NULL;
  2506. amdgpu_crtc->connector = NULL;
  2507. }
  2508. static int dce_v10_0_crtc_mode_set(struct drm_crtc *crtc,
  2509. struct drm_display_mode *mode,
  2510. struct drm_display_mode *adjusted_mode,
  2511. int x, int y, struct drm_framebuffer *old_fb)
  2512. {
  2513. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2514. if (!amdgpu_crtc->adjusted_clock)
  2515. return -EINVAL;
  2516. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2517. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2518. dce_v10_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2519. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2520. amdgpu_atombios_crtc_scaler_setup(crtc);
  2521. dce_v10_0_cursor_reset(crtc);
  2522. /* update the hw version fpr dpm */
  2523. amdgpu_crtc->hw_mode = *adjusted_mode;
  2524. return 0;
  2525. }
  2526. static bool dce_v10_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2527. const struct drm_display_mode *mode,
  2528. struct drm_display_mode *adjusted_mode)
  2529. {
  2530. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2531. struct drm_device *dev = crtc->dev;
  2532. struct drm_encoder *encoder;
  2533. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2534. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2535. if (encoder->crtc == crtc) {
  2536. amdgpu_crtc->encoder = encoder;
  2537. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2538. break;
  2539. }
  2540. }
  2541. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2542. amdgpu_crtc->encoder = NULL;
  2543. amdgpu_crtc->connector = NULL;
  2544. return false;
  2545. }
  2546. if (!amdgpu_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2547. return false;
  2548. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2549. return false;
  2550. /* pick pll */
  2551. amdgpu_crtc->pll_id = dce_v10_0_pick_pll(crtc);
  2552. /* if we can't get a PPLL for a non-DP encoder, fail */
  2553. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2554. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2555. return false;
  2556. return true;
  2557. }
  2558. static int dce_v10_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2559. struct drm_framebuffer *old_fb)
  2560. {
  2561. return dce_v10_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2562. }
  2563. static int dce_v10_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2564. struct drm_framebuffer *fb,
  2565. int x, int y, enum mode_set_atomic state)
  2566. {
  2567. return dce_v10_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2568. }
  2569. static const struct drm_crtc_helper_funcs dce_v10_0_crtc_helper_funcs = {
  2570. .dpms = dce_v10_0_crtc_dpms,
  2571. .mode_fixup = dce_v10_0_crtc_mode_fixup,
  2572. .mode_set = dce_v10_0_crtc_mode_set,
  2573. .mode_set_base = dce_v10_0_crtc_set_base,
  2574. .mode_set_base_atomic = dce_v10_0_crtc_set_base_atomic,
  2575. .prepare = dce_v10_0_crtc_prepare,
  2576. .commit = dce_v10_0_crtc_commit,
  2577. .load_lut = dce_v10_0_crtc_load_lut,
  2578. .disable = dce_v10_0_crtc_disable,
  2579. };
  2580. static int dce_v10_0_crtc_init(struct amdgpu_device *adev, int index)
  2581. {
  2582. struct amdgpu_crtc *amdgpu_crtc;
  2583. int i;
  2584. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2585. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2586. if (amdgpu_crtc == NULL)
  2587. return -ENOMEM;
  2588. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v10_0_crtc_funcs);
  2589. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2590. amdgpu_crtc->crtc_id = index;
  2591. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2592. amdgpu_crtc->max_cursor_width = 128;
  2593. amdgpu_crtc->max_cursor_height = 128;
  2594. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2595. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2596. for (i = 0; i < 256; i++) {
  2597. amdgpu_crtc->lut_r[i] = i << 2;
  2598. amdgpu_crtc->lut_g[i] = i << 2;
  2599. amdgpu_crtc->lut_b[i] = i << 2;
  2600. }
  2601. switch (amdgpu_crtc->crtc_id) {
  2602. case 0:
  2603. default:
  2604. amdgpu_crtc->crtc_offset = CRTC0_REGISTER_OFFSET;
  2605. break;
  2606. case 1:
  2607. amdgpu_crtc->crtc_offset = CRTC1_REGISTER_OFFSET;
  2608. break;
  2609. case 2:
  2610. amdgpu_crtc->crtc_offset = CRTC2_REGISTER_OFFSET;
  2611. break;
  2612. case 3:
  2613. amdgpu_crtc->crtc_offset = CRTC3_REGISTER_OFFSET;
  2614. break;
  2615. case 4:
  2616. amdgpu_crtc->crtc_offset = CRTC4_REGISTER_OFFSET;
  2617. break;
  2618. case 5:
  2619. amdgpu_crtc->crtc_offset = CRTC5_REGISTER_OFFSET;
  2620. break;
  2621. }
  2622. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2623. amdgpu_crtc->adjusted_clock = 0;
  2624. amdgpu_crtc->encoder = NULL;
  2625. amdgpu_crtc->connector = NULL;
  2626. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v10_0_crtc_helper_funcs);
  2627. return 0;
  2628. }
  2629. static int dce_v10_0_early_init(void *handle)
  2630. {
  2631. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2632. adev->audio_endpt_rreg = &dce_v10_0_audio_endpt_rreg;
  2633. adev->audio_endpt_wreg = &dce_v10_0_audio_endpt_wreg;
  2634. dce_v10_0_set_display_funcs(adev);
  2635. dce_v10_0_set_irq_funcs(adev);
  2636. adev->mode_info.num_crtc = dce_v10_0_get_num_crtc(adev);
  2637. switch (adev->asic_type) {
  2638. case CHIP_FIJI:
  2639. case CHIP_TONGA:
  2640. adev->mode_info.num_hpd = 6;
  2641. adev->mode_info.num_dig = 7;
  2642. break;
  2643. default:
  2644. /* FIXME: not supported yet */
  2645. return -EINVAL;
  2646. }
  2647. return 0;
  2648. }
  2649. static int dce_v10_0_sw_init(void *handle)
  2650. {
  2651. int r, i;
  2652. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2653. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2654. r = amdgpu_irq_add_id(adev, i + 1, &adev->crtc_irq);
  2655. if (r)
  2656. return r;
  2657. }
  2658. for (i = 8; i < 20; i += 2) {
  2659. r = amdgpu_irq_add_id(adev, i, &adev->pageflip_irq);
  2660. if (r)
  2661. return r;
  2662. }
  2663. /* HPD hotplug */
  2664. r = amdgpu_irq_add_id(adev, 42, &adev->hpd_irq);
  2665. if (r)
  2666. return r;
  2667. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2668. adev->ddev->mode_config.async_page_flip = true;
  2669. adev->ddev->mode_config.max_width = 16384;
  2670. adev->ddev->mode_config.max_height = 16384;
  2671. adev->ddev->mode_config.preferred_depth = 24;
  2672. adev->ddev->mode_config.prefer_shadow = 1;
  2673. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  2674. r = amdgpu_modeset_create_props(adev);
  2675. if (r)
  2676. return r;
  2677. adev->ddev->mode_config.max_width = 16384;
  2678. adev->ddev->mode_config.max_height = 16384;
  2679. /* allocate crtcs */
  2680. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2681. r = dce_v10_0_crtc_init(adev, i);
  2682. if (r)
  2683. return r;
  2684. }
  2685. if (amdgpu_atombios_get_connector_info_from_object_table(adev))
  2686. amdgpu_print_display_setup(adev->ddev);
  2687. else
  2688. return -EINVAL;
  2689. /* setup afmt */
  2690. r = dce_v10_0_afmt_init(adev);
  2691. if (r)
  2692. return r;
  2693. r = dce_v10_0_audio_init(adev);
  2694. if (r)
  2695. return r;
  2696. drm_kms_helper_poll_init(adev->ddev);
  2697. adev->mode_info.mode_config_initialized = true;
  2698. return 0;
  2699. }
  2700. static int dce_v10_0_sw_fini(void *handle)
  2701. {
  2702. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2703. kfree(adev->mode_info.bios_hardcoded_edid);
  2704. drm_kms_helper_poll_fini(adev->ddev);
  2705. dce_v10_0_audio_fini(adev);
  2706. dce_v10_0_afmt_fini(adev);
  2707. drm_mode_config_cleanup(adev->ddev);
  2708. adev->mode_info.mode_config_initialized = false;
  2709. return 0;
  2710. }
  2711. static int dce_v10_0_hw_init(void *handle)
  2712. {
  2713. int i;
  2714. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2715. dce_v10_0_init_golden_registers(adev);
  2716. /* init dig PHYs, disp eng pll */
  2717. amdgpu_atombios_encoder_init_dig(adev);
  2718. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2719. /* initialize hpd */
  2720. dce_v10_0_hpd_init(adev);
  2721. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2722. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2723. }
  2724. dce_v10_0_pageflip_interrupt_init(adev);
  2725. return 0;
  2726. }
  2727. static int dce_v10_0_hw_fini(void *handle)
  2728. {
  2729. int i;
  2730. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2731. dce_v10_0_hpd_fini(adev);
  2732. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2733. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2734. }
  2735. dce_v10_0_pageflip_interrupt_fini(adev);
  2736. return 0;
  2737. }
  2738. static int dce_v10_0_suspend(void *handle)
  2739. {
  2740. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2741. amdgpu_atombios_scratch_regs_save(adev);
  2742. return dce_v10_0_hw_fini(handle);
  2743. }
  2744. static int dce_v10_0_resume(void *handle)
  2745. {
  2746. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2747. int ret;
  2748. ret = dce_v10_0_hw_init(handle);
  2749. amdgpu_atombios_scratch_regs_restore(adev);
  2750. /* turn on the BL */
  2751. if (adev->mode_info.bl_encoder) {
  2752. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2753. adev->mode_info.bl_encoder);
  2754. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2755. bl_level);
  2756. }
  2757. return ret;
  2758. }
  2759. static bool dce_v10_0_is_idle(void *handle)
  2760. {
  2761. return true;
  2762. }
  2763. static int dce_v10_0_wait_for_idle(void *handle)
  2764. {
  2765. return 0;
  2766. }
  2767. static bool dce_v10_0_check_soft_reset(void *handle)
  2768. {
  2769. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2770. return dce_v10_0_is_display_hung(adev);
  2771. }
  2772. static int dce_v10_0_soft_reset(void *handle)
  2773. {
  2774. u32 srbm_soft_reset = 0, tmp;
  2775. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2776. if (dce_v10_0_is_display_hung(adev))
  2777. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
  2778. if (srbm_soft_reset) {
  2779. tmp = RREG32(mmSRBM_SOFT_RESET);
  2780. tmp |= srbm_soft_reset;
  2781. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2782. WREG32(mmSRBM_SOFT_RESET, tmp);
  2783. tmp = RREG32(mmSRBM_SOFT_RESET);
  2784. udelay(50);
  2785. tmp &= ~srbm_soft_reset;
  2786. WREG32(mmSRBM_SOFT_RESET, tmp);
  2787. tmp = RREG32(mmSRBM_SOFT_RESET);
  2788. /* Wait a little for things to settle down */
  2789. udelay(50);
  2790. }
  2791. return 0;
  2792. }
  2793. static void dce_v10_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2794. int crtc,
  2795. enum amdgpu_interrupt_state state)
  2796. {
  2797. u32 lb_interrupt_mask;
  2798. if (crtc >= adev->mode_info.num_crtc) {
  2799. DRM_DEBUG("invalid crtc %d\n", crtc);
  2800. return;
  2801. }
  2802. switch (state) {
  2803. case AMDGPU_IRQ_STATE_DISABLE:
  2804. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2805. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2806. VBLANK_INTERRUPT_MASK, 0);
  2807. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2808. break;
  2809. case AMDGPU_IRQ_STATE_ENABLE:
  2810. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2811. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2812. VBLANK_INTERRUPT_MASK, 1);
  2813. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2814. break;
  2815. default:
  2816. break;
  2817. }
  2818. }
  2819. static void dce_v10_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2820. int crtc,
  2821. enum amdgpu_interrupt_state state)
  2822. {
  2823. u32 lb_interrupt_mask;
  2824. if (crtc >= adev->mode_info.num_crtc) {
  2825. DRM_DEBUG("invalid crtc %d\n", crtc);
  2826. return;
  2827. }
  2828. switch (state) {
  2829. case AMDGPU_IRQ_STATE_DISABLE:
  2830. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2831. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2832. VLINE_INTERRUPT_MASK, 0);
  2833. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2834. break;
  2835. case AMDGPU_IRQ_STATE_ENABLE:
  2836. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2837. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2838. VLINE_INTERRUPT_MASK, 1);
  2839. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2840. break;
  2841. default:
  2842. break;
  2843. }
  2844. }
  2845. static int dce_v10_0_set_hpd_irq_state(struct amdgpu_device *adev,
  2846. struct amdgpu_irq_src *source,
  2847. unsigned hpd,
  2848. enum amdgpu_interrupt_state state)
  2849. {
  2850. u32 tmp;
  2851. if (hpd >= adev->mode_info.num_hpd) {
  2852. DRM_DEBUG("invalid hdp %d\n", hpd);
  2853. return 0;
  2854. }
  2855. switch (state) {
  2856. case AMDGPU_IRQ_STATE_DISABLE:
  2857. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2858. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 0);
  2859. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2860. break;
  2861. case AMDGPU_IRQ_STATE_ENABLE:
  2862. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2863. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 1);
  2864. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2865. break;
  2866. default:
  2867. break;
  2868. }
  2869. return 0;
  2870. }
  2871. static int dce_v10_0_set_crtc_irq_state(struct amdgpu_device *adev,
  2872. struct amdgpu_irq_src *source,
  2873. unsigned type,
  2874. enum amdgpu_interrupt_state state)
  2875. {
  2876. switch (type) {
  2877. case AMDGPU_CRTC_IRQ_VBLANK1:
  2878. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2879. break;
  2880. case AMDGPU_CRTC_IRQ_VBLANK2:
  2881. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2882. break;
  2883. case AMDGPU_CRTC_IRQ_VBLANK3:
  2884. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2885. break;
  2886. case AMDGPU_CRTC_IRQ_VBLANK4:
  2887. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2888. break;
  2889. case AMDGPU_CRTC_IRQ_VBLANK5:
  2890. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2891. break;
  2892. case AMDGPU_CRTC_IRQ_VBLANK6:
  2893. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2894. break;
  2895. case AMDGPU_CRTC_IRQ_VLINE1:
  2896. dce_v10_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2897. break;
  2898. case AMDGPU_CRTC_IRQ_VLINE2:
  2899. dce_v10_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2900. break;
  2901. case AMDGPU_CRTC_IRQ_VLINE3:
  2902. dce_v10_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2903. break;
  2904. case AMDGPU_CRTC_IRQ_VLINE4:
  2905. dce_v10_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2906. break;
  2907. case AMDGPU_CRTC_IRQ_VLINE5:
  2908. dce_v10_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2909. break;
  2910. case AMDGPU_CRTC_IRQ_VLINE6:
  2911. dce_v10_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2912. break;
  2913. default:
  2914. break;
  2915. }
  2916. return 0;
  2917. }
  2918. static int dce_v10_0_set_pageflip_irq_state(struct amdgpu_device *adev,
  2919. struct amdgpu_irq_src *src,
  2920. unsigned type,
  2921. enum amdgpu_interrupt_state state)
  2922. {
  2923. u32 reg;
  2924. if (type >= adev->mode_info.num_crtc) {
  2925. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2926. return -EINVAL;
  2927. }
  2928. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type]);
  2929. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2930. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2931. reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2932. else
  2933. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2934. reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2935. return 0;
  2936. }
  2937. static int dce_v10_0_pageflip_irq(struct amdgpu_device *adev,
  2938. struct amdgpu_irq_src *source,
  2939. struct amdgpu_iv_entry *entry)
  2940. {
  2941. unsigned long flags;
  2942. unsigned crtc_id;
  2943. struct amdgpu_crtc *amdgpu_crtc;
  2944. struct amdgpu_flip_work *works;
  2945. crtc_id = (entry->src_id - 8) >> 1;
  2946. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2947. if (crtc_id >= adev->mode_info.num_crtc) {
  2948. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2949. return -EINVAL;
  2950. }
  2951. if (RREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id]) &
  2952. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2953. WREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id],
  2954. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2955. /* IRQ could occur when in initial stage */
  2956. if (amdgpu_crtc == NULL)
  2957. return 0;
  2958. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2959. works = amdgpu_crtc->pflip_works;
  2960. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
  2961. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2962. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2963. amdgpu_crtc->pflip_status,
  2964. AMDGPU_FLIP_SUBMITTED);
  2965. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2966. return 0;
  2967. }
  2968. /* page flip completed. clean up */
  2969. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2970. amdgpu_crtc->pflip_works = NULL;
  2971. /* wakeup usersapce */
  2972. if (works->event)
  2973. drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
  2974. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2975. drm_crtc_vblank_put(&amdgpu_crtc->base);
  2976. schedule_work(&works->unpin_work);
  2977. return 0;
  2978. }
  2979. static void dce_v10_0_hpd_int_ack(struct amdgpu_device *adev,
  2980. int hpd)
  2981. {
  2982. u32 tmp;
  2983. if (hpd >= adev->mode_info.num_hpd) {
  2984. DRM_DEBUG("invalid hdp %d\n", hpd);
  2985. return;
  2986. }
  2987. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2988. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_ACK, 1);
  2989. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2990. }
  2991. static void dce_v10_0_crtc_vblank_int_ack(struct amdgpu_device *adev,
  2992. int crtc)
  2993. {
  2994. u32 tmp;
  2995. if (crtc >= adev->mode_info.num_crtc) {
  2996. DRM_DEBUG("invalid crtc %d\n", crtc);
  2997. return;
  2998. }
  2999. tmp = RREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc]);
  3000. tmp = REG_SET_FIELD(tmp, LB_VBLANK_STATUS, VBLANK_ACK, 1);
  3001. WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], tmp);
  3002. }
  3003. static void dce_v10_0_crtc_vline_int_ack(struct amdgpu_device *adev,
  3004. int crtc)
  3005. {
  3006. u32 tmp;
  3007. if (crtc >= adev->mode_info.num_crtc) {
  3008. DRM_DEBUG("invalid crtc %d\n", crtc);
  3009. return;
  3010. }
  3011. tmp = RREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc]);
  3012. tmp = REG_SET_FIELD(tmp, LB_VLINE_STATUS, VLINE_ACK, 1);
  3013. WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], tmp);
  3014. }
  3015. static int dce_v10_0_crtc_irq(struct amdgpu_device *adev,
  3016. struct amdgpu_irq_src *source,
  3017. struct amdgpu_iv_entry *entry)
  3018. {
  3019. unsigned crtc = entry->src_id - 1;
  3020. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  3021. unsigned irq_type = amdgpu_crtc_idx_to_irq_type(adev, crtc);
  3022. switch (entry->src_data) {
  3023. case 0: /* vblank */
  3024. if (disp_int & interrupt_status_offsets[crtc].vblank)
  3025. dce_v10_0_crtc_vblank_int_ack(adev, crtc);
  3026. else
  3027. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  3028. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  3029. drm_handle_vblank(adev->ddev, crtc);
  3030. }
  3031. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  3032. break;
  3033. case 1: /* vline */
  3034. if (disp_int & interrupt_status_offsets[crtc].vline)
  3035. dce_v10_0_crtc_vline_int_ack(adev, crtc);
  3036. else
  3037. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  3038. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  3039. break;
  3040. default:
  3041. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  3042. break;
  3043. }
  3044. return 0;
  3045. }
  3046. static int dce_v10_0_hpd_irq(struct amdgpu_device *adev,
  3047. struct amdgpu_irq_src *source,
  3048. struct amdgpu_iv_entry *entry)
  3049. {
  3050. uint32_t disp_int, mask;
  3051. unsigned hpd;
  3052. if (entry->src_data >= adev->mode_info.num_hpd) {
  3053. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  3054. return 0;
  3055. }
  3056. hpd = entry->src_data;
  3057. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  3058. mask = interrupt_status_offsets[hpd].hpd;
  3059. if (disp_int & mask) {
  3060. dce_v10_0_hpd_int_ack(adev, hpd);
  3061. schedule_work(&adev->hotplug_work);
  3062. DRM_DEBUG("IH: HPD%d\n", hpd + 1);
  3063. }
  3064. return 0;
  3065. }
  3066. static int dce_v10_0_set_clockgating_state(void *handle,
  3067. enum amd_clockgating_state state)
  3068. {
  3069. return 0;
  3070. }
  3071. static int dce_v10_0_set_powergating_state(void *handle,
  3072. enum amd_powergating_state state)
  3073. {
  3074. return 0;
  3075. }
  3076. const struct amd_ip_funcs dce_v10_0_ip_funcs = {
  3077. .name = "dce_v10_0",
  3078. .early_init = dce_v10_0_early_init,
  3079. .late_init = NULL,
  3080. .sw_init = dce_v10_0_sw_init,
  3081. .sw_fini = dce_v10_0_sw_fini,
  3082. .hw_init = dce_v10_0_hw_init,
  3083. .hw_fini = dce_v10_0_hw_fini,
  3084. .suspend = dce_v10_0_suspend,
  3085. .resume = dce_v10_0_resume,
  3086. .is_idle = dce_v10_0_is_idle,
  3087. .wait_for_idle = dce_v10_0_wait_for_idle,
  3088. .check_soft_reset = dce_v10_0_check_soft_reset,
  3089. .soft_reset = dce_v10_0_soft_reset,
  3090. .set_clockgating_state = dce_v10_0_set_clockgating_state,
  3091. .set_powergating_state = dce_v10_0_set_powergating_state,
  3092. };
  3093. static void
  3094. dce_v10_0_encoder_mode_set(struct drm_encoder *encoder,
  3095. struct drm_display_mode *mode,
  3096. struct drm_display_mode *adjusted_mode)
  3097. {
  3098. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3099. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  3100. /* need to call this here rather than in prepare() since we need some crtc info */
  3101. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3102. /* set scaler clears this on some chips */
  3103. dce_v10_0_set_interleave(encoder->crtc, mode);
  3104. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  3105. dce_v10_0_afmt_enable(encoder, true);
  3106. dce_v10_0_afmt_setmode(encoder, adjusted_mode);
  3107. }
  3108. }
  3109. static void dce_v10_0_encoder_prepare(struct drm_encoder *encoder)
  3110. {
  3111. struct amdgpu_device *adev = encoder->dev->dev_private;
  3112. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3113. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  3114. if ((amdgpu_encoder->active_device &
  3115. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  3116. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  3117. ENCODER_OBJECT_ID_NONE)) {
  3118. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  3119. if (dig) {
  3120. dig->dig_encoder = dce_v10_0_pick_dig_encoder(encoder);
  3121. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  3122. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  3123. }
  3124. }
  3125. amdgpu_atombios_scratch_regs_lock(adev, true);
  3126. if (connector) {
  3127. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  3128. /* select the clock/data port if it uses a router */
  3129. if (amdgpu_connector->router.cd_valid)
  3130. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  3131. /* turn eDP panel on for mode set */
  3132. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  3133. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  3134. ATOM_TRANSMITTER_ACTION_POWER_ON);
  3135. }
  3136. /* this is needed for the pll/ss setup to work correctly in some cases */
  3137. amdgpu_atombios_encoder_set_crtc_source(encoder);
  3138. /* set up the FMT blocks */
  3139. dce_v10_0_program_fmt(encoder);
  3140. }
  3141. static void dce_v10_0_encoder_commit(struct drm_encoder *encoder)
  3142. {
  3143. struct drm_device *dev = encoder->dev;
  3144. struct amdgpu_device *adev = dev->dev_private;
  3145. /* need to call this here as we need the crtc set up */
  3146. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  3147. amdgpu_atombios_scratch_regs_lock(adev, false);
  3148. }
  3149. static void dce_v10_0_encoder_disable(struct drm_encoder *encoder)
  3150. {
  3151. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3152. struct amdgpu_encoder_atom_dig *dig;
  3153. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3154. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  3155. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  3156. dce_v10_0_afmt_enable(encoder, false);
  3157. dig = amdgpu_encoder->enc_priv;
  3158. dig->dig_encoder = -1;
  3159. }
  3160. amdgpu_encoder->active_device = 0;
  3161. }
  3162. /* these are handled by the primary encoders */
  3163. static void dce_v10_0_ext_prepare(struct drm_encoder *encoder)
  3164. {
  3165. }
  3166. static void dce_v10_0_ext_commit(struct drm_encoder *encoder)
  3167. {
  3168. }
  3169. static void
  3170. dce_v10_0_ext_mode_set(struct drm_encoder *encoder,
  3171. struct drm_display_mode *mode,
  3172. struct drm_display_mode *adjusted_mode)
  3173. {
  3174. }
  3175. static void dce_v10_0_ext_disable(struct drm_encoder *encoder)
  3176. {
  3177. }
  3178. static void
  3179. dce_v10_0_ext_dpms(struct drm_encoder *encoder, int mode)
  3180. {
  3181. }
  3182. static const struct drm_encoder_helper_funcs dce_v10_0_ext_helper_funcs = {
  3183. .dpms = dce_v10_0_ext_dpms,
  3184. .prepare = dce_v10_0_ext_prepare,
  3185. .mode_set = dce_v10_0_ext_mode_set,
  3186. .commit = dce_v10_0_ext_commit,
  3187. .disable = dce_v10_0_ext_disable,
  3188. /* no detect for TMDS/LVDS yet */
  3189. };
  3190. static const struct drm_encoder_helper_funcs dce_v10_0_dig_helper_funcs = {
  3191. .dpms = amdgpu_atombios_encoder_dpms,
  3192. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3193. .prepare = dce_v10_0_encoder_prepare,
  3194. .mode_set = dce_v10_0_encoder_mode_set,
  3195. .commit = dce_v10_0_encoder_commit,
  3196. .disable = dce_v10_0_encoder_disable,
  3197. .detect = amdgpu_atombios_encoder_dig_detect,
  3198. };
  3199. static const struct drm_encoder_helper_funcs dce_v10_0_dac_helper_funcs = {
  3200. .dpms = amdgpu_atombios_encoder_dpms,
  3201. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3202. .prepare = dce_v10_0_encoder_prepare,
  3203. .mode_set = dce_v10_0_encoder_mode_set,
  3204. .commit = dce_v10_0_encoder_commit,
  3205. .detect = amdgpu_atombios_encoder_dac_detect,
  3206. };
  3207. static void dce_v10_0_encoder_destroy(struct drm_encoder *encoder)
  3208. {
  3209. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3210. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3211. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  3212. kfree(amdgpu_encoder->enc_priv);
  3213. drm_encoder_cleanup(encoder);
  3214. kfree(amdgpu_encoder);
  3215. }
  3216. static const struct drm_encoder_funcs dce_v10_0_encoder_funcs = {
  3217. .destroy = dce_v10_0_encoder_destroy,
  3218. };
  3219. static void dce_v10_0_encoder_add(struct amdgpu_device *adev,
  3220. uint32_t encoder_enum,
  3221. uint32_t supported_device,
  3222. u16 caps)
  3223. {
  3224. struct drm_device *dev = adev->ddev;
  3225. struct drm_encoder *encoder;
  3226. struct amdgpu_encoder *amdgpu_encoder;
  3227. /* see if we already added it */
  3228. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3229. amdgpu_encoder = to_amdgpu_encoder(encoder);
  3230. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  3231. amdgpu_encoder->devices |= supported_device;
  3232. return;
  3233. }
  3234. }
  3235. /* add a new one */
  3236. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  3237. if (!amdgpu_encoder)
  3238. return;
  3239. encoder = &amdgpu_encoder->base;
  3240. switch (adev->mode_info.num_crtc) {
  3241. case 1:
  3242. encoder->possible_crtcs = 0x1;
  3243. break;
  3244. case 2:
  3245. default:
  3246. encoder->possible_crtcs = 0x3;
  3247. break;
  3248. case 4:
  3249. encoder->possible_crtcs = 0xf;
  3250. break;
  3251. case 6:
  3252. encoder->possible_crtcs = 0x3f;
  3253. break;
  3254. }
  3255. amdgpu_encoder->enc_priv = NULL;
  3256. amdgpu_encoder->encoder_enum = encoder_enum;
  3257. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  3258. amdgpu_encoder->devices = supported_device;
  3259. amdgpu_encoder->rmx_type = RMX_OFF;
  3260. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  3261. amdgpu_encoder->is_ext_encoder = false;
  3262. amdgpu_encoder->caps = caps;
  3263. switch (amdgpu_encoder->encoder_id) {
  3264. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  3265. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  3266. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3267. DRM_MODE_ENCODER_DAC, NULL);
  3268. drm_encoder_helper_add(encoder, &dce_v10_0_dac_helper_funcs);
  3269. break;
  3270. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  3271. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  3272. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  3273. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  3274. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  3275. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  3276. amdgpu_encoder->rmx_type = RMX_FULL;
  3277. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3278. DRM_MODE_ENCODER_LVDS, NULL);
  3279. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  3280. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  3281. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3282. DRM_MODE_ENCODER_DAC, NULL);
  3283. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3284. } else {
  3285. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3286. DRM_MODE_ENCODER_TMDS, NULL);
  3287. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3288. }
  3289. drm_encoder_helper_add(encoder, &dce_v10_0_dig_helper_funcs);
  3290. break;
  3291. case ENCODER_OBJECT_ID_SI170B:
  3292. case ENCODER_OBJECT_ID_CH7303:
  3293. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  3294. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  3295. case ENCODER_OBJECT_ID_TITFP513:
  3296. case ENCODER_OBJECT_ID_VT1623:
  3297. case ENCODER_OBJECT_ID_HDMI_SI1930:
  3298. case ENCODER_OBJECT_ID_TRAVIS:
  3299. case ENCODER_OBJECT_ID_NUTMEG:
  3300. /* these are handled by the primary encoders */
  3301. amdgpu_encoder->is_ext_encoder = true;
  3302. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3303. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3304. DRM_MODE_ENCODER_LVDS, NULL);
  3305. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  3306. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3307. DRM_MODE_ENCODER_DAC, NULL);
  3308. else
  3309. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3310. DRM_MODE_ENCODER_TMDS, NULL);
  3311. drm_encoder_helper_add(encoder, &dce_v10_0_ext_helper_funcs);
  3312. break;
  3313. }
  3314. }
  3315. static const struct amdgpu_display_funcs dce_v10_0_display_funcs = {
  3316. .set_vga_render_state = &dce_v10_0_set_vga_render_state,
  3317. .bandwidth_update = &dce_v10_0_bandwidth_update,
  3318. .vblank_get_counter = &dce_v10_0_vblank_get_counter,
  3319. .vblank_wait = &dce_v10_0_vblank_wait,
  3320. .is_display_hung = &dce_v10_0_is_display_hung,
  3321. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  3322. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  3323. .hpd_sense = &dce_v10_0_hpd_sense,
  3324. .hpd_set_polarity = &dce_v10_0_hpd_set_polarity,
  3325. .hpd_get_gpio_reg = &dce_v10_0_hpd_get_gpio_reg,
  3326. .page_flip = &dce_v10_0_page_flip,
  3327. .page_flip_get_scanoutpos = &dce_v10_0_crtc_get_scanoutpos,
  3328. .add_encoder = &dce_v10_0_encoder_add,
  3329. .add_connector = &amdgpu_connector_add,
  3330. .stop_mc_access = &dce_v10_0_stop_mc_access,
  3331. .resume_mc_access = &dce_v10_0_resume_mc_access,
  3332. };
  3333. static void dce_v10_0_set_display_funcs(struct amdgpu_device *adev)
  3334. {
  3335. if (adev->mode_info.funcs == NULL)
  3336. adev->mode_info.funcs = &dce_v10_0_display_funcs;
  3337. }
  3338. static const struct amdgpu_irq_src_funcs dce_v10_0_crtc_irq_funcs = {
  3339. .set = dce_v10_0_set_crtc_irq_state,
  3340. .process = dce_v10_0_crtc_irq,
  3341. };
  3342. static const struct amdgpu_irq_src_funcs dce_v10_0_pageflip_irq_funcs = {
  3343. .set = dce_v10_0_set_pageflip_irq_state,
  3344. .process = dce_v10_0_pageflip_irq,
  3345. };
  3346. static const struct amdgpu_irq_src_funcs dce_v10_0_hpd_irq_funcs = {
  3347. .set = dce_v10_0_set_hpd_irq_state,
  3348. .process = dce_v10_0_hpd_irq,
  3349. };
  3350. static void dce_v10_0_set_irq_funcs(struct amdgpu_device *adev)
  3351. {
  3352. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  3353. adev->crtc_irq.funcs = &dce_v10_0_crtc_irq_funcs;
  3354. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  3355. adev->pageflip_irq.funcs = &dce_v10_0_pageflip_irq_funcs;
  3356. adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
  3357. adev->hpd_irq.funcs = &dce_v10_0_hpd_irq_funcs;
  3358. }