amdgpu_device.c 72 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amd_pcie.h"
  44. #ifdef CONFIG_DRM_AMDGPU_SI
  45. #include "si.h"
  46. #endif
  47. #ifdef CONFIG_DRM_AMDGPU_CIK
  48. #include "cik.h"
  49. #endif
  50. #include "vi.h"
  51. #include "bif/bif_4_1_d.h"
  52. #include <linux/pci.h>
  53. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  54. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  55. static const char *amdgpu_asic_name[] = {
  56. "TAHITI",
  57. "PITCAIRN",
  58. "VERDE",
  59. "OLAND",
  60. "HAINAN",
  61. "BONAIRE",
  62. "KAVERI",
  63. "KABINI",
  64. "HAWAII",
  65. "MULLINS",
  66. "TOPAZ",
  67. "TONGA",
  68. "FIJI",
  69. "CARRIZO",
  70. "STONEY",
  71. "POLARIS10",
  72. "POLARIS11",
  73. "LAST",
  74. };
  75. bool amdgpu_device_is_px(struct drm_device *dev)
  76. {
  77. struct amdgpu_device *adev = dev->dev_private;
  78. if (adev->flags & AMD_IS_PX)
  79. return true;
  80. return false;
  81. }
  82. /*
  83. * MMIO register access helper functions.
  84. */
  85. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  86. bool always_indirect)
  87. {
  88. uint32_t ret;
  89. if ((reg * 4) < adev->rmmio_size && !always_indirect)
  90. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  91. else {
  92. unsigned long flags;
  93. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  94. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  95. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  96. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  97. }
  98. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  99. return ret;
  100. }
  101. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  102. bool always_indirect)
  103. {
  104. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  105. if ((reg * 4) < adev->rmmio_size && !always_indirect)
  106. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  107. else {
  108. unsigned long flags;
  109. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  110. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  111. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  112. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  113. }
  114. }
  115. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  116. {
  117. if ((reg * 4) < adev->rio_mem_size)
  118. return ioread32(adev->rio_mem + (reg * 4));
  119. else {
  120. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  121. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  122. }
  123. }
  124. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  125. {
  126. if ((reg * 4) < adev->rio_mem_size)
  127. iowrite32(v, adev->rio_mem + (reg * 4));
  128. else {
  129. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  130. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  131. }
  132. }
  133. /**
  134. * amdgpu_mm_rdoorbell - read a doorbell dword
  135. *
  136. * @adev: amdgpu_device pointer
  137. * @index: doorbell index
  138. *
  139. * Returns the value in the doorbell aperture at the
  140. * requested doorbell index (CIK).
  141. */
  142. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  143. {
  144. if (index < adev->doorbell.num_doorbells) {
  145. return readl(adev->doorbell.ptr + index);
  146. } else {
  147. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  148. return 0;
  149. }
  150. }
  151. /**
  152. * amdgpu_mm_wdoorbell - write a doorbell dword
  153. *
  154. * @adev: amdgpu_device pointer
  155. * @index: doorbell index
  156. * @v: value to write
  157. *
  158. * Writes @v to the doorbell aperture at the
  159. * requested doorbell index (CIK).
  160. */
  161. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  162. {
  163. if (index < adev->doorbell.num_doorbells) {
  164. writel(v, adev->doorbell.ptr + index);
  165. } else {
  166. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  167. }
  168. }
  169. /**
  170. * amdgpu_invalid_rreg - dummy reg read function
  171. *
  172. * @adev: amdgpu device pointer
  173. * @reg: offset of register
  174. *
  175. * Dummy register read function. Used for register blocks
  176. * that certain asics don't have (all asics).
  177. * Returns the value in the register.
  178. */
  179. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  180. {
  181. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  182. BUG();
  183. return 0;
  184. }
  185. /**
  186. * amdgpu_invalid_wreg - dummy reg write function
  187. *
  188. * @adev: amdgpu device pointer
  189. * @reg: offset of register
  190. * @v: value to write to the register
  191. *
  192. * Dummy register read function. Used for register blocks
  193. * that certain asics don't have (all asics).
  194. */
  195. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  196. {
  197. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  198. reg, v);
  199. BUG();
  200. }
  201. /**
  202. * amdgpu_block_invalid_rreg - dummy reg read function
  203. *
  204. * @adev: amdgpu device pointer
  205. * @block: offset of instance
  206. * @reg: offset of register
  207. *
  208. * Dummy register read function. Used for register blocks
  209. * that certain asics don't have (all asics).
  210. * Returns the value in the register.
  211. */
  212. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  213. uint32_t block, uint32_t reg)
  214. {
  215. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  216. reg, block);
  217. BUG();
  218. return 0;
  219. }
  220. /**
  221. * amdgpu_block_invalid_wreg - dummy reg write function
  222. *
  223. * @adev: amdgpu device pointer
  224. * @block: offset of instance
  225. * @reg: offset of register
  226. * @v: value to write to the register
  227. *
  228. * Dummy register read function. Used for register blocks
  229. * that certain asics don't have (all asics).
  230. */
  231. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  232. uint32_t block,
  233. uint32_t reg, uint32_t v)
  234. {
  235. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  236. reg, block, v);
  237. BUG();
  238. }
  239. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  240. {
  241. int r;
  242. if (adev->vram_scratch.robj == NULL) {
  243. r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
  244. PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
  245. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  246. NULL, NULL, &adev->vram_scratch.robj);
  247. if (r) {
  248. return r;
  249. }
  250. }
  251. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  252. if (unlikely(r != 0))
  253. return r;
  254. r = amdgpu_bo_pin(adev->vram_scratch.robj,
  255. AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
  256. if (r) {
  257. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  258. return r;
  259. }
  260. r = amdgpu_bo_kmap(adev->vram_scratch.robj,
  261. (void **)&adev->vram_scratch.ptr);
  262. if (r)
  263. amdgpu_bo_unpin(adev->vram_scratch.robj);
  264. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  265. return r;
  266. }
  267. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  268. {
  269. int r;
  270. if (adev->vram_scratch.robj == NULL) {
  271. return;
  272. }
  273. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  274. if (likely(r == 0)) {
  275. amdgpu_bo_kunmap(adev->vram_scratch.robj);
  276. amdgpu_bo_unpin(adev->vram_scratch.robj);
  277. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  278. }
  279. amdgpu_bo_unref(&adev->vram_scratch.robj);
  280. }
  281. /**
  282. * amdgpu_program_register_sequence - program an array of registers.
  283. *
  284. * @adev: amdgpu_device pointer
  285. * @registers: pointer to the register array
  286. * @array_size: size of the register array
  287. *
  288. * Programs an array or registers with and and or masks.
  289. * This is a helper for setting golden registers.
  290. */
  291. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  292. const u32 *registers,
  293. const u32 array_size)
  294. {
  295. u32 tmp, reg, and_mask, or_mask;
  296. int i;
  297. if (array_size % 3)
  298. return;
  299. for (i = 0; i < array_size; i +=3) {
  300. reg = registers[i + 0];
  301. and_mask = registers[i + 1];
  302. or_mask = registers[i + 2];
  303. if (and_mask == 0xffffffff) {
  304. tmp = or_mask;
  305. } else {
  306. tmp = RREG32(reg);
  307. tmp &= ~and_mask;
  308. tmp |= or_mask;
  309. }
  310. WREG32(reg, tmp);
  311. }
  312. }
  313. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  314. {
  315. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  316. }
  317. /*
  318. * GPU doorbell aperture helpers function.
  319. */
  320. /**
  321. * amdgpu_doorbell_init - Init doorbell driver information.
  322. *
  323. * @adev: amdgpu_device pointer
  324. *
  325. * Init doorbell driver information (CIK)
  326. * Returns 0 on success, error on failure.
  327. */
  328. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  329. {
  330. /* doorbell bar mapping */
  331. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  332. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  333. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  334. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  335. if (adev->doorbell.num_doorbells == 0)
  336. return -EINVAL;
  337. adev->doorbell.ptr = ioremap(adev->doorbell.base, adev->doorbell.num_doorbells * sizeof(u32));
  338. if (adev->doorbell.ptr == NULL) {
  339. return -ENOMEM;
  340. }
  341. DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)adev->doorbell.base);
  342. DRM_INFO("doorbell mmio size: %u\n", (unsigned)adev->doorbell.size);
  343. return 0;
  344. }
  345. /**
  346. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  347. *
  348. * @adev: amdgpu_device pointer
  349. *
  350. * Tear down doorbell driver information (CIK)
  351. */
  352. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  353. {
  354. iounmap(adev->doorbell.ptr);
  355. adev->doorbell.ptr = NULL;
  356. }
  357. /**
  358. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  359. * setup amdkfd
  360. *
  361. * @adev: amdgpu_device pointer
  362. * @aperture_base: output returning doorbell aperture base physical address
  363. * @aperture_size: output returning doorbell aperture size in bytes
  364. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  365. *
  366. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  367. * takes doorbells required for its own rings and reports the setup to amdkfd.
  368. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  369. */
  370. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  371. phys_addr_t *aperture_base,
  372. size_t *aperture_size,
  373. size_t *start_offset)
  374. {
  375. /*
  376. * The first num_doorbells are used by amdgpu.
  377. * amdkfd takes whatever's left in the aperture.
  378. */
  379. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  380. *aperture_base = adev->doorbell.base;
  381. *aperture_size = adev->doorbell.size;
  382. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  383. } else {
  384. *aperture_base = 0;
  385. *aperture_size = 0;
  386. *start_offset = 0;
  387. }
  388. }
  389. /*
  390. * amdgpu_wb_*()
  391. * Writeback is the the method by which the the GPU updates special pages
  392. * in memory with the status of certain GPU events (fences, ring pointers,
  393. * etc.).
  394. */
  395. /**
  396. * amdgpu_wb_fini - Disable Writeback and free memory
  397. *
  398. * @adev: amdgpu_device pointer
  399. *
  400. * Disables Writeback and frees the Writeback memory (all asics).
  401. * Used at driver shutdown.
  402. */
  403. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  404. {
  405. if (adev->wb.wb_obj) {
  406. if (!amdgpu_bo_reserve(adev->wb.wb_obj, false)) {
  407. amdgpu_bo_kunmap(adev->wb.wb_obj);
  408. amdgpu_bo_unpin(adev->wb.wb_obj);
  409. amdgpu_bo_unreserve(adev->wb.wb_obj);
  410. }
  411. amdgpu_bo_unref(&adev->wb.wb_obj);
  412. adev->wb.wb = NULL;
  413. adev->wb.wb_obj = NULL;
  414. }
  415. }
  416. /**
  417. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  418. *
  419. * @adev: amdgpu_device pointer
  420. *
  421. * Disables Writeback and frees the Writeback memory (all asics).
  422. * Used at driver startup.
  423. * Returns 0 on success or an -error on failure.
  424. */
  425. static int amdgpu_wb_init(struct amdgpu_device *adev)
  426. {
  427. int r;
  428. if (adev->wb.wb_obj == NULL) {
  429. r = amdgpu_bo_create(adev, AMDGPU_MAX_WB * 4, PAGE_SIZE, true,
  430. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  431. &adev->wb.wb_obj);
  432. if (r) {
  433. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  434. return r;
  435. }
  436. r = amdgpu_bo_reserve(adev->wb.wb_obj, false);
  437. if (unlikely(r != 0)) {
  438. amdgpu_wb_fini(adev);
  439. return r;
  440. }
  441. r = amdgpu_bo_pin(adev->wb.wb_obj, AMDGPU_GEM_DOMAIN_GTT,
  442. &adev->wb.gpu_addr);
  443. if (r) {
  444. amdgpu_bo_unreserve(adev->wb.wb_obj);
  445. dev_warn(adev->dev, "(%d) pin WB bo failed\n", r);
  446. amdgpu_wb_fini(adev);
  447. return r;
  448. }
  449. r = amdgpu_bo_kmap(adev->wb.wb_obj, (void **)&adev->wb.wb);
  450. amdgpu_bo_unreserve(adev->wb.wb_obj);
  451. if (r) {
  452. dev_warn(adev->dev, "(%d) map WB bo failed\n", r);
  453. amdgpu_wb_fini(adev);
  454. return r;
  455. }
  456. adev->wb.num_wb = AMDGPU_MAX_WB;
  457. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  458. /* clear wb memory */
  459. memset((char *)adev->wb.wb, 0, AMDGPU_GPU_PAGE_SIZE);
  460. }
  461. return 0;
  462. }
  463. /**
  464. * amdgpu_wb_get - Allocate a wb entry
  465. *
  466. * @adev: amdgpu_device pointer
  467. * @wb: wb index
  468. *
  469. * Allocate a wb slot for use by the driver (all asics).
  470. * Returns 0 on success or -EINVAL on failure.
  471. */
  472. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  473. {
  474. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  475. if (offset < adev->wb.num_wb) {
  476. __set_bit(offset, adev->wb.used);
  477. *wb = offset;
  478. return 0;
  479. } else {
  480. return -EINVAL;
  481. }
  482. }
  483. /**
  484. * amdgpu_wb_free - Free a wb entry
  485. *
  486. * @adev: amdgpu_device pointer
  487. * @wb: wb index
  488. *
  489. * Free a wb slot allocated for use by the driver (all asics)
  490. */
  491. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  492. {
  493. if (wb < adev->wb.num_wb)
  494. __clear_bit(wb, adev->wb.used);
  495. }
  496. /**
  497. * amdgpu_vram_location - try to find VRAM location
  498. * @adev: amdgpu device structure holding all necessary informations
  499. * @mc: memory controller structure holding memory informations
  500. * @base: base address at which to put VRAM
  501. *
  502. * Function will place try to place VRAM at base address provided
  503. * as parameter (which is so far either PCI aperture address or
  504. * for IGP TOM base address).
  505. *
  506. * If there is not enough space to fit the unvisible VRAM in the 32bits
  507. * address space then we limit the VRAM size to the aperture.
  508. *
  509. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  510. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  511. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  512. * not IGP.
  513. *
  514. * Note: we use mc_vram_size as on some board we need to program the mc to
  515. * cover the whole aperture even if VRAM size is inferior to aperture size
  516. * Novell bug 204882 + along with lots of ubuntu ones
  517. *
  518. * Note: when limiting vram it's safe to overwritte real_vram_size because
  519. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  520. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  521. * ones)
  522. *
  523. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  524. * explicitly check for that thought.
  525. *
  526. * FIXME: when reducing VRAM size align new size on power of 2.
  527. */
  528. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  529. {
  530. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  531. mc->vram_start = base;
  532. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  533. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  534. mc->real_vram_size = mc->aper_size;
  535. mc->mc_vram_size = mc->aper_size;
  536. }
  537. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  538. if (limit && limit < mc->real_vram_size)
  539. mc->real_vram_size = limit;
  540. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  541. mc->mc_vram_size >> 20, mc->vram_start,
  542. mc->vram_end, mc->real_vram_size >> 20);
  543. }
  544. /**
  545. * amdgpu_gtt_location - try to find GTT location
  546. * @adev: amdgpu device structure holding all necessary informations
  547. * @mc: memory controller structure holding memory informations
  548. *
  549. * Function will place try to place GTT before or after VRAM.
  550. *
  551. * If GTT size is bigger than space left then we ajust GTT size.
  552. * Thus function will never fails.
  553. *
  554. * FIXME: when reducing GTT size align new size on power of 2.
  555. */
  556. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  557. {
  558. u64 size_af, size_bf;
  559. size_af = ((adev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  560. size_bf = mc->vram_start & ~mc->gtt_base_align;
  561. if (size_bf > size_af) {
  562. if (mc->gtt_size > size_bf) {
  563. dev_warn(adev->dev, "limiting GTT\n");
  564. mc->gtt_size = size_bf;
  565. }
  566. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  567. } else {
  568. if (mc->gtt_size > size_af) {
  569. dev_warn(adev->dev, "limiting GTT\n");
  570. mc->gtt_size = size_af;
  571. }
  572. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  573. }
  574. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  575. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  576. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  577. }
  578. /*
  579. * GPU helpers function.
  580. */
  581. /**
  582. * amdgpu_card_posted - check if the hw has already been initialized
  583. *
  584. * @adev: amdgpu_device pointer
  585. *
  586. * Check if the asic has been initialized (all asics).
  587. * Used at driver startup.
  588. * Returns true if initialized or false if not.
  589. */
  590. bool amdgpu_card_posted(struct amdgpu_device *adev)
  591. {
  592. uint32_t reg;
  593. /* then check MEM_SIZE, in case the crtcs are off */
  594. reg = RREG32(mmCONFIG_MEMSIZE);
  595. if (reg)
  596. return true;
  597. return false;
  598. }
  599. /**
  600. * amdgpu_dummy_page_init - init dummy page used by the driver
  601. *
  602. * @adev: amdgpu_device pointer
  603. *
  604. * Allocate the dummy page used by the driver (all asics).
  605. * This dummy page is used by the driver as a filler for gart entries
  606. * when pages are taken out of the GART
  607. * Returns 0 on sucess, -ENOMEM on failure.
  608. */
  609. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  610. {
  611. if (adev->dummy_page.page)
  612. return 0;
  613. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  614. if (adev->dummy_page.page == NULL)
  615. return -ENOMEM;
  616. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  617. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  618. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  619. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  620. __free_page(adev->dummy_page.page);
  621. adev->dummy_page.page = NULL;
  622. return -ENOMEM;
  623. }
  624. return 0;
  625. }
  626. /**
  627. * amdgpu_dummy_page_fini - free dummy page used by the driver
  628. *
  629. * @adev: amdgpu_device pointer
  630. *
  631. * Frees the dummy page used by the driver (all asics).
  632. */
  633. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  634. {
  635. if (adev->dummy_page.page == NULL)
  636. return;
  637. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  638. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  639. __free_page(adev->dummy_page.page);
  640. adev->dummy_page.page = NULL;
  641. }
  642. /* ATOM accessor methods */
  643. /*
  644. * ATOM is an interpreted byte code stored in tables in the vbios. The
  645. * driver registers callbacks to access registers and the interpreter
  646. * in the driver parses the tables and executes then to program specific
  647. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  648. * atombios.h, and atom.c
  649. */
  650. /**
  651. * cail_pll_read - read PLL register
  652. *
  653. * @info: atom card_info pointer
  654. * @reg: PLL register offset
  655. *
  656. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  657. * Returns the value of the PLL register.
  658. */
  659. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  660. {
  661. return 0;
  662. }
  663. /**
  664. * cail_pll_write - write PLL register
  665. *
  666. * @info: atom card_info pointer
  667. * @reg: PLL register offset
  668. * @val: value to write to the pll register
  669. *
  670. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  671. */
  672. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  673. {
  674. }
  675. /**
  676. * cail_mc_read - read MC (Memory Controller) register
  677. *
  678. * @info: atom card_info pointer
  679. * @reg: MC register offset
  680. *
  681. * Provides an MC register accessor for the atom interpreter (r4xx+).
  682. * Returns the value of the MC register.
  683. */
  684. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  685. {
  686. return 0;
  687. }
  688. /**
  689. * cail_mc_write - write MC (Memory Controller) register
  690. *
  691. * @info: atom card_info pointer
  692. * @reg: MC register offset
  693. * @val: value to write to the pll register
  694. *
  695. * Provides a MC register accessor for the atom interpreter (r4xx+).
  696. */
  697. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  698. {
  699. }
  700. /**
  701. * cail_reg_write - write MMIO register
  702. *
  703. * @info: atom card_info pointer
  704. * @reg: MMIO register offset
  705. * @val: value to write to the pll register
  706. *
  707. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  708. */
  709. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  710. {
  711. struct amdgpu_device *adev = info->dev->dev_private;
  712. WREG32(reg, val);
  713. }
  714. /**
  715. * cail_reg_read - read MMIO register
  716. *
  717. * @info: atom card_info pointer
  718. * @reg: MMIO register offset
  719. *
  720. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  721. * Returns the value of the MMIO register.
  722. */
  723. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  724. {
  725. struct amdgpu_device *adev = info->dev->dev_private;
  726. uint32_t r;
  727. r = RREG32(reg);
  728. return r;
  729. }
  730. /**
  731. * cail_ioreg_write - write IO register
  732. *
  733. * @info: atom card_info pointer
  734. * @reg: IO register offset
  735. * @val: value to write to the pll register
  736. *
  737. * Provides a IO register accessor for the atom interpreter (r4xx+).
  738. */
  739. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  740. {
  741. struct amdgpu_device *adev = info->dev->dev_private;
  742. WREG32_IO(reg, val);
  743. }
  744. /**
  745. * cail_ioreg_read - read IO register
  746. *
  747. * @info: atom card_info pointer
  748. * @reg: IO register offset
  749. *
  750. * Provides an IO register accessor for the atom interpreter (r4xx+).
  751. * Returns the value of the IO register.
  752. */
  753. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  754. {
  755. struct amdgpu_device *adev = info->dev->dev_private;
  756. uint32_t r;
  757. r = RREG32_IO(reg);
  758. return r;
  759. }
  760. /**
  761. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  762. *
  763. * @adev: amdgpu_device pointer
  764. *
  765. * Frees the driver info and register access callbacks for the ATOM
  766. * interpreter (r4xx+).
  767. * Called at driver shutdown.
  768. */
  769. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  770. {
  771. if (adev->mode_info.atom_context) {
  772. kfree(adev->mode_info.atom_context->scratch);
  773. kfree(adev->mode_info.atom_context->iio);
  774. }
  775. kfree(adev->mode_info.atom_context);
  776. adev->mode_info.atom_context = NULL;
  777. kfree(adev->mode_info.atom_card_info);
  778. adev->mode_info.atom_card_info = NULL;
  779. }
  780. /**
  781. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  782. *
  783. * @adev: amdgpu_device pointer
  784. *
  785. * Initializes the driver info and register access callbacks for the
  786. * ATOM interpreter (r4xx+).
  787. * Returns 0 on sucess, -ENOMEM on failure.
  788. * Called at driver startup.
  789. */
  790. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  791. {
  792. struct card_info *atom_card_info =
  793. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  794. if (!atom_card_info)
  795. return -ENOMEM;
  796. adev->mode_info.atom_card_info = atom_card_info;
  797. atom_card_info->dev = adev->ddev;
  798. atom_card_info->reg_read = cail_reg_read;
  799. atom_card_info->reg_write = cail_reg_write;
  800. /* needed for iio ops */
  801. if (adev->rio_mem) {
  802. atom_card_info->ioreg_read = cail_ioreg_read;
  803. atom_card_info->ioreg_write = cail_ioreg_write;
  804. } else {
  805. DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
  806. atom_card_info->ioreg_read = cail_reg_read;
  807. atom_card_info->ioreg_write = cail_reg_write;
  808. }
  809. atom_card_info->mc_read = cail_mc_read;
  810. atom_card_info->mc_write = cail_mc_write;
  811. atom_card_info->pll_read = cail_pll_read;
  812. atom_card_info->pll_write = cail_pll_write;
  813. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  814. if (!adev->mode_info.atom_context) {
  815. amdgpu_atombios_fini(adev);
  816. return -ENOMEM;
  817. }
  818. mutex_init(&adev->mode_info.atom_context->mutex);
  819. amdgpu_atombios_scratch_regs_init(adev);
  820. amdgpu_atom_allocate_fb_scratch(adev->mode_info.atom_context);
  821. return 0;
  822. }
  823. /* if we get transitioned to only one device, take VGA back */
  824. /**
  825. * amdgpu_vga_set_decode - enable/disable vga decode
  826. *
  827. * @cookie: amdgpu_device pointer
  828. * @state: enable/disable vga decode
  829. *
  830. * Enable/disable vga decode (all asics).
  831. * Returns VGA resource flags.
  832. */
  833. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  834. {
  835. struct amdgpu_device *adev = cookie;
  836. amdgpu_asic_set_vga_state(adev, state);
  837. if (state)
  838. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  839. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  840. else
  841. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  842. }
  843. /**
  844. * amdgpu_check_pot_argument - check that argument is a power of two
  845. *
  846. * @arg: value to check
  847. *
  848. * Validates that a certain argument is a power of two (all asics).
  849. * Returns true if argument is valid.
  850. */
  851. static bool amdgpu_check_pot_argument(int arg)
  852. {
  853. return (arg & (arg - 1)) == 0;
  854. }
  855. /**
  856. * amdgpu_check_arguments - validate module params
  857. *
  858. * @adev: amdgpu_device pointer
  859. *
  860. * Validates certain module parameters and updates
  861. * the associated values used by the driver (all asics).
  862. */
  863. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  864. {
  865. if (amdgpu_sched_jobs < 4) {
  866. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  867. amdgpu_sched_jobs);
  868. amdgpu_sched_jobs = 4;
  869. } else if (!amdgpu_check_pot_argument(amdgpu_sched_jobs)){
  870. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  871. amdgpu_sched_jobs);
  872. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  873. }
  874. if (amdgpu_gart_size != -1) {
  875. /* gtt size must be greater or equal to 32M */
  876. if (amdgpu_gart_size < 32) {
  877. dev_warn(adev->dev, "gart size (%d) too small\n",
  878. amdgpu_gart_size);
  879. amdgpu_gart_size = -1;
  880. }
  881. }
  882. if (!amdgpu_check_pot_argument(amdgpu_vm_size)) {
  883. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  884. amdgpu_vm_size);
  885. amdgpu_vm_size = 8;
  886. }
  887. if (amdgpu_vm_size < 1) {
  888. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  889. amdgpu_vm_size);
  890. amdgpu_vm_size = 8;
  891. }
  892. /*
  893. * Max GPUVM size for Cayman, SI and CI are 40 bits.
  894. */
  895. if (amdgpu_vm_size > 1024) {
  896. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  897. amdgpu_vm_size);
  898. amdgpu_vm_size = 8;
  899. }
  900. /* defines number of bits in page table versus page directory,
  901. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  902. * page table and the remaining bits are in the page directory */
  903. if (amdgpu_vm_block_size == -1) {
  904. /* Total bits covered by PD + PTs */
  905. unsigned bits = ilog2(amdgpu_vm_size) + 18;
  906. /* Make sure the PD is 4K in size up to 8GB address space.
  907. Above that split equal between PD and PTs */
  908. if (amdgpu_vm_size <= 8)
  909. amdgpu_vm_block_size = bits - 9;
  910. else
  911. amdgpu_vm_block_size = (bits + 3) / 2;
  912. } else if (amdgpu_vm_block_size < 9) {
  913. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  914. amdgpu_vm_block_size);
  915. amdgpu_vm_block_size = 9;
  916. }
  917. if (amdgpu_vm_block_size > 24 ||
  918. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  919. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  920. amdgpu_vm_block_size);
  921. amdgpu_vm_block_size = 9;
  922. }
  923. }
  924. /**
  925. * amdgpu_switcheroo_set_state - set switcheroo state
  926. *
  927. * @pdev: pci dev pointer
  928. * @state: vga_switcheroo state
  929. *
  930. * Callback for the switcheroo driver. Suspends or resumes the
  931. * the asics before or after it is powered up using ACPI methods.
  932. */
  933. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  934. {
  935. struct drm_device *dev = pci_get_drvdata(pdev);
  936. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  937. return;
  938. if (state == VGA_SWITCHEROO_ON) {
  939. unsigned d3_delay = dev->pdev->d3_delay;
  940. printk(KERN_INFO "amdgpu: switched on\n");
  941. /* don't suspend or resume card normally */
  942. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  943. amdgpu_device_resume(dev, true, true);
  944. dev->pdev->d3_delay = d3_delay;
  945. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  946. drm_kms_helper_poll_enable(dev);
  947. } else {
  948. printk(KERN_INFO "amdgpu: switched off\n");
  949. drm_kms_helper_poll_disable(dev);
  950. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  951. amdgpu_device_suspend(dev, true, true);
  952. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  953. }
  954. }
  955. /**
  956. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  957. *
  958. * @pdev: pci dev pointer
  959. *
  960. * Callback for the switcheroo driver. Check of the switcheroo
  961. * state can be changed.
  962. * Returns true if the state can be changed, false if not.
  963. */
  964. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  965. {
  966. struct drm_device *dev = pci_get_drvdata(pdev);
  967. /*
  968. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  969. * locking inversion with the driver load path. And the access here is
  970. * completely racy anyway. So don't bother with locking for now.
  971. */
  972. return dev->open_count == 0;
  973. }
  974. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  975. .set_gpu_state = amdgpu_switcheroo_set_state,
  976. .reprobe = NULL,
  977. .can_switch = amdgpu_switcheroo_can_switch,
  978. };
  979. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  980. enum amd_ip_block_type block_type,
  981. enum amd_clockgating_state state)
  982. {
  983. int i, r = 0;
  984. for (i = 0; i < adev->num_ip_blocks; i++) {
  985. if (!adev->ip_block_status[i].valid)
  986. continue;
  987. if (adev->ip_blocks[i].type == block_type) {
  988. r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
  989. state);
  990. if (r)
  991. return r;
  992. break;
  993. }
  994. }
  995. return r;
  996. }
  997. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  998. enum amd_ip_block_type block_type,
  999. enum amd_powergating_state state)
  1000. {
  1001. int i, r = 0;
  1002. for (i = 0; i < adev->num_ip_blocks; i++) {
  1003. if (!adev->ip_block_status[i].valid)
  1004. continue;
  1005. if (adev->ip_blocks[i].type == block_type) {
  1006. r = adev->ip_blocks[i].funcs->set_powergating_state((void *)adev,
  1007. state);
  1008. if (r)
  1009. return r;
  1010. break;
  1011. }
  1012. }
  1013. return r;
  1014. }
  1015. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1016. enum amd_ip_block_type block_type)
  1017. {
  1018. int i, r;
  1019. for (i = 0; i < adev->num_ip_blocks; i++) {
  1020. if (!adev->ip_block_status[i].valid)
  1021. continue;
  1022. if (adev->ip_blocks[i].type == block_type) {
  1023. r = adev->ip_blocks[i].funcs->wait_for_idle((void *)adev);
  1024. if (r)
  1025. return r;
  1026. break;
  1027. }
  1028. }
  1029. return 0;
  1030. }
  1031. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1032. enum amd_ip_block_type block_type)
  1033. {
  1034. int i;
  1035. for (i = 0; i < adev->num_ip_blocks; i++) {
  1036. if (!adev->ip_block_status[i].valid)
  1037. continue;
  1038. if (adev->ip_blocks[i].type == block_type)
  1039. return adev->ip_blocks[i].funcs->is_idle((void *)adev);
  1040. }
  1041. return true;
  1042. }
  1043. const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
  1044. struct amdgpu_device *adev,
  1045. enum amd_ip_block_type type)
  1046. {
  1047. int i;
  1048. for (i = 0; i < adev->num_ip_blocks; i++)
  1049. if (adev->ip_blocks[i].type == type)
  1050. return &adev->ip_blocks[i];
  1051. return NULL;
  1052. }
  1053. /**
  1054. * amdgpu_ip_block_version_cmp
  1055. *
  1056. * @adev: amdgpu_device pointer
  1057. * @type: enum amd_ip_block_type
  1058. * @major: major version
  1059. * @minor: minor version
  1060. *
  1061. * return 0 if equal or greater
  1062. * return 1 if smaller or the ip_block doesn't exist
  1063. */
  1064. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1065. enum amd_ip_block_type type,
  1066. u32 major, u32 minor)
  1067. {
  1068. const struct amdgpu_ip_block_version *ip_block;
  1069. ip_block = amdgpu_get_ip_block(adev, type);
  1070. if (ip_block && ((ip_block->major > major) ||
  1071. ((ip_block->major == major) &&
  1072. (ip_block->minor >= minor))))
  1073. return 0;
  1074. return 1;
  1075. }
  1076. static void amdgpu_whether_enable_virtual_display(struct amdgpu_device *adev)
  1077. {
  1078. adev->enable_virtual_display = false;
  1079. if (amdgpu_virtual_display) {
  1080. struct drm_device *ddev = adev->ddev;
  1081. const char *pci_address_name = pci_name(ddev->pdev);
  1082. char *pciaddstr, *pciaddstr_tmp, *pciaddname;
  1083. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1084. pciaddstr_tmp = pciaddstr;
  1085. while ((pciaddname = strsep(&pciaddstr_tmp, ";"))) {
  1086. if (!strcmp(pci_address_name, pciaddname)) {
  1087. adev->enable_virtual_display = true;
  1088. break;
  1089. }
  1090. }
  1091. DRM_INFO("virtual display string:%s, %s:virtual_display:%d\n",
  1092. amdgpu_virtual_display, pci_address_name,
  1093. adev->enable_virtual_display);
  1094. kfree(pciaddstr);
  1095. }
  1096. }
  1097. static int amdgpu_early_init(struct amdgpu_device *adev)
  1098. {
  1099. int i, r;
  1100. amdgpu_whether_enable_virtual_display(adev);
  1101. switch (adev->asic_type) {
  1102. case CHIP_TOPAZ:
  1103. case CHIP_TONGA:
  1104. case CHIP_FIJI:
  1105. case CHIP_POLARIS11:
  1106. case CHIP_POLARIS10:
  1107. case CHIP_CARRIZO:
  1108. case CHIP_STONEY:
  1109. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1110. adev->family = AMDGPU_FAMILY_CZ;
  1111. else
  1112. adev->family = AMDGPU_FAMILY_VI;
  1113. r = vi_set_ip_blocks(adev);
  1114. if (r)
  1115. return r;
  1116. break;
  1117. #ifdef CONFIG_DRM_AMDGPU_SI
  1118. case CHIP_VERDE:
  1119. case CHIP_TAHITI:
  1120. case CHIP_PITCAIRN:
  1121. case CHIP_OLAND:
  1122. case CHIP_HAINAN:
  1123. adev->family = AMDGPU_FAMILY_SI;
  1124. r = si_set_ip_blocks(adev);
  1125. if (r)
  1126. return r;
  1127. break;
  1128. #endif
  1129. #ifdef CONFIG_DRM_AMDGPU_CIK
  1130. case CHIP_BONAIRE:
  1131. case CHIP_HAWAII:
  1132. case CHIP_KAVERI:
  1133. case CHIP_KABINI:
  1134. case CHIP_MULLINS:
  1135. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1136. adev->family = AMDGPU_FAMILY_CI;
  1137. else
  1138. adev->family = AMDGPU_FAMILY_KV;
  1139. r = cik_set_ip_blocks(adev);
  1140. if (r)
  1141. return r;
  1142. break;
  1143. #endif
  1144. default:
  1145. /* FIXME: not supported yet */
  1146. return -EINVAL;
  1147. }
  1148. adev->ip_block_status = kcalloc(adev->num_ip_blocks,
  1149. sizeof(struct amdgpu_ip_block_status), GFP_KERNEL);
  1150. if (adev->ip_block_status == NULL)
  1151. return -ENOMEM;
  1152. if (adev->ip_blocks == NULL) {
  1153. DRM_ERROR("No IP blocks found!\n");
  1154. return r;
  1155. }
  1156. for (i = 0; i < adev->num_ip_blocks; i++) {
  1157. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1158. DRM_ERROR("disabled ip block: %d\n", i);
  1159. adev->ip_block_status[i].valid = false;
  1160. } else {
  1161. if (adev->ip_blocks[i].funcs->early_init) {
  1162. r = adev->ip_blocks[i].funcs->early_init((void *)adev);
  1163. if (r == -ENOENT) {
  1164. adev->ip_block_status[i].valid = false;
  1165. } else if (r) {
  1166. DRM_ERROR("early_init of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
  1167. return r;
  1168. } else {
  1169. adev->ip_block_status[i].valid = true;
  1170. }
  1171. } else {
  1172. adev->ip_block_status[i].valid = true;
  1173. }
  1174. }
  1175. }
  1176. adev->cg_flags &= amdgpu_cg_mask;
  1177. adev->pg_flags &= amdgpu_pg_mask;
  1178. return 0;
  1179. }
  1180. static int amdgpu_init(struct amdgpu_device *adev)
  1181. {
  1182. int i, r;
  1183. for (i = 0; i < adev->num_ip_blocks; i++) {
  1184. if (!adev->ip_block_status[i].valid)
  1185. continue;
  1186. r = adev->ip_blocks[i].funcs->sw_init((void *)adev);
  1187. if (r) {
  1188. DRM_ERROR("sw_init of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
  1189. return r;
  1190. }
  1191. adev->ip_block_status[i].sw = true;
  1192. /* need to do gmc hw init early so we can allocate gpu mem */
  1193. if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC) {
  1194. r = amdgpu_vram_scratch_init(adev);
  1195. if (r) {
  1196. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1197. return r;
  1198. }
  1199. r = adev->ip_blocks[i].funcs->hw_init((void *)adev);
  1200. if (r) {
  1201. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1202. return r;
  1203. }
  1204. r = amdgpu_wb_init(adev);
  1205. if (r) {
  1206. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1207. return r;
  1208. }
  1209. adev->ip_block_status[i].hw = true;
  1210. }
  1211. }
  1212. for (i = 0; i < adev->num_ip_blocks; i++) {
  1213. if (!adev->ip_block_status[i].sw)
  1214. continue;
  1215. /* gmc hw init is done early */
  1216. if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC)
  1217. continue;
  1218. r = adev->ip_blocks[i].funcs->hw_init((void *)adev);
  1219. if (r) {
  1220. DRM_ERROR("hw_init of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
  1221. return r;
  1222. }
  1223. adev->ip_block_status[i].hw = true;
  1224. }
  1225. return 0;
  1226. }
  1227. static int amdgpu_late_init(struct amdgpu_device *adev)
  1228. {
  1229. int i = 0, r;
  1230. for (i = 0; i < adev->num_ip_blocks; i++) {
  1231. if (!adev->ip_block_status[i].valid)
  1232. continue;
  1233. if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_UVD ||
  1234. adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_VCE)
  1235. continue;
  1236. /* enable clockgating to save power */
  1237. r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
  1238. AMD_CG_STATE_GATE);
  1239. if (r) {
  1240. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
  1241. return r;
  1242. }
  1243. if (adev->ip_blocks[i].funcs->late_init) {
  1244. r = adev->ip_blocks[i].funcs->late_init((void *)adev);
  1245. if (r) {
  1246. DRM_ERROR("late_init of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
  1247. return r;
  1248. }
  1249. }
  1250. }
  1251. return 0;
  1252. }
  1253. static int amdgpu_fini(struct amdgpu_device *adev)
  1254. {
  1255. int i, r;
  1256. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1257. if (!adev->ip_block_status[i].hw)
  1258. continue;
  1259. if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC) {
  1260. amdgpu_wb_fini(adev);
  1261. amdgpu_vram_scratch_fini(adev);
  1262. }
  1263. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1264. r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
  1265. AMD_CG_STATE_UNGATE);
  1266. if (r) {
  1267. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
  1268. return r;
  1269. }
  1270. r = adev->ip_blocks[i].funcs->hw_fini((void *)adev);
  1271. /* XXX handle errors */
  1272. if (r) {
  1273. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
  1274. }
  1275. adev->ip_block_status[i].hw = false;
  1276. }
  1277. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1278. if (!adev->ip_block_status[i].sw)
  1279. continue;
  1280. r = adev->ip_blocks[i].funcs->sw_fini((void *)adev);
  1281. /* XXX handle errors */
  1282. if (r) {
  1283. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
  1284. }
  1285. adev->ip_block_status[i].sw = false;
  1286. adev->ip_block_status[i].valid = false;
  1287. }
  1288. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1289. if (adev->ip_blocks[i].funcs->late_fini)
  1290. adev->ip_blocks[i].funcs->late_fini((void *)adev);
  1291. }
  1292. return 0;
  1293. }
  1294. static int amdgpu_suspend(struct amdgpu_device *adev)
  1295. {
  1296. int i, r;
  1297. /* ungate SMC block first */
  1298. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1299. AMD_CG_STATE_UNGATE);
  1300. if (r) {
  1301. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1302. }
  1303. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1304. if (!adev->ip_block_status[i].valid)
  1305. continue;
  1306. /* ungate blocks so that suspend can properly shut them down */
  1307. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1308. r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
  1309. AMD_CG_STATE_UNGATE);
  1310. if (r) {
  1311. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
  1312. }
  1313. }
  1314. /* XXX handle errors */
  1315. r = adev->ip_blocks[i].funcs->suspend(adev);
  1316. /* XXX handle errors */
  1317. if (r) {
  1318. DRM_ERROR("suspend of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
  1319. }
  1320. }
  1321. return 0;
  1322. }
  1323. static int amdgpu_resume(struct amdgpu_device *adev)
  1324. {
  1325. int i, r;
  1326. for (i = 0; i < adev->num_ip_blocks; i++) {
  1327. if (!adev->ip_block_status[i].valid)
  1328. continue;
  1329. r = adev->ip_blocks[i].funcs->resume(adev);
  1330. if (r) {
  1331. DRM_ERROR("resume of IP block <%s> failed %d\n", adev->ip_blocks[i].funcs->name, r);
  1332. return r;
  1333. }
  1334. }
  1335. return 0;
  1336. }
  1337. static bool amdgpu_device_is_virtual(void)
  1338. {
  1339. #ifdef CONFIG_X86
  1340. return boot_cpu_has(X86_FEATURE_HYPERVISOR);
  1341. #else
  1342. return false;
  1343. #endif
  1344. }
  1345. /**
  1346. * amdgpu_device_init - initialize the driver
  1347. *
  1348. * @adev: amdgpu_device pointer
  1349. * @pdev: drm dev pointer
  1350. * @pdev: pci dev pointer
  1351. * @flags: driver flags
  1352. *
  1353. * Initializes the driver info and hw (all asics).
  1354. * Returns 0 for success or an error on failure.
  1355. * Called at driver startup.
  1356. */
  1357. int amdgpu_device_init(struct amdgpu_device *adev,
  1358. struct drm_device *ddev,
  1359. struct pci_dev *pdev,
  1360. uint32_t flags)
  1361. {
  1362. int r, i;
  1363. bool runtime = false;
  1364. u32 max_MBps;
  1365. adev->shutdown = false;
  1366. adev->dev = &pdev->dev;
  1367. adev->ddev = ddev;
  1368. adev->pdev = pdev;
  1369. adev->flags = flags;
  1370. adev->asic_type = flags & AMD_ASIC_MASK;
  1371. adev->is_atom_bios = false;
  1372. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1373. adev->mc.gtt_size = 512 * 1024 * 1024;
  1374. adev->accel_working = false;
  1375. adev->num_rings = 0;
  1376. adev->mman.buffer_funcs = NULL;
  1377. adev->mman.buffer_funcs_ring = NULL;
  1378. adev->vm_manager.vm_pte_funcs = NULL;
  1379. adev->vm_manager.vm_pte_num_rings = 0;
  1380. adev->gart.gart_funcs = NULL;
  1381. adev->fence_context = fence_context_alloc(AMDGPU_MAX_RINGS);
  1382. adev->smc_rreg = &amdgpu_invalid_rreg;
  1383. adev->smc_wreg = &amdgpu_invalid_wreg;
  1384. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1385. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1386. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1387. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1388. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1389. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1390. adev->didt_rreg = &amdgpu_invalid_rreg;
  1391. adev->didt_wreg = &amdgpu_invalid_wreg;
  1392. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1393. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1394. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1395. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1396. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1397. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1398. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1399. /* mutex initialization are all done here so we
  1400. * can recall function without having locking issues */
  1401. mutex_init(&adev->vm_manager.lock);
  1402. atomic_set(&adev->irq.ih.lock, 0);
  1403. mutex_init(&adev->pm.mutex);
  1404. mutex_init(&adev->gfx.gpu_clock_mutex);
  1405. mutex_init(&adev->srbm_mutex);
  1406. mutex_init(&adev->grbm_idx_mutex);
  1407. mutex_init(&adev->mn_lock);
  1408. hash_init(adev->mn_hash);
  1409. amdgpu_check_arguments(adev);
  1410. /* Registers mapping */
  1411. /* TODO: block userspace mapping of io register */
  1412. spin_lock_init(&adev->mmio_idx_lock);
  1413. spin_lock_init(&adev->smc_idx_lock);
  1414. spin_lock_init(&adev->pcie_idx_lock);
  1415. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1416. spin_lock_init(&adev->didt_idx_lock);
  1417. spin_lock_init(&adev->gc_cac_idx_lock);
  1418. spin_lock_init(&adev->audio_endpt_idx_lock);
  1419. spin_lock_init(&adev->mm_stats.lock);
  1420. INIT_LIST_HEAD(&adev->shadow_list);
  1421. mutex_init(&adev->shadow_list_lock);
  1422. INIT_LIST_HEAD(&adev->gtt_list);
  1423. spin_lock_init(&adev->gtt_list_lock);
  1424. if (adev->asic_type >= CHIP_BONAIRE) {
  1425. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1426. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1427. } else {
  1428. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1429. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1430. }
  1431. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1432. if (adev->rmmio == NULL) {
  1433. return -ENOMEM;
  1434. }
  1435. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1436. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1437. if (adev->asic_type >= CHIP_BONAIRE)
  1438. /* doorbell bar mapping */
  1439. amdgpu_doorbell_init(adev);
  1440. /* io port mapping */
  1441. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1442. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1443. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1444. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1445. break;
  1446. }
  1447. }
  1448. if (adev->rio_mem == NULL)
  1449. DRM_ERROR("Unable to find PCI I/O BAR\n");
  1450. /* early init functions */
  1451. r = amdgpu_early_init(adev);
  1452. if (r)
  1453. return r;
  1454. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1455. /* this will fail for cards that aren't VGA class devices, just
  1456. * ignore it */
  1457. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1458. if (amdgpu_runtime_pm == 1)
  1459. runtime = true;
  1460. if (amdgpu_device_is_px(ddev))
  1461. runtime = true;
  1462. vga_switcheroo_register_client(adev->pdev, &amdgpu_switcheroo_ops, runtime);
  1463. if (runtime)
  1464. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1465. /* Read BIOS */
  1466. if (!amdgpu_get_bios(adev)) {
  1467. r = -EINVAL;
  1468. goto failed;
  1469. }
  1470. /* Must be an ATOMBIOS */
  1471. if (!adev->is_atom_bios) {
  1472. dev_err(adev->dev, "Expecting atombios for GPU\n");
  1473. r = -EINVAL;
  1474. goto failed;
  1475. }
  1476. r = amdgpu_atombios_init(adev);
  1477. if (r) {
  1478. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1479. goto failed;
  1480. }
  1481. /* See if the asic supports SR-IOV */
  1482. adev->virtualization.supports_sr_iov =
  1483. amdgpu_atombios_has_gpu_virtualization_table(adev);
  1484. /* Check if we are executing in a virtualized environment */
  1485. adev->virtualization.is_virtual = amdgpu_device_is_virtual();
  1486. adev->virtualization.caps = amdgpu_asic_get_virtual_caps(adev);
  1487. /* Post card if necessary */
  1488. if (!amdgpu_card_posted(adev) ||
  1489. (adev->virtualization.is_virtual &&
  1490. !(adev->virtualization.caps & AMDGPU_VIRT_CAPS_SRIOV_EN))) {
  1491. if (!adev->bios) {
  1492. dev_err(adev->dev, "Card not posted and no BIOS - ignoring\n");
  1493. r = -EINVAL;
  1494. goto failed;
  1495. }
  1496. DRM_INFO("GPU not posted. posting now...\n");
  1497. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1498. }
  1499. /* Initialize clocks */
  1500. r = amdgpu_atombios_get_clock_info(adev);
  1501. if (r) {
  1502. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1503. goto failed;
  1504. }
  1505. /* init i2c buses */
  1506. amdgpu_atombios_i2c_init(adev);
  1507. /* Fence driver */
  1508. r = amdgpu_fence_driver_init(adev);
  1509. if (r) {
  1510. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1511. goto failed;
  1512. }
  1513. /* init the mode config */
  1514. drm_mode_config_init(adev->ddev);
  1515. r = amdgpu_init(adev);
  1516. if (r) {
  1517. dev_err(adev->dev, "amdgpu_init failed\n");
  1518. amdgpu_fini(adev);
  1519. goto failed;
  1520. }
  1521. adev->accel_working = true;
  1522. /* Initialize the buffer migration limit. */
  1523. if (amdgpu_moverate >= 0)
  1524. max_MBps = amdgpu_moverate;
  1525. else
  1526. max_MBps = 8; /* Allow 8 MB/s. */
  1527. /* Get a log2 for easy divisions. */
  1528. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  1529. amdgpu_fbdev_init(adev);
  1530. r = amdgpu_ib_pool_init(adev);
  1531. if (r) {
  1532. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1533. goto failed;
  1534. }
  1535. r = amdgpu_ib_ring_tests(adev);
  1536. if (r)
  1537. DRM_ERROR("ib ring test failed (%d).\n", r);
  1538. r = amdgpu_gem_debugfs_init(adev);
  1539. if (r) {
  1540. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1541. }
  1542. r = amdgpu_debugfs_regs_init(adev);
  1543. if (r) {
  1544. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  1545. }
  1546. r = amdgpu_debugfs_firmware_init(adev);
  1547. if (r) {
  1548. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  1549. return r;
  1550. }
  1551. if ((amdgpu_testing & 1)) {
  1552. if (adev->accel_working)
  1553. amdgpu_test_moves(adev);
  1554. else
  1555. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  1556. }
  1557. if ((amdgpu_testing & 2)) {
  1558. if (adev->accel_working)
  1559. amdgpu_test_syncing(adev);
  1560. else
  1561. DRM_INFO("amdgpu: acceleration disabled, skipping sync tests\n");
  1562. }
  1563. if (amdgpu_benchmarking) {
  1564. if (adev->accel_working)
  1565. amdgpu_benchmark(adev, amdgpu_benchmarking);
  1566. else
  1567. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  1568. }
  1569. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  1570. * explicit gating rather than handling it automatically.
  1571. */
  1572. r = amdgpu_late_init(adev);
  1573. if (r) {
  1574. dev_err(adev->dev, "amdgpu_late_init failed\n");
  1575. goto failed;
  1576. }
  1577. return 0;
  1578. failed:
  1579. if (runtime)
  1580. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  1581. return r;
  1582. }
  1583. static void amdgpu_debugfs_remove_files(struct amdgpu_device *adev);
  1584. /**
  1585. * amdgpu_device_fini - tear down the driver
  1586. *
  1587. * @adev: amdgpu_device pointer
  1588. *
  1589. * Tear down the driver info (all asics).
  1590. * Called at driver shutdown.
  1591. */
  1592. void amdgpu_device_fini(struct amdgpu_device *adev)
  1593. {
  1594. int r;
  1595. DRM_INFO("amdgpu: finishing device.\n");
  1596. adev->shutdown = true;
  1597. /* evict vram memory */
  1598. amdgpu_bo_evict_vram(adev);
  1599. amdgpu_ib_pool_fini(adev);
  1600. amdgpu_fence_driver_fini(adev);
  1601. drm_crtc_force_disable_all(adev->ddev);
  1602. amdgpu_fbdev_fini(adev);
  1603. r = amdgpu_fini(adev);
  1604. kfree(adev->ip_block_status);
  1605. adev->ip_block_status = NULL;
  1606. adev->accel_working = false;
  1607. /* free i2c buses */
  1608. amdgpu_i2c_fini(adev);
  1609. amdgpu_atombios_fini(adev);
  1610. kfree(adev->bios);
  1611. adev->bios = NULL;
  1612. vga_switcheroo_unregister_client(adev->pdev);
  1613. if (adev->flags & AMD_IS_PX)
  1614. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  1615. vga_client_register(adev->pdev, NULL, NULL, NULL);
  1616. if (adev->rio_mem)
  1617. pci_iounmap(adev->pdev, adev->rio_mem);
  1618. adev->rio_mem = NULL;
  1619. iounmap(adev->rmmio);
  1620. adev->rmmio = NULL;
  1621. if (adev->asic_type >= CHIP_BONAIRE)
  1622. amdgpu_doorbell_fini(adev);
  1623. amdgpu_debugfs_regs_cleanup(adev);
  1624. amdgpu_debugfs_remove_files(adev);
  1625. }
  1626. /*
  1627. * Suspend & resume.
  1628. */
  1629. /**
  1630. * amdgpu_device_suspend - initiate device suspend
  1631. *
  1632. * @pdev: drm dev pointer
  1633. * @state: suspend state
  1634. *
  1635. * Puts the hw in the suspend state (all asics).
  1636. * Returns 0 for success or an error on failure.
  1637. * Called at driver suspend.
  1638. */
  1639. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  1640. {
  1641. struct amdgpu_device *adev;
  1642. struct drm_crtc *crtc;
  1643. struct drm_connector *connector;
  1644. int r;
  1645. if (dev == NULL || dev->dev_private == NULL) {
  1646. return -ENODEV;
  1647. }
  1648. adev = dev->dev_private;
  1649. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF ||
  1650. dev->switch_power_state == DRM_SWITCH_POWER_DYNAMIC_OFF)
  1651. return 0;
  1652. drm_kms_helper_poll_disable(dev);
  1653. /* turn off display hw */
  1654. drm_modeset_lock_all(dev);
  1655. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1656. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  1657. }
  1658. drm_modeset_unlock_all(dev);
  1659. /* unpin the front buffers and cursors */
  1660. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1661. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1662. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  1663. struct amdgpu_bo *robj;
  1664. if (amdgpu_crtc->cursor_bo) {
  1665. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  1666. r = amdgpu_bo_reserve(aobj, false);
  1667. if (r == 0) {
  1668. amdgpu_bo_unpin(aobj);
  1669. amdgpu_bo_unreserve(aobj);
  1670. }
  1671. }
  1672. if (rfb == NULL || rfb->obj == NULL) {
  1673. continue;
  1674. }
  1675. robj = gem_to_amdgpu_bo(rfb->obj);
  1676. /* don't unpin kernel fb objects */
  1677. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  1678. r = amdgpu_bo_reserve(robj, false);
  1679. if (r == 0) {
  1680. amdgpu_bo_unpin(robj);
  1681. amdgpu_bo_unreserve(robj);
  1682. }
  1683. }
  1684. }
  1685. /* evict vram memory */
  1686. amdgpu_bo_evict_vram(adev);
  1687. amdgpu_fence_driver_suspend(adev);
  1688. r = amdgpu_suspend(adev);
  1689. /* evict remaining vram memory */
  1690. amdgpu_bo_evict_vram(adev);
  1691. pci_save_state(dev->pdev);
  1692. if (suspend) {
  1693. /* Shut down the device */
  1694. pci_disable_device(dev->pdev);
  1695. pci_set_power_state(dev->pdev, PCI_D3hot);
  1696. } else {
  1697. r = amdgpu_asic_reset(adev);
  1698. if (r)
  1699. DRM_ERROR("amdgpu asic reset failed\n");
  1700. }
  1701. if (fbcon) {
  1702. console_lock();
  1703. amdgpu_fbdev_set_suspend(adev, 1);
  1704. console_unlock();
  1705. }
  1706. return 0;
  1707. }
  1708. /**
  1709. * amdgpu_device_resume - initiate device resume
  1710. *
  1711. * @pdev: drm dev pointer
  1712. *
  1713. * Bring the hw back to operating state (all asics).
  1714. * Returns 0 for success or an error on failure.
  1715. * Called at driver resume.
  1716. */
  1717. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  1718. {
  1719. struct drm_connector *connector;
  1720. struct amdgpu_device *adev = dev->dev_private;
  1721. struct drm_crtc *crtc;
  1722. int r;
  1723. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF ||
  1724. dev->switch_power_state == DRM_SWITCH_POWER_DYNAMIC_OFF)
  1725. return 0;
  1726. if (fbcon)
  1727. console_lock();
  1728. if (resume) {
  1729. pci_set_power_state(dev->pdev, PCI_D0);
  1730. pci_restore_state(dev->pdev);
  1731. r = pci_enable_device(dev->pdev);
  1732. if (r) {
  1733. if (fbcon)
  1734. console_unlock();
  1735. return r;
  1736. }
  1737. }
  1738. /* post card */
  1739. if (!amdgpu_card_posted(adev) || !resume) {
  1740. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1741. if (r)
  1742. DRM_ERROR("amdgpu asic init failed\n");
  1743. }
  1744. r = amdgpu_resume(adev);
  1745. if (r)
  1746. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  1747. amdgpu_fence_driver_resume(adev);
  1748. if (resume) {
  1749. r = amdgpu_ib_ring_tests(adev);
  1750. if (r)
  1751. DRM_ERROR("ib ring test failed (%d).\n", r);
  1752. }
  1753. r = amdgpu_late_init(adev);
  1754. if (r)
  1755. return r;
  1756. /* pin cursors */
  1757. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1758. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1759. if (amdgpu_crtc->cursor_bo) {
  1760. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  1761. r = amdgpu_bo_reserve(aobj, false);
  1762. if (r == 0) {
  1763. r = amdgpu_bo_pin(aobj,
  1764. AMDGPU_GEM_DOMAIN_VRAM,
  1765. &amdgpu_crtc->cursor_addr);
  1766. if (r != 0)
  1767. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  1768. amdgpu_bo_unreserve(aobj);
  1769. }
  1770. }
  1771. }
  1772. /* blat the mode back in */
  1773. if (fbcon) {
  1774. drm_helper_resume_force_mode(dev);
  1775. /* turn on display hw */
  1776. drm_modeset_lock_all(dev);
  1777. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1778. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  1779. }
  1780. drm_modeset_unlock_all(dev);
  1781. }
  1782. drm_kms_helper_poll_enable(dev);
  1783. /*
  1784. * Most of the connector probing functions try to acquire runtime pm
  1785. * refs to ensure that the GPU is powered on when connector polling is
  1786. * performed. Since we're calling this from a runtime PM callback,
  1787. * trying to acquire rpm refs will cause us to deadlock.
  1788. *
  1789. * Since we're guaranteed to be holding the rpm lock, it's safe to
  1790. * temporarily disable the rpm helpers so this doesn't deadlock us.
  1791. */
  1792. #ifdef CONFIG_PM
  1793. dev->dev->power.disable_depth++;
  1794. #endif
  1795. drm_helper_hpd_irq_event(dev);
  1796. #ifdef CONFIG_PM
  1797. dev->dev->power.disable_depth--;
  1798. #endif
  1799. if (fbcon) {
  1800. amdgpu_fbdev_set_suspend(adev, 0);
  1801. console_unlock();
  1802. }
  1803. return 0;
  1804. }
  1805. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  1806. {
  1807. int i;
  1808. bool asic_hang = false;
  1809. for (i = 0; i < adev->num_ip_blocks; i++) {
  1810. if (!adev->ip_block_status[i].valid)
  1811. continue;
  1812. if (adev->ip_blocks[i].funcs->check_soft_reset)
  1813. adev->ip_blocks[i].funcs->check_soft_reset(adev);
  1814. if (adev->ip_block_status[i].hang) {
  1815. DRM_INFO("IP block:%d is hang!\n", i);
  1816. asic_hang = true;
  1817. }
  1818. }
  1819. return asic_hang;
  1820. }
  1821. int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  1822. {
  1823. int i, r = 0;
  1824. for (i = 0; i < adev->num_ip_blocks; i++) {
  1825. if (!adev->ip_block_status[i].valid)
  1826. continue;
  1827. if (adev->ip_block_status[i].hang &&
  1828. adev->ip_blocks[i].funcs->pre_soft_reset) {
  1829. r = adev->ip_blocks[i].funcs->pre_soft_reset(adev);
  1830. if (r)
  1831. return r;
  1832. }
  1833. }
  1834. return 0;
  1835. }
  1836. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  1837. {
  1838. if (adev->ip_block_status[AMD_IP_BLOCK_TYPE_GMC].hang ||
  1839. adev->ip_block_status[AMD_IP_BLOCK_TYPE_SMC].hang ||
  1840. adev->ip_block_status[AMD_IP_BLOCK_TYPE_ACP].hang ||
  1841. adev->ip_block_status[AMD_IP_BLOCK_TYPE_DCE].hang) {
  1842. DRM_INFO("Some block need full reset!\n");
  1843. return true;
  1844. }
  1845. return false;
  1846. }
  1847. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  1848. {
  1849. int i, r = 0;
  1850. for (i = 0; i < adev->num_ip_blocks; i++) {
  1851. if (!adev->ip_block_status[i].valid)
  1852. continue;
  1853. if (adev->ip_block_status[i].hang &&
  1854. adev->ip_blocks[i].funcs->soft_reset) {
  1855. r = adev->ip_blocks[i].funcs->soft_reset(adev);
  1856. if (r)
  1857. return r;
  1858. }
  1859. }
  1860. return 0;
  1861. }
  1862. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  1863. {
  1864. int i, r = 0;
  1865. for (i = 0; i < adev->num_ip_blocks; i++) {
  1866. if (!adev->ip_block_status[i].valid)
  1867. continue;
  1868. if (adev->ip_block_status[i].hang &&
  1869. adev->ip_blocks[i].funcs->post_soft_reset)
  1870. r = adev->ip_blocks[i].funcs->post_soft_reset(adev);
  1871. if (r)
  1872. return r;
  1873. }
  1874. return 0;
  1875. }
  1876. bool amdgpu_need_backup(struct amdgpu_device *adev)
  1877. {
  1878. if (adev->flags & AMD_IS_APU)
  1879. return false;
  1880. return amdgpu_lockup_timeout > 0 ? true : false;
  1881. }
  1882. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  1883. struct amdgpu_ring *ring,
  1884. struct amdgpu_bo *bo,
  1885. struct fence **fence)
  1886. {
  1887. uint32_t domain;
  1888. int r;
  1889. if (!bo->shadow)
  1890. return 0;
  1891. r = amdgpu_bo_reserve(bo, false);
  1892. if (r)
  1893. return r;
  1894. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  1895. /* if bo has been evicted, then no need to recover */
  1896. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  1897. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  1898. NULL, fence, true);
  1899. if (r) {
  1900. DRM_ERROR("recover page table failed!\n");
  1901. goto err;
  1902. }
  1903. }
  1904. err:
  1905. amdgpu_bo_unreserve(bo);
  1906. return r;
  1907. }
  1908. /**
  1909. * amdgpu_gpu_reset - reset the asic
  1910. *
  1911. * @adev: amdgpu device pointer
  1912. *
  1913. * Attempt the reset the GPU if it has hung (all asics).
  1914. * Returns 0 for success or an error on failure.
  1915. */
  1916. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  1917. {
  1918. int i, r;
  1919. int resched;
  1920. bool need_full_reset;
  1921. if (!amdgpu_check_soft_reset(adev)) {
  1922. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  1923. return 0;
  1924. }
  1925. atomic_inc(&adev->gpu_reset_counter);
  1926. /* block TTM */
  1927. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  1928. /* block scheduler */
  1929. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  1930. struct amdgpu_ring *ring = adev->rings[i];
  1931. if (!ring)
  1932. continue;
  1933. kthread_park(ring->sched.thread);
  1934. amd_sched_hw_job_reset(&ring->sched);
  1935. }
  1936. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  1937. amdgpu_fence_driver_force_completion(adev);
  1938. need_full_reset = amdgpu_need_full_reset(adev);
  1939. if (!need_full_reset) {
  1940. amdgpu_pre_soft_reset(adev);
  1941. r = amdgpu_soft_reset(adev);
  1942. amdgpu_post_soft_reset(adev);
  1943. if (r || amdgpu_check_soft_reset(adev)) {
  1944. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  1945. need_full_reset = true;
  1946. }
  1947. }
  1948. if (need_full_reset) {
  1949. /* save scratch */
  1950. amdgpu_atombios_scratch_regs_save(adev);
  1951. r = amdgpu_suspend(adev);
  1952. retry:
  1953. /* Disable fb access */
  1954. if (adev->mode_info.num_crtc) {
  1955. struct amdgpu_mode_mc_save save;
  1956. amdgpu_display_stop_mc_access(adev, &save);
  1957. amdgpu_wait_for_idle(adev, AMD_IP_BLOCK_TYPE_GMC);
  1958. }
  1959. r = amdgpu_asic_reset(adev);
  1960. /* post card */
  1961. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1962. if (!r) {
  1963. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  1964. r = amdgpu_resume(adev);
  1965. }
  1966. /* restore scratch */
  1967. amdgpu_atombios_scratch_regs_restore(adev);
  1968. }
  1969. if (!r) {
  1970. amdgpu_irq_gpu_reset_resume_helper(adev);
  1971. if (need_full_reset && amdgpu_need_backup(adev)) {
  1972. r = amdgpu_ttm_recover_gart(adev);
  1973. if (r)
  1974. DRM_ERROR("gart recovery failed!!!\n");
  1975. }
  1976. r = amdgpu_ib_ring_tests(adev);
  1977. if (r) {
  1978. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  1979. r = amdgpu_suspend(adev);
  1980. need_full_reset = true;
  1981. goto retry;
  1982. }
  1983. /**
  1984. * recovery vm page tables, since we cannot depend on VRAM is
  1985. * consistent after gpu full reset.
  1986. */
  1987. if (need_full_reset && amdgpu_need_backup(adev)) {
  1988. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1989. struct amdgpu_bo *bo, *tmp;
  1990. struct fence *fence = NULL, *next = NULL;
  1991. DRM_INFO("recover vram bo from shadow\n");
  1992. mutex_lock(&adev->shadow_list_lock);
  1993. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  1994. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  1995. if (fence) {
  1996. r = fence_wait(fence, false);
  1997. if (r) {
  1998. WARN(r, "recovery from shadow isn't comleted\n");
  1999. break;
  2000. }
  2001. }
  2002. fence_put(fence);
  2003. fence = next;
  2004. }
  2005. mutex_unlock(&adev->shadow_list_lock);
  2006. if (fence) {
  2007. r = fence_wait(fence, false);
  2008. if (r)
  2009. WARN(r, "recovery from shadow isn't comleted\n");
  2010. }
  2011. fence_put(fence);
  2012. }
  2013. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2014. struct amdgpu_ring *ring = adev->rings[i];
  2015. if (!ring)
  2016. continue;
  2017. amd_sched_job_recovery(&ring->sched);
  2018. kthread_unpark(ring->sched.thread);
  2019. }
  2020. } else {
  2021. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2022. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2023. if (adev->rings[i]) {
  2024. kthread_unpark(adev->rings[i]->sched.thread);
  2025. }
  2026. }
  2027. }
  2028. drm_helper_resume_force_mode(adev->ddev);
  2029. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2030. if (r) {
  2031. /* bad news, how to tell it to userspace ? */
  2032. dev_info(adev->dev, "GPU reset failed\n");
  2033. }
  2034. return r;
  2035. }
  2036. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2037. {
  2038. u32 mask;
  2039. int ret;
  2040. if (amdgpu_pcie_gen_cap)
  2041. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2042. if (amdgpu_pcie_lane_cap)
  2043. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2044. /* covers APUs as well */
  2045. if (pci_is_root_bus(adev->pdev->bus)) {
  2046. if (adev->pm.pcie_gen_mask == 0)
  2047. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2048. if (adev->pm.pcie_mlw_mask == 0)
  2049. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2050. return;
  2051. }
  2052. if (adev->pm.pcie_gen_mask == 0) {
  2053. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2054. if (!ret) {
  2055. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2056. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2057. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2058. if (mask & DRM_PCIE_SPEED_25)
  2059. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2060. if (mask & DRM_PCIE_SPEED_50)
  2061. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2062. if (mask & DRM_PCIE_SPEED_80)
  2063. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2064. } else {
  2065. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2066. }
  2067. }
  2068. if (adev->pm.pcie_mlw_mask == 0) {
  2069. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2070. if (!ret) {
  2071. switch (mask) {
  2072. case 32:
  2073. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2074. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2075. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2076. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2077. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2078. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2079. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2080. break;
  2081. case 16:
  2082. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2083. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2084. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2085. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2086. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2087. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2088. break;
  2089. case 12:
  2090. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2091. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2092. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2093. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2094. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2095. break;
  2096. case 8:
  2097. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2098. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2099. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2100. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2101. break;
  2102. case 4:
  2103. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2104. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2105. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2106. break;
  2107. case 2:
  2108. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2109. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2110. break;
  2111. case 1:
  2112. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2113. break;
  2114. default:
  2115. break;
  2116. }
  2117. } else {
  2118. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2119. }
  2120. }
  2121. }
  2122. /*
  2123. * Debugfs
  2124. */
  2125. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2126. const struct drm_info_list *files,
  2127. unsigned nfiles)
  2128. {
  2129. unsigned i;
  2130. for (i = 0; i < adev->debugfs_count; i++) {
  2131. if (adev->debugfs[i].files == files) {
  2132. /* Already registered */
  2133. return 0;
  2134. }
  2135. }
  2136. i = adev->debugfs_count + 1;
  2137. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2138. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2139. DRM_ERROR("Report so we increase "
  2140. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2141. return -EINVAL;
  2142. }
  2143. adev->debugfs[adev->debugfs_count].files = files;
  2144. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2145. adev->debugfs_count = i;
  2146. #if defined(CONFIG_DEBUG_FS)
  2147. drm_debugfs_create_files(files, nfiles,
  2148. adev->ddev->control->debugfs_root,
  2149. adev->ddev->control);
  2150. drm_debugfs_create_files(files, nfiles,
  2151. adev->ddev->primary->debugfs_root,
  2152. adev->ddev->primary);
  2153. #endif
  2154. return 0;
  2155. }
  2156. static void amdgpu_debugfs_remove_files(struct amdgpu_device *adev)
  2157. {
  2158. #if defined(CONFIG_DEBUG_FS)
  2159. unsigned i;
  2160. for (i = 0; i < adev->debugfs_count; i++) {
  2161. drm_debugfs_remove_files(adev->debugfs[i].files,
  2162. adev->debugfs[i].num_files,
  2163. adev->ddev->control);
  2164. drm_debugfs_remove_files(adev->debugfs[i].files,
  2165. adev->debugfs[i].num_files,
  2166. adev->ddev->primary);
  2167. }
  2168. #endif
  2169. }
  2170. #if defined(CONFIG_DEBUG_FS)
  2171. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2172. size_t size, loff_t *pos)
  2173. {
  2174. struct amdgpu_device *adev = f->f_inode->i_private;
  2175. ssize_t result = 0;
  2176. int r;
  2177. bool pm_pg_lock, use_bank;
  2178. unsigned instance_bank, sh_bank, se_bank;
  2179. if (size & 0x3 || *pos & 0x3)
  2180. return -EINVAL;
  2181. /* are we reading registers for which a PG lock is necessary? */
  2182. pm_pg_lock = (*pos >> 23) & 1;
  2183. if (*pos & (1ULL << 62)) {
  2184. se_bank = (*pos >> 24) & 0x3FF;
  2185. sh_bank = (*pos >> 34) & 0x3FF;
  2186. instance_bank = (*pos >> 44) & 0x3FF;
  2187. use_bank = 1;
  2188. } else {
  2189. use_bank = 0;
  2190. }
  2191. *pos &= 0x3FFFF;
  2192. if (use_bank) {
  2193. if (sh_bank >= adev->gfx.config.max_sh_per_se ||
  2194. se_bank >= adev->gfx.config.max_shader_engines)
  2195. return -EINVAL;
  2196. mutex_lock(&adev->grbm_idx_mutex);
  2197. amdgpu_gfx_select_se_sh(adev, se_bank,
  2198. sh_bank, instance_bank);
  2199. }
  2200. if (pm_pg_lock)
  2201. mutex_lock(&adev->pm.mutex);
  2202. while (size) {
  2203. uint32_t value;
  2204. if (*pos > adev->rmmio_size)
  2205. goto end;
  2206. value = RREG32(*pos >> 2);
  2207. r = put_user(value, (uint32_t *)buf);
  2208. if (r) {
  2209. result = r;
  2210. goto end;
  2211. }
  2212. result += 4;
  2213. buf += 4;
  2214. *pos += 4;
  2215. size -= 4;
  2216. }
  2217. end:
  2218. if (use_bank) {
  2219. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2220. mutex_unlock(&adev->grbm_idx_mutex);
  2221. }
  2222. if (pm_pg_lock)
  2223. mutex_unlock(&adev->pm.mutex);
  2224. return result;
  2225. }
  2226. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2227. size_t size, loff_t *pos)
  2228. {
  2229. struct amdgpu_device *adev = f->f_inode->i_private;
  2230. ssize_t result = 0;
  2231. int r;
  2232. if (size & 0x3 || *pos & 0x3)
  2233. return -EINVAL;
  2234. while (size) {
  2235. uint32_t value;
  2236. if (*pos > adev->rmmio_size)
  2237. return result;
  2238. r = get_user(value, (uint32_t *)buf);
  2239. if (r)
  2240. return r;
  2241. WREG32(*pos >> 2, value);
  2242. result += 4;
  2243. buf += 4;
  2244. *pos += 4;
  2245. size -= 4;
  2246. }
  2247. return result;
  2248. }
  2249. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2250. size_t size, loff_t *pos)
  2251. {
  2252. struct amdgpu_device *adev = f->f_inode->i_private;
  2253. ssize_t result = 0;
  2254. int r;
  2255. if (size & 0x3 || *pos & 0x3)
  2256. return -EINVAL;
  2257. while (size) {
  2258. uint32_t value;
  2259. value = RREG32_PCIE(*pos >> 2);
  2260. r = put_user(value, (uint32_t *)buf);
  2261. if (r)
  2262. return r;
  2263. result += 4;
  2264. buf += 4;
  2265. *pos += 4;
  2266. size -= 4;
  2267. }
  2268. return result;
  2269. }
  2270. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2271. size_t size, loff_t *pos)
  2272. {
  2273. struct amdgpu_device *adev = f->f_inode->i_private;
  2274. ssize_t result = 0;
  2275. int r;
  2276. if (size & 0x3 || *pos & 0x3)
  2277. return -EINVAL;
  2278. while (size) {
  2279. uint32_t value;
  2280. r = get_user(value, (uint32_t *)buf);
  2281. if (r)
  2282. return r;
  2283. WREG32_PCIE(*pos >> 2, value);
  2284. result += 4;
  2285. buf += 4;
  2286. *pos += 4;
  2287. size -= 4;
  2288. }
  2289. return result;
  2290. }
  2291. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2292. size_t size, loff_t *pos)
  2293. {
  2294. struct amdgpu_device *adev = f->f_inode->i_private;
  2295. ssize_t result = 0;
  2296. int r;
  2297. if (size & 0x3 || *pos & 0x3)
  2298. return -EINVAL;
  2299. while (size) {
  2300. uint32_t value;
  2301. value = RREG32_DIDT(*pos >> 2);
  2302. r = put_user(value, (uint32_t *)buf);
  2303. if (r)
  2304. return r;
  2305. result += 4;
  2306. buf += 4;
  2307. *pos += 4;
  2308. size -= 4;
  2309. }
  2310. return result;
  2311. }
  2312. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2313. size_t size, loff_t *pos)
  2314. {
  2315. struct amdgpu_device *adev = f->f_inode->i_private;
  2316. ssize_t result = 0;
  2317. int r;
  2318. if (size & 0x3 || *pos & 0x3)
  2319. return -EINVAL;
  2320. while (size) {
  2321. uint32_t value;
  2322. r = get_user(value, (uint32_t *)buf);
  2323. if (r)
  2324. return r;
  2325. WREG32_DIDT(*pos >> 2, value);
  2326. result += 4;
  2327. buf += 4;
  2328. *pos += 4;
  2329. size -= 4;
  2330. }
  2331. return result;
  2332. }
  2333. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2334. size_t size, loff_t *pos)
  2335. {
  2336. struct amdgpu_device *adev = f->f_inode->i_private;
  2337. ssize_t result = 0;
  2338. int r;
  2339. if (size & 0x3 || *pos & 0x3)
  2340. return -EINVAL;
  2341. while (size) {
  2342. uint32_t value;
  2343. value = RREG32_SMC(*pos);
  2344. r = put_user(value, (uint32_t *)buf);
  2345. if (r)
  2346. return r;
  2347. result += 4;
  2348. buf += 4;
  2349. *pos += 4;
  2350. size -= 4;
  2351. }
  2352. return result;
  2353. }
  2354. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  2355. size_t size, loff_t *pos)
  2356. {
  2357. struct amdgpu_device *adev = f->f_inode->i_private;
  2358. ssize_t result = 0;
  2359. int r;
  2360. if (size & 0x3 || *pos & 0x3)
  2361. return -EINVAL;
  2362. while (size) {
  2363. uint32_t value;
  2364. r = get_user(value, (uint32_t *)buf);
  2365. if (r)
  2366. return r;
  2367. WREG32_SMC(*pos, value);
  2368. result += 4;
  2369. buf += 4;
  2370. *pos += 4;
  2371. size -= 4;
  2372. }
  2373. return result;
  2374. }
  2375. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  2376. size_t size, loff_t *pos)
  2377. {
  2378. struct amdgpu_device *adev = f->f_inode->i_private;
  2379. ssize_t result = 0;
  2380. int r;
  2381. uint32_t *config, no_regs = 0;
  2382. if (size & 0x3 || *pos & 0x3)
  2383. return -EINVAL;
  2384. config = kmalloc(256 * sizeof(*config), GFP_KERNEL);
  2385. if (!config)
  2386. return -ENOMEM;
  2387. /* version, increment each time something is added */
  2388. config[no_regs++] = 2;
  2389. config[no_regs++] = adev->gfx.config.max_shader_engines;
  2390. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  2391. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  2392. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  2393. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  2394. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  2395. config[no_regs++] = adev->gfx.config.max_gprs;
  2396. config[no_regs++] = adev->gfx.config.max_gs_threads;
  2397. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  2398. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  2399. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  2400. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  2401. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  2402. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  2403. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  2404. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  2405. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  2406. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  2407. config[no_regs++] = adev->gfx.config.num_gpus;
  2408. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  2409. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  2410. config[no_regs++] = adev->gfx.config.gb_addr_config;
  2411. config[no_regs++] = adev->gfx.config.num_rbs;
  2412. /* rev==1 */
  2413. config[no_regs++] = adev->rev_id;
  2414. config[no_regs++] = adev->pg_flags;
  2415. config[no_regs++] = adev->cg_flags;
  2416. /* rev==2 */
  2417. config[no_regs++] = adev->family;
  2418. config[no_regs++] = adev->external_rev_id;
  2419. while (size && (*pos < no_regs * 4)) {
  2420. uint32_t value;
  2421. value = config[*pos >> 2];
  2422. r = put_user(value, (uint32_t *)buf);
  2423. if (r) {
  2424. kfree(config);
  2425. return r;
  2426. }
  2427. result += 4;
  2428. buf += 4;
  2429. *pos += 4;
  2430. size -= 4;
  2431. }
  2432. kfree(config);
  2433. return result;
  2434. }
  2435. static const struct file_operations amdgpu_debugfs_regs_fops = {
  2436. .owner = THIS_MODULE,
  2437. .read = amdgpu_debugfs_regs_read,
  2438. .write = amdgpu_debugfs_regs_write,
  2439. .llseek = default_llseek
  2440. };
  2441. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  2442. .owner = THIS_MODULE,
  2443. .read = amdgpu_debugfs_regs_didt_read,
  2444. .write = amdgpu_debugfs_regs_didt_write,
  2445. .llseek = default_llseek
  2446. };
  2447. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  2448. .owner = THIS_MODULE,
  2449. .read = amdgpu_debugfs_regs_pcie_read,
  2450. .write = amdgpu_debugfs_regs_pcie_write,
  2451. .llseek = default_llseek
  2452. };
  2453. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  2454. .owner = THIS_MODULE,
  2455. .read = amdgpu_debugfs_regs_smc_read,
  2456. .write = amdgpu_debugfs_regs_smc_write,
  2457. .llseek = default_llseek
  2458. };
  2459. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  2460. .owner = THIS_MODULE,
  2461. .read = amdgpu_debugfs_gca_config_read,
  2462. .llseek = default_llseek
  2463. };
  2464. static const struct file_operations *debugfs_regs[] = {
  2465. &amdgpu_debugfs_regs_fops,
  2466. &amdgpu_debugfs_regs_didt_fops,
  2467. &amdgpu_debugfs_regs_pcie_fops,
  2468. &amdgpu_debugfs_regs_smc_fops,
  2469. &amdgpu_debugfs_gca_config_fops,
  2470. };
  2471. static const char *debugfs_regs_names[] = {
  2472. "amdgpu_regs",
  2473. "amdgpu_regs_didt",
  2474. "amdgpu_regs_pcie",
  2475. "amdgpu_regs_smc",
  2476. "amdgpu_gca_config",
  2477. };
  2478. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  2479. {
  2480. struct drm_minor *minor = adev->ddev->primary;
  2481. struct dentry *ent, *root = minor->debugfs_root;
  2482. unsigned i, j;
  2483. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  2484. ent = debugfs_create_file(debugfs_regs_names[i],
  2485. S_IFREG | S_IRUGO, root,
  2486. adev, debugfs_regs[i]);
  2487. if (IS_ERR(ent)) {
  2488. for (j = 0; j < i; j++) {
  2489. debugfs_remove(adev->debugfs_regs[i]);
  2490. adev->debugfs_regs[i] = NULL;
  2491. }
  2492. return PTR_ERR(ent);
  2493. }
  2494. if (!i)
  2495. i_size_write(ent->d_inode, adev->rmmio_size);
  2496. adev->debugfs_regs[i] = ent;
  2497. }
  2498. return 0;
  2499. }
  2500. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  2501. {
  2502. unsigned i;
  2503. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  2504. if (adev->debugfs_regs[i]) {
  2505. debugfs_remove(adev->debugfs_regs[i]);
  2506. adev->debugfs_regs[i] = NULL;
  2507. }
  2508. }
  2509. }
  2510. int amdgpu_debugfs_init(struct drm_minor *minor)
  2511. {
  2512. return 0;
  2513. }
  2514. void amdgpu_debugfs_cleanup(struct drm_minor *minor)
  2515. {
  2516. }
  2517. #else
  2518. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  2519. {
  2520. return 0;
  2521. }
  2522. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  2523. #endif