amdgpu_pm.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844
  1. /*
  2. * Copyright 2017 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Rafał Miłecki <zajec5@gmail.com>
  23. * Alex Deucher <alexdeucher@gmail.com>
  24. */
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_drv.h"
  28. #include "amdgpu_pm.h"
  29. #include "amdgpu_dpm.h"
  30. #include "atom.h"
  31. #include <linux/power_supply.h>
  32. #include <linux/hwmon.h>
  33. #include <linux/hwmon-sysfs.h>
  34. static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev);
  35. static const struct cg_flag_name clocks[] = {
  36. {AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"},
  37. {AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"},
  38. {AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"},
  39. {AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"},
  40. {AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"},
  41. {AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"},
  42. {AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"},
  43. {AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"},
  44. {AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"},
  45. {AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"},
  46. {AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"},
  47. {AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"},
  48. {AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"},
  49. {AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"},
  50. {AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"},
  51. {AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"},
  52. {AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"},
  53. {AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"},
  54. {AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"},
  55. {AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"},
  56. {AMD_CG_SUPPORT_DRM_MGCG, "Digital Right Management Medium Grain Clock Gating"},
  57. {AMD_CG_SUPPORT_DRM_LS, "Digital Right Management Light Sleep"},
  58. {AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"},
  59. {AMD_CG_SUPPORT_DF_MGCG, "Data Fabric Medium Grain Clock Gating"},
  60. {0, NULL},
  61. };
  62. void amdgpu_pm_acpi_event_handler(struct amdgpu_device *adev)
  63. {
  64. if (adev->pm.dpm_enabled) {
  65. mutex_lock(&adev->pm.mutex);
  66. if (power_supply_is_system_supplied() > 0)
  67. adev->pm.dpm.ac_power = true;
  68. else
  69. adev->pm.dpm.ac_power = false;
  70. if (adev->powerplay.pp_funcs->enable_bapm)
  71. amdgpu_dpm_enable_bapm(adev, adev->pm.dpm.ac_power);
  72. mutex_unlock(&adev->pm.mutex);
  73. }
  74. }
  75. static ssize_t amdgpu_get_dpm_state(struct device *dev,
  76. struct device_attribute *attr,
  77. char *buf)
  78. {
  79. struct drm_device *ddev = dev_get_drvdata(dev);
  80. struct amdgpu_device *adev = ddev->dev_private;
  81. enum amd_pm_state_type pm;
  82. if (adev->powerplay.pp_funcs->get_current_power_state)
  83. pm = amdgpu_dpm_get_current_power_state(adev);
  84. else
  85. pm = adev->pm.dpm.user_state;
  86. return snprintf(buf, PAGE_SIZE, "%s\n",
  87. (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
  88. (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
  89. }
  90. static ssize_t amdgpu_set_dpm_state(struct device *dev,
  91. struct device_attribute *attr,
  92. const char *buf,
  93. size_t count)
  94. {
  95. struct drm_device *ddev = dev_get_drvdata(dev);
  96. struct amdgpu_device *adev = ddev->dev_private;
  97. enum amd_pm_state_type state;
  98. if (strncmp("battery", buf, strlen("battery")) == 0)
  99. state = POWER_STATE_TYPE_BATTERY;
  100. else if (strncmp("balanced", buf, strlen("balanced")) == 0)
  101. state = POWER_STATE_TYPE_BALANCED;
  102. else if (strncmp("performance", buf, strlen("performance")) == 0)
  103. state = POWER_STATE_TYPE_PERFORMANCE;
  104. else {
  105. count = -EINVAL;
  106. goto fail;
  107. }
  108. if (adev->powerplay.pp_funcs->dispatch_tasks) {
  109. amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_ENABLE_USER_STATE, &state);
  110. } else {
  111. mutex_lock(&adev->pm.mutex);
  112. adev->pm.dpm.user_state = state;
  113. mutex_unlock(&adev->pm.mutex);
  114. /* Can't set dpm state when the card is off */
  115. if (!(adev->flags & AMD_IS_PX) ||
  116. (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
  117. amdgpu_pm_compute_clocks(adev);
  118. }
  119. fail:
  120. return count;
  121. }
  122. static ssize_t amdgpu_get_dpm_forced_performance_level(struct device *dev,
  123. struct device_attribute *attr,
  124. char *buf)
  125. {
  126. struct drm_device *ddev = dev_get_drvdata(dev);
  127. struct amdgpu_device *adev = ddev->dev_private;
  128. enum amd_dpm_forced_level level = 0xff;
  129. if ((adev->flags & AMD_IS_PX) &&
  130. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  131. return snprintf(buf, PAGE_SIZE, "off\n");
  132. if (adev->powerplay.pp_funcs->get_performance_level)
  133. level = amdgpu_dpm_get_performance_level(adev);
  134. else
  135. level = adev->pm.dpm.forced_level;
  136. return snprintf(buf, PAGE_SIZE, "%s\n",
  137. (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
  138. (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
  139. (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
  140. (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" :
  141. (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" :
  142. (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" :
  143. (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" :
  144. (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" :
  145. "unknown");
  146. }
  147. static ssize_t amdgpu_set_dpm_forced_performance_level(struct device *dev,
  148. struct device_attribute *attr,
  149. const char *buf,
  150. size_t count)
  151. {
  152. struct drm_device *ddev = dev_get_drvdata(dev);
  153. struct amdgpu_device *adev = ddev->dev_private;
  154. enum amd_dpm_forced_level level;
  155. enum amd_dpm_forced_level current_level = 0xff;
  156. int ret = 0;
  157. /* Can't force performance level when the card is off */
  158. if ((adev->flags & AMD_IS_PX) &&
  159. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  160. return -EINVAL;
  161. if (adev->powerplay.pp_funcs->get_performance_level)
  162. current_level = amdgpu_dpm_get_performance_level(adev);
  163. if (strncmp("low", buf, strlen("low")) == 0) {
  164. level = AMD_DPM_FORCED_LEVEL_LOW;
  165. } else if (strncmp("high", buf, strlen("high")) == 0) {
  166. level = AMD_DPM_FORCED_LEVEL_HIGH;
  167. } else if (strncmp("auto", buf, strlen("auto")) == 0) {
  168. level = AMD_DPM_FORCED_LEVEL_AUTO;
  169. } else if (strncmp("manual", buf, strlen("manual")) == 0) {
  170. level = AMD_DPM_FORCED_LEVEL_MANUAL;
  171. } else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) {
  172. level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT;
  173. } else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) {
  174. level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD;
  175. } else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) {
  176. level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK;
  177. } else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) {
  178. level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK;
  179. } else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) {
  180. level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;
  181. } else {
  182. count = -EINVAL;
  183. goto fail;
  184. }
  185. if (current_level == level)
  186. return count;
  187. if (adev->powerplay.pp_funcs->force_performance_level) {
  188. mutex_lock(&adev->pm.mutex);
  189. if (adev->pm.dpm.thermal_active) {
  190. count = -EINVAL;
  191. mutex_unlock(&adev->pm.mutex);
  192. goto fail;
  193. }
  194. ret = amdgpu_dpm_force_performance_level(adev, level);
  195. if (ret)
  196. count = -EINVAL;
  197. else
  198. adev->pm.dpm.forced_level = level;
  199. mutex_unlock(&adev->pm.mutex);
  200. }
  201. fail:
  202. return count;
  203. }
  204. static ssize_t amdgpu_get_pp_num_states(struct device *dev,
  205. struct device_attribute *attr,
  206. char *buf)
  207. {
  208. struct drm_device *ddev = dev_get_drvdata(dev);
  209. struct amdgpu_device *adev = ddev->dev_private;
  210. struct pp_states_info data;
  211. int i, buf_len;
  212. if (adev->powerplay.pp_funcs->get_pp_num_states)
  213. amdgpu_dpm_get_pp_num_states(adev, &data);
  214. buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums);
  215. for (i = 0; i < data.nums; i++)
  216. buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i,
  217. (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
  218. (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
  219. (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
  220. (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
  221. return buf_len;
  222. }
  223. static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
  224. struct device_attribute *attr,
  225. char *buf)
  226. {
  227. struct drm_device *ddev = dev_get_drvdata(dev);
  228. struct amdgpu_device *adev = ddev->dev_private;
  229. struct pp_states_info data;
  230. enum amd_pm_state_type pm = 0;
  231. int i = 0;
  232. if (adev->powerplay.pp_funcs->get_current_power_state
  233. && adev->powerplay.pp_funcs->get_pp_num_states) {
  234. pm = amdgpu_dpm_get_current_power_state(adev);
  235. amdgpu_dpm_get_pp_num_states(adev, &data);
  236. for (i = 0; i < data.nums; i++) {
  237. if (pm == data.states[i])
  238. break;
  239. }
  240. if (i == data.nums)
  241. i = -EINVAL;
  242. }
  243. return snprintf(buf, PAGE_SIZE, "%d\n", i);
  244. }
  245. static ssize_t amdgpu_get_pp_force_state(struct device *dev,
  246. struct device_attribute *attr,
  247. char *buf)
  248. {
  249. struct drm_device *ddev = dev_get_drvdata(dev);
  250. struct amdgpu_device *adev = ddev->dev_private;
  251. if (adev->pp_force_state_enabled)
  252. return amdgpu_get_pp_cur_state(dev, attr, buf);
  253. else
  254. return snprintf(buf, PAGE_SIZE, "\n");
  255. }
  256. static ssize_t amdgpu_set_pp_force_state(struct device *dev,
  257. struct device_attribute *attr,
  258. const char *buf,
  259. size_t count)
  260. {
  261. struct drm_device *ddev = dev_get_drvdata(dev);
  262. struct amdgpu_device *adev = ddev->dev_private;
  263. enum amd_pm_state_type state = 0;
  264. unsigned long idx;
  265. int ret;
  266. if (strlen(buf) == 1)
  267. adev->pp_force_state_enabled = false;
  268. else if (adev->powerplay.pp_funcs->dispatch_tasks &&
  269. adev->powerplay.pp_funcs->get_pp_num_states) {
  270. struct pp_states_info data;
  271. ret = kstrtoul(buf, 0, &idx);
  272. if (ret || idx >= ARRAY_SIZE(data.states)) {
  273. count = -EINVAL;
  274. goto fail;
  275. }
  276. amdgpu_dpm_get_pp_num_states(adev, &data);
  277. state = data.states[idx];
  278. /* only set user selected power states */
  279. if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
  280. state != POWER_STATE_TYPE_DEFAULT) {
  281. amdgpu_dpm_dispatch_task(adev,
  282. AMD_PP_TASK_ENABLE_USER_STATE, &state);
  283. adev->pp_force_state_enabled = true;
  284. }
  285. }
  286. fail:
  287. return count;
  288. }
  289. static ssize_t amdgpu_get_pp_table(struct device *dev,
  290. struct device_attribute *attr,
  291. char *buf)
  292. {
  293. struct drm_device *ddev = dev_get_drvdata(dev);
  294. struct amdgpu_device *adev = ddev->dev_private;
  295. char *table = NULL;
  296. int size;
  297. if (adev->powerplay.pp_funcs->get_pp_table)
  298. size = amdgpu_dpm_get_pp_table(adev, &table);
  299. else
  300. return 0;
  301. if (size >= PAGE_SIZE)
  302. size = PAGE_SIZE - 1;
  303. memcpy(buf, table, size);
  304. return size;
  305. }
  306. static ssize_t amdgpu_set_pp_table(struct device *dev,
  307. struct device_attribute *attr,
  308. const char *buf,
  309. size_t count)
  310. {
  311. struct drm_device *ddev = dev_get_drvdata(dev);
  312. struct amdgpu_device *adev = ddev->dev_private;
  313. if (adev->powerplay.pp_funcs->set_pp_table)
  314. amdgpu_dpm_set_pp_table(adev, buf, count);
  315. return count;
  316. }
  317. static ssize_t amdgpu_set_pp_od_clk_voltage(struct device *dev,
  318. struct device_attribute *attr,
  319. const char *buf,
  320. size_t count)
  321. {
  322. struct drm_device *ddev = dev_get_drvdata(dev);
  323. struct amdgpu_device *adev = ddev->dev_private;
  324. int ret;
  325. uint32_t parameter_size = 0;
  326. long parameter[64];
  327. char buf_cpy[128];
  328. char *tmp_str;
  329. char *sub_str;
  330. const char delimiter[3] = {' ', '\n', '\0'};
  331. uint32_t type;
  332. if (count > 127)
  333. return -EINVAL;
  334. if (*buf == 's')
  335. type = PP_OD_EDIT_SCLK_VDDC_TABLE;
  336. else if (*buf == 'm')
  337. type = PP_OD_EDIT_MCLK_VDDC_TABLE;
  338. else if(*buf == 'r')
  339. type = PP_OD_RESTORE_DEFAULT_TABLE;
  340. else if (*buf == 'c')
  341. type = PP_OD_COMMIT_DPM_TABLE;
  342. else
  343. return -EINVAL;
  344. memcpy(buf_cpy, buf, count+1);
  345. tmp_str = buf_cpy;
  346. while (isspace(*++tmp_str));
  347. while (tmp_str[0]) {
  348. sub_str = strsep(&tmp_str, delimiter);
  349. ret = kstrtol(sub_str, 0, &parameter[parameter_size]);
  350. if (ret)
  351. return -EINVAL;
  352. parameter_size++;
  353. while (isspace(*tmp_str))
  354. tmp_str++;
  355. }
  356. if (adev->powerplay.pp_funcs->odn_edit_dpm_table)
  357. ret = amdgpu_dpm_odn_edit_dpm_table(adev, type,
  358. parameter, parameter_size);
  359. if (ret)
  360. return -EINVAL;
  361. if (type == PP_OD_COMMIT_DPM_TABLE) {
  362. if (adev->powerplay.pp_funcs->dispatch_tasks) {
  363. amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
  364. return count;
  365. } else {
  366. return -EINVAL;
  367. }
  368. }
  369. return count;
  370. }
  371. static ssize_t amdgpu_get_pp_od_clk_voltage(struct device *dev,
  372. struct device_attribute *attr,
  373. char *buf)
  374. {
  375. struct drm_device *ddev = dev_get_drvdata(dev);
  376. struct amdgpu_device *adev = ddev->dev_private;
  377. uint32_t size = 0;
  378. if (adev->powerplay.pp_funcs->print_clock_levels) {
  379. size = amdgpu_dpm_print_clock_levels(adev, OD_SCLK, buf);
  380. size += amdgpu_dpm_print_clock_levels(adev, OD_MCLK, buf+size);
  381. return size;
  382. } else {
  383. return snprintf(buf, PAGE_SIZE, "\n");
  384. }
  385. }
  386. static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
  387. struct device_attribute *attr,
  388. char *buf)
  389. {
  390. struct drm_device *ddev = dev_get_drvdata(dev);
  391. struct amdgpu_device *adev = ddev->dev_private;
  392. if (adev->powerplay.pp_funcs->print_clock_levels)
  393. return amdgpu_dpm_print_clock_levels(adev, PP_SCLK, buf);
  394. else
  395. return snprintf(buf, PAGE_SIZE, "\n");
  396. }
  397. static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
  398. struct device_attribute *attr,
  399. const char *buf,
  400. size_t count)
  401. {
  402. struct drm_device *ddev = dev_get_drvdata(dev);
  403. struct amdgpu_device *adev = ddev->dev_private;
  404. int ret;
  405. long level;
  406. uint32_t i, mask = 0;
  407. char sub_str[2];
  408. for (i = 0; i < strlen(buf); i++) {
  409. if (*(buf + i) == '\n')
  410. continue;
  411. sub_str[0] = *(buf + i);
  412. sub_str[1] = '\0';
  413. ret = kstrtol(sub_str, 0, &level);
  414. if (ret) {
  415. count = -EINVAL;
  416. goto fail;
  417. }
  418. mask |= 1 << level;
  419. }
  420. if (adev->powerplay.pp_funcs->force_clock_level)
  421. amdgpu_dpm_force_clock_level(adev, PP_SCLK, mask);
  422. fail:
  423. return count;
  424. }
  425. static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
  426. struct device_attribute *attr,
  427. char *buf)
  428. {
  429. struct drm_device *ddev = dev_get_drvdata(dev);
  430. struct amdgpu_device *adev = ddev->dev_private;
  431. if (adev->powerplay.pp_funcs->print_clock_levels)
  432. return amdgpu_dpm_print_clock_levels(adev, PP_MCLK, buf);
  433. else
  434. return snprintf(buf, PAGE_SIZE, "\n");
  435. }
  436. static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
  437. struct device_attribute *attr,
  438. const char *buf,
  439. size_t count)
  440. {
  441. struct drm_device *ddev = dev_get_drvdata(dev);
  442. struct amdgpu_device *adev = ddev->dev_private;
  443. int ret;
  444. long level;
  445. uint32_t i, mask = 0;
  446. char sub_str[2];
  447. for (i = 0; i < strlen(buf); i++) {
  448. if (*(buf + i) == '\n')
  449. continue;
  450. sub_str[0] = *(buf + i);
  451. sub_str[1] = '\0';
  452. ret = kstrtol(sub_str, 0, &level);
  453. if (ret) {
  454. count = -EINVAL;
  455. goto fail;
  456. }
  457. mask |= 1 << level;
  458. }
  459. if (adev->powerplay.pp_funcs->force_clock_level)
  460. amdgpu_dpm_force_clock_level(adev, PP_MCLK, mask);
  461. fail:
  462. return count;
  463. }
  464. static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
  465. struct device_attribute *attr,
  466. char *buf)
  467. {
  468. struct drm_device *ddev = dev_get_drvdata(dev);
  469. struct amdgpu_device *adev = ddev->dev_private;
  470. if (adev->powerplay.pp_funcs->print_clock_levels)
  471. return amdgpu_dpm_print_clock_levels(adev, PP_PCIE, buf);
  472. else
  473. return snprintf(buf, PAGE_SIZE, "\n");
  474. }
  475. static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
  476. struct device_attribute *attr,
  477. const char *buf,
  478. size_t count)
  479. {
  480. struct drm_device *ddev = dev_get_drvdata(dev);
  481. struct amdgpu_device *adev = ddev->dev_private;
  482. int ret;
  483. long level;
  484. uint32_t i, mask = 0;
  485. char sub_str[2];
  486. for (i = 0; i < strlen(buf); i++) {
  487. if (*(buf + i) == '\n')
  488. continue;
  489. sub_str[0] = *(buf + i);
  490. sub_str[1] = '\0';
  491. ret = kstrtol(sub_str, 0, &level);
  492. if (ret) {
  493. count = -EINVAL;
  494. goto fail;
  495. }
  496. mask |= 1 << level;
  497. }
  498. if (adev->powerplay.pp_funcs->force_clock_level)
  499. amdgpu_dpm_force_clock_level(adev, PP_PCIE, mask);
  500. fail:
  501. return count;
  502. }
  503. static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
  504. struct device_attribute *attr,
  505. char *buf)
  506. {
  507. struct drm_device *ddev = dev_get_drvdata(dev);
  508. struct amdgpu_device *adev = ddev->dev_private;
  509. uint32_t value = 0;
  510. if (adev->powerplay.pp_funcs->get_sclk_od)
  511. value = amdgpu_dpm_get_sclk_od(adev);
  512. return snprintf(buf, PAGE_SIZE, "%d\n", value);
  513. }
  514. static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
  515. struct device_attribute *attr,
  516. const char *buf,
  517. size_t count)
  518. {
  519. struct drm_device *ddev = dev_get_drvdata(dev);
  520. struct amdgpu_device *adev = ddev->dev_private;
  521. int ret;
  522. long int value;
  523. ret = kstrtol(buf, 0, &value);
  524. if (ret) {
  525. count = -EINVAL;
  526. goto fail;
  527. }
  528. if (adev->powerplay.pp_funcs->set_sclk_od)
  529. amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
  530. if (adev->powerplay.pp_funcs->dispatch_tasks) {
  531. amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
  532. } else {
  533. adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
  534. amdgpu_pm_compute_clocks(adev);
  535. }
  536. fail:
  537. return count;
  538. }
  539. static ssize_t amdgpu_get_pp_mclk_od(struct device *dev,
  540. struct device_attribute *attr,
  541. char *buf)
  542. {
  543. struct drm_device *ddev = dev_get_drvdata(dev);
  544. struct amdgpu_device *adev = ddev->dev_private;
  545. uint32_t value = 0;
  546. if (adev->powerplay.pp_funcs->get_mclk_od)
  547. value = amdgpu_dpm_get_mclk_od(adev);
  548. return snprintf(buf, PAGE_SIZE, "%d\n", value);
  549. }
  550. static ssize_t amdgpu_set_pp_mclk_od(struct device *dev,
  551. struct device_attribute *attr,
  552. const char *buf,
  553. size_t count)
  554. {
  555. struct drm_device *ddev = dev_get_drvdata(dev);
  556. struct amdgpu_device *adev = ddev->dev_private;
  557. int ret;
  558. long int value;
  559. ret = kstrtol(buf, 0, &value);
  560. if (ret) {
  561. count = -EINVAL;
  562. goto fail;
  563. }
  564. if (adev->powerplay.pp_funcs->set_mclk_od)
  565. amdgpu_dpm_set_mclk_od(adev, (uint32_t)value);
  566. if (adev->powerplay.pp_funcs->dispatch_tasks) {
  567. amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
  568. } else {
  569. adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
  570. amdgpu_pm_compute_clocks(adev);
  571. }
  572. fail:
  573. return count;
  574. }
  575. static ssize_t amdgpu_get_pp_power_profile_mode(struct device *dev,
  576. struct device_attribute *attr,
  577. char *buf)
  578. {
  579. struct drm_device *ddev = dev_get_drvdata(dev);
  580. struct amdgpu_device *adev = ddev->dev_private;
  581. if (adev->powerplay.pp_funcs->get_power_profile_mode)
  582. return amdgpu_dpm_get_power_profile_mode(adev, buf);
  583. return snprintf(buf, PAGE_SIZE, "\n");
  584. }
  585. static ssize_t amdgpu_set_pp_power_profile_mode(struct device *dev,
  586. struct device_attribute *attr,
  587. const char *buf,
  588. size_t count)
  589. {
  590. int ret = 0xff;
  591. struct drm_device *ddev = dev_get_drvdata(dev);
  592. struct amdgpu_device *adev = ddev->dev_private;
  593. uint32_t parameter_size = 0;
  594. long parameter[64];
  595. char *sub_str, buf_cpy[128];
  596. char *tmp_str;
  597. uint32_t i = 0;
  598. char tmp[2];
  599. long int profile_mode = 0;
  600. const char delimiter[3] = {' ', '\n', '\0'};
  601. tmp[0] = *(buf);
  602. tmp[1] = '\0';
  603. ret = kstrtol(tmp, 0, &profile_mode);
  604. if (ret)
  605. goto fail;
  606. if (profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) {
  607. if (count < 2 || count > 127)
  608. return -EINVAL;
  609. while (isspace(*++buf))
  610. i++;
  611. memcpy(buf_cpy, buf, count-i);
  612. tmp_str = buf_cpy;
  613. while (tmp_str[0]) {
  614. sub_str = strsep(&tmp_str, delimiter);
  615. ret = kstrtol(sub_str, 0, &parameter[parameter_size]);
  616. if (ret) {
  617. count = -EINVAL;
  618. goto fail;
  619. }
  620. parameter_size++;
  621. while (isspace(*tmp_str))
  622. tmp_str++;
  623. }
  624. }
  625. parameter[parameter_size] = profile_mode;
  626. if (adev->powerplay.pp_funcs->set_power_profile_mode)
  627. ret = amdgpu_dpm_set_power_profile_mode(adev, parameter, parameter_size);
  628. if (!ret)
  629. return count;
  630. fail:
  631. return -EINVAL;
  632. }
  633. static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, amdgpu_get_dpm_state, amdgpu_set_dpm_state);
  634. static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
  635. amdgpu_get_dpm_forced_performance_level,
  636. amdgpu_set_dpm_forced_performance_level);
  637. static DEVICE_ATTR(pp_num_states, S_IRUGO, amdgpu_get_pp_num_states, NULL);
  638. static DEVICE_ATTR(pp_cur_state, S_IRUGO, amdgpu_get_pp_cur_state, NULL);
  639. static DEVICE_ATTR(pp_force_state, S_IRUGO | S_IWUSR,
  640. amdgpu_get_pp_force_state,
  641. amdgpu_set_pp_force_state);
  642. static DEVICE_ATTR(pp_table, S_IRUGO | S_IWUSR,
  643. amdgpu_get_pp_table,
  644. amdgpu_set_pp_table);
  645. static DEVICE_ATTR(pp_dpm_sclk, S_IRUGO | S_IWUSR,
  646. amdgpu_get_pp_dpm_sclk,
  647. amdgpu_set_pp_dpm_sclk);
  648. static DEVICE_ATTR(pp_dpm_mclk, S_IRUGO | S_IWUSR,
  649. amdgpu_get_pp_dpm_mclk,
  650. amdgpu_set_pp_dpm_mclk);
  651. static DEVICE_ATTR(pp_dpm_pcie, S_IRUGO | S_IWUSR,
  652. amdgpu_get_pp_dpm_pcie,
  653. amdgpu_set_pp_dpm_pcie);
  654. static DEVICE_ATTR(pp_sclk_od, S_IRUGO | S_IWUSR,
  655. amdgpu_get_pp_sclk_od,
  656. amdgpu_set_pp_sclk_od);
  657. static DEVICE_ATTR(pp_mclk_od, S_IRUGO | S_IWUSR,
  658. amdgpu_get_pp_mclk_od,
  659. amdgpu_set_pp_mclk_od);
  660. static DEVICE_ATTR(pp_power_profile_mode, S_IRUGO | S_IWUSR,
  661. amdgpu_get_pp_power_profile_mode,
  662. amdgpu_set_pp_power_profile_mode);
  663. static DEVICE_ATTR(pp_od_clk_voltage, S_IRUGO | S_IWUSR,
  664. amdgpu_get_pp_od_clk_voltage,
  665. amdgpu_set_pp_od_clk_voltage);
  666. static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
  667. struct device_attribute *attr,
  668. char *buf)
  669. {
  670. struct amdgpu_device *adev = dev_get_drvdata(dev);
  671. struct drm_device *ddev = adev->ddev;
  672. int r, temp, size = sizeof(temp);
  673. /* Can't get temperature when the card is off */
  674. if ((adev->flags & AMD_IS_PX) &&
  675. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  676. return -EINVAL;
  677. /* sanity check PP is enabled */
  678. if (!(adev->powerplay.pp_funcs &&
  679. adev->powerplay.pp_funcs->read_sensor))
  680. return -EINVAL;
  681. /* get the temperature */
  682. r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP,
  683. (void *)&temp, &size);
  684. if (r)
  685. return r;
  686. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  687. }
  688. static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
  689. struct device_attribute *attr,
  690. char *buf)
  691. {
  692. struct amdgpu_device *adev = dev_get_drvdata(dev);
  693. int hyst = to_sensor_dev_attr(attr)->index;
  694. int temp;
  695. if (hyst)
  696. temp = adev->pm.dpm.thermal.min_temp;
  697. else
  698. temp = adev->pm.dpm.thermal.max_temp;
  699. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  700. }
  701. static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
  702. struct device_attribute *attr,
  703. char *buf)
  704. {
  705. struct amdgpu_device *adev = dev_get_drvdata(dev);
  706. u32 pwm_mode = 0;
  707. if (!adev->powerplay.pp_funcs->get_fan_control_mode)
  708. return -EINVAL;
  709. pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
  710. return sprintf(buf, "%i\n", pwm_mode);
  711. }
  712. static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
  713. struct device_attribute *attr,
  714. const char *buf,
  715. size_t count)
  716. {
  717. struct amdgpu_device *adev = dev_get_drvdata(dev);
  718. int err;
  719. int value;
  720. /* Can't adjust fan when the card is off */
  721. if ((adev->flags & AMD_IS_PX) &&
  722. (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  723. return -EINVAL;
  724. if (!adev->powerplay.pp_funcs->set_fan_control_mode)
  725. return -EINVAL;
  726. err = kstrtoint(buf, 10, &value);
  727. if (err)
  728. return err;
  729. amdgpu_dpm_set_fan_control_mode(adev, value);
  730. return count;
  731. }
  732. static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
  733. struct device_attribute *attr,
  734. char *buf)
  735. {
  736. return sprintf(buf, "%i\n", 0);
  737. }
  738. static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
  739. struct device_attribute *attr,
  740. char *buf)
  741. {
  742. return sprintf(buf, "%i\n", 255);
  743. }
  744. static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
  745. struct device_attribute *attr,
  746. const char *buf, size_t count)
  747. {
  748. struct amdgpu_device *adev = dev_get_drvdata(dev);
  749. int err;
  750. u32 value;
  751. /* Can't adjust fan when the card is off */
  752. if ((adev->flags & AMD_IS_PX) &&
  753. (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  754. return -EINVAL;
  755. err = kstrtou32(buf, 10, &value);
  756. if (err)
  757. return err;
  758. value = (value * 100) / 255;
  759. if (adev->powerplay.pp_funcs->set_fan_speed_percent) {
  760. err = amdgpu_dpm_set_fan_speed_percent(adev, value);
  761. if (err)
  762. return err;
  763. }
  764. return count;
  765. }
  766. static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
  767. struct device_attribute *attr,
  768. char *buf)
  769. {
  770. struct amdgpu_device *adev = dev_get_drvdata(dev);
  771. int err;
  772. u32 speed = 0;
  773. /* Can't adjust fan when the card is off */
  774. if ((adev->flags & AMD_IS_PX) &&
  775. (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  776. return -EINVAL;
  777. if (adev->powerplay.pp_funcs->get_fan_speed_percent) {
  778. err = amdgpu_dpm_get_fan_speed_percent(adev, &speed);
  779. if (err)
  780. return err;
  781. }
  782. speed = (speed * 255) / 100;
  783. return sprintf(buf, "%i\n", speed);
  784. }
  785. static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev,
  786. struct device_attribute *attr,
  787. char *buf)
  788. {
  789. struct amdgpu_device *adev = dev_get_drvdata(dev);
  790. int err;
  791. u32 speed = 0;
  792. /* Can't adjust fan when the card is off */
  793. if ((adev->flags & AMD_IS_PX) &&
  794. (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  795. return -EINVAL;
  796. if (adev->powerplay.pp_funcs->get_fan_speed_rpm) {
  797. err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed);
  798. if (err)
  799. return err;
  800. }
  801. return sprintf(buf, "%i\n", speed);
  802. }
  803. static ssize_t amdgpu_hwmon_show_vddgfx(struct device *dev,
  804. struct device_attribute *attr,
  805. char *buf)
  806. {
  807. struct amdgpu_device *adev = dev_get_drvdata(dev);
  808. struct drm_device *ddev = adev->ddev;
  809. u32 vddgfx;
  810. int r, size = sizeof(vddgfx);
  811. /* Can't get voltage when the card is off */
  812. if ((adev->flags & AMD_IS_PX) &&
  813. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  814. return -EINVAL;
  815. /* sanity check PP is enabled */
  816. if (!(adev->powerplay.pp_funcs &&
  817. adev->powerplay.pp_funcs->read_sensor))
  818. return -EINVAL;
  819. /* get the voltage */
  820. r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX,
  821. (void *)&vddgfx, &size);
  822. if (r)
  823. return r;
  824. return snprintf(buf, PAGE_SIZE, "%d\n", vddgfx);
  825. }
  826. static ssize_t amdgpu_hwmon_show_vddgfx_label(struct device *dev,
  827. struct device_attribute *attr,
  828. char *buf)
  829. {
  830. return snprintf(buf, PAGE_SIZE, "vddgfx\n");
  831. }
  832. static ssize_t amdgpu_hwmon_show_vddnb(struct device *dev,
  833. struct device_attribute *attr,
  834. char *buf)
  835. {
  836. struct amdgpu_device *adev = dev_get_drvdata(dev);
  837. struct drm_device *ddev = adev->ddev;
  838. u32 vddnb;
  839. int r, size = sizeof(vddnb);
  840. /* only APUs have vddnb */
  841. if (adev->flags & AMD_IS_APU)
  842. return -EINVAL;
  843. /* Can't get voltage when the card is off */
  844. if ((adev->flags & AMD_IS_PX) &&
  845. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  846. return -EINVAL;
  847. /* sanity check PP is enabled */
  848. if (!(adev->powerplay.pp_funcs &&
  849. adev->powerplay.pp_funcs->read_sensor))
  850. return -EINVAL;
  851. /* get the voltage */
  852. r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB,
  853. (void *)&vddnb, &size);
  854. if (r)
  855. return r;
  856. return snprintf(buf, PAGE_SIZE, "%d\n", vddnb);
  857. }
  858. static ssize_t amdgpu_hwmon_show_vddnb_label(struct device *dev,
  859. struct device_attribute *attr,
  860. char *buf)
  861. {
  862. return snprintf(buf, PAGE_SIZE, "vddnb\n");
  863. }
  864. static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev,
  865. struct device_attribute *attr,
  866. char *buf)
  867. {
  868. struct amdgpu_device *adev = dev_get_drvdata(dev);
  869. struct drm_device *ddev = adev->ddev;
  870. struct pp_gpu_power query = {0};
  871. int r, size = sizeof(query);
  872. unsigned uw;
  873. /* Can't get power when the card is off */
  874. if ((adev->flags & AMD_IS_PX) &&
  875. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  876. return -EINVAL;
  877. /* sanity check PP is enabled */
  878. if (!(adev->powerplay.pp_funcs &&
  879. adev->powerplay.pp_funcs->read_sensor))
  880. return -EINVAL;
  881. /* get the voltage */
  882. r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER,
  883. (void *)&query, &size);
  884. if (r)
  885. return r;
  886. /* convert to microwatts */
  887. uw = (query.average_gpu_power >> 8) * 1000000;
  888. return snprintf(buf, PAGE_SIZE, "%u\n", uw);
  889. }
  890. static ssize_t amdgpu_hwmon_show_power_cap_min(struct device *dev,
  891. struct device_attribute *attr,
  892. char *buf)
  893. {
  894. return sprintf(buf, "%i\n", 0);
  895. }
  896. static ssize_t amdgpu_hwmon_show_power_cap_max(struct device *dev,
  897. struct device_attribute *attr,
  898. char *buf)
  899. {
  900. struct amdgpu_device *adev = dev_get_drvdata(dev);
  901. uint32_t limit = 0;
  902. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->get_power_limit) {
  903. adev->powerplay.pp_funcs->get_power_limit(adev->powerplay.pp_handle, &limit, true);
  904. return snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
  905. } else {
  906. return snprintf(buf, PAGE_SIZE, "\n");
  907. }
  908. }
  909. static ssize_t amdgpu_hwmon_show_power_cap(struct device *dev,
  910. struct device_attribute *attr,
  911. char *buf)
  912. {
  913. struct amdgpu_device *adev = dev_get_drvdata(dev);
  914. uint32_t limit = 0;
  915. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->get_power_limit) {
  916. adev->powerplay.pp_funcs->get_power_limit(adev->powerplay.pp_handle, &limit, false);
  917. return snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
  918. } else {
  919. return snprintf(buf, PAGE_SIZE, "\n");
  920. }
  921. }
  922. static ssize_t amdgpu_hwmon_set_power_cap(struct device *dev,
  923. struct device_attribute *attr,
  924. const char *buf,
  925. size_t count)
  926. {
  927. struct amdgpu_device *adev = dev_get_drvdata(dev);
  928. int err;
  929. u32 value;
  930. err = kstrtou32(buf, 10, &value);
  931. if (err)
  932. return err;
  933. value = value / 1000000; /* convert to Watt */
  934. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->set_power_limit) {
  935. err = adev->powerplay.pp_funcs->set_power_limit(adev->powerplay.pp_handle, value);
  936. if (err)
  937. return err;
  938. } else {
  939. return -EINVAL;
  940. }
  941. return count;
  942. }
  943. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, 0);
  944. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
  945. static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
  946. static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
  947. static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
  948. static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
  949. static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
  950. static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0);
  951. static SENSOR_DEVICE_ATTR(in0_input, S_IRUGO, amdgpu_hwmon_show_vddgfx, NULL, 0);
  952. static SENSOR_DEVICE_ATTR(in0_label, S_IRUGO, amdgpu_hwmon_show_vddgfx_label, NULL, 0);
  953. static SENSOR_DEVICE_ATTR(in1_input, S_IRUGO, amdgpu_hwmon_show_vddnb, NULL, 0);
  954. static SENSOR_DEVICE_ATTR(in1_label, S_IRUGO, amdgpu_hwmon_show_vddnb_label, NULL, 0);
  955. static SENSOR_DEVICE_ATTR(power1_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 0);
  956. static SENSOR_DEVICE_ATTR(power1_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 0);
  957. static SENSOR_DEVICE_ATTR(power1_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 0);
  958. static SENSOR_DEVICE_ATTR(power1_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 0);
  959. static struct attribute *hwmon_attributes[] = {
  960. &sensor_dev_attr_temp1_input.dev_attr.attr,
  961. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  962. &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
  963. &sensor_dev_attr_pwm1.dev_attr.attr,
  964. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  965. &sensor_dev_attr_pwm1_min.dev_attr.attr,
  966. &sensor_dev_attr_pwm1_max.dev_attr.attr,
  967. &sensor_dev_attr_fan1_input.dev_attr.attr,
  968. &sensor_dev_attr_in0_input.dev_attr.attr,
  969. &sensor_dev_attr_in0_label.dev_attr.attr,
  970. &sensor_dev_attr_in1_input.dev_attr.attr,
  971. &sensor_dev_attr_in1_label.dev_attr.attr,
  972. &sensor_dev_attr_power1_average.dev_attr.attr,
  973. &sensor_dev_attr_power1_cap_max.dev_attr.attr,
  974. &sensor_dev_attr_power1_cap_min.dev_attr.attr,
  975. &sensor_dev_attr_power1_cap.dev_attr.attr,
  976. NULL
  977. };
  978. static umode_t hwmon_attributes_visible(struct kobject *kobj,
  979. struct attribute *attr, int index)
  980. {
  981. struct device *dev = kobj_to_dev(kobj);
  982. struct amdgpu_device *adev = dev_get_drvdata(dev);
  983. umode_t effective_mode = attr->mode;
  984. /* handle non-powerplay limitations */
  985. if (!adev->powerplay.pp_handle) {
  986. /* Skip fan attributes if fan is not present */
  987. if (adev->pm.no_fan &&
  988. (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
  989. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
  990. attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  991. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  992. return 0;
  993. /* requires powerplay */
  994. if (attr == &sensor_dev_attr_fan1_input.dev_attr.attr)
  995. return 0;
  996. }
  997. /* Skip limit attributes if DPM is not enabled */
  998. if (!adev->pm.dpm_enabled &&
  999. (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
  1000. attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
  1001. attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
  1002. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
  1003. attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  1004. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  1005. return 0;
  1006. /* mask fan attributes if we have no bindings for this asic to expose */
  1007. if ((!adev->powerplay.pp_funcs->get_fan_speed_percent &&
  1008. attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
  1009. (!adev->powerplay.pp_funcs->get_fan_control_mode &&
  1010. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
  1011. effective_mode &= ~S_IRUGO;
  1012. if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
  1013. attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
  1014. (!adev->powerplay.pp_funcs->set_fan_control_mode &&
  1015. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
  1016. effective_mode &= ~S_IWUSR;
  1017. if ((adev->flags & AMD_IS_APU) &&
  1018. (attr == &sensor_dev_attr_power1_cap_max.dev_attr.attr ||
  1019. attr == &sensor_dev_attr_power1_cap_min.dev_attr.attr||
  1020. attr == &sensor_dev_attr_power1_cap.dev_attr.attr))
  1021. return 0;
  1022. /* hide max/min values if we can't both query and manage the fan */
  1023. if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
  1024. !adev->powerplay.pp_funcs->get_fan_speed_percent) &&
  1025. (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  1026. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  1027. return 0;
  1028. /* only APUs have vddnb */
  1029. if (!(adev->flags & AMD_IS_APU) &&
  1030. (attr == &sensor_dev_attr_in1_input.dev_attr.attr ||
  1031. attr == &sensor_dev_attr_in1_label.dev_attr.attr))
  1032. return 0;
  1033. return effective_mode;
  1034. }
  1035. static const struct attribute_group hwmon_attrgroup = {
  1036. .attrs = hwmon_attributes,
  1037. .is_visible = hwmon_attributes_visible,
  1038. };
  1039. static const struct attribute_group *hwmon_groups[] = {
  1040. &hwmon_attrgroup,
  1041. NULL
  1042. };
  1043. void amdgpu_dpm_thermal_work_handler(struct work_struct *work)
  1044. {
  1045. struct amdgpu_device *adev =
  1046. container_of(work, struct amdgpu_device,
  1047. pm.dpm.thermal.work);
  1048. /* switch to the thermal state */
  1049. enum amd_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
  1050. int temp, size = sizeof(temp);
  1051. if (!adev->pm.dpm_enabled)
  1052. return;
  1053. if (adev->powerplay.pp_funcs &&
  1054. adev->powerplay.pp_funcs->read_sensor &&
  1055. !amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP,
  1056. (void *)&temp, &size)) {
  1057. if (temp < adev->pm.dpm.thermal.min_temp)
  1058. /* switch back the user state */
  1059. dpm_state = adev->pm.dpm.user_state;
  1060. } else {
  1061. if (adev->pm.dpm.thermal.high_to_low)
  1062. /* switch back the user state */
  1063. dpm_state = adev->pm.dpm.user_state;
  1064. }
  1065. mutex_lock(&adev->pm.mutex);
  1066. if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
  1067. adev->pm.dpm.thermal_active = true;
  1068. else
  1069. adev->pm.dpm.thermal_active = false;
  1070. adev->pm.dpm.state = dpm_state;
  1071. mutex_unlock(&adev->pm.mutex);
  1072. amdgpu_pm_compute_clocks(adev);
  1073. }
  1074. static struct amdgpu_ps *amdgpu_dpm_pick_power_state(struct amdgpu_device *adev,
  1075. enum amd_pm_state_type dpm_state)
  1076. {
  1077. int i;
  1078. struct amdgpu_ps *ps;
  1079. u32 ui_class;
  1080. bool single_display = (adev->pm.dpm.new_active_crtc_count < 2) ?
  1081. true : false;
  1082. /* check if the vblank period is too short to adjust the mclk */
  1083. if (single_display && adev->powerplay.pp_funcs->vblank_too_short) {
  1084. if (amdgpu_dpm_vblank_too_short(adev))
  1085. single_display = false;
  1086. }
  1087. /* certain older asics have a separare 3D performance state,
  1088. * so try that first if the user selected performance
  1089. */
  1090. if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
  1091. dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
  1092. /* balanced states don't exist at the moment */
  1093. if (dpm_state == POWER_STATE_TYPE_BALANCED)
  1094. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  1095. restart_search:
  1096. /* Pick the best power state based on current conditions */
  1097. for (i = 0; i < adev->pm.dpm.num_ps; i++) {
  1098. ps = &adev->pm.dpm.ps[i];
  1099. ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
  1100. switch (dpm_state) {
  1101. /* user states */
  1102. case POWER_STATE_TYPE_BATTERY:
  1103. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
  1104. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  1105. if (single_display)
  1106. return ps;
  1107. } else
  1108. return ps;
  1109. }
  1110. break;
  1111. case POWER_STATE_TYPE_BALANCED:
  1112. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
  1113. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  1114. if (single_display)
  1115. return ps;
  1116. } else
  1117. return ps;
  1118. }
  1119. break;
  1120. case POWER_STATE_TYPE_PERFORMANCE:
  1121. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  1122. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  1123. if (single_display)
  1124. return ps;
  1125. } else
  1126. return ps;
  1127. }
  1128. break;
  1129. /* internal states */
  1130. case POWER_STATE_TYPE_INTERNAL_UVD:
  1131. if (adev->pm.dpm.uvd_ps)
  1132. return adev->pm.dpm.uvd_ps;
  1133. else
  1134. break;
  1135. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  1136. if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  1137. return ps;
  1138. break;
  1139. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  1140. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  1141. return ps;
  1142. break;
  1143. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  1144. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  1145. return ps;
  1146. break;
  1147. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  1148. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  1149. return ps;
  1150. break;
  1151. case POWER_STATE_TYPE_INTERNAL_BOOT:
  1152. return adev->pm.dpm.boot_ps;
  1153. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  1154. if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  1155. return ps;
  1156. break;
  1157. case POWER_STATE_TYPE_INTERNAL_ACPI:
  1158. if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
  1159. return ps;
  1160. break;
  1161. case POWER_STATE_TYPE_INTERNAL_ULV:
  1162. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
  1163. return ps;
  1164. break;
  1165. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  1166. if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  1167. return ps;
  1168. break;
  1169. default:
  1170. break;
  1171. }
  1172. }
  1173. /* use a fallback state if we didn't match */
  1174. switch (dpm_state) {
  1175. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  1176. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  1177. goto restart_search;
  1178. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  1179. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  1180. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  1181. if (adev->pm.dpm.uvd_ps) {
  1182. return adev->pm.dpm.uvd_ps;
  1183. } else {
  1184. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  1185. goto restart_search;
  1186. }
  1187. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  1188. dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
  1189. goto restart_search;
  1190. case POWER_STATE_TYPE_INTERNAL_ACPI:
  1191. dpm_state = POWER_STATE_TYPE_BATTERY;
  1192. goto restart_search;
  1193. case POWER_STATE_TYPE_BATTERY:
  1194. case POWER_STATE_TYPE_BALANCED:
  1195. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  1196. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  1197. goto restart_search;
  1198. default:
  1199. break;
  1200. }
  1201. return NULL;
  1202. }
  1203. static void amdgpu_dpm_change_power_state_locked(struct amdgpu_device *adev)
  1204. {
  1205. struct amdgpu_ps *ps;
  1206. enum amd_pm_state_type dpm_state;
  1207. int ret;
  1208. bool equal = false;
  1209. /* if dpm init failed */
  1210. if (!adev->pm.dpm_enabled)
  1211. return;
  1212. if (adev->pm.dpm.user_state != adev->pm.dpm.state) {
  1213. /* add other state override checks here */
  1214. if ((!adev->pm.dpm.thermal_active) &&
  1215. (!adev->pm.dpm.uvd_active))
  1216. adev->pm.dpm.state = adev->pm.dpm.user_state;
  1217. }
  1218. dpm_state = adev->pm.dpm.state;
  1219. ps = amdgpu_dpm_pick_power_state(adev, dpm_state);
  1220. if (ps)
  1221. adev->pm.dpm.requested_ps = ps;
  1222. else
  1223. return;
  1224. if (amdgpu_dpm == 1 && adev->powerplay.pp_funcs->print_power_state) {
  1225. printk("switching from power state:\n");
  1226. amdgpu_dpm_print_power_state(adev, adev->pm.dpm.current_ps);
  1227. printk("switching to power state:\n");
  1228. amdgpu_dpm_print_power_state(adev, adev->pm.dpm.requested_ps);
  1229. }
  1230. /* update whether vce is active */
  1231. ps->vce_active = adev->pm.dpm.vce_active;
  1232. if (adev->powerplay.pp_funcs->display_configuration_changed)
  1233. amdgpu_dpm_display_configuration_changed(adev);
  1234. ret = amdgpu_dpm_pre_set_power_state(adev);
  1235. if (ret)
  1236. return;
  1237. if (adev->powerplay.pp_funcs->check_state_equal) {
  1238. if (0 != amdgpu_dpm_check_state_equal(adev, adev->pm.dpm.current_ps, adev->pm.dpm.requested_ps, &equal))
  1239. equal = false;
  1240. }
  1241. if (equal)
  1242. return;
  1243. amdgpu_dpm_set_power_state(adev);
  1244. amdgpu_dpm_post_set_power_state(adev);
  1245. adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
  1246. adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
  1247. if (adev->powerplay.pp_funcs->force_performance_level) {
  1248. if (adev->pm.dpm.thermal_active) {
  1249. enum amd_dpm_forced_level level = adev->pm.dpm.forced_level;
  1250. /* force low perf level for thermal */
  1251. amdgpu_dpm_force_performance_level(adev, AMD_DPM_FORCED_LEVEL_LOW);
  1252. /* save the user's level */
  1253. adev->pm.dpm.forced_level = level;
  1254. } else {
  1255. /* otherwise, user selected level */
  1256. amdgpu_dpm_force_performance_level(adev, adev->pm.dpm.forced_level);
  1257. }
  1258. }
  1259. }
  1260. void amdgpu_dpm_enable_uvd(struct amdgpu_device *adev, bool enable)
  1261. {
  1262. if (adev->powerplay.pp_funcs->powergate_uvd) {
  1263. /* enable/disable UVD */
  1264. mutex_lock(&adev->pm.mutex);
  1265. amdgpu_dpm_powergate_uvd(adev, !enable);
  1266. mutex_unlock(&adev->pm.mutex);
  1267. } else {
  1268. if (enable) {
  1269. mutex_lock(&adev->pm.mutex);
  1270. adev->pm.dpm.uvd_active = true;
  1271. adev->pm.dpm.state = POWER_STATE_TYPE_INTERNAL_UVD;
  1272. mutex_unlock(&adev->pm.mutex);
  1273. } else {
  1274. mutex_lock(&adev->pm.mutex);
  1275. adev->pm.dpm.uvd_active = false;
  1276. mutex_unlock(&adev->pm.mutex);
  1277. }
  1278. amdgpu_pm_compute_clocks(adev);
  1279. }
  1280. }
  1281. void amdgpu_dpm_enable_vce(struct amdgpu_device *adev, bool enable)
  1282. {
  1283. if (adev->powerplay.pp_funcs->powergate_vce) {
  1284. /* enable/disable VCE */
  1285. mutex_lock(&adev->pm.mutex);
  1286. amdgpu_dpm_powergate_vce(adev, !enable);
  1287. mutex_unlock(&adev->pm.mutex);
  1288. } else {
  1289. if (enable) {
  1290. mutex_lock(&adev->pm.mutex);
  1291. adev->pm.dpm.vce_active = true;
  1292. /* XXX select vce level based on ring/task */
  1293. adev->pm.dpm.vce_level = AMD_VCE_LEVEL_AC_ALL;
  1294. mutex_unlock(&adev->pm.mutex);
  1295. amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1296. AMD_CG_STATE_UNGATE);
  1297. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1298. AMD_PG_STATE_UNGATE);
  1299. amdgpu_pm_compute_clocks(adev);
  1300. } else {
  1301. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1302. AMD_PG_STATE_GATE);
  1303. amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1304. AMD_CG_STATE_GATE);
  1305. mutex_lock(&adev->pm.mutex);
  1306. adev->pm.dpm.vce_active = false;
  1307. mutex_unlock(&adev->pm.mutex);
  1308. amdgpu_pm_compute_clocks(adev);
  1309. }
  1310. }
  1311. }
  1312. void amdgpu_pm_print_power_states(struct amdgpu_device *adev)
  1313. {
  1314. int i;
  1315. if (adev->powerplay.pp_funcs->print_power_state == NULL)
  1316. return;
  1317. for (i = 0; i < adev->pm.dpm.num_ps; i++)
  1318. amdgpu_dpm_print_power_state(adev, &adev->pm.dpm.ps[i]);
  1319. }
  1320. int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
  1321. {
  1322. int ret;
  1323. if (adev->pm.sysfs_initialized)
  1324. return 0;
  1325. if (adev->pm.dpm_enabled == 0)
  1326. return 0;
  1327. adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
  1328. DRIVER_NAME, adev,
  1329. hwmon_groups);
  1330. if (IS_ERR(adev->pm.int_hwmon_dev)) {
  1331. ret = PTR_ERR(adev->pm.int_hwmon_dev);
  1332. dev_err(adev->dev,
  1333. "Unable to register hwmon device: %d\n", ret);
  1334. return ret;
  1335. }
  1336. ret = device_create_file(adev->dev, &dev_attr_power_dpm_state);
  1337. if (ret) {
  1338. DRM_ERROR("failed to create device file for dpm state\n");
  1339. return ret;
  1340. }
  1341. ret = device_create_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
  1342. if (ret) {
  1343. DRM_ERROR("failed to create device file for dpm state\n");
  1344. return ret;
  1345. }
  1346. ret = device_create_file(adev->dev, &dev_attr_pp_num_states);
  1347. if (ret) {
  1348. DRM_ERROR("failed to create device file pp_num_states\n");
  1349. return ret;
  1350. }
  1351. ret = device_create_file(adev->dev, &dev_attr_pp_cur_state);
  1352. if (ret) {
  1353. DRM_ERROR("failed to create device file pp_cur_state\n");
  1354. return ret;
  1355. }
  1356. ret = device_create_file(adev->dev, &dev_attr_pp_force_state);
  1357. if (ret) {
  1358. DRM_ERROR("failed to create device file pp_force_state\n");
  1359. return ret;
  1360. }
  1361. ret = device_create_file(adev->dev, &dev_attr_pp_table);
  1362. if (ret) {
  1363. DRM_ERROR("failed to create device file pp_table\n");
  1364. return ret;
  1365. }
  1366. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_sclk);
  1367. if (ret) {
  1368. DRM_ERROR("failed to create device file pp_dpm_sclk\n");
  1369. return ret;
  1370. }
  1371. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_mclk);
  1372. if (ret) {
  1373. DRM_ERROR("failed to create device file pp_dpm_mclk\n");
  1374. return ret;
  1375. }
  1376. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_pcie);
  1377. if (ret) {
  1378. DRM_ERROR("failed to create device file pp_dpm_pcie\n");
  1379. return ret;
  1380. }
  1381. ret = device_create_file(adev->dev, &dev_attr_pp_sclk_od);
  1382. if (ret) {
  1383. DRM_ERROR("failed to create device file pp_sclk_od\n");
  1384. return ret;
  1385. }
  1386. ret = device_create_file(adev->dev, &dev_attr_pp_mclk_od);
  1387. if (ret) {
  1388. DRM_ERROR("failed to create device file pp_mclk_od\n");
  1389. return ret;
  1390. }
  1391. ret = device_create_file(adev->dev,
  1392. &dev_attr_pp_power_profile_mode);
  1393. if (ret) {
  1394. DRM_ERROR("failed to create device file "
  1395. "pp_power_profile_mode\n");
  1396. return ret;
  1397. }
  1398. ret = device_create_file(adev->dev,
  1399. &dev_attr_pp_od_clk_voltage);
  1400. if (ret) {
  1401. DRM_ERROR("failed to create device file "
  1402. "pp_od_clk_voltage\n");
  1403. return ret;
  1404. }
  1405. ret = amdgpu_debugfs_pm_init(adev);
  1406. if (ret) {
  1407. DRM_ERROR("Failed to register debugfs file for dpm!\n");
  1408. return ret;
  1409. }
  1410. adev->pm.sysfs_initialized = true;
  1411. return 0;
  1412. }
  1413. void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
  1414. {
  1415. if (adev->pm.dpm_enabled == 0)
  1416. return;
  1417. if (adev->pm.int_hwmon_dev)
  1418. hwmon_device_unregister(adev->pm.int_hwmon_dev);
  1419. device_remove_file(adev->dev, &dev_attr_power_dpm_state);
  1420. device_remove_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
  1421. device_remove_file(adev->dev, &dev_attr_pp_num_states);
  1422. device_remove_file(adev->dev, &dev_attr_pp_cur_state);
  1423. device_remove_file(adev->dev, &dev_attr_pp_force_state);
  1424. device_remove_file(adev->dev, &dev_attr_pp_table);
  1425. device_remove_file(adev->dev, &dev_attr_pp_dpm_sclk);
  1426. device_remove_file(adev->dev, &dev_attr_pp_dpm_mclk);
  1427. device_remove_file(adev->dev, &dev_attr_pp_dpm_pcie);
  1428. device_remove_file(adev->dev, &dev_attr_pp_sclk_od);
  1429. device_remove_file(adev->dev, &dev_attr_pp_mclk_od);
  1430. device_remove_file(adev->dev,
  1431. &dev_attr_pp_power_profile_mode);
  1432. device_remove_file(adev->dev,
  1433. &dev_attr_pp_od_clk_voltage);
  1434. }
  1435. void amdgpu_pm_compute_clocks(struct amdgpu_device *adev)
  1436. {
  1437. int i = 0;
  1438. if (!adev->pm.dpm_enabled)
  1439. return;
  1440. if (adev->mode_info.num_crtc)
  1441. amdgpu_display_bandwidth_update(adev);
  1442. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  1443. struct amdgpu_ring *ring = adev->rings[i];
  1444. if (ring && ring->ready)
  1445. amdgpu_fence_wait_empty(ring);
  1446. }
  1447. if (!amdgpu_device_has_dc_support(adev)) {
  1448. mutex_lock(&adev->pm.mutex);
  1449. amdgpu_dpm_get_active_displays(adev);
  1450. adev->pm.pm_display_cfg.num_display = adev->pm.dpm.new_active_crtcs;
  1451. adev->pm.pm_display_cfg.vrefresh = amdgpu_dpm_get_vrefresh(adev);
  1452. adev->pm.pm_display_cfg.min_vblank_time = amdgpu_dpm_get_vblank_time(adev);
  1453. /* we have issues with mclk switching with refresh rates over 120 hz on the non-DC code. */
  1454. if (adev->pm.pm_display_cfg.vrefresh > 120)
  1455. adev->pm.pm_display_cfg.min_vblank_time = 0;
  1456. if (adev->powerplay.pp_funcs->display_configuration_change)
  1457. adev->powerplay.pp_funcs->display_configuration_change(
  1458. adev->powerplay.pp_handle,
  1459. &adev->pm.pm_display_cfg);
  1460. mutex_unlock(&adev->pm.mutex);
  1461. }
  1462. if (adev->powerplay.pp_funcs->dispatch_tasks) {
  1463. amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_DISPLAY_CONFIG_CHANGE, NULL);
  1464. } else {
  1465. mutex_lock(&adev->pm.mutex);
  1466. /* update battery/ac status */
  1467. if (power_supply_is_system_supplied() > 0)
  1468. adev->pm.dpm.ac_power = true;
  1469. else
  1470. adev->pm.dpm.ac_power = false;
  1471. amdgpu_dpm_change_power_state_locked(adev);
  1472. mutex_unlock(&adev->pm.mutex);
  1473. }
  1474. }
  1475. /*
  1476. * Debugfs info
  1477. */
  1478. #if defined(CONFIG_DEBUG_FS)
  1479. static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev)
  1480. {
  1481. uint32_t value;
  1482. struct pp_gpu_power query = {0};
  1483. int size;
  1484. /* sanity check PP is enabled */
  1485. if (!(adev->powerplay.pp_funcs &&
  1486. adev->powerplay.pp_funcs->read_sensor))
  1487. return -EINVAL;
  1488. /* GPU Clocks */
  1489. size = sizeof(value);
  1490. seq_printf(m, "GFX Clocks and Power:\n");
  1491. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size))
  1492. seq_printf(m, "\t%u MHz (MCLK)\n", value/100);
  1493. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size))
  1494. seq_printf(m, "\t%u MHz (SCLK)\n", value/100);
  1495. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK, (void *)&value, &size))
  1496. seq_printf(m, "\t%u MHz (PSTATE_SCLK)\n", value/100);
  1497. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK, (void *)&value, &size))
  1498. seq_printf(m, "\t%u MHz (PSTATE_MCLK)\n", value/100);
  1499. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size))
  1500. seq_printf(m, "\t%u mV (VDDGFX)\n", value);
  1501. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size))
  1502. seq_printf(m, "\t%u mV (VDDNB)\n", value);
  1503. size = sizeof(query);
  1504. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, (void *)&query, &size)) {
  1505. seq_printf(m, "\t%u.%u W (VDDC)\n", query.vddc_power >> 8,
  1506. query.vddc_power & 0xff);
  1507. seq_printf(m, "\t%u.%u W (VDDCI)\n", query.vddci_power >> 8,
  1508. query.vddci_power & 0xff);
  1509. seq_printf(m, "\t%u.%u W (max GPU)\n", query.max_gpu_power >> 8,
  1510. query.max_gpu_power & 0xff);
  1511. seq_printf(m, "\t%u.%u W (average GPU)\n", query.average_gpu_power >> 8,
  1512. query.average_gpu_power & 0xff);
  1513. }
  1514. size = sizeof(value);
  1515. seq_printf(m, "\n");
  1516. /* GPU Temp */
  1517. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size))
  1518. seq_printf(m, "GPU Temperature: %u C\n", value/1000);
  1519. /* GPU Load */
  1520. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size))
  1521. seq_printf(m, "GPU Load: %u %%\n", value);
  1522. seq_printf(m, "\n");
  1523. /* UVD clocks */
  1524. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) {
  1525. if (!value) {
  1526. seq_printf(m, "UVD: Disabled\n");
  1527. } else {
  1528. seq_printf(m, "UVD: Enabled\n");
  1529. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size))
  1530. seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
  1531. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size))
  1532. seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
  1533. }
  1534. }
  1535. seq_printf(m, "\n");
  1536. /* VCE clocks */
  1537. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) {
  1538. if (!value) {
  1539. seq_printf(m, "VCE: Disabled\n");
  1540. } else {
  1541. seq_printf(m, "VCE: Enabled\n");
  1542. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size))
  1543. seq_printf(m, "\t%u MHz (ECCLK)\n", value/100);
  1544. }
  1545. }
  1546. return 0;
  1547. }
  1548. static void amdgpu_parse_cg_state(struct seq_file *m, u32 flags)
  1549. {
  1550. int i;
  1551. for (i = 0; clocks[i].flag; i++)
  1552. seq_printf(m, "\t%s: %s\n", clocks[i].name,
  1553. (flags & clocks[i].flag) ? "On" : "Off");
  1554. }
  1555. static int amdgpu_debugfs_pm_info(struct seq_file *m, void *data)
  1556. {
  1557. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1558. struct drm_device *dev = node->minor->dev;
  1559. struct amdgpu_device *adev = dev->dev_private;
  1560. struct drm_device *ddev = adev->ddev;
  1561. u32 flags = 0;
  1562. amdgpu_device_ip_get_clockgating_state(adev, &flags);
  1563. seq_printf(m, "Clock Gating Flags Mask: 0x%x\n", flags);
  1564. amdgpu_parse_cg_state(m, flags);
  1565. seq_printf(m, "\n");
  1566. if (!adev->pm.dpm_enabled) {
  1567. seq_printf(m, "dpm not enabled\n");
  1568. return 0;
  1569. }
  1570. if ((adev->flags & AMD_IS_PX) &&
  1571. (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
  1572. seq_printf(m, "PX asic powered off\n");
  1573. } else if (adev->powerplay.pp_funcs->debugfs_print_current_performance_level) {
  1574. mutex_lock(&adev->pm.mutex);
  1575. if (adev->powerplay.pp_funcs->debugfs_print_current_performance_level)
  1576. adev->powerplay.pp_funcs->debugfs_print_current_performance_level(adev, m);
  1577. else
  1578. seq_printf(m, "Debugfs support not implemented for this asic\n");
  1579. mutex_unlock(&adev->pm.mutex);
  1580. } else {
  1581. return amdgpu_debugfs_pm_info_pp(m, adev);
  1582. }
  1583. return 0;
  1584. }
  1585. static const struct drm_info_list amdgpu_pm_info_list[] = {
  1586. {"amdgpu_pm_info", amdgpu_debugfs_pm_info, 0, NULL},
  1587. };
  1588. #endif
  1589. static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
  1590. {
  1591. #if defined(CONFIG_DEBUG_FS)
  1592. return amdgpu_debugfs_add_files(adev, amdgpu_pm_info_list, ARRAY_SIZE(amdgpu_pm_info_list));
  1593. #else
  1594. return 0;
  1595. #endif
  1596. }