intel_engine_cs.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116
  1. /*
  2. * Copyright © 2016 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <drm/drm_print.h>
  25. #include "i915_drv.h"
  26. #include "i915_vgpu.h"
  27. #include "intel_ringbuffer.h"
  28. #include "intel_lrc.h"
  29. /* Haswell does have the CXT_SIZE register however it does not appear to be
  30. * valid. Now, docs explain in dwords what is in the context object. The full
  31. * size is 70720 bytes, however, the power context and execlist context will
  32. * never be saved (power context is stored elsewhere, and execlists don't work
  33. * on HSW) - so the final size, including the extra state required for the
  34. * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
  35. */
  36. #define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
  37. #define DEFAULT_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
  38. #define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
  39. #define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
  40. #define GEN10_LR_CONTEXT_RENDER_SIZE (18 * PAGE_SIZE)
  41. #define GEN11_LR_CONTEXT_RENDER_SIZE (14 * PAGE_SIZE)
  42. #define GEN8_LR_CONTEXT_OTHER_SIZE ( 2 * PAGE_SIZE)
  43. struct engine_class_info {
  44. const char *name;
  45. int (*init_legacy)(struct intel_engine_cs *engine);
  46. int (*init_execlists)(struct intel_engine_cs *engine);
  47. u8 uabi_class;
  48. };
  49. static const struct engine_class_info intel_engine_classes[] = {
  50. [RENDER_CLASS] = {
  51. .name = "rcs",
  52. .init_execlists = logical_render_ring_init,
  53. .init_legacy = intel_init_render_ring_buffer,
  54. .uabi_class = I915_ENGINE_CLASS_RENDER,
  55. },
  56. [COPY_ENGINE_CLASS] = {
  57. .name = "bcs",
  58. .init_execlists = logical_xcs_ring_init,
  59. .init_legacy = intel_init_blt_ring_buffer,
  60. .uabi_class = I915_ENGINE_CLASS_COPY,
  61. },
  62. [VIDEO_DECODE_CLASS] = {
  63. .name = "vcs",
  64. .init_execlists = logical_xcs_ring_init,
  65. .init_legacy = intel_init_bsd_ring_buffer,
  66. .uabi_class = I915_ENGINE_CLASS_VIDEO,
  67. },
  68. [VIDEO_ENHANCEMENT_CLASS] = {
  69. .name = "vecs",
  70. .init_execlists = logical_xcs_ring_init,
  71. .init_legacy = intel_init_vebox_ring_buffer,
  72. .uabi_class = I915_ENGINE_CLASS_VIDEO_ENHANCE,
  73. },
  74. };
  75. struct engine_info {
  76. unsigned int hw_id;
  77. unsigned int uabi_id;
  78. u8 class;
  79. u8 instance;
  80. u32 mmio_base;
  81. unsigned irq_shift;
  82. };
  83. static const struct engine_info intel_engines[] = {
  84. [RCS] = {
  85. .hw_id = RCS_HW,
  86. .uabi_id = I915_EXEC_RENDER,
  87. .class = RENDER_CLASS,
  88. .instance = 0,
  89. .mmio_base = RENDER_RING_BASE,
  90. .irq_shift = GEN8_RCS_IRQ_SHIFT,
  91. },
  92. [BCS] = {
  93. .hw_id = BCS_HW,
  94. .uabi_id = I915_EXEC_BLT,
  95. .class = COPY_ENGINE_CLASS,
  96. .instance = 0,
  97. .mmio_base = BLT_RING_BASE,
  98. .irq_shift = GEN8_BCS_IRQ_SHIFT,
  99. },
  100. [VCS] = {
  101. .hw_id = VCS_HW,
  102. .uabi_id = I915_EXEC_BSD,
  103. .class = VIDEO_DECODE_CLASS,
  104. .instance = 0,
  105. .mmio_base = GEN6_BSD_RING_BASE,
  106. .irq_shift = GEN8_VCS1_IRQ_SHIFT,
  107. },
  108. [VCS2] = {
  109. .hw_id = VCS2_HW,
  110. .uabi_id = I915_EXEC_BSD,
  111. .class = VIDEO_DECODE_CLASS,
  112. .instance = 1,
  113. .mmio_base = GEN8_BSD2_RING_BASE,
  114. .irq_shift = GEN8_VCS2_IRQ_SHIFT,
  115. },
  116. [VCS3] = {
  117. .hw_id = VCS3_HW,
  118. .uabi_id = I915_EXEC_BSD,
  119. .class = VIDEO_DECODE_CLASS,
  120. .instance = 2,
  121. .mmio_base = GEN11_BSD3_RING_BASE,
  122. .irq_shift = 0, /* not used */
  123. },
  124. [VCS4] = {
  125. .hw_id = VCS4_HW,
  126. .uabi_id = I915_EXEC_BSD,
  127. .class = VIDEO_DECODE_CLASS,
  128. .instance = 3,
  129. .mmio_base = GEN11_BSD4_RING_BASE,
  130. .irq_shift = 0, /* not used */
  131. },
  132. [VECS] = {
  133. .hw_id = VECS_HW,
  134. .uabi_id = I915_EXEC_VEBOX,
  135. .class = VIDEO_ENHANCEMENT_CLASS,
  136. .instance = 0,
  137. .mmio_base = VEBOX_RING_BASE,
  138. .irq_shift = GEN8_VECS_IRQ_SHIFT,
  139. },
  140. [VECS2] = {
  141. .hw_id = VECS2_HW,
  142. .uabi_id = I915_EXEC_VEBOX,
  143. .class = VIDEO_ENHANCEMENT_CLASS,
  144. .instance = 1,
  145. .mmio_base = GEN11_VEBOX2_RING_BASE,
  146. .irq_shift = 0, /* not used */
  147. },
  148. };
  149. /**
  150. * ___intel_engine_context_size() - return the size of the context for an engine
  151. * @dev_priv: i915 device private
  152. * @class: engine class
  153. *
  154. * Each engine class may require a different amount of space for a context
  155. * image.
  156. *
  157. * Return: size (in bytes) of an engine class specific context image
  158. *
  159. * Note: this size includes the HWSP, which is part of the context image
  160. * in LRC mode, but does not include the "shared data page" used with
  161. * GuC submission. The caller should account for this if using the GuC.
  162. */
  163. static u32
  164. __intel_engine_context_size(struct drm_i915_private *dev_priv, u8 class)
  165. {
  166. u32 cxt_size;
  167. BUILD_BUG_ON(I915_GTT_PAGE_SIZE != PAGE_SIZE);
  168. switch (class) {
  169. case RENDER_CLASS:
  170. switch (INTEL_GEN(dev_priv)) {
  171. default:
  172. MISSING_CASE(INTEL_GEN(dev_priv));
  173. return DEFAULT_LR_CONTEXT_RENDER_SIZE;
  174. case 11:
  175. return GEN11_LR_CONTEXT_RENDER_SIZE;
  176. case 10:
  177. return GEN10_LR_CONTEXT_RENDER_SIZE;
  178. case 9:
  179. return GEN9_LR_CONTEXT_RENDER_SIZE;
  180. case 8:
  181. return GEN8_LR_CONTEXT_RENDER_SIZE;
  182. case 7:
  183. if (IS_HASWELL(dev_priv))
  184. return HSW_CXT_TOTAL_SIZE;
  185. cxt_size = I915_READ(GEN7_CXT_SIZE);
  186. return round_up(GEN7_CXT_TOTAL_SIZE(cxt_size) * 64,
  187. PAGE_SIZE);
  188. case 6:
  189. cxt_size = I915_READ(CXT_SIZE);
  190. return round_up(GEN6_CXT_TOTAL_SIZE(cxt_size) * 64,
  191. PAGE_SIZE);
  192. case 5:
  193. case 4:
  194. case 3:
  195. case 2:
  196. /* For the special day when i810 gets merged. */
  197. case 1:
  198. return 0;
  199. }
  200. break;
  201. default:
  202. MISSING_CASE(class);
  203. case VIDEO_DECODE_CLASS:
  204. case VIDEO_ENHANCEMENT_CLASS:
  205. case COPY_ENGINE_CLASS:
  206. if (INTEL_GEN(dev_priv) < 8)
  207. return 0;
  208. return GEN8_LR_CONTEXT_OTHER_SIZE;
  209. }
  210. }
  211. static int
  212. intel_engine_setup(struct drm_i915_private *dev_priv,
  213. enum intel_engine_id id)
  214. {
  215. const struct engine_info *info = &intel_engines[id];
  216. const struct engine_class_info *class_info;
  217. struct intel_engine_cs *engine;
  218. GEM_BUG_ON(info->class >= ARRAY_SIZE(intel_engine_classes));
  219. class_info = &intel_engine_classes[info->class];
  220. BUILD_BUG_ON(MAX_ENGINE_CLASS >= BIT(GEN11_ENGINE_CLASS_WIDTH));
  221. BUILD_BUG_ON(MAX_ENGINE_INSTANCE >= BIT(GEN11_ENGINE_INSTANCE_WIDTH));
  222. if (GEM_WARN_ON(info->class > MAX_ENGINE_CLASS))
  223. return -EINVAL;
  224. if (GEM_WARN_ON(info->instance > MAX_ENGINE_INSTANCE))
  225. return -EINVAL;
  226. if (GEM_WARN_ON(dev_priv->engine_class[info->class][info->instance]))
  227. return -EINVAL;
  228. GEM_BUG_ON(dev_priv->engine[id]);
  229. engine = kzalloc(sizeof(*engine), GFP_KERNEL);
  230. if (!engine)
  231. return -ENOMEM;
  232. engine->id = id;
  233. engine->i915 = dev_priv;
  234. WARN_ON(snprintf(engine->name, sizeof(engine->name), "%s%u",
  235. class_info->name, info->instance) >=
  236. sizeof(engine->name));
  237. engine->hw_id = engine->guc_id = info->hw_id;
  238. if (INTEL_GEN(dev_priv) >= 11) {
  239. switch (engine->id) {
  240. case VCS:
  241. engine->mmio_base = GEN11_BSD_RING_BASE;
  242. break;
  243. case VCS2:
  244. engine->mmio_base = GEN11_BSD2_RING_BASE;
  245. break;
  246. case VECS:
  247. engine->mmio_base = GEN11_VEBOX_RING_BASE;
  248. break;
  249. default:
  250. /* take the original value for all other engines */
  251. engine->mmio_base = info->mmio_base;
  252. break;
  253. }
  254. } else {
  255. engine->mmio_base = info->mmio_base;
  256. }
  257. engine->irq_shift = info->irq_shift;
  258. engine->class = info->class;
  259. engine->instance = info->instance;
  260. engine->uabi_id = info->uabi_id;
  261. engine->uabi_class = class_info->uabi_class;
  262. engine->context_size = __intel_engine_context_size(dev_priv,
  263. engine->class);
  264. if (WARN_ON(engine->context_size > BIT(20)))
  265. engine->context_size = 0;
  266. /* Nothing to do here, execute in order of dependencies */
  267. engine->schedule = NULL;
  268. spin_lock_init(&engine->stats.lock);
  269. ATOMIC_INIT_NOTIFIER_HEAD(&engine->context_status_notifier);
  270. dev_priv->engine_class[info->class][info->instance] = engine;
  271. dev_priv->engine[id] = engine;
  272. return 0;
  273. }
  274. /**
  275. * intel_engines_init_mmio() - allocate and prepare the Engine Command Streamers
  276. * @dev_priv: i915 device private
  277. *
  278. * Return: non-zero if the initialization failed.
  279. */
  280. int intel_engines_init_mmio(struct drm_i915_private *dev_priv)
  281. {
  282. struct intel_device_info *device_info = mkwrite_device_info(dev_priv);
  283. const unsigned int ring_mask = INTEL_INFO(dev_priv)->ring_mask;
  284. struct intel_engine_cs *engine;
  285. enum intel_engine_id id;
  286. unsigned int mask = 0;
  287. unsigned int i;
  288. int err;
  289. WARN_ON(ring_mask == 0);
  290. WARN_ON(ring_mask &
  291. GENMASK(sizeof(mask) * BITS_PER_BYTE - 1, I915_NUM_ENGINES));
  292. for (i = 0; i < ARRAY_SIZE(intel_engines); i++) {
  293. if (!HAS_ENGINE(dev_priv, i))
  294. continue;
  295. err = intel_engine_setup(dev_priv, i);
  296. if (err)
  297. goto cleanup;
  298. mask |= ENGINE_MASK(i);
  299. }
  300. /*
  301. * Catch failures to update intel_engines table when the new engines
  302. * are added to the driver by a warning and disabling the forgotten
  303. * engines.
  304. */
  305. if (WARN_ON(mask != ring_mask))
  306. device_info->ring_mask = mask;
  307. /* We always presume we have at least RCS available for later probing */
  308. if (WARN_ON(!HAS_ENGINE(dev_priv, RCS))) {
  309. err = -ENODEV;
  310. goto cleanup;
  311. }
  312. device_info->num_rings = hweight32(mask);
  313. i915_check_and_clear_faults(dev_priv);
  314. return 0;
  315. cleanup:
  316. for_each_engine(engine, dev_priv, id)
  317. kfree(engine);
  318. return err;
  319. }
  320. /**
  321. * intel_engines_init() - init the Engine Command Streamers
  322. * @dev_priv: i915 device private
  323. *
  324. * Return: non-zero if the initialization failed.
  325. */
  326. int intel_engines_init(struct drm_i915_private *dev_priv)
  327. {
  328. struct intel_engine_cs *engine;
  329. enum intel_engine_id id, err_id;
  330. int err;
  331. for_each_engine(engine, dev_priv, id) {
  332. const struct engine_class_info *class_info =
  333. &intel_engine_classes[engine->class];
  334. int (*init)(struct intel_engine_cs *engine);
  335. if (HAS_EXECLISTS(dev_priv))
  336. init = class_info->init_execlists;
  337. else
  338. init = class_info->init_legacy;
  339. err = -EINVAL;
  340. err_id = id;
  341. if (GEM_WARN_ON(!init))
  342. goto cleanup;
  343. err = init(engine);
  344. if (err)
  345. goto cleanup;
  346. GEM_BUG_ON(!engine->submit_request);
  347. }
  348. return 0;
  349. cleanup:
  350. for_each_engine(engine, dev_priv, id) {
  351. if (id >= err_id) {
  352. kfree(engine);
  353. dev_priv->engine[id] = NULL;
  354. } else {
  355. dev_priv->gt.cleanup_engine(engine);
  356. }
  357. }
  358. return err;
  359. }
  360. void intel_engine_init_global_seqno(struct intel_engine_cs *engine, u32 seqno)
  361. {
  362. struct drm_i915_private *dev_priv = engine->i915;
  363. /* Our semaphore implementation is strictly monotonic (i.e. we proceed
  364. * so long as the semaphore value in the register/page is greater
  365. * than the sync value), so whenever we reset the seqno,
  366. * so long as we reset the tracking semaphore value to 0, it will
  367. * always be before the next request's seqno. If we don't reset
  368. * the semaphore value, then when the seqno moves backwards all
  369. * future waits will complete instantly (causing rendering corruption).
  370. */
  371. if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
  372. I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
  373. I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
  374. if (HAS_VEBOX(dev_priv))
  375. I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
  376. }
  377. intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
  378. clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
  379. /* After manually advancing the seqno, fake the interrupt in case
  380. * there are any waiters for that seqno.
  381. */
  382. intel_engine_wakeup(engine);
  383. GEM_BUG_ON(intel_engine_get_seqno(engine) != seqno);
  384. }
  385. static void intel_engine_init_timeline(struct intel_engine_cs *engine)
  386. {
  387. engine->timeline = &engine->i915->gt.global_timeline.engine[engine->id];
  388. }
  389. static bool csb_force_mmio(struct drm_i915_private *i915)
  390. {
  391. /*
  392. * IOMMU adds unpredictable latency causing the CSB write (from the
  393. * GPU into the HWSP) to only be visible some time after the interrupt
  394. * (missed breadcrumb syndrome).
  395. */
  396. if (intel_vtd_active())
  397. return true;
  398. /* Older GVT emulation depends upon intercepting CSB mmio */
  399. if (intel_vgpu_active(i915) && !intel_vgpu_has_hwsp_emulation(i915))
  400. return true;
  401. return false;
  402. }
  403. static void intel_engine_init_execlist(struct intel_engine_cs *engine)
  404. {
  405. struct intel_engine_execlists * const execlists = &engine->execlists;
  406. execlists->csb_use_mmio = csb_force_mmio(engine->i915);
  407. execlists->port_mask = 1;
  408. BUILD_BUG_ON_NOT_POWER_OF_2(execlists_num_ports(execlists));
  409. GEM_BUG_ON(execlists_num_ports(execlists) > EXECLIST_MAX_PORTS);
  410. execlists->queue_priority = INT_MIN;
  411. execlists->queue = RB_ROOT;
  412. execlists->first = NULL;
  413. }
  414. /**
  415. * intel_engines_setup_common - setup engine state not requiring hw access
  416. * @engine: Engine to setup.
  417. *
  418. * Initializes @engine@ structure members shared between legacy and execlists
  419. * submission modes which do not require hardware access.
  420. *
  421. * Typically done early in the submission mode specific engine setup stage.
  422. */
  423. void intel_engine_setup_common(struct intel_engine_cs *engine)
  424. {
  425. intel_engine_init_execlist(engine);
  426. intel_engine_init_timeline(engine);
  427. intel_engine_init_hangcheck(engine);
  428. i915_gem_batch_pool_init(engine, &engine->batch_pool);
  429. intel_engine_init_cmd_parser(engine);
  430. }
  431. int intel_engine_create_scratch(struct intel_engine_cs *engine, int size)
  432. {
  433. struct drm_i915_gem_object *obj;
  434. struct i915_vma *vma;
  435. int ret;
  436. WARN_ON(engine->scratch);
  437. obj = i915_gem_object_create_stolen(engine->i915, size);
  438. if (!obj)
  439. obj = i915_gem_object_create_internal(engine->i915, size);
  440. if (IS_ERR(obj)) {
  441. DRM_ERROR("Failed to allocate scratch page\n");
  442. return PTR_ERR(obj);
  443. }
  444. vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
  445. if (IS_ERR(vma)) {
  446. ret = PTR_ERR(vma);
  447. goto err_unref;
  448. }
  449. ret = i915_vma_pin(vma, 0, 4096, PIN_GLOBAL | PIN_HIGH);
  450. if (ret)
  451. goto err_unref;
  452. engine->scratch = vma;
  453. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  454. engine->name, i915_ggtt_offset(vma));
  455. return 0;
  456. err_unref:
  457. i915_gem_object_put(obj);
  458. return ret;
  459. }
  460. static void intel_engine_cleanup_scratch(struct intel_engine_cs *engine)
  461. {
  462. i915_vma_unpin_and_release(&engine->scratch);
  463. }
  464. static void cleanup_phys_status_page(struct intel_engine_cs *engine)
  465. {
  466. struct drm_i915_private *dev_priv = engine->i915;
  467. if (!dev_priv->status_page_dmah)
  468. return;
  469. drm_pci_free(&dev_priv->drm, dev_priv->status_page_dmah);
  470. engine->status_page.page_addr = NULL;
  471. }
  472. static void cleanup_status_page(struct intel_engine_cs *engine)
  473. {
  474. struct i915_vma *vma;
  475. struct drm_i915_gem_object *obj;
  476. vma = fetch_and_zero(&engine->status_page.vma);
  477. if (!vma)
  478. return;
  479. obj = vma->obj;
  480. i915_vma_unpin(vma);
  481. i915_vma_close(vma);
  482. i915_gem_object_unpin_map(obj);
  483. __i915_gem_object_release_unless_active(obj);
  484. }
  485. static int init_status_page(struct intel_engine_cs *engine)
  486. {
  487. struct drm_i915_gem_object *obj;
  488. struct i915_vma *vma;
  489. unsigned int flags;
  490. void *vaddr;
  491. int ret;
  492. obj = i915_gem_object_create_internal(engine->i915, PAGE_SIZE);
  493. if (IS_ERR(obj)) {
  494. DRM_ERROR("Failed to allocate status page\n");
  495. return PTR_ERR(obj);
  496. }
  497. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  498. if (ret)
  499. goto err;
  500. vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
  501. if (IS_ERR(vma)) {
  502. ret = PTR_ERR(vma);
  503. goto err;
  504. }
  505. flags = PIN_GLOBAL;
  506. if (!HAS_LLC(engine->i915))
  507. /* On g33, we cannot place HWS above 256MiB, so
  508. * restrict its pinning to the low mappable arena.
  509. * Though this restriction is not documented for
  510. * gen4, gen5, or byt, they also behave similarly
  511. * and hang if the HWS is placed at the top of the
  512. * GTT. To generalise, it appears that all !llc
  513. * platforms have issues with us placing the HWS
  514. * above the mappable region (even though we never
  515. * actually map it).
  516. */
  517. flags |= PIN_MAPPABLE;
  518. else
  519. flags |= PIN_HIGH;
  520. ret = i915_vma_pin(vma, 0, 4096, flags);
  521. if (ret)
  522. goto err;
  523. vaddr = i915_gem_object_pin_map(obj, I915_MAP_WB);
  524. if (IS_ERR(vaddr)) {
  525. ret = PTR_ERR(vaddr);
  526. goto err_unpin;
  527. }
  528. engine->status_page.vma = vma;
  529. engine->status_page.ggtt_offset = i915_ggtt_offset(vma);
  530. engine->status_page.page_addr = memset(vaddr, 0, PAGE_SIZE);
  531. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  532. engine->name, i915_ggtt_offset(vma));
  533. return 0;
  534. err_unpin:
  535. i915_vma_unpin(vma);
  536. err:
  537. i915_gem_object_put(obj);
  538. return ret;
  539. }
  540. static int init_phys_status_page(struct intel_engine_cs *engine)
  541. {
  542. struct drm_i915_private *dev_priv = engine->i915;
  543. GEM_BUG_ON(engine->id != RCS);
  544. dev_priv->status_page_dmah =
  545. drm_pci_alloc(&dev_priv->drm, PAGE_SIZE, PAGE_SIZE);
  546. if (!dev_priv->status_page_dmah)
  547. return -ENOMEM;
  548. engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  549. memset(engine->status_page.page_addr, 0, PAGE_SIZE);
  550. return 0;
  551. }
  552. /**
  553. * intel_engines_init_common - initialize cengine state which might require hw access
  554. * @engine: Engine to initialize.
  555. *
  556. * Initializes @engine@ structure members shared between legacy and execlists
  557. * submission modes which do require hardware access.
  558. *
  559. * Typcally done at later stages of submission mode specific engine setup.
  560. *
  561. * Returns zero on success or an error code on failure.
  562. */
  563. int intel_engine_init_common(struct intel_engine_cs *engine)
  564. {
  565. struct intel_ring *ring;
  566. int ret;
  567. engine->set_default_submission(engine);
  568. /* We may need to do things with the shrinker which
  569. * require us to immediately switch back to the default
  570. * context. This can cause a problem as pinning the
  571. * default context also requires GTT space which may not
  572. * be available. To avoid this we always pin the default
  573. * context.
  574. */
  575. ring = engine->context_pin(engine, engine->i915->kernel_context);
  576. if (IS_ERR(ring))
  577. return PTR_ERR(ring);
  578. /*
  579. * Similarly the preempt context must always be available so that
  580. * we can interrupt the engine at any time.
  581. */
  582. if (engine->i915->preempt_context) {
  583. ring = engine->context_pin(engine,
  584. engine->i915->preempt_context);
  585. if (IS_ERR(ring)) {
  586. ret = PTR_ERR(ring);
  587. goto err_unpin_kernel;
  588. }
  589. }
  590. ret = intel_engine_init_breadcrumbs(engine);
  591. if (ret)
  592. goto err_unpin_preempt;
  593. if (HWS_NEEDS_PHYSICAL(engine->i915))
  594. ret = init_phys_status_page(engine);
  595. else
  596. ret = init_status_page(engine);
  597. if (ret)
  598. goto err_breadcrumbs;
  599. return 0;
  600. err_breadcrumbs:
  601. intel_engine_fini_breadcrumbs(engine);
  602. err_unpin_preempt:
  603. if (engine->i915->preempt_context)
  604. engine->context_unpin(engine, engine->i915->preempt_context);
  605. err_unpin_kernel:
  606. engine->context_unpin(engine, engine->i915->kernel_context);
  607. return ret;
  608. }
  609. /**
  610. * intel_engines_cleanup_common - cleans up the engine state created by
  611. * the common initiailizers.
  612. * @engine: Engine to cleanup.
  613. *
  614. * This cleans up everything created by the common helpers.
  615. */
  616. void intel_engine_cleanup_common(struct intel_engine_cs *engine)
  617. {
  618. intel_engine_cleanup_scratch(engine);
  619. if (HWS_NEEDS_PHYSICAL(engine->i915))
  620. cleanup_phys_status_page(engine);
  621. else
  622. cleanup_status_page(engine);
  623. intel_engine_fini_breadcrumbs(engine);
  624. intel_engine_cleanup_cmd_parser(engine);
  625. i915_gem_batch_pool_fini(&engine->batch_pool);
  626. if (engine->default_state)
  627. i915_gem_object_put(engine->default_state);
  628. if (engine->i915->preempt_context)
  629. engine->context_unpin(engine, engine->i915->preempt_context);
  630. engine->context_unpin(engine, engine->i915->kernel_context);
  631. }
  632. u64 intel_engine_get_active_head(const struct intel_engine_cs *engine)
  633. {
  634. struct drm_i915_private *dev_priv = engine->i915;
  635. u64 acthd;
  636. if (INTEL_GEN(dev_priv) >= 8)
  637. acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
  638. RING_ACTHD_UDW(engine->mmio_base));
  639. else if (INTEL_GEN(dev_priv) >= 4)
  640. acthd = I915_READ(RING_ACTHD(engine->mmio_base));
  641. else
  642. acthd = I915_READ(ACTHD);
  643. return acthd;
  644. }
  645. u64 intel_engine_get_last_batch_head(const struct intel_engine_cs *engine)
  646. {
  647. struct drm_i915_private *dev_priv = engine->i915;
  648. u64 bbaddr;
  649. if (INTEL_GEN(dev_priv) >= 8)
  650. bbaddr = I915_READ64_2x32(RING_BBADDR(engine->mmio_base),
  651. RING_BBADDR_UDW(engine->mmio_base));
  652. else
  653. bbaddr = I915_READ(RING_BBADDR(engine->mmio_base));
  654. return bbaddr;
  655. }
  656. const char *i915_cache_level_str(struct drm_i915_private *i915, int type)
  657. {
  658. switch (type) {
  659. case I915_CACHE_NONE: return " uncached";
  660. case I915_CACHE_LLC: return HAS_LLC(i915) ? " LLC" : " snooped";
  661. case I915_CACHE_L3_LLC: return " L3+LLC";
  662. case I915_CACHE_WT: return " WT";
  663. default: return "";
  664. }
  665. }
  666. static inline uint32_t
  667. read_subslice_reg(struct drm_i915_private *dev_priv, int slice,
  668. int subslice, i915_reg_t reg)
  669. {
  670. uint32_t mcr;
  671. uint32_t ret;
  672. enum forcewake_domains fw_domains;
  673. fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg,
  674. FW_REG_READ);
  675. fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
  676. GEN8_MCR_SELECTOR,
  677. FW_REG_READ | FW_REG_WRITE);
  678. spin_lock_irq(&dev_priv->uncore.lock);
  679. intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
  680. mcr = I915_READ_FW(GEN8_MCR_SELECTOR);
  681. /*
  682. * The HW expects the slice and sublice selectors to be reset to 0
  683. * after reading out the registers.
  684. */
  685. WARN_ON_ONCE(mcr & (GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK));
  686. mcr &= ~(GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK);
  687. mcr |= GEN8_MCR_SLICE(slice) | GEN8_MCR_SUBSLICE(subslice);
  688. I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
  689. ret = I915_READ_FW(reg);
  690. mcr &= ~(GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK);
  691. I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
  692. intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
  693. spin_unlock_irq(&dev_priv->uncore.lock);
  694. return ret;
  695. }
  696. /* NB: please notice the memset */
  697. void intel_engine_get_instdone(struct intel_engine_cs *engine,
  698. struct intel_instdone *instdone)
  699. {
  700. struct drm_i915_private *dev_priv = engine->i915;
  701. u32 mmio_base = engine->mmio_base;
  702. int slice;
  703. int subslice;
  704. memset(instdone, 0, sizeof(*instdone));
  705. switch (INTEL_GEN(dev_priv)) {
  706. default:
  707. instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
  708. if (engine->id != RCS)
  709. break;
  710. instdone->slice_common = I915_READ(GEN7_SC_INSTDONE);
  711. for_each_instdone_slice_subslice(dev_priv, slice, subslice) {
  712. instdone->sampler[slice][subslice] =
  713. read_subslice_reg(dev_priv, slice, subslice,
  714. GEN7_SAMPLER_INSTDONE);
  715. instdone->row[slice][subslice] =
  716. read_subslice_reg(dev_priv, slice, subslice,
  717. GEN7_ROW_INSTDONE);
  718. }
  719. break;
  720. case 7:
  721. instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
  722. if (engine->id != RCS)
  723. break;
  724. instdone->slice_common = I915_READ(GEN7_SC_INSTDONE);
  725. instdone->sampler[0][0] = I915_READ(GEN7_SAMPLER_INSTDONE);
  726. instdone->row[0][0] = I915_READ(GEN7_ROW_INSTDONE);
  727. break;
  728. case 6:
  729. case 5:
  730. case 4:
  731. instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
  732. if (engine->id == RCS)
  733. /* HACK: Using the wrong struct member */
  734. instdone->slice_common = I915_READ(GEN4_INSTDONE1);
  735. break;
  736. case 3:
  737. case 2:
  738. instdone->instdone = I915_READ(GEN2_INSTDONE);
  739. break;
  740. }
  741. }
  742. static int wa_add(struct drm_i915_private *dev_priv,
  743. i915_reg_t addr,
  744. const u32 mask, const u32 val)
  745. {
  746. const u32 idx = dev_priv->workarounds.count;
  747. if (WARN_ON(idx >= I915_MAX_WA_REGS))
  748. return -ENOSPC;
  749. dev_priv->workarounds.reg[idx].addr = addr;
  750. dev_priv->workarounds.reg[idx].value = val;
  751. dev_priv->workarounds.reg[idx].mask = mask;
  752. dev_priv->workarounds.count++;
  753. return 0;
  754. }
  755. #define WA_REG(addr, mask, val) do { \
  756. const int r = wa_add(dev_priv, (addr), (mask), (val)); \
  757. if (r) \
  758. return r; \
  759. } while (0)
  760. #define WA_SET_BIT_MASKED(addr, mask) \
  761. WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
  762. #define WA_CLR_BIT_MASKED(addr, mask) \
  763. WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
  764. #define WA_SET_FIELD_MASKED(addr, mask, value) \
  765. WA_REG(addr, mask, _MASKED_FIELD(mask, value))
  766. static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
  767. i915_reg_t reg)
  768. {
  769. struct drm_i915_private *dev_priv = engine->i915;
  770. struct i915_workarounds *wa = &dev_priv->workarounds;
  771. const uint32_t index = wa->hw_whitelist_count[engine->id];
  772. if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
  773. return -EINVAL;
  774. I915_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
  775. i915_mmio_reg_offset(reg));
  776. wa->hw_whitelist_count[engine->id]++;
  777. return 0;
  778. }
  779. static int gen8_init_workarounds(struct intel_engine_cs *engine)
  780. {
  781. struct drm_i915_private *dev_priv = engine->i915;
  782. WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
  783. /* WaDisableAsyncFlipPerfMode:bdw,chv */
  784. WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
  785. /* WaDisablePartialInstShootdown:bdw,chv */
  786. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  787. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  788. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  789. * workaround for for a possible hang in the unlikely event a TLB
  790. * invalidation occurs during a PSD flush.
  791. */
  792. /* WaForceEnableNonCoherent:bdw,chv */
  793. /* WaHdcDisableFetchWhenMasked:bdw,chv */
  794. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  795. HDC_DONOT_FETCH_MEM_WHEN_MASKED |
  796. HDC_FORCE_NON_COHERENT);
  797. /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
  798. * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
  799. * polygons in the same 8x4 pixel/sample area to be processed without
  800. * stalling waiting for the earlier ones to write to Hierarchical Z
  801. * buffer."
  802. *
  803. * This optimization is off by default for BDW and CHV; turn it on.
  804. */
  805. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  806. /* Wa4x4STCOptimizationDisable:bdw,chv */
  807. WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  808. /*
  809. * BSpec recommends 8x4 when MSAA is used,
  810. * however in practice 16x4 seems fastest.
  811. *
  812. * Note that PS/WM thread counts depend on the WIZ hashing
  813. * disable bit, which we don't touch here, but it's good
  814. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  815. */
  816. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  817. GEN6_WIZ_HASHING_MASK,
  818. GEN6_WIZ_HASHING_16x4);
  819. return 0;
  820. }
  821. static int bdw_init_workarounds(struct intel_engine_cs *engine)
  822. {
  823. struct drm_i915_private *dev_priv = engine->i915;
  824. int ret;
  825. ret = gen8_init_workarounds(engine);
  826. if (ret)
  827. return ret;
  828. /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
  829. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  830. /* WaDisableDopClockGating:bdw
  831. *
  832. * Also see the related UCGTCL1 write in broadwell_init_clock_gating()
  833. * to disable EUTC clock gating.
  834. */
  835. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
  836. DOP_CLOCK_GATING_DISABLE);
  837. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  838. GEN8_SAMPLER_POWER_BYPASS_DIS);
  839. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  840. /* WaForceContextSaveRestoreNonCoherent:bdw */
  841. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  842. /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
  843. (IS_BDW_GT3(dev_priv) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
  844. return 0;
  845. }
  846. static int chv_init_workarounds(struct intel_engine_cs *engine)
  847. {
  848. struct drm_i915_private *dev_priv = engine->i915;
  849. int ret;
  850. ret = gen8_init_workarounds(engine);
  851. if (ret)
  852. return ret;
  853. /* WaDisableThreadStallDopClockGating:chv */
  854. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  855. /* Improve HiZ throughput on CHV. */
  856. WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
  857. return 0;
  858. }
  859. static int gen9_init_workarounds(struct intel_engine_cs *engine)
  860. {
  861. struct drm_i915_private *dev_priv = engine->i915;
  862. int ret;
  863. /* WaConextSwitchWithConcurrentTLBInvalidate:skl,bxt,kbl,glk,cfl */
  864. I915_WRITE(GEN9_CSFE_CHICKEN1_RCS, _MASKED_BIT_ENABLE(GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE));
  865. /* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl,glk,cfl */
  866. I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
  867. GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
  868. /* WaDisableKillLogic:bxt,skl,kbl */
  869. if (!IS_COFFEELAKE(dev_priv))
  870. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  871. ECOCHK_DIS_TLB);
  872. if (HAS_LLC(dev_priv)) {
  873. /* WaCompressedResourceSamplerPbeMediaNewHashMode:skl,kbl
  874. *
  875. * Must match Display Engine. See
  876. * WaCompressedResourceDisplayNewHashMode.
  877. */
  878. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  879. GEN9_PBE_COMPRESSED_HASH_SELECTION);
  880. WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
  881. GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR);
  882. I915_WRITE(MMCD_MISC_CTRL,
  883. I915_READ(MMCD_MISC_CTRL) |
  884. MMCD_PCLA |
  885. MMCD_HOTSPOT_EN);
  886. }
  887. /* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl,glk,cfl */
  888. /* WaDisablePartialInstShootdown:skl,bxt,kbl,glk,cfl */
  889. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  890. FLOW_CONTROL_ENABLE |
  891. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  892. /* Syncing dependencies between camera and graphics:skl,bxt,kbl */
  893. if (!IS_COFFEELAKE(dev_priv))
  894. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  895. GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
  896. /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl,glk,cfl */
  897. /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl,cfl */
  898. WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
  899. GEN9_ENABLE_YV12_BUGFIX |
  900. GEN9_ENABLE_GPGPU_PREEMPTION);
  901. /* Wa4x4STCOptimizationDisable:skl,bxt,kbl,glk,cfl */
  902. /* WaDisablePartialResolveInVc:skl,bxt,kbl,cfl */
  903. WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
  904. GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
  905. /* WaCcsTlbPrefetchDisable:skl,bxt,kbl,glk,cfl */
  906. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  907. GEN9_CCS_TLB_PREFETCH_ENABLE);
  908. /* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl,cfl */
  909. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  910. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  911. HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
  912. /* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
  913. * both tied to WaForceContextSaveRestoreNonCoherent
  914. * in some hsds for skl. We keep the tie for all gen9. The
  915. * documentation is a bit hazy and so we want to get common behaviour,
  916. * even though there is no clear evidence we would need both on kbl/bxt.
  917. * This area has been source of system hangs so we play it safe
  918. * and mimic the skl regardless of what bspec says.
  919. *
  920. * Use Force Non-Coherent whenever executing a 3D context. This
  921. * is a workaround for a possible hang in the unlikely event
  922. * a TLB invalidation occurs during a PSD flush.
  923. */
  924. /* WaForceEnableNonCoherent:skl,bxt,kbl,cfl */
  925. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  926. HDC_FORCE_NON_COHERENT);
  927. /* WaDisableHDCInvalidation:skl,bxt,kbl,cfl */
  928. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  929. BDW_DISABLE_HDC_INVALIDATION);
  930. /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl,cfl */
  931. if (IS_SKYLAKE(dev_priv) ||
  932. IS_KABYLAKE(dev_priv) ||
  933. IS_COFFEELAKE(dev_priv))
  934. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  935. GEN8_SAMPLER_POWER_BYPASS_DIS);
  936. /* WaDisableSTUnitPowerOptimization:skl,bxt,kbl,glk,cfl */
  937. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
  938. /* WaProgramL3SqcReg1DefaultForPerf:bxt,glk */
  939. if (IS_GEN9_LP(dev_priv)) {
  940. u32 val = I915_READ(GEN8_L3SQCREG1);
  941. val &= ~L3_PRIO_CREDITS_MASK;
  942. val |= L3_GENERAL_PRIO_CREDITS(62) | L3_HIGH_PRIO_CREDITS(2);
  943. I915_WRITE(GEN8_L3SQCREG1, val);
  944. }
  945. /* WaOCLCoherentLineFlush:skl,bxt,kbl,cfl */
  946. I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
  947. GEN8_LQSC_FLUSH_COHERENT_LINES));
  948. /*
  949. * Supporting preemption with fine-granularity requires changes in the
  950. * batch buffer programming. Since we can't break old userspace, we
  951. * need to set our default preemption level to safe value. Userspace is
  952. * still able to use more fine-grained preemption levels, since in
  953. * WaEnablePreemptionGranularityControlByUMD we're whitelisting the
  954. * per-ctx register. As such, WaDisable{3D,GPGPU}MidCmdPreemption are
  955. * not real HW workarounds, but merely a way to start using preemption
  956. * while maintaining old contract with userspace.
  957. */
  958. /* WaDisable3DMidCmdPreemption:skl,bxt,glk,cfl,[cnl] */
  959. WA_CLR_BIT_MASKED(GEN8_CS_CHICKEN1, GEN9_PREEMPT_3D_OBJECT_LEVEL);
  960. /* WaDisableGPGPUMidCmdPreemption:skl,bxt,blk,cfl,[cnl] */
  961. WA_SET_FIELD_MASKED(GEN8_CS_CHICKEN1, GEN9_PREEMPT_GPGPU_LEVEL_MASK,
  962. GEN9_PREEMPT_GPGPU_COMMAND_LEVEL);
  963. /* WaClearHIZ_WM_CHICKEN3:bxt,glk */
  964. if (IS_GEN9_LP(dev_priv))
  965. WA_SET_BIT_MASKED(GEN9_WM_CHICKEN3, GEN9_FACTOR_IN_CLR_VAL_HIZ);
  966. /* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt,glk,cfl */
  967. ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
  968. if (ret)
  969. return ret;
  970. /* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl,cfl,[cnl] */
  971. I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
  972. _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
  973. ret = wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
  974. if (ret)
  975. return ret;
  976. /* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl,glk,cfl */
  977. ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
  978. if (ret)
  979. return ret;
  980. return 0;
  981. }
  982. static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
  983. {
  984. struct drm_i915_private *dev_priv = engine->i915;
  985. u8 vals[3] = { 0, 0, 0 };
  986. unsigned int i;
  987. for (i = 0; i < 3; i++) {
  988. u8 ss;
  989. /*
  990. * Only consider slices where one, and only one, subslice has 7
  991. * EUs
  992. */
  993. if (!is_power_of_2(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]))
  994. continue;
  995. /*
  996. * subslice_7eu[i] != 0 (because of the check above) and
  997. * ss_max == 4 (maximum number of subslices possible per slice)
  998. *
  999. * -> 0 <= ss <= 3;
  1000. */
  1001. ss = ffs(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]) - 1;
  1002. vals[i] = 3 - ss;
  1003. }
  1004. if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
  1005. return 0;
  1006. /* Tune IZ hashing. See intel_device_info_runtime_init() */
  1007. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  1008. GEN9_IZ_HASHING_MASK(2) |
  1009. GEN9_IZ_HASHING_MASK(1) |
  1010. GEN9_IZ_HASHING_MASK(0),
  1011. GEN9_IZ_HASHING(2, vals[2]) |
  1012. GEN9_IZ_HASHING(1, vals[1]) |
  1013. GEN9_IZ_HASHING(0, vals[0]));
  1014. return 0;
  1015. }
  1016. static int skl_init_workarounds(struct intel_engine_cs *engine)
  1017. {
  1018. struct drm_i915_private *dev_priv = engine->i915;
  1019. int ret;
  1020. ret = gen9_init_workarounds(engine);
  1021. if (ret)
  1022. return ret;
  1023. /* WaEnableGapsTsvCreditFix:skl */
  1024. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  1025. GEN9_GAPS_TSV_CREDIT_DISABLE));
  1026. /* WaDisableGafsUnitClkGating:skl */
  1027. I915_WRITE(GEN7_UCGCTL4, (I915_READ(GEN7_UCGCTL4) |
  1028. GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE));
  1029. /* WaInPlaceDecompressionHang:skl */
  1030. if (IS_SKL_REVID(dev_priv, SKL_REVID_H0, REVID_FOREVER))
  1031. I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
  1032. (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
  1033. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
  1034. /* WaDisableLSQCROPERFforOCL:skl */
  1035. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  1036. if (ret)
  1037. return ret;
  1038. return skl_tune_iz_hashing(engine);
  1039. }
  1040. static int bxt_init_workarounds(struct intel_engine_cs *engine)
  1041. {
  1042. struct drm_i915_private *dev_priv = engine->i915;
  1043. int ret;
  1044. ret = gen9_init_workarounds(engine);
  1045. if (ret)
  1046. return ret;
  1047. /* WaDisableThreadStallDopClockGating:bxt */
  1048. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  1049. STALL_DOP_GATING_DISABLE);
  1050. /* WaDisablePooledEuLoadBalancingFix:bxt */
  1051. I915_WRITE(FF_SLICE_CS_CHICKEN2,
  1052. _MASKED_BIT_ENABLE(GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE));
  1053. /* WaToEnableHwFixForPushConstHWBug:bxt */
  1054. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1055. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1056. /* WaInPlaceDecompressionHang:bxt */
  1057. I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
  1058. (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
  1059. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
  1060. return 0;
  1061. }
  1062. static int cnl_init_workarounds(struct intel_engine_cs *engine)
  1063. {
  1064. struct drm_i915_private *dev_priv = engine->i915;
  1065. int ret;
  1066. /* WaDisableI2mCycleOnWRPort:cnl (pre-prod) */
  1067. if (IS_CNL_REVID(dev_priv, CNL_REVID_B0, CNL_REVID_B0))
  1068. I915_WRITE(GAMT_CHKN_BIT_REG,
  1069. (I915_READ(GAMT_CHKN_BIT_REG) |
  1070. GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT));
  1071. /* WaForceContextSaveRestoreNonCoherent:cnl */
  1072. WA_SET_BIT_MASKED(CNL_HDC_CHICKEN0,
  1073. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT);
  1074. /* WaThrottleEUPerfToAvoidTDBackPressure:cnl(pre-prod) */
  1075. if (IS_CNL_REVID(dev_priv, CNL_REVID_B0, CNL_REVID_B0))
  1076. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, THROTTLE_12_5);
  1077. /* WaDisableReplayBufferBankArbitrationOptimization:cnl */
  1078. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1079. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1080. /* WaDisableEnhancedSBEVertexCaching:cnl (pre-prod) */
  1081. if (IS_CNL_REVID(dev_priv, 0, CNL_REVID_B0))
  1082. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1083. GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE);
  1084. /* WaInPlaceDecompressionHang:cnl */
  1085. I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
  1086. (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
  1087. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
  1088. /* WaPushConstantDereferenceHoldDisable:cnl */
  1089. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2, PUSH_CONSTANT_DEREF_DISABLE);
  1090. /* FtrEnableFastAnisoL1BankingFix: cnl */
  1091. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3, CNL_FAST_ANISO_L1_BANKING_FIX);
  1092. /* WaDisable3DMidCmdPreemption:cnl */
  1093. WA_CLR_BIT_MASKED(GEN8_CS_CHICKEN1, GEN9_PREEMPT_3D_OBJECT_LEVEL);
  1094. /* WaDisableGPGPUMidCmdPreemption:cnl */
  1095. WA_SET_FIELD_MASKED(GEN8_CS_CHICKEN1, GEN9_PREEMPT_GPGPU_LEVEL_MASK,
  1096. GEN9_PREEMPT_GPGPU_COMMAND_LEVEL);
  1097. /* WaEnablePreemptionGranularityControlByUMD:cnl */
  1098. I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
  1099. _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
  1100. ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
  1101. if (ret)
  1102. return ret;
  1103. /* WaDisableEarlyEOT:cnl */
  1104. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, DISABLE_EARLY_EOT);
  1105. return 0;
  1106. }
  1107. static int kbl_init_workarounds(struct intel_engine_cs *engine)
  1108. {
  1109. struct drm_i915_private *dev_priv = engine->i915;
  1110. int ret;
  1111. ret = gen9_init_workarounds(engine);
  1112. if (ret)
  1113. return ret;
  1114. /* WaEnableGapsTsvCreditFix:kbl */
  1115. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  1116. GEN9_GAPS_TSV_CREDIT_DISABLE));
  1117. /* WaDisableDynamicCreditSharing:kbl */
  1118. if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
  1119. I915_WRITE(GAMT_CHKN_BIT_REG,
  1120. (I915_READ(GAMT_CHKN_BIT_REG) |
  1121. GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING));
  1122. /* WaDisableFenceDestinationToSLM:kbl (pre-prod) */
  1123. if (IS_KBL_REVID(dev_priv, KBL_REVID_A0, KBL_REVID_A0))
  1124. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  1125. HDC_FENCE_DEST_SLM_DISABLE);
  1126. /* WaToEnableHwFixForPushConstHWBug:kbl */
  1127. if (IS_KBL_REVID(dev_priv, KBL_REVID_C0, REVID_FOREVER))
  1128. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1129. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1130. /* WaDisableGafsUnitClkGating:kbl */
  1131. I915_WRITE(GEN7_UCGCTL4, (I915_READ(GEN7_UCGCTL4) |
  1132. GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE));
  1133. /* WaDisableSbeCacheDispatchPortSharing:kbl */
  1134. WA_SET_BIT_MASKED(
  1135. GEN7_HALF_SLICE_CHICKEN1,
  1136. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  1137. /* WaInPlaceDecompressionHang:kbl */
  1138. I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
  1139. (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
  1140. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
  1141. /* WaDisableLSQCROPERFforOCL:kbl */
  1142. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  1143. if (ret)
  1144. return ret;
  1145. return 0;
  1146. }
  1147. static int glk_init_workarounds(struct intel_engine_cs *engine)
  1148. {
  1149. struct drm_i915_private *dev_priv = engine->i915;
  1150. int ret;
  1151. ret = gen9_init_workarounds(engine);
  1152. if (ret)
  1153. return ret;
  1154. /* WA #0862: Userspace has to set "Barrier Mode" to avoid hangs. */
  1155. ret = wa_ring_whitelist_reg(engine, GEN9_SLICE_COMMON_ECO_CHICKEN1);
  1156. if (ret)
  1157. return ret;
  1158. /* WaToEnableHwFixForPushConstHWBug:glk */
  1159. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1160. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1161. return 0;
  1162. }
  1163. static int cfl_init_workarounds(struct intel_engine_cs *engine)
  1164. {
  1165. struct drm_i915_private *dev_priv = engine->i915;
  1166. int ret;
  1167. ret = gen9_init_workarounds(engine);
  1168. if (ret)
  1169. return ret;
  1170. /* WaEnableGapsTsvCreditFix:cfl */
  1171. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  1172. GEN9_GAPS_TSV_CREDIT_DISABLE));
  1173. /* WaToEnableHwFixForPushConstHWBug:cfl */
  1174. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1175. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1176. /* WaDisableGafsUnitClkGating:cfl */
  1177. I915_WRITE(GEN7_UCGCTL4, (I915_READ(GEN7_UCGCTL4) |
  1178. GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE));
  1179. /* WaDisableSbeCacheDispatchPortSharing:cfl */
  1180. WA_SET_BIT_MASKED(
  1181. GEN7_HALF_SLICE_CHICKEN1,
  1182. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  1183. /* WaInPlaceDecompressionHang:cfl */
  1184. I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
  1185. (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
  1186. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
  1187. return 0;
  1188. }
  1189. int init_workarounds_ring(struct intel_engine_cs *engine)
  1190. {
  1191. struct drm_i915_private *dev_priv = engine->i915;
  1192. int err;
  1193. if (GEM_WARN_ON(engine->id != RCS))
  1194. return -EINVAL;
  1195. dev_priv->workarounds.count = 0;
  1196. dev_priv->workarounds.hw_whitelist_count[engine->id] = 0;
  1197. if (IS_BROADWELL(dev_priv))
  1198. err = bdw_init_workarounds(engine);
  1199. else if (IS_CHERRYVIEW(dev_priv))
  1200. err = chv_init_workarounds(engine);
  1201. else if (IS_SKYLAKE(dev_priv))
  1202. err = skl_init_workarounds(engine);
  1203. else if (IS_BROXTON(dev_priv))
  1204. err = bxt_init_workarounds(engine);
  1205. else if (IS_KABYLAKE(dev_priv))
  1206. err = kbl_init_workarounds(engine);
  1207. else if (IS_GEMINILAKE(dev_priv))
  1208. err = glk_init_workarounds(engine);
  1209. else if (IS_COFFEELAKE(dev_priv))
  1210. err = cfl_init_workarounds(engine);
  1211. else if (IS_CANNONLAKE(dev_priv))
  1212. err = cnl_init_workarounds(engine);
  1213. else
  1214. err = 0;
  1215. if (err)
  1216. return err;
  1217. DRM_DEBUG_DRIVER("%s: Number of context specific w/a: %d\n",
  1218. engine->name, dev_priv->workarounds.count);
  1219. return 0;
  1220. }
  1221. int intel_ring_workarounds_emit(struct i915_request *rq)
  1222. {
  1223. struct i915_workarounds *w = &rq->i915->workarounds;
  1224. u32 *cs;
  1225. int ret, i;
  1226. if (w->count == 0)
  1227. return 0;
  1228. ret = rq->engine->emit_flush(rq, EMIT_BARRIER);
  1229. if (ret)
  1230. return ret;
  1231. cs = intel_ring_begin(rq, w->count * 2 + 2);
  1232. if (IS_ERR(cs))
  1233. return PTR_ERR(cs);
  1234. *cs++ = MI_LOAD_REGISTER_IMM(w->count);
  1235. for (i = 0; i < w->count; i++) {
  1236. *cs++ = i915_mmio_reg_offset(w->reg[i].addr);
  1237. *cs++ = w->reg[i].value;
  1238. }
  1239. *cs++ = MI_NOOP;
  1240. intel_ring_advance(rq, cs);
  1241. ret = rq->engine->emit_flush(rq, EMIT_BARRIER);
  1242. if (ret)
  1243. return ret;
  1244. return 0;
  1245. }
  1246. static bool ring_is_idle(struct intel_engine_cs *engine)
  1247. {
  1248. struct drm_i915_private *dev_priv = engine->i915;
  1249. bool idle = true;
  1250. /* If the whole device is asleep, the engine must be idle */
  1251. if (!intel_runtime_pm_get_if_in_use(dev_priv))
  1252. return true;
  1253. /* First check that no commands are left in the ring */
  1254. if ((I915_READ_HEAD(engine) & HEAD_ADDR) !=
  1255. (I915_READ_TAIL(engine) & TAIL_ADDR))
  1256. idle = false;
  1257. /* No bit for gen2, so assume the CS parser is idle */
  1258. if (INTEL_GEN(dev_priv) > 2 && !(I915_READ_MODE(engine) & MODE_IDLE))
  1259. idle = false;
  1260. intel_runtime_pm_put(dev_priv);
  1261. return idle;
  1262. }
  1263. /**
  1264. * intel_engine_is_idle() - Report if the engine has finished process all work
  1265. * @engine: the intel_engine_cs
  1266. *
  1267. * Return true if there are no requests pending, nothing left to be submitted
  1268. * to hardware, and that the engine is idle.
  1269. */
  1270. bool intel_engine_is_idle(struct intel_engine_cs *engine)
  1271. {
  1272. struct drm_i915_private *dev_priv = engine->i915;
  1273. /* More white lies, if wedged, hw state is inconsistent */
  1274. if (i915_terminally_wedged(&dev_priv->gpu_error))
  1275. return true;
  1276. /* Any inflight/incomplete requests? */
  1277. if (!i915_seqno_passed(intel_engine_get_seqno(engine),
  1278. intel_engine_last_submit(engine)))
  1279. return false;
  1280. if (I915_SELFTEST_ONLY(engine->breadcrumbs.mock))
  1281. return true;
  1282. /* Waiting to drain ELSP? */
  1283. if (READ_ONCE(engine->execlists.active))
  1284. return false;
  1285. /* ELSP is empty, but there are ready requests? */
  1286. if (READ_ONCE(engine->execlists.first))
  1287. return false;
  1288. /* Ring stopped? */
  1289. if (!ring_is_idle(engine))
  1290. return false;
  1291. return true;
  1292. }
  1293. bool intel_engines_are_idle(struct drm_i915_private *dev_priv)
  1294. {
  1295. struct intel_engine_cs *engine;
  1296. enum intel_engine_id id;
  1297. /*
  1298. * If the driver is wedged, HW state may be very inconsistent and
  1299. * report that it is still busy, even though we have stopped using it.
  1300. */
  1301. if (i915_terminally_wedged(&dev_priv->gpu_error))
  1302. return true;
  1303. for_each_engine(engine, dev_priv, id) {
  1304. if (!intel_engine_is_idle(engine))
  1305. return false;
  1306. }
  1307. return true;
  1308. }
  1309. /**
  1310. * intel_engine_has_kernel_context:
  1311. * @engine: the engine
  1312. *
  1313. * Returns true if the last context to be executed on this engine, or has been
  1314. * executed if the engine is already idle, is the kernel context
  1315. * (#i915.kernel_context).
  1316. */
  1317. bool intel_engine_has_kernel_context(const struct intel_engine_cs *engine)
  1318. {
  1319. const struct i915_gem_context * const kernel_context =
  1320. engine->i915->kernel_context;
  1321. struct i915_request *rq;
  1322. lockdep_assert_held(&engine->i915->drm.struct_mutex);
  1323. /*
  1324. * Check the last context seen by the engine. If active, it will be
  1325. * the last request that remains in the timeline. When idle, it is
  1326. * the last executed context as tracked by retirement.
  1327. */
  1328. rq = __i915_gem_active_peek(&engine->timeline->last_request);
  1329. if (rq)
  1330. return rq->ctx == kernel_context;
  1331. else
  1332. return engine->last_retired_context == kernel_context;
  1333. }
  1334. void intel_engines_reset_default_submission(struct drm_i915_private *i915)
  1335. {
  1336. struct intel_engine_cs *engine;
  1337. enum intel_engine_id id;
  1338. for_each_engine(engine, i915, id)
  1339. engine->set_default_submission(engine);
  1340. }
  1341. /**
  1342. * intel_engines_park: called when the GT is transitioning from busy->idle
  1343. * @i915: the i915 device
  1344. *
  1345. * The GT is now idle and about to go to sleep (maybe never to wake again?).
  1346. * Time for us to tidy and put away our toys (release resources back to the
  1347. * system).
  1348. */
  1349. void intel_engines_park(struct drm_i915_private *i915)
  1350. {
  1351. struct intel_engine_cs *engine;
  1352. enum intel_engine_id id;
  1353. for_each_engine(engine, i915, id) {
  1354. /* Flush the residual irq tasklets first. */
  1355. intel_engine_disarm_breadcrumbs(engine);
  1356. tasklet_kill(&engine->execlists.tasklet);
  1357. /*
  1358. * We are committed now to parking the engines, make sure there
  1359. * will be no more interrupts arriving later and the engines
  1360. * are truly idle.
  1361. */
  1362. if (wait_for(intel_engine_is_idle(engine), 10)) {
  1363. struct drm_printer p = drm_debug_printer(__func__);
  1364. dev_err(i915->drm.dev,
  1365. "%s is not idle before parking\n",
  1366. engine->name);
  1367. intel_engine_dump(engine, &p, NULL);
  1368. }
  1369. if (engine->park)
  1370. engine->park(engine);
  1371. i915_gem_batch_pool_fini(&engine->batch_pool);
  1372. engine->execlists.no_priolist = false;
  1373. }
  1374. }
  1375. /**
  1376. * intel_engines_unpark: called when the GT is transitioning from idle->busy
  1377. * @i915: the i915 device
  1378. *
  1379. * The GT was idle and now about to fire up with some new user requests.
  1380. */
  1381. void intel_engines_unpark(struct drm_i915_private *i915)
  1382. {
  1383. struct intel_engine_cs *engine;
  1384. enum intel_engine_id id;
  1385. for_each_engine(engine, i915, id) {
  1386. if (engine->unpark)
  1387. engine->unpark(engine);
  1388. }
  1389. }
  1390. bool intel_engine_can_store_dword(struct intel_engine_cs *engine)
  1391. {
  1392. switch (INTEL_GEN(engine->i915)) {
  1393. case 2:
  1394. return false; /* uses physical not virtual addresses */
  1395. case 3:
  1396. /* maybe only uses physical not virtual addresses */
  1397. return !(IS_I915G(engine->i915) || IS_I915GM(engine->i915));
  1398. case 6:
  1399. return engine->class != VIDEO_DECODE_CLASS; /* b0rked */
  1400. default:
  1401. return true;
  1402. }
  1403. }
  1404. unsigned int intel_engines_has_context_isolation(struct drm_i915_private *i915)
  1405. {
  1406. struct intel_engine_cs *engine;
  1407. enum intel_engine_id id;
  1408. unsigned int which;
  1409. which = 0;
  1410. for_each_engine(engine, i915, id)
  1411. if (engine->default_state)
  1412. which |= BIT(engine->uabi_class);
  1413. return which;
  1414. }
  1415. static void print_request(struct drm_printer *m,
  1416. struct i915_request *rq,
  1417. const char *prefix)
  1418. {
  1419. drm_printf(m, "%s%x%s [%llx:%x] prio=%d @ %dms: %s\n", prefix,
  1420. rq->global_seqno,
  1421. i915_request_completed(rq) ? "!" : "",
  1422. rq->fence.context, rq->fence.seqno,
  1423. rq->priotree.priority,
  1424. jiffies_to_msecs(jiffies - rq->emitted_jiffies),
  1425. rq->timeline->common->name);
  1426. }
  1427. static void hexdump(struct drm_printer *m, const void *buf, size_t len)
  1428. {
  1429. const size_t rowsize = 8 * sizeof(u32);
  1430. const void *prev = NULL;
  1431. bool skip = false;
  1432. size_t pos;
  1433. for (pos = 0; pos < len; pos += rowsize) {
  1434. char line[128];
  1435. if (prev && !memcmp(prev, buf + pos, rowsize)) {
  1436. if (!skip) {
  1437. drm_printf(m, "*\n");
  1438. skip = true;
  1439. }
  1440. continue;
  1441. }
  1442. WARN_ON_ONCE(hex_dump_to_buffer(buf + pos, len - pos,
  1443. rowsize, sizeof(u32),
  1444. line, sizeof(line),
  1445. false) >= sizeof(line));
  1446. drm_printf(m, "%08zx %s\n", pos, line);
  1447. prev = buf + pos;
  1448. skip = false;
  1449. }
  1450. }
  1451. static void intel_engine_print_registers(const struct intel_engine_cs *engine,
  1452. struct drm_printer *m)
  1453. {
  1454. struct drm_i915_private *dev_priv = engine->i915;
  1455. const struct intel_engine_execlists * const execlists =
  1456. &engine->execlists;
  1457. u64 addr;
  1458. drm_printf(m, "\tRING_START: 0x%08x\n",
  1459. I915_READ(RING_START(engine->mmio_base)));
  1460. drm_printf(m, "\tRING_HEAD: 0x%08x\n",
  1461. I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR);
  1462. drm_printf(m, "\tRING_TAIL: 0x%08x\n",
  1463. I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR);
  1464. drm_printf(m, "\tRING_CTL: 0x%08x%s\n",
  1465. I915_READ(RING_CTL(engine->mmio_base)),
  1466. I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? " [waiting]" : "");
  1467. if (INTEL_GEN(engine->i915) > 2) {
  1468. drm_printf(m, "\tRING_MODE: 0x%08x%s\n",
  1469. I915_READ(RING_MI_MODE(engine->mmio_base)),
  1470. I915_READ(RING_MI_MODE(engine->mmio_base)) & (MODE_IDLE) ? " [idle]" : "");
  1471. }
  1472. if (INTEL_GEN(dev_priv) >= 6) {
  1473. drm_printf(m, "\tRING_IMR: %08x\n", I915_READ_IMR(engine));
  1474. }
  1475. if (HAS_LEGACY_SEMAPHORES(dev_priv)) {
  1476. drm_printf(m, "\tSYNC_0: 0x%08x\n",
  1477. I915_READ(RING_SYNC_0(engine->mmio_base)));
  1478. drm_printf(m, "\tSYNC_1: 0x%08x\n",
  1479. I915_READ(RING_SYNC_1(engine->mmio_base)));
  1480. if (HAS_VEBOX(dev_priv))
  1481. drm_printf(m, "\tSYNC_2: 0x%08x\n",
  1482. I915_READ(RING_SYNC_2(engine->mmio_base)));
  1483. }
  1484. addr = intel_engine_get_active_head(engine);
  1485. drm_printf(m, "\tACTHD: 0x%08x_%08x\n",
  1486. upper_32_bits(addr), lower_32_bits(addr));
  1487. addr = intel_engine_get_last_batch_head(engine);
  1488. drm_printf(m, "\tBBADDR: 0x%08x_%08x\n",
  1489. upper_32_bits(addr), lower_32_bits(addr));
  1490. if (INTEL_GEN(dev_priv) >= 8)
  1491. addr = I915_READ64_2x32(RING_DMA_FADD(engine->mmio_base),
  1492. RING_DMA_FADD_UDW(engine->mmio_base));
  1493. else if (INTEL_GEN(dev_priv) >= 4)
  1494. addr = I915_READ(RING_DMA_FADD(engine->mmio_base));
  1495. else
  1496. addr = I915_READ(DMA_FADD_I8XX);
  1497. drm_printf(m, "\tDMA_FADDR: 0x%08x_%08x\n",
  1498. upper_32_bits(addr), lower_32_bits(addr));
  1499. if (INTEL_GEN(dev_priv) >= 4) {
  1500. drm_printf(m, "\tIPEIR: 0x%08x\n",
  1501. I915_READ(RING_IPEIR(engine->mmio_base)));
  1502. drm_printf(m, "\tIPEHR: 0x%08x\n",
  1503. I915_READ(RING_IPEHR(engine->mmio_base)));
  1504. } else {
  1505. drm_printf(m, "\tIPEIR: 0x%08x\n", I915_READ(IPEIR));
  1506. drm_printf(m, "\tIPEHR: 0x%08x\n", I915_READ(IPEHR));
  1507. }
  1508. if (HAS_EXECLISTS(dev_priv)) {
  1509. const u32 *hws = &engine->status_page.page_addr[I915_HWS_CSB_BUF0_INDEX];
  1510. u32 ptr, read, write;
  1511. unsigned int idx;
  1512. drm_printf(m, "\tExeclist status: 0x%08x %08x\n",
  1513. I915_READ(RING_EXECLIST_STATUS_LO(engine)),
  1514. I915_READ(RING_EXECLIST_STATUS_HI(engine)));
  1515. ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
  1516. read = GEN8_CSB_READ_PTR(ptr);
  1517. write = GEN8_CSB_WRITE_PTR(ptr);
  1518. drm_printf(m, "\tExeclist CSB read %d [%d cached], write %d [%d from hws], interrupt posted? %s\n",
  1519. read, execlists->csb_head,
  1520. write,
  1521. intel_read_status_page(engine, intel_hws_csb_write_index(engine->i915)),
  1522. yesno(test_bit(ENGINE_IRQ_EXECLIST,
  1523. &engine->irq_posted)));
  1524. if (read >= GEN8_CSB_ENTRIES)
  1525. read = 0;
  1526. if (write >= GEN8_CSB_ENTRIES)
  1527. write = 0;
  1528. if (read > write)
  1529. write += GEN8_CSB_ENTRIES;
  1530. while (read < write) {
  1531. idx = ++read % GEN8_CSB_ENTRIES;
  1532. drm_printf(m, "\tExeclist CSB[%d]: 0x%08x [0x%08x in hwsp], context: %d [%d in hwsp]\n",
  1533. idx,
  1534. I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
  1535. hws[idx * 2],
  1536. I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)),
  1537. hws[idx * 2 + 1]);
  1538. }
  1539. rcu_read_lock();
  1540. for (idx = 0; idx < execlists_num_ports(execlists); idx++) {
  1541. struct i915_request *rq;
  1542. unsigned int count;
  1543. rq = port_unpack(&execlists->port[idx], &count);
  1544. if (rq) {
  1545. char hdr[80];
  1546. snprintf(hdr, sizeof(hdr),
  1547. "\t\tELSP[%d] count=%d, rq: ",
  1548. idx, count);
  1549. print_request(m, rq, hdr);
  1550. } else {
  1551. drm_printf(m, "\t\tELSP[%d] idle\n", idx);
  1552. }
  1553. }
  1554. drm_printf(m, "\t\tHW active? 0x%x\n", execlists->active);
  1555. rcu_read_unlock();
  1556. } else if (INTEL_GEN(dev_priv) > 6) {
  1557. drm_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
  1558. I915_READ(RING_PP_DIR_BASE(engine)));
  1559. drm_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
  1560. I915_READ(RING_PP_DIR_BASE_READ(engine)));
  1561. drm_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
  1562. I915_READ(RING_PP_DIR_DCLV(engine)));
  1563. }
  1564. }
  1565. void intel_engine_dump(struct intel_engine_cs *engine,
  1566. struct drm_printer *m,
  1567. const char *header, ...)
  1568. {
  1569. struct intel_breadcrumbs * const b = &engine->breadcrumbs;
  1570. const struct intel_engine_execlists * const execlists = &engine->execlists;
  1571. struct i915_gpu_error * const error = &engine->i915->gpu_error;
  1572. struct i915_request *rq;
  1573. struct rb_node *rb;
  1574. if (header) {
  1575. va_list ap;
  1576. va_start(ap, header);
  1577. drm_vprintf(m, header, &ap);
  1578. va_end(ap);
  1579. }
  1580. if (i915_terminally_wedged(&engine->i915->gpu_error))
  1581. drm_printf(m, "*** WEDGED ***\n");
  1582. drm_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [%d ms], inflight %d\n",
  1583. intel_engine_get_seqno(engine),
  1584. intel_engine_last_submit(engine),
  1585. engine->hangcheck.seqno,
  1586. jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp),
  1587. engine->timeline->inflight_seqnos);
  1588. drm_printf(m, "\tReset count: %d (global %d)\n",
  1589. i915_reset_engine_count(error, engine),
  1590. i915_reset_count(error));
  1591. rcu_read_lock();
  1592. drm_printf(m, "\tRequests:\n");
  1593. rq = list_first_entry(&engine->timeline->requests,
  1594. struct i915_request, link);
  1595. if (&rq->link != &engine->timeline->requests)
  1596. print_request(m, rq, "\t\tfirst ");
  1597. rq = list_last_entry(&engine->timeline->requests,
  1598. struct i915_request, link);
  1599. if (&rq->link != &engine->timeline->requests)
  1600. print_request(m, rq, "\t\tlast ");
  1601. rq = i915_gem_find_active_request(engine);
  1602. if (rq) {
  1603. print_request(m, rq, "\t\tactive ");
  1604. drm_printf(m,
  1605. "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
  1606. rq->head, rq->postfix, rq->tail,
  1607. rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
  1608. rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
  1609. drm_printf(m, "\t\tring->start: 0x%08x\n",
  1610. i915_ggtt_offset(rq->ring->vma));
  1611. drm_printf(m, "\t\tring->head: 0x%08x\n",
  1612. rq->ring->head);
  1613. drm_printf(m, "\t\tring->tail: 0x%08x\n",
  1614. rq->ring->tail);
  1615. }
  1616. rcu_read_unlock();
  1617. if (intel_runtime_pm_get_if_in_use(engine->i915)) {
  1618. intel_engine_print_registers(engine, m);
  1619. intel_runtime_pm_put(engine->i915);
  1620. } else {
  1621. drm_printf(m, "\tDevice is asleep; skipping register dump\n");
  1622. }
  1623. spin_lock_irq(&engine->timeline->lock);
  1624. list_for_each_entry(rq, &engine->timeline->requests, link)
  1625. print_request(m, rq, "\t\tE ");
  1626. drm_printf(m, "\t\tQueue priority: %d\n", execlists->queue_priority);
  1627. for (rb = execlists->first; rb; rb = rb_next(rb)) {
  1628. struct i915_priolist *p =
  1629. rb_entry(rb, typeof(*p), node);
  1630. list_for_each_entry(rq, &p->requests, priotree.link)
  1631. print_request(m, rq, "\t\tQ ");
  1632. }
  1633. spin_unlock_irq(&engine->timeline->lock);
  1634. spin_lock_irq(&b->rb_lock);
  1635. for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
  1636. struct intel_wait *w = rb_entry(rb, typeof(*w), node);
  1637. drm_printf(m, "\t%s [%d] waiting for %x\n",
  1638. w->tsk->comm, w->tsk->pid, w->seqno);
  1639. }
  1640. spin_unlock_irq(&b->rb_lock);
  1641. drm_printf(m, "IRQ? 0x%lx (breadcrumbs? %s) (execlists? %s)\n",
  1642. engine->irq_posted,
  1643. yesno(test_bit(ENGINE_IRQ_BREADCRUMB,
  1644. &engine->irq_posted)),
  1645. yesno(test_bit(ENGINE_IRQ_EXECLIST,
  1646. &engine->irq_posted)));
  1647. drm_printf(m, "HWSP:\n");
  1648. hexdump(m, engine->status_page.page_addr, PAGE_SIZE);
  1649. drm_printf(m, "Idle? %s\n", yesno(intel_engine_is_idle(engine)));
  1650. }
  1651. static u8 user_class_map[] = {
  1652. [I915_ENGINE_CLASS_RENDER] = RENDER_CLASS,
  1653. [I915_ENGINE_CLASS_COPY] = COPY_ENGINE_CLASS,
  1654. [I915_ENGINE_CLASS_VIDEO] = VIDEO_DECODE_CLASS,
  1655. [I915_ENGINE_CLASS_VIDEO_ENHANCE] = VIDEO_ENHANCEMENT_CLASS,
  1656. };
  1657. struct intel_engine_cs *
  1658. intel_engine_lookup_user(struct drm_i915_private *i915, u8 class, u8 instance)
  1659. {
  1660. if (class >= ARRAY_SIZE(user_class_map))
  1661. return NULL;
  1662. class = user_class_map[class];
  1663. GEM_BUG_ON(class > MAX_ENGINE_CLASS);
  1664. if (instance > MAX_ENGINE_INSTANCE)
  1665. return NULL;
  1666. return i915->engine_class[class][instance];
  1667. }
  1668. /**
  1669. * intel_enable_engine_stats() - Enable engine busy tracking on engine
  1670. * @engine: engine to enable stats collection
  1671. *
  1672. * Start collecting the engine busyness data for @engine.
  1673. *
  1674. * Returns 0 on success or a negative error code.
  1675. */
  1676. int intel_enable_engine_stats(struct intel_engine_cs *engine)
  1677. {
  1678. struct intel_engine_execlists *execlists = &engine->execlists;
  1679. unsigned long flags;
  1680. int err = 0;
  1681. if (!intel_engine_supports_stats(engine))
  1682. return -ENODEV;
  1683. tasklet_disable(&execlists->tasklet);
  1684. spin_lock_irqsave(&engine->stats.lock, flags);
  1685. if (unlikely(engine->stats.enabled == ~0)) {
  1686. err = -EBUSY;
  1687. goto unlock;
  1688. }
  1689. if (engine->stats.enabled++ == 0) {
  1690. const struct execlist_port *port = execlists->port;
  1691. unsigned int num_ports = execlists_num_ports(execlists);
  1692. engine->stats.enabled_at = ktime_get();
  1693. /* XXX submission method oblivious? */
  1694. while (num_ports-- && port_isset(port)) {
  1695. engine->stats.active++;
  1696. port++;
  1697. }
  1698. if (engine->stats.active)
  1699. engine->stats.start = engine->stats.enabled_at;
  1700. }
  1701. unlock:
  1702. spin_unlock_irqrestore(&engine->stats.lock, flags);
  1703. tasklet_enable(&execlists->tasklet);
  1704. return err;
  1705. }
  1706. static ktime_t __intel_engine_get_busy_time(struct intel_engine_cs *engine)
  1707. {
  1708. ktime_t total = engine->stats.total;
  1709. /*
  1710. * If the engine is executing something at the moment
  1711. * add it to the total.
  1712. */
  1713. if (engine->stats.active)
  1714. total = ktime_add(total,
  1715. ktime_sub(ktime_get(), engine->stats.start));
  1716. return total;
  1717. }
  1718. /**
  1719. * intel_engine_get_busy_time() - Return current accumulated engine busyness
  1720. * @engine: engine to report on
  1721. *
  1722. * Returns accumulated time @engine was busy since engine stats were enabled.
  1723. */
  1724. ktime_t intel_engine_get_busy_time(struct intel_engine_cs *engine)
  1725. {
  1726. ktime_t total;
  1727. unsigned long flags;
  1728. spin_lock_irqsave(&engine->stats.lock, flags);
  1729. total = __intel_engine_get_busy_time(engine);
  1730. spin_unlock_irqrestore(&engine->stats.lock, flags);
  1731. return total;
  1732. }
  1733. /**
  1734. * intel_disable_engine_stats() - Disable engine busy tracking on engine
  1735. * @engine: engine to disable stats collection
  1736. *
  1737. * Stops collecting the engine busyness data for @engine.
  1738. */
  1739. void intel_disable_engine_stats(struct intel_engine_cs *engine)
  1740. {
  1741. unsigned long flags;
  1742. if (!intel_engine_supports_stats(engine))
  1743. return;
  1744. spin_lock_irqsave(&engine->stats.lock, flags);
  1745. WARN_ON_ONCE(engine->stats.enabled == 0);
  1746. if (--engine->stats.enabled == 0) {
  1747. engine->stats.total = __intel_engine_get_busy_time(engine);
  1748. engine->stats.active = 0;
  1749. }
  1750. spin_unlock_irqrestore(&engine->stats.lock, flags);
  1751. }
  1752. #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
  1753. #include "selftests/mock_engine.c"
  1754. #endif