hdmi.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838
  1. /*
  2. * Copyright (C) 2012 Avionic Design GmbH
  3. * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/debugfs.h>
  11. #include <linux/gpio.h>
  12. #include <linux/hdmi.h>
  13. #include <linux/pm_runtime.h>
  14. #include <linux/regulator/consumer.h>
  15. #include <linux/reset.h>
  16. #include <drm/drm_atomic_helper.h>
  17. #include <drm/drm_crtc.h>
  18. #include <drm/drm_crtc_helper.h>
  19. #include <sound/hda_verbs.h>
  20. #include "hdmi.h"
  21. #include "drm.h"
  22. #include "dc.h"
  23. #define HDMI_ELD_BUFFER_SIZE 96
  24. struct tmds_config {
  25. unsigned int pclk;
  26. u32 pll0;
  27. u32 pll1;
  28. u32 pe_current;
  29. u32 drive_current;
  30. u32 peak_current;
  31. };
  32. struct tegra_hdmi_config {
  33. const struct tmds_config *tmds;
  34. unsigned int num_tmds;
  35. unsigned long fuse_override_offset;
  36. u32 fuse_override_value;
  37. bool has_sor_io_peak_current;
  38. bool has_hda;
  39. bool has_hbr;
  40. };
  41. struct tegra_hdmi {
  42. struct host1x_client client;
  43. struct tegra_output output;
  44. struct device *dev;
  45. struct regulator *hdmi;
  46. struct regulator *pll;
  47. struct regulator *vdd;
  48. void __iomem *regs;
  49. unsigned int irq;
  50. struct clk *clk_parent;
  51. struct clk *clk;
  52. struct reset_control *rst;
  53. const struct tegra_hdmi_config *config;
  54. unsigned int audio_source;
  55. unsigned int audio_sample_rate;
  56. unsigned int audio_channels;
  57. unsigned int pixel_clock;
  58. bool stereo;
  59. bool dvi;
  60. struct drm_info_list *debugfs_files;
  61. struct drm_minor *minor;
  62. struct dentry *debugfs;
  63. };
  64. static inline struct tegra_hdmi *
  65. host1x_client_to_hdmi(struct host1x_client *client)
  66. {
  67. return container_of(client, struct tegra_hdmi, client);
  68. }
  69. static inline struct tegra_hdmi *to_hdmi(struct tegra_output *output)
  70. {
  71. return container_of(output, struct tegra_hdmi, output);
  72. }
  73. #define HDMI_AUDIOCLK_FREQ 216000000
  74. #define HDMI_REKEY_DEFAULT 56
  75. enum {
  76. AUTO = 0,
  77. SPDIF,
  78. HDA,
  79. };
  80. static inline u32 tegra_hdmi_readl(struct tegra_hdmi *hdmi,
  81. unsigned long offset)
  82. {
  83. return readl(hdmi->regs + (offset << 2));
  84. }
  85. static inline void tegra_hdmi_writel(struct tegra_hdmi *hdmi, u32 value,
  86. unsigned long offset)
  87. {
  88. writel(value, hdmi->regs + (offset << 2));
  89. }
  90. struct tegra_hdmi_audio_config {
  91. unsigned int pclk;
  92. unsigned int n;
  93. unsigned int cts;
  94. unsigned int aval;
  95. };
  96. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_32k[] = {
  97. { 25200000, 4096, 25200, 24000 },
  98. { 27000000, 4096, 27000, 24000 },
  99. { 74250000, 4096, 74250, 24000 },
  100. { 148500000, 4096, 148500, 24000 },
  101. { 0, 0, 0, 0 },
  102. };
  103. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_44_1k[] = {
  104. { 25200000, 5880, 26250, 25000 },
  105. { 27000000, 5880, 28125, 25000 },
  106. { 74250000, 4704, 61875, 20000 },
  107. { 148500000, 4704, 123750, 20000 },
  108. { 0, 0, 0, 0 },
  109. };
  110. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_48k[] = {
  111. { 25200000, 6144, 25200, 24000 },
  112. { 27000000, 6144, 27000, 24000 },
  113. { 74250000, 6144, 74250, 24000 },
  114. { 148500000, 6144, 148500, 24000 },
  115. { 0, 0, 0, 0 },
  116. };
  117. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_88_2k[] = {
  118. { 25200000, 11760, 26250, 25000 },
  119. { 27000000, 11760, 28125, 25000 },
  120. { 74250000, 9408, 61875, 20000 },
  121. { 148500000, 9408, 123750, 20000 },
  122. { 0, 0, 0, 0 },
  123. };
  124. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_96k[] = {
  125. { 25200000, 12288, 25200, 24000 },
  126. { 27000000, 12288, 27000, 24000 },
  127. { 74250000, 12288, 74250, 24000 },
  128. { 148500000, 12288, 148500, 24000 },
  129. { 0, 0, 0, 0 },
  130. };
  131. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_176_4k[] = {
  132. { 25200000, 23520, 26250, 25000 },
  133. { 27000000, 23520, 28125, 25000 },
  134. { 74250000, 18816, 61875, 20000 },
  135. { 148500000, 18816, 123750, 20000 },
  136. { 0, 0, 0, 0 },
  137. };
  138. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_192k[] = {
  139. { 25200000, 24576, 25200, 24000 },
  140. { 27000000, 24576, 27000, 24000 },
  141. { 74250000, 24576, 74250, 24000 },
  142. { 148500000, 24576, 148500, 24000 },
  143. { 0, 0, 0, 0 },
  144. };
  145. static const struct tmds_config tegra20_tmds_config[] = {
  146. { /* slow pixel clock modes */
  147. .pclk = 27000000,
  148. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  149. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
  150. SOR_PLL_TX_REG_LOAD(3),
  151. .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
  152. .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
  153. PE_CURRENT1(PE_CURRENT_0_0_mA) |
  154. PE_CURRENT2(PE_CURRENT_0_0_mA) |
  155. PE_CURRENT3(PE_CURRENT_0_0_mA),
  156. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
  157. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
  158. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
  159. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
  160. },
  161. { /* high pixel clock modes */
  162. .pclk = UINT_MAX,
  163. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  164. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
  165. SOR_PLL_TX_REG_LOAD(3),
  166. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  167. .pe_current = PE_CURRENT0(PE_CURRENT_6_0_mA) |
  168. PE_CURRENT1(PE_CURRENT_6_0_mA) |
  169. PE_CURRENT2(PE_CURRENT_6_0_mA) |
  170. PE_CURRENT3(PE_CURRENT_6_0_mA),
  171. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
  172. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
  173. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
  174. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
  175. },
  176. };
  177. static const struct tmds_config tegra30_tmds_config[] = {
  178. { /* 480p modes */
  179. .pclk = 27000000,
  180. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  181. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
  182. SOR_PLL_TX_REG_LOAD(0),
  183. .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
  184. .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
  185. PE_CURRENT1(PE_CURRENT_0_0_mA) |
  186. PE_CURRENT2(PE_CURRENT_0_0_mA) |
  187. PE_CURRENT3(PE_CURRENT_0_0_mA),
  188. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  189. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  190. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  191. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  192. }, { /* 720p modes */
  193. .pclk = 74250000,
  194. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  195. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
  196. SOR_PLL_TX_REG_LOAD(0),
  197. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  198. .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
  199. PE_CURRENT1(PE_CURRENT_5_0_mA) |
  200. PE_CURRENT2(PE_CURRENT_5_0_mA) |
  201. PE_CURRENT3(PE_CURRENT_5_0_mA),
  202. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  203. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  204. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  205. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  206. }, { /* 1080p modes */
  207. .pclk = UINT_MAX,
  208. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  209. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(3) |
  210. SOR_PLL_TX_REG_LOAD(0),
  211. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  212. .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
  213. PE_CURRENT1(PE_CURRENT_5_0_mA) |
  214. PE_CURRENT2(PE_CURRENT_5_0_mA) |
  215. PE_CURRENT3(PE_CURRENT_5_0_mA),
  216. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  217. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  218. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  219. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  220. },
  221. };
  222. static const struct tmds_config tegra114_tmds_config[] = {
  223. { /* 480p/576p / 25.2MHz/27MHz modes */
  224. .pclk = 27000000,
  225. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  226. SOR_PLL_VCOCAP(0) | SOR_PLL_RESISTORSEL,
  227. .pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(0),
  228. .pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
  229. PE_CURRENT1(PE_CURRENT_0_mA_T114) |
  230. PE_CURRENT2(PE_CURRENT_0_mA_T114) |
  231. PE_CURRENT3(PE_CURRENT_0_mA_T114),
  232. .drive_current =
  233. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
  234. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
  235. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
  236. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
  237. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  238. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  239. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  240. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  241. }, { /* 720p / 74.25MHz modes */
  242. .pclk = 74250000,
  243. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  244. SOR_PLL_VCOCAP(1) | SOR_PLL_RESISTORSEL,
  245. .pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
  246. SOR_PLL_TMDS_TERMADJ(0),
  247. .pe_current = PE_CURRENT0(PE_CURRENT_15_mA_T114) |
  248. PE_CURRENT1(PE_CURRENT_15_mA_T114) |
  249. PE_CURRENT2(PE_CURRENT_15_mA_T114) |
  250. PE_CURRENT3(PE_CURRENT_15_mA_T114),
  251. .drive_current =
  252. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
  253. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
  254. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
  255. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
  256. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  257. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  258. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  259. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  260. }, { /* 1080p / 148.5MHz modes */
  261. .pclk = 148500000,
  262. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  263. SOR_PLL_VCOCAP(3) | SOR_PLL_RESISTORSEL,
  264. .pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
  265. SOR_PLL_TMDS_TERMADJ(0),
  266. .pe_current = PE_CURRENT0(PE_CURRENT_10_mA_T114) |
  267. PE_CURRENT1(PE_CURRENT_10_mA_T114) |
  268. PE_CURRENT2(PE_CURRENT_10_mA_T114) |
  269. PE_CURRENT3(PE_CURRENT_10_mA_T114),
  270. .drive_current =
  271. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_12_400_mA_T114) |
  272. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_12_400_mA_T114) |
  273. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_12_400_mA_T114) |
  274. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_12_400_mA_T114),
  275. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  276. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  277. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  278. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  279. }, { /* 225/297MHz modes */
  280. .pclk = UINT_MAX,
  281. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  282. SOR_PLL_VCOCAP(0xf) | SOR_PLL_RESISTORSEL,
  283. .pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(7)
  284. | SOR_PLL_TMDS_TERM_ENABLE,
  285. .pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
  286. PE_CURRENT1(PE_CURRENT_0_mA_T114) |
  287. PE_CURRENT2(PE_CURRENT_0_mA_T114) |
  288. PE_CURRENT3(PE_CURRENT_0_mA_T114),
  289. .drive_current =
  290. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_25_200_mA_T114) |
  291. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_25_200_mA_T114) |
  292. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_25_200_mA_T114) |
  293. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_19_200_mA_T114),
  294. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_3_000_mA) |
  295. PEAK_CURRENT_LANE1(PEAK_CURRENT_3_000_mA) |
  296. PEAK_CURRENT_LANE2(PEAK_CURRENT_3_000_mA) |
  297. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_800_mA),
  298. },
  299. };
  300. static const struct tmds_config tegra124_tmds_config[] = {
  301. { /* 480p/576p / 25.2MHz/27MHz modes */
  302. .pclk = 27000000,
  303. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  304. SOR_PLL_VCOCAP(0) | SOR_PLL_RESISTORSEL,
  305. .pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(0),
  306. .pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
  307. PE_CURRENT1(PE_CURRENT_0_mA_T114) |
  308. PE_CURRENT2(PE_CURRENT_0_mA_T114) |
  309. PE_CURRENT3(PE_CURRENT_0_mA_T114),
  310. .drive_current =
  311. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
  312. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
  313. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
  314. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
  315. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  316. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  317. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  318. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  319. }, { /* 720p / 74.25MHz modes */
  320. .pclk = 74250000,
  321. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  322. SOR_PLL_VCOCAP(1) | SOR_PLL_RESISTORSEL,
  323. .pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
  324. SOR_PLL_TMDS_TERMADJ(0),
  325. .pe_current = PE_CURRENT0(PE_CURRENT_15_mA_T114) |
  326. PE_CURRENT1(PE_CURRENT_15_mA_T114) |
  327. PE_CURRENT2(PE_CURRENT_15_mA_T114) |
  328. PE_CURRENT3(PE_CURRENT_15_mA_T114),
  329. .drive_current =
  330. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
  331. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
  332. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
  333. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
  334. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  335. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  336. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  337. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  338. }, { /* 1080p / 148.5MHz modes */
  339. .pclk = 148500000,
  340. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  341. SOR_PLL_VCOCAP(3) | SOR_PLL_RESISTORSEL,
  342. .pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
  343. SOR_PLL_TMDS_TERMADJ(0),
  344. .pe_current = PE_CURRENT0(PE_CURRENT_10_mA_T114) |
  345. PE_CURRENT1(PE_CURRENT_10_mA_T114) |
  346. PE_CURRENT2(PE_CURRENT_10_mA_T114) |
  347. PE_CURRENT3(PE_CURRENT_10_mA_T114),
  348. .drive_current =
  349. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_12_400_mA_T114) |
  350. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_12_400_mA_T114) |
  351. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_12_400_mA_T114) |
  352. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_12_400_mA_T114),
  353. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  354. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  355. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  356. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  357. }, { /* 225/297MHz modes */
  358. .pclk = UINT_MAX,
  359. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  360. SOR_PLL_VCOCAP(0xf) | SOR_PLL_RESISTORSEL,
  361. .pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(7)
  362. | SOR_PLL_TMDS_TERM_ENABLE,
  363. .pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
  364. PE_CURRENT1(PE_CURRENT_0_mA_T114) |
  365. PE_CURRENT2(PE_CURRENT_0_mA_T114) |
  366. PE_CURRENT3(PE_CURRENT_0_mA_T114),
  367. .drive_current =
  368. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_25_200_mA_T114) |
  369. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_25_200_mA_T114) |
  370. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_25_200_mA_T114) |
  371. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_19_200_mA_T114),
  372. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_3_000_mA) |
  373. PEAK_CURRENT_LANE1(PEAK_CURRENT_3_000_mA) |
  374. PEAK_CURRENT_LANE2(PEAK_CURRENT_3_000_mA) |
  375. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_800_mA),
  376. },
  377. };
  378. static const struct tegra_hdmi_audio_config *
  379. tegra_hdmi_get_audio_config(unsigned int sample_rate, unsigned int pclk)
  380. {
  381. const struct tegra_hdmi_audio_config *table;
  382. switch (sample_rate) {
  383. case 32000:
  384. table = tegra_hdmi_audio_32k;
  385. break;
  386. case 44100:
  387. table = tegra_hdmi_audio_44_1k;
  388. break;
  389. case 48000:
  390. table = tegra_hdmi_audio_48k;
  391. break;
  392. case 88200:
  393. table = tegra_hdmi_audio_88_2k;
  394. break;
  395. case 96000:
  396. table = tegra_hdmi_audio_96k;
  397. break;
  398. case 176400:
  399. table = tegra_hdmi_audio_176_4k;
  400. break;
  401. case 192000:
  402. table = tegra_hdmi_audio_192k;
  403. break;
  404. default:
  405. return NULL;
  406. }
  407. while (table->pclk) {
  408. if (table->pclk == pclk)
  409. return table;
  410. table++;
  411. }
  412. return NULL;
  413. }
  414. static void tegra_hdmi_setup_audio_fs_tables(struct tegra_hdmi *hdmi)
  415. {
  416. const unsigned int freqs[] = {
  417. 32000, 44100, 48000, 88200, 96000, 176400, 192000
  418. };
  419. unsigned int i;
  420. for (i = 0; i < ARRAY_SIZE(freqs); i++) {
  421. unsigned int f = freqs[i];
  422. unsigned int eight_half;
  423. unsigned int delta;
  424. u32 value;
  425. if (f > 96000)
  426. delta = 2;
  427. else if (f > 48000)
  428. delta = 6;
  429. else
  430. delta = 9;
  431. eight_half = (8 * HDMI_AUDIOCLK_FREQ) / (f * 128);
  432. value = AUDIO_FS_LOW(eight_half - delta) |
  433. AUDIO_FS_HIGH(eight_half + delta);
  434. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_FS(i));
  435. }
  436. }
  437. static void tegra_hdmi_write_aval(struct tegra_hdmi *hdmi, u32 value)
  438. {
  439. static const struct {
  440. unsigned int sample_rate;
  441. unsigned int offset;
  442. } regs[] = {
  443. { 32000, HDMI_NV_PDISP_SOR_AUDIO_AVAL_0320 },
  444. { 44100, HDMI_NV_PDISP_SOR_AUDIO_AVAL_0441 },
  445. { 48000, HDMI_NV_PDISP_SOR_AUDIO_AVAL_0480 },
  446. { 88200, HDMI_NV_PDISP_SOR_AUDIO_AVAL_0882 },
  447. { 96000, HDMI_NV_PDISP_SOR_AUDIO_AVAL_0960 },
  448. { 176400, HDMI_NV_PDISP_SOR_AUDIO_AVAL_1764 },
  449. { 192000, HDMI_NV_PDISP_SOR_AUDIO_AVAL_1920 },
  450. };
  451. unsigned int i;
  452. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  453. if (regs[i].sample_rate == hdmi->audio_sample_rate) {
  454. tegra_hdmi_writel(hdmi, value, regs[i].offset);
  455. break;
  456. }
  457. }
  458. }
  459. static int tegra_hdmi_setup_audio(struct tegra_hdmi *hdmi)
  460. {
  461. const struct tegra_hdmi_audio_config *config;
  462. u32 source, value;
  463. switch (hdmi->audio_source) {
  464. case HDA:
  465. if (hdmi->config->has_hda)
  466. source = SOR_AUDIO_CNTRL0_SOURCE_SELECT_HDAL;
  467. else
  468. return -EINVAL;
  469. break;
  470. case SPDIF:
  471. if (hdmi->config->has_hda)
  472. source = SOR_AUDIO_CNTRL0_SOURCE_SELECT_SPDIF;
  473. else
  474. source = AUDIO_CNTRL0_SOURCE_SELECT_SPDIF;
  475. break;
  476. default:
  477. if (hdmi->config->has_hda)
  478. source = SOR_AUDIO_CNTRL0_SOURCE_SELECT_AUTO;
  479. else
  480. source = AUDIO_CNTRL0_SOURCE_SELECT_AUTO;
  481. break;
  482. }
  483. /*
  484. * Tegra30 and later use a slightly modified version of the register
  485. * layout to accomodate for changes related to supporting HDA as the
  486. * audio input source for HDMI. The source select field has moved to
  487. * the SOR_AUDIO_CNTRL0 register, but the error tolerance and frames
  488. * per block fields remain in the AUDIO_CNTRL0 register.
  489. */
  490. if (hdmi->config->has_hda) {
  491. /*
  492. * Inject null samples into the audio FIFO for every frame in
  493. * which the codec did not receive any samples. This applies
  494. * to stereo LPCM only.
  495. *
  496. * XXX: This seems to be a remnant of MCP days when this was
  497. * used to work around issues with monitors not being able to
  498. * play back system startup sounds early. It is possibly not
  499. * needed on Linux at all.
  500. */
  501. if (hdmi->audio_channels == 2)
  502. value = SOR_AUDIO_CNTRL0_INJECT_NULLSMPL;
  503. else
  504. value = 0;
  505. value |= source;
  506. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
  507. }
  508. /*
  509. * On Tegra20, HDA is not a supported audio source and the source
  510. * select field is part of the AUDIO_CNTRL0 register.
  511. */
  512. value = AUDIO_CNTRL0_FRAMES_PER_BLOCK(0xc0) |
  513. AUDIO_CNTRL0_ERROR_TOLERANCE(6);
  514. if (!hdmi->config->has_hda)
  515. value |= source;
  516. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_CNTRL0);
  517. /*
  518. * Advertise support for High Bit-Rate on Tegra114 and later.
  519. */
  520. if (hdmi->config->has_hbr) {
  521. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_AUDIO_SPARE0);
  522. value |= SOR_AUDIO_SPARE0_HBR_ENABLE;
  523. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_AUDIO_SPARE0);
  524. }
  525. config = tegra_hdmi_get_audio_config(hdmi->audio_sample_rate,
  526. hdmi->pixel_clock);
  527. if (!config) {
  528. dev_err(hdmi->dev,
  529. "cannot set audio to %u Hz at %u Hz pixel clock\n",
  530. hdmi->audio_sample_rate, hdmi->pixel_clock);
  531. return -EINVAL;
  532. }
  533. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_HDMI_ACR_CTRL);
  534. value = AUDIO_N_RESETF | AUDIO_N_GENERATE_ALTERNATE |
  535. AUDIO_N_VALUE(config->n - 1);
  536. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
  537. tegra_hdmi_writel(hdmi, ACR_SUBPACK_N(config->n) | ACR_ENABLE,
  538. HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
  539. tegra_hdmi_writel(hdmi, ACR_SUBPACK_CTS(config->cts),
  540. HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
  541. value = SPARE_HW_CTS | SPARE_FORCE_SW_CTS | SPARE_CTS_RESET_VAL(1);
  542. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_SPARE);
  543. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_AUDIO_N);
  544. value &= ~AUDIO_N_RESETF;
  545. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
  546. if (hdmi->config->has_hda)
  547. tegra_hdmi_write_aval(hdmi, config->aval);
  548. tegra_hdmi_setup_audio_fs_tables(hdmi);
  549. return 0;
  550. }
  551. static void tegra_hdmi_disable_audio(struct tegra_hdmi *hdmi)
  552. {
  553. u32 value;
  554. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  555. value &= ~GENERIC_CTRL_AUDIO;
  556. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  557. }
  558. static void tegra_hdmi_enable_audio(struct tegra_hdmi *hdmi)
  559. {
  560. u32 value;
  561. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  562. value |= GENERIC_CTRL_AUDIO;
  563. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  564. }
  565. static void tegra_hdmi_write_eld(struct tegra_hdmi *hdmi)
  566. {
  567. size_t length = drm_eld_size(hdmi->output.connector.eld), i;
  568. u32 value;
  569. for (i = 0; i < length; i++)
  570. tegra_hdmi_writel(hdmi, i << 8 | hdmi->output.connector.eld[i],
  571. HDMI_NV_PDISP_SOR_AUDIO_HDA_ELD_BUFWR);
  572. /*
  573. * The HDA codec will always report an ELD buffer size of 96 bytes and
  574. * the HDA codec driver will check that each byte read from the buffer
  575. * is valid. Therefore every byte must be written, even if no 96 bytes
  576. * were parsed from EDID.
  577. */
  578. for (i = length; i < HDMI_ELD_BUFFER_SIZE; i++)
  579. tegra_hdmi_writel(hdmi, i << 8 | 0,
  580. HDMI_NV_PDISP_SOR_AUDIO_HDA_ELD_BUFWR);
  581. value = SOR_AUDIO_HDA_PRESENSE_VALID | SOR_AUDIO_HDA_PRESENSE_PRESENT;
  582. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_AUDIO_HDA_PRESENSE);
  583. }
  584. static inline u32 tegra_hdmi_subpack(const u8 *ptr, size_t size)
  585. {
  586. u32 value = 0;
  587. size_t i;
  588. for (i = size; i > 0; i--)
  589. value = (value << 8) | ptr[i - 1];
  590. return value;
  591. }
  592. static void tegra_hdmi_write_infopack(struct tegra_hdmi *hdmi, const void *data,
  593. size_t size)
  594. {
  595. const u8 *ptr = data;
  596. unsigned long offset;
  597. size_t i, j;
  598. u32 value;
  599. switch (ptr[0]) {
  600. case HDMI_INFOFRAME_TYPE_AVI:
  601. offset = HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER;
  602. break;
  603. case HDMI_INFOFRAME_TYPE_AUDIO:
  604. offset = HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER;
  605. break;
  606. case HDMI_INFOFRAME_TYPE_VENDOR:
  607. offset = HDMI_NV_PDISP_HDMI_GENERIC_HEADER;
  608. break;
  609. default:
  610. dev_err(hdmi->dev, "unsupported infoframe type: %02x\n",
  611. ptr[0]);
  612. return;
  613. }
  614. value = INFOFRAME_HEADER_TYPE(ptr[0]) |
  615. INFOFRAME_HEADER_VERSION(ptr[1]) |
  616. INFOFRAME_HEADER_LEN(ptr[2]);
  617. tegra_hdmi_writel(hdmi, value, offset);
  618. offset++;
  619. /*
  620. * Each subpack contains 7 bytes, divided into:
  621. * - subpack_low: bytes 0 - 3
  622. * - subpack_high: bytes 4 - 6 (with byte 7 padded to 0x00)
  623. */
  624. for (i = 3, j = 0; i < size; i += 7, j += 8) {
  625. size_t rem = size - i, num = min_t(size_t, rem, 4);
  626. value = tegra_hdmi_subpack(&ptr[i], num);
  627. tegra_hdmi_writel(hdmi, value, offset++);
  628. num = min_t(size_t, rem - num, 3);
  629. value = tegra_hdmi_subpack(&ptr[i + 4], num);
  630. tegra_hdmi_writel(hdmi, value, offset++);
  631. }
  632. }
  633. static void tegra_hdmi_setup_avi_infoframe(struct tegra_hdmi *hdmi,
  634. struct drm_display_mode *mode)
  635. {
  636. struct hdmi_avi_infoframe frame;
  637. u8 buffer[17];
  638. ssize_t err;
  639. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode, false);
  640. if (err < 0) {
  641. dev_err(hdmi->dev, "failed to setup AVI infoframe: %zd\n", err);
  642. return;
  643. }
  644. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  645. if (err < 0) {
  646. dev_err(hdmi->dev, "failed to pack AVI infoframe: %zd\n", err);
  647. return;
  648. }
  649. tegra_hdmi_write_infopack(hdmi, buffer, err);
  650. }
  651. static void tegra_hdmi_disable_avi_infoframe(struct tegra_hdmi *hdmi)
  652. {
  653. u32 value;
  654. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  655. value &= ~INFOFRAME_CTRL_ENABLE;
  656. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  657. }
  658. static void tegra_hdmi_enable_avi_infoframe(struct tegra_hdmi *hdmi)
  659. {
  660. u32 value;
  661. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  662. value |= INFOFRAME_CTRL_ENABLE;
  663. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  664. }
  665. static void tegra_hdmi_setup_audio_infoframe(struct tegra_hdmi *hdmi)
  666. {
  667. struct hdmi_audio_infoframe frame;
  668. u8 buffer[14];
  669. ssize_t err;
  670. err = hdmi_audio_infoframe_init(&frame);
  671. if (err < 0) {
  672. dev_err(hdmi->dev, "failed to setup audio infoframe: %zd\n",
  673. err);
  674. return;
  675. }
  676. frame.channels = hdmi->audio_channels;
  677. err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
  678. if (err < 0) {
  679. dev_err(hdmi->dev, "failed to pack audio infoframe: %zd\n",
  680. err);
  681. return;
  682. }
  683. /*
  684. * The audio infoframe has only one set of subpack registers, so the
  685. * infoframe needs to be truncated. One set of subpack registers can
  686. * contain 7 bytes. Including the 3 byte header only the first 10
  687. * bytes can be programmed.
  688. */
  689. tegra_hdmi_write_infopack(hdmi, buffer, min_t(size_t, 10, err));
  690. }
  691. static void tegra_hdmi_disable_audio_infoframe(struct tegra_hdmi *hdmi)
  692. {
  693. u32 value;
  694. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  695. value &= ~INFOFRAME_CTRL_ENABLE;
  696. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  697. }
  698. static void tegra_hdmi_enable_audio_infoframe(struct tegra_hdmi *hdmi)
  699. {
  700. u32 value;
  701. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  702. value |= INFOFRAME_CTRL_ENABLE;
  703. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  704. }
  705. static void tegra_hdmi_setup_stereo_infoframe(struct tegra_hdmi *hdmi)
  706. {
  707. struct hdmi_vendor_infoframe frame;
  708. u8 buffer[10];
  709. ssize_t err;
  710. hdmi_vendor_infoframe_init(&frame);
  711. frame.s3d_struct = HDMI_3D_STRUCTURE_FRAME_PACKING;
  712. err = hdmi_vendor_infoframe_pack(&frame, buffer, sizeof(buffer));
  713. if (err < 0) {
  714. dev_err(hdmi->dev, "failed to pack vendor infoframe: %zd\n",
  715. err);
  716. return;
  717. }
  718. tegra_hdmi_write_infopack(hdmi, buffer, err);
  719. }
  720. static void tegra_hdmi_disable_stereo_infoframe(struct tegra_hdmi *hdmi)
  721. {
  722. u32 value;
  723. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  724. value &= ~GENERIC_CTRL_ENABLE;
  725. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  726. }
  727. static void tegra_hdmi_enable_stereo_infoframe(struct tegra_hdmi *hdmi)
  728. {
  729. u32 value;
  730. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  731. value |= GENERIC_CTRL_ENABLE;
  732. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  733. }
  734. static void tegra_hdmi_setup_tmds(struct tegra_hdmi *hdmi,
  735. const struct tmds_config *tmds)
  736. {
  737. u32 value;
  738. tegra_hdmi_writel(hdmi, tmds->pll0, HDMI_NV_PDISP_SOR_PLL0);
  739. tegra_hdmi_writel(hdmi, tmds->pll1, HDMI_NV_PDISP_SOR_PLL1);
  740. tegra_hdmi_writel(hdmi, tmds->pe_current, HDMI_NV_PDISP_PE_CURRENT);
  741. tegra_hdmi_writel(hdmi, tmds->drive_current,
  742. HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
  743. value = tegra_hdmi_readl(hdmi, hdmi->config->fuse_override_offset);
  744. value |= hdmi->config->fuse_override_value;
  745. tegra_hdmi_writel(hdmi, value, hdmi->config->fuse_override_offset);
  746. if (hdmi->config->has_sor_io_peak_current)
  747. tegra_hdmi_writel(hdmi, tmds->peak_current,
  748. HDMI_NV_PDISP_SOR_IO_PEAK_CURRENT);
  749. }
  750. static bool tegra_output_is_hdmi(struct tegra_output *output)
  751. {
  752. struct edid *edid;
  753. if (!output->connector.edid_blob_ptr)
  754. return false;
  755. edid = (struct edid *)output->connector.edid_blob_ptr->data;
  756. return drm_detect_hdmi_monitor(edid);
  757. }
  758. static enum drm_connector_status
  759. tegra_hdmi_connector_detect(struct drm_connector *connector, bool force)
  760. {
  761. struct tegra_output *output = connector_to_output(connector);
  762. struct tegra_hdmi *hdmi = to_hdmi(output);
  763. enum drm_connector_status status;
  764. status = tegra_output_connector_detect(connector, force);
  765. if (status == connector_status_connected)
  766. return status;
  767. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_AUDIO_HDA_PRESENSE);
  768. return status;
  769. }
  770. static const struct drm_connector_funcs tegra_hdmi_connector_funcs = {
  771. .reset = drm_atomic_helper_connector_reset,
  772. .detect = tegra_hdmi_connector_detect,
  773. .fill_modes = drm_helper_probe_single_connector_modes,
  774. .destroy = tegra_output_connector_destroy,
  775. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  776. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  777. };
  778. static enum drm_mode_status
  779. tegra_hdmi_connector_mode_valid(struct drm_connector *connector,
  780. struct drm_display_mode *mode)
  781. {
  782. struct tegra_output *output = connector_to_output(connector);
  783. struct tegra_hdmi *hdmi = to_hdmi(output);
  784. unsigned long pclk = mode->clock * 1000;
  785. enum drm_mode_status status = MODE_OK;
  786. struct clk *parent;
  787. long err;
  788. parent = clk_get_parent(hdmi->clk_parent);
  789. err = clk_round_rate(parent, pclk * 4);
  790. if (err <= 0)
  791. status = MODE_NOCLOCK;
  792. return status;
  793. }
  794. static const struct drm_connector_helper_funcs
  795. tegra_hdmi_connector_helper_funcs = {
  796. .get_modes = tegra_output_connector_get_modes,
  797. .mode_valid = tegra_hdmi_connector_mode_valid,
  798. };
  799. static const struct drm_encoder_funcs tegra_hdmi_encoder_funcs = {
  800. .destroy = tegra_output_encoder_destroy,
  801. };
  802. static void tegra_hdmi_encoder_disable(struct drm_encoder *encoder)
  803. {
  804. struct tegra_output *output = encoder_to_output(encoder);
  805. struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
  806. struct tegra_hdmi *hdmi = to_hdmi(output);
  807. u32 value;
  808. /*
  809. * The following accesses registers of the display controller, so make
  810. * sure it's only executed when the output is attached to one.
  811. */
  812. if (dc) {
  813. value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
  814. value &= ~HDMI_ENABLE;
  815. tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
  816. tegra_dc_commit(dc);
  817. }
  818. if (!hdmi->dvi) {
  819. if (hdmi->stereo)
  820. tegra_hdmi_disable_stereo_infoframe(hdmi);
  821. tegra_hdmi_disable_audio_infoframe(hdmi);
  822. tegra_hdmi_disable_avi_infoframe(hdmi);
  823. tegra_hdmi_disable_audio(hdmi);
  824. }
  825. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_INT_ENABLE);
  826. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_INT_MASK);
  827. pm_runtime_put(hdmi->dev);
  828. }
  829. static void tegra_hdmi_encoder_enable(struct drm_encoder *encoder)
  830. {
  831. struct drm_display_mode *mode = &encoder->crtc->state->adjusted_mode;
  832. unsigned int h_sync_width, h_front_porch, h_back_porch, i, rekey;
  833. struct tegra_output *output = encoder_to_output(encoder);
  834. struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
  835. struct tegra_hdmi *hdmi = to_hdmi(output);
  836. unsigned int pulse_start, div82;
  837. int retries = 1000;
  838. u32 value;
  839. int err;
  840. pm_runtime_get_sync(hdmi->dev);
  841. /*
  842. * Enable and unmask the HDA codec SCRATCH0 register interrupt. This
  843. * is used for interoperability between the HDA codec driver and the
  844. * HDMI driver.
  845. */
  846. tegra_hdmi_writel(hdmi, INT_CODEC_SCRATCH0, HDMI_NV_PDISP_INT_ENABLE);
  847. tegra_hdmi_writel(hdmi, INT_CODEC_SCRATCH0, HDMI_NV_PDISP_INT_MASK);
  848. hdmi->pixel_clock = mode->clock * 1000;
  849. h_sync_width = mode->hsync_end - mode->hsync_start;
  850. h_back_porch = mode->htotal - mode->hsync_end;
  851. h_front_porch = mode->hsync_start - mode->hdisplay;
  852. err = clk_set_rate(hdmi->clk, hdmi->pixel_clock);
  853. if (err < 0) {
  854. dev_err(hdmi->dev, "failed to set HDMI clock frequency: %d\n",
  855. err);
  856. }
  857. DRM_DEBUG_KMS("HDMI clock rate: %lu Hz\n", clk_get_rate(hdmi->clk));
  858. /* power up sequence */
  859. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PLL0);
  860. value &= ~SOR_PLL_PDBG;
  861. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_PLL0);
  862. usleep_range(10, 20);
  863. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PLL0);
  864. value &= ~SOR_PLL_PWR;
  865. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_PLL0);
  866. tegra_dc_writel(dc, VSYNC_H_POSITION(1),
  867. DC_DISP_DISP_TIMING_OPTIONS);
  868. tegra_dc_writel(dc, DITHER_CONTROL_DISABLE | BASE_COLOR_SIZE_888,
  869. DC_DISP_DISP_COLOR_CONTROL);
  870. /* video_preamble uses h_pulse2 */
  871. pulse_start = 1 + h_sync_width + h_back_porch - 10;
  872. tegra_dc_writel(dc, H_PULSE2_ENABLE, DC_DISP_DISP_SIGNAL_OPTIONS0);
  873. value = PULSE_MODE_NORMAL | PULSE_POLARITY_HIGH | PULSE_QUAL_VACTIVE |
  874. PULSE_LAST_END_A;
  875. tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL);
  876. value = PULSE_START(pulse_start) | PULSE_END(pulse_start + 8);
  877. tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A);
  878. value = VSYNC_WINDOW_END(0x210) | VSYNC_WINDOW_START(0x200) |
  879. VSYNC_WINDOW_ENABLE;
  880. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
  881. if (dc->pipe)
  882. value = HDMI_SRC_DISPLAYB;
  883. else
  884. value = HDMI_SRC_DISPLAYA;
  885. if ((mode->hdisplay == 720) && ((mode->vdisplay == 480) ||
  886. (mode->vdisplay == 576)))
  887. tegra_hdmi_writel(hdmi,
  888. value | ARM_VIDEO_RANGE_FULL,
  889. HDMI_NV_PDISP_INPUT_CONTROL);
  890. else
  891. tegra_hdmi_writel(hdmi,
  892. value | ARM_VIDEO_RANGE_LIMITED,
  893. HDMI_NV_PDISP_INPUT_CONTROL);
  894. div82 = clk_get_rate(hdmi->clk) / 1000000 * 4;
  895. value = SOR_REFCLK_DIV_INT(div82 >> 2) | SOR_REFCLK_DIV_FRAC(div82);
  896. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_REFCLK);
  897. hdmi->dvi = !tegra_output_is_hdmi(output);
  898. if (!hdmi->dvi) {
  899. err = tegra_hdmi_setup_audio(hdmi);
  900. if (err < 0)
  901. hdmi->dvi = true;
  902. }
  903. if (hdmi->config->has_hda)
  904. tegra_hdmi_write_eld(hdmi);
  905. rekey = HDMI_REKEY_DEFAULT;
  906. value = HDMI_CTRL_REKEY(rekey);
  907. value |= HDMI_CTRL_MAX_AC_PACKET((h_sync_width + h_back_porch +
  908. h_front_porch - rekey - 18) / 32);
  909. if (!hdmi->dvi)
  910. value |= HDMI_CTRL_ENABLE;
  911. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_CTRL);
  912. if (!hdmi->dvi) {
  913. tegra_hdmi_setup_avi_infoframe(hdmi, mode);
  914. tegra_hdmi_setup_audio_infoframe(hdmi);
  915. if (hdmi->stereo)
  916. tegra_hdmi_setup_stereo_infoframe(hdmi);
  917. }
  918. /* TMDS CONFIG */
  919. for (i = 0; i < hdmi->config->num_tmds; i++) {
  920. if (hdmi->pixel_clock <= hdmi->config->tmds[i].pclk) {
  921. tegra_hdmi_setup_tmds(hdmi, &hdmi->config->tmds[i]);
  922. break;
  923. }
  924. }
  925. tegra_hdmi_writel(hdmi,
  926. SOR_SEQ_PU_PC(0) |
  927. SOR_SEQ_PU_PC_ALT(0) |
  928. SOR_SEQ_PD_PC(8) |
  929. SOR_SEQ_PD_PC_ALT(8),
  930. HDMI_NV_PDISP_SOR_SEQ_CTL);
  931. value = SOR_SEQ_INST_WAIT_TIME(1) |
  932. SOR_SEQ_INST_WAIT_UNITS_VSYNC |
  933. SOR_SEQ_INST_HALT |
  934. SOR_SEQ_INST_PIN_A_LOW |
  935. SOR_SEQ_INST_PIN_B_LOW |
  936. SOR_SEQ_INST_DRIVE_PWM_OUT_LO;
  937. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(0));
  938. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(8));
  939. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_CSTM);
  940. value &= ~SOR_CSTM_ROTCLK(~0);
  941. value |= SOR_CSTM_ROTCLK(2);
  942. value |= SOR_CSTM_PLLDIV;
  943. value &= ~SOR_CSTM_LVDS_ENABLE;
  944. value &= ~SOR_CSTM_MODE_MASK;
  945. value |= SOR_CSTM_MODE_TMDS;
  946. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_CSTM);
  947. /* start SOR */
  948. tegra_hdmi_writel(hdmi,
  949. SOR_PWR_NORMAL_STATE_PU |
  950. SOR_PWR_NORMAL_START_NORMAL |
  951. SOR_PWR_SAFE_STATE_PD |
  952. SOR_PWR_SETTING_NEW_TRIGGER,
  953. HDMI_NV_PDISP_SOR_PWR);
  954. tegra_hdmi_writel(hdmi,
  955. SOR_PWR_NORMAL_STATE_PU |
  956. SOR_PWR_NORMAL_START_NORMAL |
  957. SOR_PWR_SAFE_STATE_PD |
  958. SOR_PWR_SETTING_NEW_DONE,
  959. HDMI_NV_PDISP_SOR_PWR);
  960. do {
  961. BUG_ON(--retries < 0);
  962. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PWR);
  963. } while (value & SOR_PWR_SETTING_NEW_PENDING);
  964. value = SOR_STATE_ASY_CRCMODE_COMPLETE |
  965. SOR_STATE_ASY_OWNER_HEAD0 |
  966. SOR_STATE_ASY_SUBOWNER_BOTH |
  967. SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A |
  968. SOR_STATE_ASY_DEPOL_POS;
  969. /* setup sync polarities */
  970. if (mode->flags & DRM_MODE_FLAG_PHSYNC)
  971. value |= SOR_STATE_ASY_HSYNCPOL_POS;
  972. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  973. value |= SOR_STATE_ASY_HSYNCPOL_NEG;
  974. if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  975. value |= SOR_STATE_ASY_VSYNCPOL_POS;
  976. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  977. value |= SOR_STATE_ASY_VSYNCPOL_NEG;
  978. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE2);
  979. value = SOR_STATE_ASY_HEAD_OPMODE_AWAKE | SOR_STATE_ASY_ORMODE_NORMAL;
  980. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE1);
  981. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
  982. tegra_hdmi_writel(hdmi, SOR_STATE_UPDATE, HDMI_NV_PDISP_SOR_STATE0);
  983. tegra_hdmi_writel(hdmi, value | SOR_STATE_ATTACHED,
  984. HDMI_NV_PDISP_SOR_STATE1);
  985. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
  986. value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
  987. value |= HDMI_ENABLE;
  988. tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
  989. tegra_dc_commit(dc);
  990. if (!hdmi->dvi) {
  991. tegra_hdmi_enable_avi_infoframe(hdmi);
  992. tegra_hdmi_enable_audio_infoframe(hdmi);
  993. tegra_hdmi_enable_audio(hdmi);
  994. if (hdmi->stereo)
  995. tegra_hdmi_enable_stereo_infoframe(hdmi);
  996. }
  997. /* TODO: add HDCP support */
  998. }
  999. static int
  1000. tegra_hdmi_encoder_atomic_check(struct drm_encoder *encoder,
  1001. struct drm_crtc_state *crtc_state,
  1002. struct drm_connector_state *conn_state)
  1003. {
  1004. struct tegra_output *output = encoder_to_output(encoder);
  1005. struct tegra_dc *dc = to_tegra_dc(conn_state->crtc);
  1006. unsigned long pclk = crtc_state->mode.clock * 1000;
  1007. struct tegra_hdmi *hdmi = to_hdmi(output);
  1008. int err;
  1009. err = tegra_dc_state_setup_clock(dc, crtc_state, hdmi->clk_parent,
  1010. pclk, 0);
  1011. if (err < 0) {
  1012. dev_err(output->dev, "failed to setup CRTC state: %d\n", err);
  1013. return err;
  1014. }
  1015. return err;
  1016. }
  1017. static const struct drm_encoder_helper_funcs tegra_hdmi_encoder_helper_funcs = {
  1018. .disable = tegra_hdmi_encoder_disable,
  1019. .enable = tegra_hdmi_encoder_enable,
  1020. .atomic_check = tegra_hdmi_encoder_atomic_check,
  1021. };
  1022. static int tegra_hdmi_show_regs(struct seq_file *s, void *data)
  1023. {
  1024. struct drm_info_node *node = s->private;
  1025. struct tegra_hdmi *hdmi = node->info_ent->data;
  1026. struct drm_crtc *crtc = hdmi->output.encoder.crtc;
  1027. struct drm_device *drm = node->minor->dev;
  1028. int err = 0;
  1029. drm_modeset_lock_all(drm);
  1030. if (!crtc || !crtc->state->active) {
  1031. err = -EBUSY;
  1032. goto unlock;
  1033. }
  1034. #define DUMP_REG(name) \
  1035. seq_printf(s, "%-56s %#05x %08x\n", #name, name, \
  1036. tegra_hdmi_readl(hdmi, name))
  1037. DUMP_REG(HDMI_CTXSW);
  1038. DUMP_REG(HDMI_NV_PDISP_SOR_STATE0);
  1039. DUMP_REG(HDMI_NV_PDISP_SOR_STATE1);
  1040. DUMP_REG(HDMI_NV_PDISP_SOR_STATE2);
  1041. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AN_MSB);
  1042. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AN_LSB);
  1043. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CN_MSB);
  1044. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CN_LSB);
  1045. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AKSV_MSB);
  1046. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AKSV_LSB);
  1047. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_BKSV_MSB);
  1048. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_BKSV_LSB);
  1049. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CKSV_MSB);
  1050. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CKSV_LSB);
  1051. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_DKSV_MSB);
  1052. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_DKSV_LSB);
  1053. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CTRL);
  1054. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CMODE);
  1055. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_MPRIME_MSB);
  1056. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_MPRIME_LSB);
  1057. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_MSB);
  1058. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB2);
  1059. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB1);
  1060. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_RI);
  1061. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CS_MSB);
  1062. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CS_LSB);
  1063. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU0);
  1064. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU_RDATA0);
  1065. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU1);
  1066. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU2);
  1067. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  1068. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_STATUS);
  1069. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER);
  1070. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_LOW);
  1071. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_HIGH);
  1072. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  1073. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_STATUS);
  1074. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER);
  1075. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_LOW);
  1076. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_HIGH);
  1077. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_LOW);
  1078. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_HIGH);
  1079. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  1080. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_STATUS);
  1081. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_HEADER);
  1082. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_LOW);
  1083. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_HIGH);
  1084. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_LOW);
  1085. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_HIGH);
  1086. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_LOW);
  1087. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_HIGH);
  1088. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_LOW);
  1089. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_HIGH);
  1090. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_CTRL);
  1091. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_LOW);
  1092. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_HIGH);
  1093. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
  1094. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
  1095. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_LOW);
  1096. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_HIGH);
  1097. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_LOW);
  1098. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_HIGH);
  1099. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_LOW);
  1100. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_HIGH);
  1101. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_LOW);
  1102. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_HIGH);
  1103. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_LOW);
  1104. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_HIGH);
  1105. DUMP_REG(HDMI_NV_PDISP_HDMI_CTRL);
  1106. DUMP_REG(HDMI_NV_PDISP_HDMI_VSYNC_KEEPOUT);
  1107. DUMP_REG(HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
  1108. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_CTRL);
  1109. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_STATUS);
  1110. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_SUBPACK);
  1111. DUMP_REG(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS1);
  1112. DUMP_REG(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS2);
  1113. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU0);
  1114. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU1);
  1115. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU1_RDATA);
  1116. DUMP_REG(HDMI_NV_PDISP_HDMI_SPARE);
  1117. DUMP_REG(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS1);
  1118. DUMP_REG(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS2);
  1119. DUMP_REG(HDMI_NV_PDISP_HDMI_HDCPRIF_ROM_CTRL);
  1120. DUMP_REG(HDMI_NV_PDISP_SOR_CAP);
  1121. DUMP_REG(HDMI_NV_PDISP_SOR_PWR);
  1122. DUMP_REG(HDMI_NV_PDISP_SOR_TEST);
  1123. DUMP_REG(HDMI_NV_PDISP_SOR_PLL0);
  1124. DUMP_REG(HDMI_NV_PDISP_SOR_PLL1);
  1125. DUMP_REG(HDMI_NV_PDISP_SOR_PLL2);
  1126. DUMP_REG(HDMI_NV_PDISP_SOR_CSTM);
  1127. DUMP_REG(HDMI_NV_PDISP_SOR_LVDS);
  1128. DUMP_REG(HDMI_NV_PDISP_SOR_CRCA);
  1129. DUMP_REG(HDMI_NV_PDISP_SOR_CRCB);
  1130. DUMP_REG(HDMI_NV_PDISP_SOR_BLANK);
  1131. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_CTL);
  1132. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(0));
  1133. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(1));
  1134. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(2));
  1135. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(3));
  1136. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(4));
  1137. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(5));
  1138. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(6));
  1139. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(7));
  1140. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(8));
  1141. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(9));
  1142. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(10));
  1143. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(11));
  1144. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(12));
  1145. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(13));
  1146. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(14));
  1147. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(15));
  1148. DUMP_REG(HDMI_NV_PDISP_SOR_VCRCA0);
  1149. DUMP_REG(HDMI_NV_PDISP_SOR_VCRCA1);
  1150. DUMP_REG(HDMI_NV_PDISP_SOR_CCRCA0);
  1151. DUMP_REG(HDMI_NV_PDISP_SOR_CCRCA1);
  1152. DUMP_REG(HDMI_NV_PDISP_SOR_EDATAA0);
  1153. DUMP_REG(HDMI_NV_PDISP_SOR_EDATAA1);
  1154. DUMP_REG(HDMI_NV_PDISP_SOR_COUNTA0);
  1155. DUMP_REG(HDMI_NV_PDISP_SOR_COUNTA1);
  1156. DUMP_REG(HDMI_NV_PDISP_SOR_DEBUGA0);
  1157. DUMP_REG(HDMI_NV_PDISP_SOR_DEBUGA1);
  1158. DUMP_REG(HDMI_NV_PDISP_SOR_TRIG);
  1159. DUMP_REG(HDMI_NV_PDISP_SOR_MSCHECK);
  1160. DUMP_REG(HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
  1161. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG0);
  1162. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG1);
  1163. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG2);
  1164. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(0));
  1165. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(1));
  1166. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(2));
  1167. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(3));
  1168. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(4));
  1169. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(5));
  1170. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(6));
  1171. DUMP_REG(HDMI_NV_PDISP_AUDIO_PULSE_WIDTH);
  1172. DUMP_REG(HDMI_NV_PDISP_AUDIO_THRESHOLD);
  1173. DUMP_REG(HDMI_NV_PDISP_AUDIO_CNTRL0);
  1174. DUMP_REG(HDMI_NV_PDISP_AUDIO_N);
  1175. DUMP_REG(HDMI_NV_PDISP_HDCPRIF_ROM_TIMING);
  1176. DUMP_REG(HDMI_NV_PDISP_SOR_REFCLK);
  1177. DUMP_REG(HDMI_NV_PDISP_CRC_CONTROL);
  1178. DUMP_REG(HDMI_NV_PDISP_INPUT_CONTROL);
  1179. DUMP_REG(HDMI_NV_PDISP_SCRATCH);
  1180. DUMP_REG(HDMI_NV_PDISP_PE_CURRENT);
  1181. DUMP_REG(HDMI_NV_PDISP_KEY_CTRL);
  1182. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG0);
  1183. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG1);
  1184. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG2);
  1185. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_0);
  1186. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_1);
  1187. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_2);
  1188. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_3);
  1189. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_TRIG);
  1190. DUMP_REG(HDMI_NV_PDISP_KEY_SKEY_INDEX);
  1191. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
  1192. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_SPARE0);
  1193. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_CODEC_SCRATCH0);
  1194. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_CODEC_SCRATCH1);
  1195. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_ELD_BUFWR);
  1196. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_PRESENSE);
  1197. DUMP_REG(HDMI_NV_PDISP_INT_STATUS);
  1198. DUMP_REG(HDMI_NV_PDISP_INT_MASK);
  1199. DUMP_REG(HDMI_NV_PDISP_INT_ENABLE);
  1200. DUMP_REG(HDMI_NV_PDISP_SOR_IO_PEAK_CURRENT);
  1201. #undef DUMP_REG
  1202. unlock:
  1203. drm_modeset_unlock_all(drm);
  1204. return err;
  1205. }
  1206. static struct drm_info_list debugfs_files[] = {
  1207. { "regs", tegra_hdmi_show_regs, 0, NULL },
  1208. };
  1209. static int tegra_hdmi_debugfs_init(struct tegra_hdmi *hdmi,
  1210. struct drm_minor *minor)
  1211. {
  1212. unsigned int i;
  1213. int err;
  1214. hdmi->debugfs = debugfs_create_dir("hdmi", minor->debugfs_root);
  1215. if (!hdmi->debugfs)
  1216. return -ENOMEM;
  1217. hdmi->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
  1218. GFP_KERNEL);
  1219. if (!hdmi->debugfs_files) {
  1220. err = -ENOMEM;
  1221. goto remove;
  1222. }
  1223. for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
  1224. hdmi->debugfs_files[i].data = hdmi;
  1225. err = drm_debugfs_create_files(hdmi->debugfs_files,
  1226. ARRAY_SIZE(debugfs_files),
  1227. hdmi->debugfs, minor);
  1228. if (err < 0)
  1229. goto free;
  1230. hdmi->minor = minor;
  1231. return 0;
  1232. free:
  1233. kfree(hdmi->debugfs_files);
  1234. hdmi->debugfs_files = NULL;
  1235. remove:
  1236. debugfs_remove(hdmi->debugfs);
  1237. hdmi->debugfs = NULL;
  1238. return err;
  1239. }
  1240. static void tegra_hdmi_debugfs_exit(struct tegra_hdmi *hdmi)
  1241. {
  1242. drm_debugfs_remove_files(hdmi->debugfs_files, ARRAY_SIZE(debugfs_files),
  1243. hdmi->minor);
  1244. hdmi->minor = NULL;
  1245. kfree(hdmi->debugfs_files);
  1246. hdmi->debugfs_files = NULL;
  1247. debugfs_remove(hdmi->debugfs);
  1248. hdmi->debugfs = NULL;
  1249. }
  1250. static int tegra_hdmi_init(struct host1x_client *client)
  1251. {
  1252. struct drm_device *drm = dev_get_drvdata(client->parent);
  1253. struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
  1254. int err;
  1255. hdmi->output.dev = client->dev;
  1256. drm_connector_init(drm, &hdmi->output.connector,
  1257. &tegra_hdmi_connector_funcs,
  1258. DRM_MODE_CONNECTOR_HDMIA);
  1259. drm_connector_helper_add(&hdmi->output.connector,
  1260. &tegra_hdmi_connector_helper_funcs);
  1261. hdmi->output.connector.dpms = DRM_MODE_DPMS_OFF;
  1262. drm_encoder_init(drm, &hdmi->output.encoder, &tegra_hdmi_encoder_funcs,
  1263. DRM_MODE_ENCODER_TMDS, NULL);
  1264. drm_encoder_helper_add(&hdmi->output.encoder,
  1265. &tegra_hdmi_encoder_helper_funcs);
  1266. drm_mode_connector_attach_encoder(&hdmi->output.connector,
  1267. &hdmi->output.encoder);
  1268. drm_connector_register(&hdmi->output.connector);
  1269. err = tegra_output_init(drm, &hdmi->output);
  1270. if (err < 0) {
  1271. dev_err(client->dev, "failed to initialize output: %d\n", err);
  1272. return err;
  1273. }
  1274. hdmi->output.encoder.possible_crtcs = 0x3;
  1275. if (IS_ENABLED(CONFIG_DEBUG_FS)) {
  1276. err = tegra_hdmi_debugfs_init(hdmi, drm->primary);
  1277. if (err < 0)
  1278. dev_err(client->dev, "debugfs setup failed: %d\n", err);
  1279. }
  1280. err = regulator_enable(hdmi->hdmi);
  1281. if (err < 0) {
  1282. dev_err(client->dev, "failed to enable HDMI regulator: %d\n",
  1283. err);
  1284. return err;
  1285. }
  1286. err = regulator_enable(hdmi->pll);
  1287. if (err < 0) {
  1288. dev_err(hdmi->dev, "failed to enable PLL regulator: %d\n", err);
  1289. return err;
  1290. }
  1291. err = regulator_enable(hdmi->vdd);
  1292. if (err < 0) {
  1293. dev_err(hdmi->dev, "failed to enable VDD regulator: %d\n", err);
  1294. return err;
  1295. }
  1296. return 0;
  1297. }
  1298. static int tegra_hdmi_exit(struct host1x_client *client)
  1299. {
  1300. struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
  1301. tegra_output_exit(&hdmi->output);
  1302. regulator_disable(hdmi->vdd);
  1303. regulator_disable(hdmi->pll);
  1304. regulator_disable(hdmi->hdmi);
  1305. if (IS_ENABLED(CONFIG_DEBUG_FS))
  1306. tegra_hdmi_debugfs_exit(hdmi);
  1307. return 0;
  1308. }
  1309. static const struct host1x_client_ops hdmi_client_ops = {
  1310. .init = tegra_hdmi_init,
  1311. .exit = tegra_hdmi_exit,
  1312. };
  1313. static const struct tegra_hdmi_config tegra20_hdmi_config = {
  1314. .tmds = tegra20_tmds_config,
  1315. .num_tmds = ARRAY_SIZE(tegra20_tmds_config),
  1316. .fuse_override_offset = HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT,
  1317. .fuse_override_value = 1 << 31,
  1318. .has_sor_io_peak_current = false,
  1319. .has_hda = false,
  1320. .has_hbr = false,
  1321. };
  1322. static const struct tegra_hdmi_config tegra30_hdmi_config = {
  1323. .tmds = tegra30_tmds_config,
  1324. .num_tmds = ARRAY_SIZE(tegra30_tmds_config),
  1325. .fuse_override_offset = HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT,
  1326. .fuse_override_value = 1 << 31,
  1327. .has_sor_io_peak_current = false,
  1328. .has_hda = true,
  1329. .has_hbr = false,
  1330. };
  1331. static const struct tegra_hdmi_config tegra114_hdmi_config = {
  1332. .tmds = tegra114_tmds_config,
  1333. .num_tmds = ARRAY_SIZE(tegra114_tmds_config),
  1334. .fuse_override_offset = HDMI_NV_PDISP_SOR_PAD_CTLS0,
  1335. .fuse_override_value = 1 << 31,
  1336. .has_sor_io_peak_current = true,
  1337. .has_hda = true,
  1338. .has_hbr = true,
  1339. };
  1340. static const struct tegra_hdmi_config tegra124_hdmi_config = {
  1341. .tmds = tegra124_tmds_config,
  1342. .num_tmds = ARRAY_SIZE(tegra124_tmds_config),
  1343. .fuse_override_offset = HDMI_NV_PDISP_SOR_PAD_CTLS0,
  1344. .fuse_override_value = 1 << 31,
  1345. .has_sor_io_peak_current = true,
  1346. .has_hda = true,
  1347. .has_hbr = true,
  1348. };
  1349. static const struct of_device_id tegra_hdmi_of_match[] = {
  1350. { .compatible = "nvidia,tegra124-hdmi", .data = &tegra124_hdmi_config },
  1351. { .compatible = "nvidia,tegra114-hdmi", .data = &tegra114_hdmi_config },
  1352. { .compatible = "nvidia,tegra30-hdmi", .data = &tegra30_hdmi_config },
  1353. { .compatible = "nvidia,tegra20-hdmi", .data = &tegra20_hdmi_config },
  1354. { },
  1355. };
  1356. MODULE_DEVICE_TABLE(of, tegra_hdmi_of_match);
  1357. static void hda_format_parse(unsigned int format, unsigned int *rate,
  1358. unsigned int *channels)
  1359. {
  1360. unsigned int mul, div;
  1361. if (format & AC_FMT_BASE_44K)
  1362. *rate = 44100;
  1363. else
  1364. *rate = 48000;
  1365. mul = (format & AC_FMT_MULT_MASK) >> AC_FMT_MULT_SHIFT;
  1366. div = (format & AC_FMT_DIV_MASK) >> AC_FMT_DIV_SHIFT;
  1367. *rate = *rate * (mul + 1) / (div + 1);
  1368. *channels = (format & AC_FMT_CHAN_MASK) >> AC_FMT_CHAN_SHIFT;
  1369. }
  1370. static irqreturn_t tegra_hdmi_irq(int irq, void *data)
  1371. {
  1372. struct tegra_hdmi *hdmi = data;
  1373. u32 value;
  1374. int err;
  1375. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_INT_STATUS);
  1376. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_INT_STATUS);
  1377. if (value & INT_CODEC_SCRATCH0) {
  1378. unsigned int format;
  1379. u32 value;
  1380. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_AUDIO_HDA_CODEC_SCRATCH0);
  1381. if (value & SOR_AUDIO_HDA_CODEC_SCRATCH0_VALID) {
  1382. unsigned int sample_rate, channels;
  1383. format = value & SOR_AUDIO_HDA_CODEC_SCRATCH0_FMT_MASK;
  1384. hda_format_parse(format, &sample_rate, &channels);
  1385. hdmi->audio_sample_rate = sample_rate;
  1386. hdmi->audio_channels = channels;
  1387. err = tegra_hdmi_setup_audio(hdmi);
  1388. if (err < 0) {
  1389. tegra_hdmi_disable_audio_infoframe(hdmi);
  1390. tegra_hdmi_disable_audio(hdmi);
  1391. } else {
  1392. tegra_hdmi_setup_audio_infoframe(hdmi);
  1393. tegra_hdmi_enable_audio_infoframe(hdmi);
  1394. tegra_hdmi_enable_audio(hdmi);
  1395. }
  1396. } else {
  1397. tegra_hdmi_disable_audio_infoframe(hdmi);
  1398. tegra_hdmi_disable_audio(hdmi);
  1399. }
  1400. }
  1401. return IRQ_HANDLED;
  1402. }
  1403. static int tegra_hdmi_probe(struct platform_device *pdev)
  1404. {
  1405. const struct of_device_id *match;
  1406. struct tegra_hdmi *hdmi;
  1407. struct resource *regs;
  1408. int err;
  1409. match = of_match_node(tegra_hdmi_of_match, pdev->dev.of_node);
  1410. if (!match)
  1411. return -ENODEV;
  1412. hdmi = devm_kzalloc(&pdev->dev, sizeof(*hdmi), GFP_KERNEL);
  1413. if (!hdmi)
  1414. return -ENOMEM;
  1415. hdmi->config = match->data;
  1416. hdmi->dev = &pdev->dev;
  1417. hdmi->audio_source = AUTO;
  1418. hdmi->audio_sample_rate = 48000;
  1419. hdmi->audio_channels = 2;
  1420. hdmi->stereo = false;
  1421. hdmi->dvi = false;
  1422. hdmi->clk = devm_clk_get(&pdev->dev, NULL);
  1423. if (IS_ERR(hdmi->clk)) {
  1424. dev_err(&pdev->dev, "failed to get clock\n");
  1425. return PTR_ERR(hdmi->clk);
  1426. }
  1427. hdmi->rst = devm_reset_control_get(&pdev->dev, "hdmi");
  1428. if (IS_ERR(hdmi->rst)) {
  1429. dev_err(&pdev->dev, "failed to get reset\n");
  1430. return PTR_ERR(hdmi->rst);
  1431. }
  1432. hdmi->clk_parent = devm_clk_get(&pdev->dev, "parent");
  1433. if (IS_ERR(hdmi->clk_parent))
  1434. return PTR_ERR(hdmi->clk_parent);
  1435. err = clk_set_parent(hdmi->clk, hdmi->clk_parent);
  1436. if (err < 0) {
  1437. dev_err(&pdev->dev, "failed to setup clocks: %d\n", err);
  1438. return err;
  1439. }
  1440. hdmi->hdmi = devm_regulator_get(&pdev->dev, "hdmi");
  1441. if (IS_ERR(hdmi->hdmi)) {
  1442. dev_err(&pdev->dev, "failed to get HDMI regulator\n");
  1443. return PTR_ERR(hdmi->hdmi);
  1444. }
  1445. hdmi->pll = devm_regulator_get(&pdev->dev, "pll");
  1446. if (IS_ERR(hdmi->pll)) {
  1447. dev_err(&pdev->dev, "failed to get PLL regulator\n");
  1448. return PTR_ERR(hdmi->pll);
  1449. }
  1450. hdmi->vdd = devm_regulator_get(&pdev->dev, "vdd");
  1451. if (IS_ERR(hdmi->vdd)) {
  1452. dev_err(&pdev->dev, "failed to get VDD regulator\n");
  1453. return PTR_ERR(hdmi->vdd);
  1454. }
  1455. hdmi->output.dev = &pdev->dev;
  1456. err = tegra_output_probe(&hdmi->output);
  1457. if (err < 0)
  1458. return err;
  1459. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1460. hdmi->regs = devm_ioremap_resource(&pdev->dev, regs);
  1461. if (IS_ERR(hdmi->regs))
  1462. return PTR_ERR(hdmi->regs);
  1463. err = platform_get_irq(pdev, 0);
  1464. if (err < 0)
  1465. return err;
  1466. hdmi->irq = err;
  1467. err = devm_request_irq(hdmi->dev, hdmi->irq, tegra_hdmi_irq, 0,
  1468. dev_name(hdmi->dev), hdmi);
  1469. if (err < 0) {
  1470. dev_err(&pdev->dev, "failed to request IRQ#%u: %d\n",
  1471. hdmi->irq, err);
  1472. return err;
  1473. }
  1474. platform_set_drvdata(pdev, hdmi);
  1475. pm_runtime_enable(&pdev->dev);
  1476. INIT_LIST_HEAD(&hdmi->client.list);
  1477. hdmi->client.ops = &hdmi_client_ops;
  1478. hdmi->client.dev = &pdev->dev;
  1479. err = host1x_client_register(&hdmi->client);
  1480. if (err < 0) {
  1481. dev_err(&pdev->dev, "failed to register host1x client: %d\n",
  1482. err);
  1483. return err;
  1484. }
  1485. return 0;
  1486. }
  1487. static int tegra_hdmi_remove(struct platform_device *pdev)
  1488. {
  1489. struct tegra_hdmi *hdmi = platform_get_drvdata(pdev);
  1490. int err;
  1491. pm_runtime_disable(&pdev->dev);
  1492. err = host1x_client_unregister(&hdmi->client);
  1493. if (err < 0) {
  1494. dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
  1495. err);
  1496. return err;
  1497. }
  1498. tegra_output_remove(&hdmi->output);
  1499. return 0;
  1500. }
  1501. #ifdef CONFIG_PM
  1502. static int tegra_hdmi_suspend(struct device *dev)
  1503. {
  1504. struct tegra_hdmi *hdmi = dev_get_drvdata(dev);
  1505. int err;
  1506. err = reset_control_assert(hdmi->rst);
  1507. if (err < 0) {
  1508. dev_err(dev, "failed to assert reset: %d\n", err);
  1509. return err;
  1510. }
  1511. usleep_range(1000, 2000);
  1512. clk_disable_unprepare(hdmi->clk);
  1513. return 0;
  1514. }
  1515. static int tegra_hdmi_resume(struct device *dev)
  1516. {
  1517. struct tegra_hdmi *hdmi = dev_get_drvdata(dev);
  1518. int err;
  1519. err = clk_prepare_enable(hdmi->clk);
  1520. if (err < 0) {
  1521. dev_err(dev, "failed to enable clock: %d\n", err);
  1522. return err;
  1523. }
  1524. usleep_range(1000, 2000);
  1525. err = reset_control_deassert(hdmi->rst);
  1526. if (err < 0) {
  1527. dev_err(dev, "failed to deassert reset: %d\n", err);
  1528. clk_disable_unprepare(hdmi->clk);
  1529. return err;
  1530. }
  1531. return 0;
  1532. }
  1533. #endif
  1534. static const struct dev_pm_ops tegra_hdmi_pm_ops = {
  1535. SET_RUNTIME_PM_OPS(tegra_hdmi_suspend, tegra_hdmi_resume, NULL)
  1536. };
  1537. struct platform_driver tegra_hdmi_driver = {
  1538. .driver = {
  1539. .name = "tegra-hdmi",
  1540. .of_match_table = tegra_hdmi_of_match,
  1541. .pm = &tegra_hdmi_pm_ops,
  1542. },
  1543. .probe = tegra_hdmi_probe,
  1544. .remove = tegra_hdmi_remove,
  1545. };