i915_irq.c 120 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include <linux/circ_buf.h>
  32. #include <drm/drmP.h>
  33. #include <drm/i915_drm.h>
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "intel_drv.h"
  37. /**
  38. * DOC: interrupt handling
  39. *
  40. * These functions provide the basic support for enabling and disabling the
  41. * interrupt handling support. There's a lot more functionality in i915_irq.c
  42. * and related files, but that will be described in separate chapters.
  43. */
  44. static const u32 hpd_ilk[HPD_NUM_PINS] = {
  45. [HPD_PORT_A] = DE_DP_A_HOTPLUG,
  46. };
  47. static const u32 hpd_ivb[HPD_NUM_PINS] = {
  48. [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
  49. };
  50. static const u32 hpd_bdw[HPD_NUM_PINS] = {
  51. [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
  52. };
  53. static const u32 hpd_ibx[HPD_NUM_PINS] = {
  54. [HPD_CRT] = SDE_CRT_HOTPLUG,
  55. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
  56. [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
  57. [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
  58. [HPD_PORT_D] = SDE_PORTD_HOTPLUG
  59. };
  60. static const u32 hpd_cpt[HPD_NUM_PINS] = {
  61. [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
  62. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
  63. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  64. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  65. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
  66. };
  67. static const u32 hpd_spt[HPD_NUM_PINS] = {
  68. [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
  69. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  70. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  71. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
  72. [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
  73. };
  74. static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
  75. [HPD_CRT] = CRT_HOTPLUG_INT_EN,
  76. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
  77. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
  78. [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
  79. [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
  80. [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
  81. };
  82. static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
  83. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  84. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
  85. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
  86. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  87. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  88. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  89. };
  90. static const u32 hpd_status_i915[HPD_NUM_PINS] = {
  91. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  92. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
  93. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
  94. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  95. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  96. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  97. };
  98. /* BXT hpd list */
  99. static const u32 hpd_bxt[HPD_NUM_PINS] = {
  100. [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
  101. [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
  102. [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
  103. };
  104. /* IIR can theoretically queue up two events. Be paranoid. */
  105. #define GEN8_IRQ_RESET_NDX(type, which) do { \
  106. I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
  107. POSTING_READ(GEN8_##type##_IMR(which)); \
  108. I915_WRITE(GEN8_##type##_IER(which), 0); \
  109. I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
  110. POSTING_READ(GEN8_##type##_IIR(which)); \
  111. I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
  112. POSTING_READ(GEN8_##type##_IIR(which)); \
  113. } while (0)
  114. #define GEN5_IRQ_RESET(type) do { \
  115. I915_WRITE(type##IMR, 0xffffffff); \
  116. POSTING_READ(type##IMR); \
  117. I915_WRITE(type##IER, 0); \
  118. I915_WRITE(type##IIR, 0xffffffff); \
  119. POSTING_READ(type##IIR); \
  120. I915_WRITE(type##IIR, 0xffffffff); \
  121. POSTING_READ(type##IIR); \
  122. } while (0)
  123. /*
  124. * We should clear IMR at preinstall/uninstall, and just check at postinstall.
  125. */
  126. static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
  127. i915_reg_t reg)
  128. {
  129. u32 val = I915_READ(reg);
  130. if (val == 0)
  131. return;
  132. WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
  133. i915_mmio_reg_offset(reg), val);
  134. I915_WRITE(reg, 0xffffffff);
  135. POSTING_READ(reg);
  136. I915_WRITE(reg, 0xffffffff);
  137. POSTING_READ(reg);
  138. }
  139. #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
  140. gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
  141. I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
  142. I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
  143. POSTING_READ(GEN8_##type##_IMR(which)); \
  144. } while (0)
  145. #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
  146. gen5_assert_iir_is_zero(dev_priv, type##IIR); \
  147. I915_WRITE(type##IER, (ier_val)); \
  148. I915_WRITE(type##IMR, (imr_val)); \
  149. POSTING_READ(type##IMR); \
  150. } while (0)
  151. static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
  152. static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
  153. /* For display hotplug interrupt */
  154. static inline void
  155. i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
  156. uint32_t mask,
  157. uint32_t bits)
  158. {
  159. uint32_t val;
  160. lockdep_assert_held(&dev_priv->irq_lock);
  161. WARN_ON(bits & ~mask);
  162. val = I915_READ(PORT_HOTPLUG_EN);
  163. val &= ~mask;
  164. val |= bits;
  165. I915_WRITE(PORT_HOTPLUG_EN, val);
  166. }
  167. /**
  168. * i915_hotplug_interrupt_update - update hotplug interrupt enable
  169. * @dev_priv: driver private
  170. * @mask: bits to update
  171. * @bits: bits to enable
  172. * NOTE: the HPD enable bits are modified both inside and outside
  173. * of an interrupt context. To avoid that read-modify-write cycles
  174. * interfer, these bits are protected by a spinlock. Since this
  175. * function is usually not called from a context where the lock is
  176. * held already, this function acquires the lock itself. A non-locking
  177. * version is also available.
  178. */
  179. void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
  180. uint32_t mask,
  181. uint32_t bits)
  182. {
  183. spin_lock_irq(&dev_priv->irq_lock);
  184. i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
  185. spin_unlock_irq(&dev_priv->irq_lock);
  186. }
  187. /**
  188. * ilk_update_display_irq - update DEIMR
  189. * @dev_priv: driver private
  190. * @interrupt_mask: mask of interrupt bits to update
  191. * @enabled_irq_mask: mask of interrupt bits to enable
  192. */
  193. void ilk_update_display_irq(struct drm_i915_private *dev_priv,
  194. uint32_t interrupt_mask,
  195. uint32_t enabled_irq_mask)
  196. {
  197. uint32_t new_val;
  198. lockdep_assert_held(&dev_priv->irq_lock);
  199. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  200. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  201. return;
  202. new_val = dev_priv->irq_mask;
  203. new_val &= ~interrupt_mask;
  204. new_val |= (~enabled_irq_mask & interrupt_mask);
  205. if (new_val != dev_priv->irq_mask) {
  206. dev_priv->irq_mask = new_val;
  207. I915_WRITE(DEIMR, dev_priv->irq_mask);
  208. POSTING_READ(DEIMR);
  209. }
  210. }
  211. /**
  212. * ilk_update_gt_irq - update GTIMR
  213. * @dev_priv: driver private
  214. * @interrupt_mask: mask of interrupt bits to update
  215. * @enabled_irq_mask: mask of interrupt bits to enable
  216. */
  217. static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
  218. uint32_t interrupt_mask,
  219. uint32_t enabled_irq_mask)
  220. {
  221. lockdep_assert_held(&dev_priv->irq_lock);
  222. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  223. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  224. return;
  225. dev_priv->gt_irq_mask &= ~interrupt_mask;
  226. dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
  227. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  228. }
  229. void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
  230. {
  231. ilk_update_gt_irq(dev_priv, mask, mask);
  232. POSTING_READ_FW(GTIMR);
  233. }
  234. void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
  235. {
  236. ilk_update_gt_irq(dev_priv, mask, 0);
  237. }
  238. static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
  239. {
  240. return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
  241. }
  242. static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
  243. {
  244. return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
  245. }
  246. static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
  247. {
  248. return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
  249. }
  250. /**
  251. * snb_update_pm_irq - update GEN6_PMIMR
  252. * @dev_priv: driver private
  253. * @interrupt_mask: mask of interrupt bits to update
  254. * @enabled_irq_mask: mask of interrupt bits to enable
  255. */
  256. static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
  257. uint32_t interrupt_mask,
  258. uint32_t enabled_irq_mask)
  259. {
  260. uint32_t new_val;
  261. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  262. lockdep_assert_held(&dev_priv->irq_lock);
  263. new_val = dev_priv->pm_imr;
  264. new_val &= ~interrupt_mask;
  265. new_val |= (~enabled_irq_mask & interrupt_mask);
  266. if (new_val != dev_priv->pm_imr) {
  267. dev_priv->pm_imr = new_val;
  268. I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
  269. POSTING_READ(gen6_pm_imr(dev_priv));
  270. }
  271. }
  272. void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
  273. {
  274. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  275. return;
  276. snb_update_pm_irq(dev_priv, mask, mask);
  277. }
  278. static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
  279. {
  280. snb_update_pm_irq(dev_priv, mask, 0);
  281. }
  282. void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
  283. {
  284. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  285. return;
  286. __gen6_mask_pm_irq(dev_priv, mask);
  287. }
  288. void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
  289. {
  290. i915_reg_t reg = gen6_pm_iir(dev_priv);
  291. lockdep_assert_held(&dev_priv->irq_lock);
  292. I915_WRITE(reg, reset_mask);
  293. I915_WRITE(reg, reset_mask);
  294. POSTING_READ(reg);
  295. }
  296. void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
  297. {
  298. lockdep_assert_held(&dev_priv->irq_lock);
  299. dev_priv->pm_ier |= enable_mask;
  300. I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
  301. gen6_unmask_pm_irq(dev_priv, enable_mask);
  302. /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
  303. }
  304. void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
  305. {
  306. lockdep_assert_held(&dev_priv->irq_lock);
  307. dev_priv->pm_ier &= ~disable_mask;
  308. __gen6_mask_pm_irq(dev_priv, disable_mask);
  309. I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
  310. /* though a barrier is missing here, but don't really need a one */
  311. }
  312. void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
  313. {
  314. spin_lock_irq(&dev_priv->irq_lock);
  315. gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
  316. dev_priv->rps.pm_iir = 0;
  317. spin_unlock_irq(&dev_priv->irq_lock);
  318. }
  319. void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
  320. {
  321. if (READ_ONCE(dev_priv->rps.interrupts_enabled))
  322. return;
  323. spin_lock_irq(&dev_priv->irq_lock);
  324. WARN_ON_ONCE(dev_priv->rps.pm_iir);
  325. WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
  326. dev_priv->rps.interrupts_enabled = true;
  327. gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
  328. spin_unlock_irq(&dev_priv->irq_lock);
  329. }
  330. void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
  331. {
  332. if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
  333. return;
  334. spin_lock_irq(&dev_priv->irq_lock);
  335. dev_priv->rps.interrupts_enabled = false;
  336. I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
  337. gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
  338. spin_unlock_irq(&dev_priv->irq_lock);
  339. synchronize_irq(dev_priv->drm.irq);
  340. /* Now that we will not be generating any more work, flush any
  341. * outsanding tasks. As we are called on the RPS idle path,
  342. * we will reset the GPU to minimum frequencies, so the current
  343. * state of the worker can be discarded.
  344. */
  345. cancel_work_sync(&dev_priv->rps.work);
  346. gen6_reset_rps_interrupts(dev_priv);
  347. }
  348. void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
  349. {
  350. spin_lock_irq(&dev_priv->irq_lock);
  351. gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
  352. spin_unlock_irq(&dev_priv->irq_lock);
  353. }
  354. void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
  355. {
  356. spin_lock_irq(&dev_priv->irq_lock);
  357. if (!dev_priv->guc.interrupts_enabled) {
  358. WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
  359. dev_priv->pm_guc_events);
  360. dev_priv->guc.interrupts_enabled = true;
  361. gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
  362. }
  363. spin_unlock_irq(&dev_priv->irq_lock);
  364. }
  365. void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
  366. {
  367. spin_lock_irq(&dev_priv->irq_lock);
  368. dev_priv->guc.interrupts_enabled = false;
  369. gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
  370. spin_unlock_irq(&dev_priv->irq_lock);
  371. synchronize_irq(dev_priv->drm.irq);
  372. gen9_reset_guc_interrupts(dev_priv);
  373. }
  374. /**
  375. * bdw_update_port_irq - update DE port interrupt
  376. * @dev_priv: driver private
  377. * @interrupt_mask: mask of interrupt bits to update
  378. * @enabled_irq_mask: mask of interrupt bits to enable
  379. */
  380. static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
  381. uint32_t interrupt_mask,
  382. uint32_t enabled_irq_mask)
  383. {
  384. uint32_t new_val;
  385. uint32_t old_val;
  386. lockdep_assert_held(&dev_priv->irq_lock);
  387. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  388. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  389. return;
  390. old_val = I915_READ(GEN8_DE_PORT_IMR);
  391. new_val = old_val;
  392. new_val &= ~interrupt_mask;
  393. new_val |= (~enabled_irq_mask & interrupt_mask);
  394. if (new_val != old_val) {
  395. I915_WRITE(GEN8_DE_PORT_IMR, new_val);
  396. POSTING_READ(GEN8_DE_PORT_IMR);
  397. }
  398. }
  399. /**
  400. * bdw_update_pipe_irq - update DE pipe interrupt
  401. * @dev_priv: driver private
  402. * @pipe: pipe whose interrupt to update
  403. * @interrupt_mask: mask of interrupt bits to update
  404. * @enabled_irq_mask: mask of interrupt bits to enable
  405. */
  406. void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
  407. enum pipe pipe,
  408. uint32_t interrupt_mask,
  409. uint32_t enabled_irq_mask)
  410. {
  411. uint32_t new_val;
  412. lockdep_assert_held(&dev_priv->irq_lock);
  413. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  414. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  415. return;
  416. new_val = dev_priv->de_irq_mask[pipe];
  417. new_val &= ~interrupt_mask;
  418. new_val |= (~enabled_irq_mask & interrupt_mask);
  419. if (new_val != dev_priv->de_irq_mask[pipe]) {
  420. dev_priv->de_irq_mask[pipe] = new_val;
  421. I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
  422. POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
  423. }
  424. }
  425. /**
  426. * ibx_display_interrupt_update - update SDEIMR
  427. * @dev_priv: driver private
  428. * @interrupt_mask: mask of interrupt bits to update
  429. * @enabled_irq_mask: mask of interrupt bits to enable
  430. */
  431. void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
  432. uint32_t interrupt_mask,
  433. uint32_t enabled_irq_mask)
  434. {
  435. uint32_t sdeimr = I915_READ(SDEIMR);
  436. sdeimr &= ~interrupt_mask;
  437. sdeimr |= (~enabled_irq_mask & interrupt_mask);
  438. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  439. lockdep_assert_held(&dev_priv->irq_lock);
  440. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  441. return;
  442. I915_WRITE(SDEIMR, sdeimr);
  443. POSTING_READ(SDEIMR);
  444. }
  445. static void
  446. __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
  447. u32 enable_mask, u32 status_mask)
  448. {
  449. i915_reg_t reg = PIPESTAT(pipe);
  450. u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
  451. lockdep_assert_held(&dev_priv->irq_lock);
  452. WARN_ON(!intel_irqs_enabled(dev_priv));
  453. if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
  454. status_mask & ~PIPESTAT_INT_STATUS_MASK,
  455. "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
  456. pipe_name(pipe), enable_mask, status_mask))
  457. return;
  458. if ((pipestat & enable_mask) == enable_mask)
  459. return;
  460. dev_priv->pipestat_irq_mask[pipe] |= status_mask;
  461. /* Enable the interrupt, clear any pending status */
  462. pipestat |= enable_mask | status_mask;
  463. I915_WRITE(reg, pipestat);
  464. POSTING_READ(reg);
  465. }
  466. static void
  467. __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
  468. u32 enable_mask, u32 status_mask)
  469. {
  470. i915_reg_t reg = PIPESTAT(pipe);
  471. u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
  472. lockdep_assert_held(&dev_priv->irq_lock);
  473. WARN_ON(!intel_irqs_enabled(dev_priv));
  474. if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
  475. status_mask & ~PIPESTAT_INT_STATUS_MASK,
  476. "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
  477. pipe_name(pipe), enable_mask, status_mask))
  478. return;
  479. if ((pipestat & enable_mask) == 0)
  480. return;
  481. dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
  482. pipestat &= ~enable_mask;
  483. I915_WRITE(reg, pipestat);
  484. POSTING_READ(reg);
  485. }
  486. static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
  487. {
  488. u32 enable_mask = status_mask << 16;
  489. /*
  490. * On pipe A we don't support the PSR interrupt yet,
  491. * on pipe B and C the same bit MBZ.
  492. */
  493. if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
  494. return 0;
  495. /*
  496. * On pipe B and C we don't support the PSR interrupt yet, on pipe
  497. * A the same bit is for perf counters which we don't use either.
  498. */
  499. if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
  500. return 0;
  501. enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
  502. SPRITE0_FLIP_DONE_INT_EN_VLV |
  503. SPRITE1_FLIP_DONE_INT_EN_VLV);
  504. if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
  505. enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
  506. if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
  507. enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
  508. return enable_mask;
  509. }
  510. void
  511. i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
  512. u32 status_mask)
  513. {
  514. u32 enable_mask;
  515. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  516. enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
  517. status_mask);
  518. else
  519. enable_mask = status_mask << 16;
  520. __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
  521. }
  522. void
  523. i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
  524. u32 status_mask)
  525. {
  526. u32 enable_mask;
  527. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  528. enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
  529. status_mask);
  530. else
  531. enable_mask = status_mask << 16;
  532. __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
  533. }
  534. /**
  535. * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
  536. * @dev_priv: i915 device private
  537. */
  538. static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
  539. {
  540. if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
  541. return;
  542. spin_lock_irq(&dev_priv->irq_lock);
  543. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
  544. if (INTEL_GEN(dev_priv) >= 4)
  545. i915_enable_pipestat(dev_priv, PIPE_A,
  546. PIPE_LEGACY_BLC_EVENT_STATUS);
  547. spin_unlock_irq(&dev_priv->irq_lock);
  548. }
  549. /*
  550. * This timing diagram depicts the video signal in and
  551. * around the vertical blanking period.
  552. *
  553. * Assumptions about the fictitious mode used in this example:
  554. * vblank_start >= 3
  555. * vsync_start = vblank_start + 1
  556. * vsync_end = vblank_start + 2
  557. * vtotal = vblank_start + 3
  558. *
  559. * start of vblank:
  560. * latch double buffered registers
  561. * increment frame counter (ctg+)
  562. * generate start of vblank interrupt (gen4+)
  563. * |
  564. * | frame start:
  565. * | generate frame start interrupt (aka. vblank interrupt) (gmch)
  566. * | may be shifted forward 1-3 extra lines via PIPECONF
  567. * | |
  568. * | | start of vsync:
  569. * | | generate vsync interrupt
  570. * | | |
  571. * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
  572. * . \hs/ . \hs/ \hs/ \hs/ . \hs/
  573. * ----va---> <-----------------vb--------------------> <--------va-------------
  574. * | | <----vs-----> |
  575. * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
  576. * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
  577. * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
  578. * | | |
  579. * last visible pixel first visible pixel
  580. * | increment frame counter (gen3/4)
  581. * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
  582. *
  583. * x = horizontal active
  584. * _ = horizontal blanking
  585. * hs = horizontal sync
  586. * va = vertical active
  587. * vb = vertical blanking
  588. * vs = vertical sync
  589. * vbs = vblank_start (number)
  590. *
  591. * Summary:
  592. * - most events happen at the start of horizontal sync
  593. * - frame start happens at the start of horizontal blank, 1-4 lines
  594. * (depending on PIPECONF settings) after the start of vblank
  595. * - gen3/4 pixel and frame counter are synchronized with the start
  596. * of horizontal active on the first line of vertical active
  597. */
  598. /* Called from drm generic code, passed a 'crtc', which
  599. * we use as a pipe index
  600. */
  601. static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
  602. {
  603. struct drm_i915_private *dev_priv = to_i915(dev);
  604. i915_reg_t high_frame, low_frame;
  605. u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
  606. const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode;
  607. unsigned long irqflags;
  608. htotal = mode->crtc_htotal;
  609. hsync_start = mode->crtc_hsync_start;
  610. vbl_start = mode->crtc_vblank_start;
  611. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  612. vbl_start = DIV_ROUND_UP(vbl_start, 2);
  613. /* Convert to pixel count */
  614. vbl_start *= htotal;
  615. /* Start of vblank event occurs at start of hsync */
  616. vbl_start -= htotal - hsync_start;
  617. high_frame = PIPEFRAME(pipe);
  618. low_frame = PIPEFRAMEPIXEL(pipe);
  619. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  620. /*
  621. * High & low register fields aren't synchronized, so make sure
  622. * we get a low value that's stable across two reads of the high
  623. * register.
  624. */
  625. do {
  626. high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
  627. low = I915_READ_FW(low_frame);
  628. high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
  629. } while (high1 != high2);
  630. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  631. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  632. pixel = low & PIPE_PIXEL_MASK;
  633. low >>= PIPE_FRAME_LOW_SHIFT;
  634. /*
  635. * The frame counter increments at beginning of active.
  636. * Cook up a vblank counter by also checking the pixel
  637. * counter against vblank start.
  638. */
  639. return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
  640. }
  641. static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
  642. {
  643. struct drm_i915_private *dev_priv = to_i915(dev);
  644. return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
  645. }
  646. /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
  647. static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
  648. {
  649. struct drm_device *dev = crtc->base.dev;
  650. struct drm_i915_private *dev_priv = to_i915(dev);
  651. const struct drm_display_mode *mode;
  652. struct drm_vblank_crtc *vblank;
  653. enum pipe pipe = crtc->pipe;
  654. int position, vtotal;
  655. if (!crtc->active)
  656. return -1;
  657. vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
  658. mode = &vblank->hwmode;
  659. vtotal = mode->crtc_vtotal;
  660. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  661. vtotal /= 2;
  662. if (IS_GEN2(dev_priv))
  663. position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
  664. else
  665. position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
  666. /*
  667. * On HSW, the DSL reg (0x70000) appears to return 0 if we
  668. * read it just before the start of vblank. So try it again
  669. * so we don't accidentally end up spanning a vblank frame
  670. * increment, causing the pipe_update_end() code to squak at us.
  671. *
  672. * The nature of this problem means we can't simply check the ISR
  673. * bit and return the vblank start value; nor can we use the scanline
  674. * debug register in the transcoder as it appears to have the same
  675. * problem. We may need to extend this to include other platforms,
  676. * but so far testing only shows the problem on HSW.
  677. */
  678. if (HAS_DDI(dev_priv) && !position) {
  679. int i, temp;
  680. for (i = 0; i < 100; i++) {
  681. udelay(1);
  682. temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
  683. if (temp != position) {
  684. position = temp;
  685. break;
  686. }
  687. }
  688. }
  689. /*
  690. * See update_scanline_offset() for the details on the
  691. * scanline_offset adjustment.
  692. */
  693. return (position + crtc->scanline_offset) % vtotal;
  694. }
  695. static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
  696. bool in_vblank_irq, int *vpos, int *hpos,
  697. ktime_t *stime, ktime_t *etime,
  698. const struct drm_display_mode *mode)
  699. {
  700. struct drm_i915_private *dev_priv = to_i915(dev);
  701. struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
  702. pipe);
  703. int position;
  704. int vbl_start, vbl_end, hsync_start, htotal, vtotal;
  705. bool in_vbl = true;
  706. unsigned long irqflags;
  707. if (WARN_ON(!mode->crtc_clock)) {
  708. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  709. "pipe %c\n", pipe_name(pipe));
  710. return false;
  711. }
  712. htotal = mode->crtc_htotal;
  713. hsync_start = mode->crtc_hsync_start;
  714. vtotal = mode->crtc_vtotal;
  715. vbl_start = mode->crtc_vblank_start;
  716. vbl_end = mode->crtc_vblank_end;
  717. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  718. vbl_start = DIV_ROUND_UP(vbl_start, 2);
  719. vbl_end /= 2;
  720. vtotal /= 2;
  721. }
  722. /*
  723. * Lock uncore.lock, as we will do multiple timing critical raw
  724. * register reads, potentially with preemption disabled, so the
  725. * following code must not block on uncore.lock.
  726. */
  727. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  728. /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
  729. /* Get optional system timestamp before query. */
  730. if (stime)
  731. *stime = ktime_get();
  732. if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
  733. /* No obvious pixelcount register. Only query vertical
  734. * scanout position from Display scan line register.
  735. */
  736. position = __intel_get_crtc_scanline(intel_crtc);
  737. } else {
  738. /* Have access to pixelcount since start of frame.
  739. * We can split this into vertical and horizontal
  740. * scanout position.
  741. */
  742. position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  743. /* convert to pixel counts */
  744. vbl_start *= htotal;
  745. vbl_end *= htotal;
  746. vtotal *= htotal;
  747. /*
  748. * In interlaced modes, the pixel counter counts all pixels,
  749. * so one field will have htotal more pixels. In order to avoid
  750. * the reported position from jumping backwards when the pixel
  751. * counter is beyond the length of the shorter field, just
  752. * clamp the position the length of the shorter field. This
  753. * matches how the scanline counter based position works since
  754. * the scanline counter doesn't count the two half lines.
  755. */
  756. if (position >= vtotal)
  757. position = vtotal - 1;
  758. /*
  759. * Start of vblank interrupt is triggered at start of hsync,
  760. * just prior to the first active line of vblank. However we
  761. * consider lines to start at the leading edge of horizontal
  762. * active. So, should we get here before we've crossed into
  763. * the horizontal active of the first line in vblank, we would
  764. * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
  765. * always add htotal-hsync_start to the current pixel position.
  766. */
  767. position = (position + htotal - hsync_start) % vtotal;
  768. }
  769. /* Get optional system timestamp after query. */
  770. if (etime)
  771. *etime = ktime_get();
  772. /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
  773. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  774. in_vbl = position >= vbl_start && position < vbl_end;
  775. /*
  776. * While in vblank, position will be negative
  777. * counting up towards 0 at vbl_end. And outside
  778. * vblank, position will be positive counting
  779. * up since vbl_end.
  780. */
  781. if (position >= vbl_start)
  782. position -= vbl_end;
  783. else
  784. position += vtotal - vbl_end;
  785. if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
  786. *vpos = position;
  787. *hpos = 0;
  788. } else {
  789. *vpos = position / htotal;
  790. *hpos = position - (*vpos * htotal);
  791. }
  792. return true;
  793. }
  794. int intel_get_crtc_scanline(struct intel_crtc *crtc)
  795. {
  796. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  797. unsigned long irqflags;
  798. int position;
  799. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  800. position = __intel_get_crtc_scanline(crtc);
  801. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  802. return position;
  803. }
  804. static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
  805. {
  806. u32 busy_up, busy_down, max_avg, min_avg;
  807. u8 new_delay;
  808. spin_lock(&mchdev_lock);
  809. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  810. new_delay = dev_priv->ips.cur_delay;
  811. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  812. busy_up = I915_READ(RCPREVBSYTUPAVG);
  813. busy_down = I915_READ(RCPREVBSYTDNAVG);
  814. max_avg = I915_READ(RCBMAXAVG);
  815. min_avg = I915_READ(RCBMINAVG);
  816. /* Handle RCS change request from hw */
  817. if (busy_up > max_avg) {
  818. if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
  819. new_delay = dev_priv->ips.cur_delay - 1;
  820. if (new_delay < dev_priv->ips.max_delay)
  821. new_delay = dev_priv->ips.max_delay;
  822. } else if (busy_down < min_avg) {
  823. if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
  824. new_delay = dev_priv->ips.cur_delay + 1;
  825. if (new_delay > dev_priv->ips.min_delay)
  826. new_delay = dev_priv->ips.min_delay;
  827. }
  828. if (ironlake_set_drps(dev_priv, new_delay))
  829. dev_priv->ips.cur_delay = new_delay;
  830. spin_unlock(&mchdev_lock);
  831. return;
  832. }
  833. static void notify_ring(struct intel_engine_cs *engine)
  834. {
  835. struct drm_i915_gem_request *rq = NULL;
  836. struct intel_wait *wait;
  837. atomic_inc(&engine->irq_count);
  838. set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
  839. spin_lock(&engine->breadcrumbs.irq_lock);
  840. wait = engine->breadcrumbs.irq_wait;
  841. if (wait) {
  842. /* We use a callback from the dma-fence to submit
  843. * requests after waiting on our own requests. To
  844. * ensure minimum delay in queuing the next request to
  845. * hardware, signal the fence now rather than wait for
  846. * the signaler to be woken up. We still wake up the
  847. * waiter in order to handle the irq-seqno coherency
  848. * issues (we may receive the interrupt before the
  849. * seqno is written, see __i915_request_irq_complete())
  850. * and to handle coalescing of multiple seqno updates
  851. * and many waiters.
  852. */
  853. if (i915_seqno_passed(intel_engine_get_seqno(engine),
  854. wait->seqno) &&
  855. !test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
  856. &wait->request->fence.flags))
  857. rq = i915_gem_request_get(wait->request);
  858. wake_up_process(wait->tsk);
  859. } else {
  860. __intel_engine_disarm_breadcrumbs(engine);
  861. }
  862. spin_unlock(&engine->breadcrumbs.irq_lock);
  863. if (rq) {
  864. dma_fence_signal(&rq->fence);
  865. i915_gem_request_put(rq);
  866. }
  867. trace_intel_engine_notify(engine, wait);
  868. }
  869. static void vlv_c0_read(struct drm_i915_private *dev_priv,
  870. struct intel_rps_ei *ei)
  871. {
  872. ei->ktime = ktime_get_raw();
  873. ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
  874. ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
  875. }
  876. void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
  877. {
  878. memset(&dev_priv->rps.ei, 0, sizeof(dev_priv->rps.ei));
  879. }
  880. static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
  881. {
  882. const struct intel_rps_ei *prev = &dev_priv->rps.ei;
  883. struct intel_rps_ei now;
  884. u32 events = 0;
  885. if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
  886. return 0;
  887. vlv_c0_read(dev_priv, &now);
  888. if (prev->ktime) {
  889. u64 time, c0;
  890. u32 render, media;
  891. time = ktime_us_delta(now.ktime, prev->ktime);
  892. time *= dev_priv->czclk_freq;
  893. /* Workload can be split between render + media,
  894. * e.g. SwapBuffers being blitted in X after being rendered in
  895. * mesa. To account for this we need to combine both engines
  896. * into our activity counter.
  897. */
  898. render = now.render_c0 - prev->render_c0;
  899. media = now.media_c0 - prev->media_c0;
  900. c0 = max(render, media);
  901. c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
  902. if (c0 > time * dev_priv->rps.up_threshold)
  903. events = GEN6_PM_RP_UP_THRESHOLD;
  904. else if (c0 < time * dev_priv->rps.down_threshold)
  905. events = GEN6_PM_RP_DOWN_THRESHOLD;
  906. }
  907. dev_priv->rps.ei = now;
  908. return events;
  909. }
  910. static void gen6_pm_rps_work(struct work_struct *work)
  911. {
  912. struct drm_i915_private *dev_priv =
  913. container_of(work, struct drm_i915_private, rps.work);
  914. bool client_boost = false;
  915. int new_delay, adj, min, max;
  916. u32 pm_iir = 0;
  917. spin_lock_irq(&dev_priv->irq_lock);
  918. if (dev_priv->rps.interrupts_enabled) {
  919. pm_iir = fetch_and_zero(&dev_priv->rps.pm_iir);
  920. client_boost = atomic_read(&dev_priv->rps.num_waiters);
  921. }
  922. spin_unlock_irq(&dev_priv->irq_lock);
  923. /* Make sure we didn't queue anything we're not going to process. */
  924. WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
  925. if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
  926. goto out;
  927. mutex_lock(&dev_priv->rps.hw_lock);
  928. pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
  929. adj = dev_priv->rps.last_adj;
  930. new_delay = dev_priv->rps.cur_freq;
  931. min = dev_priv->rps.min_freq_softlimit;
  932. max = dev_priv->rps.max_freq_softlimit;
  933. if (client_boost)
  934. max = dev_priv->rps.max_freq;
  935. if (client_boost && new_delay < dev_priv->rps.boost_freq) {
  936. new_delay = dev_priv->rps.boost_freq;
  937. adj = 0;
  938. } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  939. if (adj > 0)
  940. adj *= 2;
  941. else /* CHV needs even encode values */
  942. adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
  943. if (new_delay >= dev_priv->rps.max_freq_softlimit)
  944. adj = 0;
  945. } else if (client_boost) {
  946. adj = 0;
  947. } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
  948. if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
  949. new_delay = dev_priv->rps.efficient_freq;
  950. else if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
  951. new_delay = dev_priv->rps.min_freq_softlimit;
  952. adj = 0;
  953. } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
  954. if (adj < 0)
  955. adj *= 2;
  956. else /* CHV needs even encode values */
  957. adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
  958. if (new_delay <= dev_priv->rps.min_freq_softlimit)
  959. adj = 0;
  960. } else { /* unknown event */
  961. adj = 0;
  962. }
  963. dev_priv->rps.last_adj = adj;
  964. /* sysfs frequency interfaces may have snuck in while servicing the
  965. * interrupt
  966. */
  967. new_delay += adj;
  968. new_delay = clamp_t(int, new_delay, min, max);
  969. if (intel_set_rps(dev_priv, new_delay)) {
  970. DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
  971. dev_priv->rps.last_adj = 0;
  972. }
  973. mutex_unlock(&dev_priv->rps.hw_lock);
  974. out:
  975. /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
  976. spin_lock_irq(&dev_priv->irq_lock);
  977. if (dev_priv->rps.interrupts_enabled)
  978. gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
  979. spin_unlock_irq(&dev_priv->irq_lock);
  980. }
  981. /**
  982. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  983. * occurred.
  984. * @work: workqueue struct
  985. *
  986. * Doesn't actually do anything except notify userspace. As a consequence of
  987. * this event, userspace should try to remap the bad rows since statistically
  988. * it is likely the same row is more likely to go bad again.
  989. */
  990. static void ivybridge_parity_work(struct work_struct *work)
  991. {
  992. struct drm_i915_private *dev_priv =
  993. container_of(work, typeof(*dev_priv), l3_parity.error_work);
  994. u32 error_status, row, bank, subbank;
  995. char *parity_event[6];
  996. uint32_t misccpctl;
  997. uint8_t slice = 0;
  998. /* We must turn off DOP level clock gating to access the L3 registers.
  999. * In order to prevent a get/put style interface, acquire struct mutex
  1000. * any time we access those registers.
  1001. */
  1002. mutex_lock(&dev_priv->drm.struct_mutex);
  1003. /* If we've screwed up tracking, just let the interrupt fire again */
  1004. if (WARN_ON(!dev_priv->l3_parity.which_slice))
  1005. goto out;
  1006. misccpctl = I915_READ(GEN7_MISCCPCTL);
  1007. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  1008. POSTING_READ(GEN7_MISCCPCTL);
  1009. while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
  1010. i915_reg_t reg;
  1011. slice--;
  1012. if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
  1013. break;
  1014. dev_priv->l3_parity.which_slice &= ~(1<<slice);
  1015. reg = GEN7_L3CDERRST1(slice);
  1016. error_status = I915_READ(reg);
  1017. row = GEN7_PARITY_ERROR_ROW(error_status);
  1018. bank = GEN7_PARITY_ERROR_BANK(error_status);
  1019. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  1020. I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
  1021. POSTING_READ(reg);
  1022. parity_event[0] = I915_L3_PARITY_UEVENT "=1";
  1023. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  1024. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  1025. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  1026. parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
  1027. parity_event[5] = NULL;
  1028. kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
  1029. KOBJ_CHANGE, parity_event);
  1030. DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
  1031. slice, row, bank, subbank);
  1032. kfree(parity_event[4]);
  1033. kfree(parity_event[3]);
  1034. kfree(parity_event[2]);
  1035. kfree(parity_event[1]);
  1036. }
  1037. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  1038. out:
  1039. WARN_ON(dev_priv->l3_parity.which_slice);
  1040. spin_lock_irq(&dev_priv->irq_lock);
  1041. gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
  1042. spin_unlock_irq(&dev_priv->irq_lock);
  1043. mutex_unlock(&dev_priv->drm.struct_mutex);
  1044. }
  1045. static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
  1046. u32 iir)
  1047. {
  1048. if (!HAS_L3_DPF(dev_priv))
  1049. return;
  1050. spin_lock(&dev_priv->irq_lock);
  1051. gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
  1052. spin_unlock(&dev_priv->irq_lock);
  1053. iir &= GT_PARITY_ERROR(dev_priv);
  1054. if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
  1055. dev_priv->l3_parity.which_slice |= 1 << 1;
  1056. if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
  1057. dev_priv->l3_parity.which_slice |= 1 << 0;
  1058. queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
  1059. }
  1060. static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
  1061. u32 gt_iir)
  1062. {
  1063. if (gt_iir & GT_RENDER_USER_INTERRUPT)
  1064. notify_ring(dev_priv->engine[RCS]);
  1065. if (gt_iir & ILK_BSD_USER_INTERRUPT)
  1066. notify_ring(dev_priv->engine[VCS]);
  1067. }
  1068. static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
  1069. u32 gt_iir)
  1070. {
  1071. if (gt_iir & GT_RENDER_USER_INTERRUPT)
  1072. notify_ring(dev_priv->engine[RCS]);
  1073. if (gt_iir & GT_BSD_USER_INTERRUPT)
  1074. notify_ring(dev_priv->engine[VCS]);
  1075. if (gt_iir & GT_BLT_USER_INTERRUPT)
  1076. notify_ring(dev_priv->engine[BCS]);
  1077. if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
  1078. GT_BSD_CS_ERROR_INTERRUPT |
  1079. GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
  1080. DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
  1081. if (gt_iir & GT_PARITY_ERROR(dev_priv))
  1082. ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
  1083. }
  1084. static void
  1085. gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
  1086. {
  1087. bool tasklet = false;
  1088. if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
  1089. if (port_count(&engine->execlist_port[0])) {
  1090. __set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
  1091. tasklet = true;
  1092. }
  1093. }
  1094. if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) {
  1095. notify_ring(engine);
  1096. tasklet |= i915.enable_guc_submission;
  1097. }
  1098. if (tasklet)
  1099. tasklet_hi_schedule(&engine->irq_tasklet);
  1100. }
  1101. static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
  1102. u32 master_ctl,
  1103. u32 gt_iir[4])
  1104. {
  1105. irqreturn_t ret = IRQ_NONE;
  1106. if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
  1107. gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
  1108. if (gt_iir[0]) {
  1109. I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
  1110. ret = IRQ_HANDLED;
  1111. } else
  1112. DRM_ERROR("The master control interrupt lied (GT0)!\n");
  1113. }
  1114. if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
  1115. gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
  1116. if (gt_iir[1]) {
  1117. I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
  1118. ret = IRQ_HANDLED;
  1119. } else
  1120. DRM_ERROR("The master control interrupt lied (GT1)!\n");
  1121. }
  1122. if (master_ctl & GEN8_GT_VECS_IRQ) {
  1123. gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
  1124. if (gt_iir[3]) {
  1125. I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
  1126. ret = IRQ_HANDLED;
  1127. } else
  1128. DRM_ERROR("The master control interrupt lied (GT3)!\n");
  1129. }
  1130. if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
  1131. gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
  1132. if (gt_iir[2] & (dev_priv->pm_rps_events |
  1133. dev_priv->pm_guc_events)) {
  1134. I915_WRITE_FW(GEN8_GT_IIR(2),
  1135. gt_iir[2] & (dev_priv->pm_rps_events |
  1136. dev_priv->pm_guc_events));
  1137. ret = IRQ_HANDLED;
  1138. } else
  1139. DRM_ERROR("The master control interrupt lied (PM)!\n");
  1140. }
  1141. return ret;
  1142. }
  1143. static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
  1144. u32 gt_iir[4])
  1145. {
  1146. if (gt_iir[0]) {
  1147. gen8_cs_irq_handler(dev_priv->engine[RCS],
  1148. gt_iir[0], GEN8_RCS_IRQ_SHIFT);
  1149. gen8_cs_irq_handler(dev_priv->engine[BCS],
  1150. gt_iir[0], GEN8_BCS_IRQ_SHIFT);
  1151. }
  1152. if (gt_iir[1]) {
  1153. gen8_cs_irq_handler(dev_priv->engine[VCS],
  1154. gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
  1155. gen8_cs_irq_handler(dev_priv->engine[VCS2],
  1156. gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
  1157. }
  1158. if (gt_iir[3])
  1159. gen8_cs_irq_handler(dev_priv->engine[VECS],
  1160. gt_iir[3], GEN8_VECS_IRQ_SHIFT);
  1161. if (gt_iir[2] & dev_priv->pm_rps_events)
  1162. gen6_rps_irq_handler(dev_priv, gt_iir[2]);
  1163. if (gt_iir[2] & dev_priv->pm_guc_events)
  1164. gen9_guc_irq_handler(dev_priv, gt_iir[2]);
  1165. }
  1166. static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
  1167. {
  1168. switch (port) {
  1169. case PORT_A:
  1170. return val & PORTA_HOTPLUG_LONG_DETECT;
  1171. case PORT_B:
  1172. return val & PORTB_HOTPLUG_LONG_DETECT;
  1173. case PORT_C:
  1174. return val & PORTC_HOTPLUG_LONG_DETECT;
  1175. default:
  1176. return false;
  1177. }
  1178. }
  1179. static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
  1180. {
  1181. switch (port) {
  1182. case PORT_E:
  1183. return val & PORTE_HOTPLUG_LONG_DETECT;
  1184. default:
  1185. return false;
  1186. }
  1187. }
  1188. static bool spt_port_hotplug_long_detect(enum port port, u32 val)
  1189. {
  1190. switch (port) {
  1191. case PORT_A:
  1192. return val & PORTA_HOTPLUG_LONG_DETECT;
  1193. case PORT_B:
  1194. return val & PORTB_HOTPLUG_LONG_DETECT;
  1195. case PORT_C:
  1196. return val & PORTC_HOTPLUG_LONG_DETECT;
  1197. case PORT_D:
  1198. return val & PORTD_HOTPLUG_LONG_DETECT;
  1199. default:
  1200. return false;
  1201. }
  1202. }
  1203. static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
  1204. {
  1205. switch (port) {
  1206. case PORT_A:
  1207. return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
  1208. default:
  1209. return false;
  1210. }
  1211. }
  1212. static bool pch_port_hotplug_long_detect(enum port port, u32 val)
  1213. {
  1214. switch (port) {
  1215. case PORT_B:
  1216. return val & PORTB_HOTPLUG_LONG_DETECT;
  1217. case PORT_C:
  1218. return val & PORTC_HOTPLUG_LONG_DETECT;
  1219. case PORT_D:
  1220. return val & PORTD_HOTPLUG_LONG_DETECT;
  1221. default:
  1222. return false;
  1223. }
  1224. }
  1225. static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
  1226. {
  1227. switch (port) {
  1228. case PORT_B:
  1229. return val & PORTB_HOTPLUG_INT_LONG_PULSE;
  1230. case PORT_C:
  1231. return val & PORTC_HOTPLUG_INT_LONG_PULSE;
  1232. case PORT_D:
  1233. return val & PORTD_HOTPLUG_INT_LONG_PULSE;
  1234. default:
  1235. return false;
  1236. }
  1237. }
  1238. /*
  1239. * Get a bit mask of pins that have triggered, and which ones may be long.
  1240. * This can be called multiple times with the same masks to accumulate
  1241. * hotplug detection results from several registers.
  1242. *
  1243. * Note that the caller is expected to zero out the masks initially.
  1244. */
  1245. static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
  1246. u32 hotplug_trigger, u32 dig_hotplug_reg,
  1247. const u32 hpd[HPD_NUM_PINS],
  1248. bool long_pulse_detect(enum port port, u32 val))
  1249. {
  1250. enum port port;
  1251. int i;
  1252. for_each_hpd_pin(i) {
  1253. if ((hpd[i] & hotplug_trigger) == 0)
  1254. continue;
  1255. *pin_mask |= BIT(i);
  1256. if (!intel_hpd_pin_to_port(i, &port))
  1257. continue;
  1258. if (long_pulse_detect(port, dig_hotplug_reg))
  1259. *long_mask |= BIT(i);
  1260. }
  1261. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
  1262. hotplug_trigger, dig_hotplug_reg, *pin_mask);
  1263. }
  1264. static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
  1265. {
  1266. wake_up_all(&dev_priv->gmbus_wait_queue);
  1267. }
  1268. static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
  1269. {
  1270. wake_up_all(&dev_priv->gmbus_wait_queue);
  1271. }
  1272. #if defined(CONFIG_DEBUG_FS)
  1273. static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1274. enum pipe pipe,
  1275. uint32_t crc0, uint32_t crc1,
  1276. uint32_t crc2, uint32_t crc3,
  1277. uint32_t crc4)
  1278. {
  1279. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
  1280. struct intel_pipe_crc_entry *entry;
  1281. struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
  1282. struct drm_driver *driver = dev_priv->drm.driver;
  1283. uint32_t crcs[5];
  1284. int head, tail;
  1285. spin_lock(&pipe_crc->lock);
  1286. if (pipe_crc->source) {
  1287. if (!pipe_crc->entries) {
  1288. spin_unlock(&pipe_crc->lock);
  1289. DRM_DEBUG_KMS("spurious interrupt\n");
  1290. return;
  1291. }
  1292. head = pipe_crc->head;
  1293. tail = pipe_crc->tail;
  1294. if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
  1295. spin_unlock(&pipe_crc->lock);
  1296. DRM_ERROR("CRC buffer overflowing\n");
  1297. return;
  1298. }
  1299. entry = &pipe_crc->entries[head];
  1300. entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
  1301. entry->crc[0] = crc0;
  1302. entry->crc[1] = crc1;
  1303. entry->crc[2] = crc2;
  1304. entry->crc[3] = crc3;
  1305. entry->crc[4] = crc4;
  1306. head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
  1307. pipe_crc->head = head;
  1308. spin_unlock(&pipe_crc->lock);
  1309. wake_up_interruptible(&pipe_crc->wq);
  1310. } else {
  1311. /*
  1312. * For some not yet identified reason, the first CRC is
  1313. * bonkers. So let's just wait for the next vblank and read
  1314. * out the buggy result.
  1315. *
  1316. * On CHV sometimes the second CRC is bonkers as well, so
  1317. * don't trust that one either.
  1318. */
  1319. if (pipe_crc->skipped == 0 ||
  1320. (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
  1321. pipe_crc->skipped++;
  1322. spin_unlock(&pipe_crc->lock);
  1323. return;
  1324. }
  1325. spin_unlock(&pipe_crc->lock);
  1326. crcs[0] = crc0;
  1327. crcs[1] = crc1;
  1328. crcs[2] = crc2;
  1329. crcs[3] = crc3;
  1330. crcs[4] = crc4;
  1331. drm_crtc_add_crc_entry(&crtc->base, true,
  1332. drm_crtc_accurate_vblank_count(&crtc->base),
  1333. crcs);
  1334. }
  1335. }
  1336. #else
  1337. static inline void
  1338. display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1339. enum pipe pipe,
  1340. uint32_t crc0, uint32_t crc1,
  1341. uint32_t crc2, uint32_t crc3,
  1342. uint32_t crc4) {}
  1343. #endif
  1344. static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1345. enum pipe pipe)
  1346. {
  1347. display_pipe_crc_irq_handler(dev_priv, pipe,
  1348. I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
  1349. 0, 0, 0, 0);
  1350. }
  1351. static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1352. enum pipe pipe)
  1353. {
  1354. display_pipe_crc_irq_handler(dev_priv, pipe,
  1355. I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
  1356. I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
  1357. I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
  1358. I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
  1359. I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
  1360. }
  1361. static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1362. enum pipe pipe)
  1363. {
  1364. uint32_t res1, res2;
  1365. if (INTEL_GEN(dev_priv) >= 3)
  1366. res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
  1367. else
  1368. res1 = 0;
  1369. if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
  1370. res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
  1371. else
  1372. res2 = 0;
  1373. display_pipe_crc_irq_handler(dev_priv, pipe,
  1374. I915_READ(PIPE_CRC_RES_RED(pipe)),
  1375. I915_READ(PIPE_CRC_RES_GREEN(pipe)),
  1376. I915_READ(PIPE_CRC_RES_BLUE(pipe)),
  1377. res1, res2);
  1378. }
  1379. /* The RPS events need forcewake, so we add them to a work queue and mask their
  1380. * IMR bits until the work is done. Other interrupts can be processed without
  1381. * the work queue. */
  1382. static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
  1383. {
  1384. if (pm_iir & dev_priv->pm_rps_events) {
  1385. spin_lock(&dev_priv->irq_lock);
  1386. gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
  1387. if (dev_priv->rps.interrupts_enabled) {
  1388. dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
  1389. schedule_work(&dev_priv->rps.work);
  1390. }
  1391. spin_unlock(&dev_priv->irq_lock);
  1392. }
  1393. if (INTEL_GEN(dev_priv) >= 8)
  1394. return;
  1395. if (HAS_VEBOX(dev_priv)) {
  1396. if (pm_iir & PM_VEBOX_USER_INTERRUPT)
  1397. notify_ring(dev_priv->engine[VECS]);
  1398. if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
  1399. DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
  1400. }
  1401. }
  1402. static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
  1403. {
  1404. if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
  1405. /* Sample the log buffer flush related bits & clear them out now
  1406. * itself from the message identity register to minimize the
  1407. * probability of losing a flush interrupt, when there are back
  1408. * to back flush interrupts.
  1409. * There can be a new flush interrupt, for different log buffer
  1410. * type (like for ISR), whilst Host is handling one (for DPC).
  1411. * Since same bit is used in message register for ISR & DPC, it
  1412. * could happen that GuC sets the bit for 2nd interrupt but Host
  1413. * clears out the bit on handling the 1st interrupt.
  1414. */
  1415. u32 msg, flush;
  1416. msg = I915_READ(SOFT_SCRATCH(15));
  1417. flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
  1418. INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
  1419. if (flush) {
  1420. /* Clear the message bits that are handled */
  1421. I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
  1422. /* Handle flush interrupt in bottom half */
  1423. queue_work(dev_priv->guc.log.runtime.flush_wq,
  1424. &dev_priv->guc.log.runtime.flush_work);
  1425. dev_priv->guc.log.flush_interrupt_count++;
  1426. } else {
  1427. /* Not clearing of unhandled event bits won't result in
  1428. * re-triggering of the interrupt.
  1429. */
  1430. }
  1431. }
  1432. }
  1433. static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
  1434. u32 iir, u32 pipe_stats[I915_MAX_PIPES])
  1435. {
  1436. int pipe;
  1437. spin_lock(&dev_priv->irq_lock);
  1438. if (!dev_priv->display_irqs_enabled) {
  1439. spin_unlock(&dev_priv->irq_lock);
  1440. return;
  1441. }
  1442. for_each_pipe(dev_priv, pipe) {
  1443. i915_reg_t reg;
  1444. u32 mask, iir_bit = 0;
  1445. /*
  1446. * PIPESTAT bits get signalled even when the interrupt is
  1447. * disabled with the mask bits, and some of the status bits do
  1448. * not generate interrupts at all (like the underrun bit). Hence
  1449. * we need to be careful that we only handle what we want to
  1450. * handle.
  1451. */
  1452. /* fifo underruns are filterered in the underrun handler. */
  1453. mask = PIPE_FIFO_UNDERRUN_STATUS;
  1454. switch (pipe) {
  1455. case PIPE_A:
  1456. iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
  1457. break;
  1458. case PIPE_B:
  1459. iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
  1460. break;
  1461. case PIPE_C:
  1462. iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
  1463. break;
  1464. }
  1465. if (iir & iir_bit)
  1466. mask |= dev_priv->pipestat_irq_mask[pipe];
  1467. if (!mask)
  1468. continue;
  1469. reg = PIPESTAT(pipe);
  1470. mask |= PIPESTAT_INT_ENABLE_MASK;
  1471. pipe_stats[pipe] = I915_READ(reg) & mask;
  1472. /*
  1473. * Clear the PIPE*STAT regs before the IIR
  1474. */
  1475. if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
  1476. PIPESTAT_INT_STATUS_MASK))
  1477. I915_WRITE(reg, pipe_stats[pipe]);
  1478. }
  1479. spin_unlock(&dev_priv->irq_lock);
  1480. }
  1481. static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
  1482. u32 pipe_stats[I915_MAX_PIPES])
  1483. {
  1484. enum pipe pipe;
  1485. for_each_pipe(dev_priv, pipe) {
  1486. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
  1487. drm_handle_vblank(&dev_priv->drm, pipe);
  1488. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  1489. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  1490. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1491. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1492. }
  1493. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  1494. gmbus_irq_handler(dev_priv);
  1495. }
  1496. static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
  1497. {
  1498. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  1499. if (hotplug_status)
  1500. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1501. return hotplug_status;
  1502. }
  1503. static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
  1504. u32 hotplug_status)
  1505. {
  1506. u32 pin_mask = 0, long_mask = 0;
  1507. if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
  1508. IS_CHERRYVIEW(dev_priv)) {
  1509. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
  1510. if (hotplug_trigger) {
  1511. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1512. hotplug_trigger, hpd_status_g4x,
  1513. i9xx_port_hotplug_long_detect);
  1514. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1515. }
  1516. if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
  1517. dp_aux_irq_handler(dev_priv);
  1518. } else {
  1519. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  1520. if (hotplug_trigger) {
  1521. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1522. hotplug_trigger, hpd_status_i915,
  1523. i9xx_port_hotplug_long_detect);
  1524. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1525. }
  1526. }
  1527. }
  1528. static irqreturn_t valleyview_irq_handler(int irq, void *arg)
  1529. {
  1530. struct drm_device *dev = arg;
  1531. struct drm_i915_private *dev_priv = to_i915(dev);
  1532. irqreturn_t ret = IRQ_NONE;
  1533. if (!intel_irqs_enabled(dev_priv))
  1534. return IRQ_NONE;
  1535. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  1536. disable_rpm_wakeref_asserts(dev_priv);
  1537. do {
  1538. u32 iir, gt_iir, pm_iir;
  1539. u32 pipe_stats[I915_MAX_PIPES] = {};
  1540. u32 hotplug_status = 0;
  1541. u32 ier = 0;
  1542. gt_iir = I915_READ(GTIIR);
  1543. pm_iir = I915_READ(GEN6_PMIIR);
  1544. iir = I915_READ(VLV_IIR);
  1545. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  1546. break;
  1547. ret = IRQ_HANDLED;
  1548. /*
  1549. * Theory on interrupt generation, based on empirical evidence:
  1550. *
  1551. * x = ((VLV_IIR & VLV_IER) ||
  1552. * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
  1553. * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
  1554. *
  1555. * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
  1556. * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
  1557. * guarantee the CPU interrupt will be raised again even if we
  1558. * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
  1559. * bits this time around.
  1560. */
  1561. I915_WRITE(VLV_MASTER_IER, 0);
  1562. ier = I915_READ(VLV_IER);
  1563. I915_WRITE(VLV_IER, 0);
  1564. if (gt_iir)
  1565. I915_WRITE(GTIIR, gt_iir);
  1566. if (pm_iir)
  1567. I915_WRITE(GEN6_PMIIR, pm_iir);
  1568. if (iir & I915_DISPLAY_PORT_INTERRUPT)
  1569. hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  1570. /* Call regardless, as some status bits might not be
  1571. * signalled in iir */
  1572. valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  1573. if (iir & (I915_LPE_PIPE_A_INTERRUPT |
  1574. I915_LPE_PIPE_B_INTERRUPT))
  1575. intel_lpe_audio_irq_handler(dev_priv);
  1576. /*
  1577. * VLV_IIR is single buffered, and reflects the level
  1578. * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
  1579. */
  1580. if (iir)
  1581. I915_WRITE(VLV_IIR, iir);
  1582. I915_WRITE(VLV_IER, ier);
  1583. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1584. POSTING_READ(VLV_MASTER_IER);
  1585. if (gt_iir)
  1586. snb_gt_irq_handler(dev_priv, gt_iir);
  1587. if (pm_iir)
  1588. gen6_rps_irq_handler(dev_priv, pm_iir);
  1589. if (hotplug_status)
  1590. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  1591. valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
  1592. } while (0);
  1593. enable_rpm_wakeref_asserts(dev_priv);
  1594. return ret;
  1595. }
  1596. static irqreturn_t cherryview_irq_handler(int irq, void *arg)
  1597. {
  1598. struct drm_device *dev = arg;
  1599. struct drm_i915_private *dev_priv = to_i915(dev);
  1600. irqreturn_t ret = IRQ_NONE;
  1601. if (!intel_irqs_enabled(dev_priv))
  1602. return IRQ_NONE;
  1603. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  1604. disable_rpm_wakeref_asserts(dev_priv);
  1605. do {
  1606. u32 master_ctl, iir;
  1607. u32 gt_iir[4] = {};
  1608. u32 pipe_stats[I915_MAX_PIPES] = {};
  1609. u32 hotplug_status = 0;
  1610. u32 ier = 0;
  1611. master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
  1612. iir = I915_READ(VLV_IIR);
  1613. if (master_ctl == 0 && iir == 0)
  1614. break;
  1615. ret = IRQ_HANDLED;
  1616. /*
  1617. * Theory on interrupt generation, based on empirical evidence:
  1618. *
  1619. * x = ((VLV_IIR & VLV_IER) ||
  1620. * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
  1621. * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
  1622. *
  1623. * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
  1624. * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
  1625. * guarantee the CPU interrupt will be raised again even if we
  1626. * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
  1627. * bits this time around.
  1628. */
  1629. I915_WRITE(GEN8_MASTER_IRQ, 0);
  1630. ier = I915_READ(VLV_IER);
  1631. I915_WRITE(VLV_IER, 0);
  1632. gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
  1633. if (iir & I915_DISPLAY_PORT_INTERRUPT)
  1634. hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  1635. /* Call regardless, as some status bits might not be
  1636. * signalled in iir */
  1637. valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  1638. if (iir & (I915_LPE_PIPE_A_INTERRUPT |
  1639. I915_LPE_PIPE_B_INTERRUPT |
  1640. I915_LPE_PIPE_C_INTERRUPT))
  1641. intel_lpe_audio_irq_handler(dev_priv);
  1642. /*
  1643. * VLV_IIR is single buffered, and reflects the level
  1644. * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
  1645. */
  1646. if (iir)
  1647. I915_WRITE(VLV_IIR, iir);
  1648. I915_WRITE(VLV_IER, ier);
  1649. I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  1650. POSTING_READ(GEN8_MASTER_IRQ);
  1651. gen8_gt_irq_handler(dev_priv, gt_iir);
  1652. if (hotplug_status)
  1653. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  1654. valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
  1655. } while (0);
  1656. enable_rpm_wakeref_asserts(dev_priv);
  1657. return ret;
  1658. }
  1659. static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
  1660. u32 hotplug_trigger,
  1661. const u32 hpd[HPD_NUM_PINS])
  1662. {
  1663. u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
  1664. /*
  1665. * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
  1666. * unless we touch the hotplug register, even if hotplug_trigger is
  1667. * zero. Not acking leads to "The master control interrupt lied (SDE)!"
  1668. * errors.
  1669. */
  1670. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
  1671. if (!hotplug_trigger) {
  1672. u32 mask = PORTA_HOTPLUG_STATUS_MASK |
  1673. PORTD_HOTPLUG_STATUS_MASK |
  1674. PORTC_HOTPLUG_STATUS_MASK |
  1675. PORTB_HOTPLUG_STATUS_MASK;
  1676. dig_hotplug_reg &= ~mask;
  1677. }
  1678. I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
  1679. if (!hotplug_trigger)
  1680. return;
  1681. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1682. dig_hotplug_reg, hpd,
  1683. pch_port_hotplug_long_detect);
  1684. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1685. }
  1686. static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
  1687. {
  1688. int pipe;
  1689. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
  1690. ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
  1691. if (pch_iir & SDE_AUDIO_POWER_MASK) {
  1692. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
  1693. SDE_AUDIO_POWER_SHIFT);
  1694. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  1695. port_name(port));
  1696. }
  1697. if (pch_iir & SDE_AUX_MASK)
  1698. dp_aux_irq_handler(dev_priv);
  1699. if (pch_iir & SDE_GMBUS)
  1700. gmbus_irq_handler(dev_priv);
  1701. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  1702. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  1703. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  1704. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  1705. if (pch_iir & SDE_POISON)
  1706. DRM_ERROR("PCH poison interrupt\n");
  1707. if (pch_iir & SDE_FDI_MASK)
  1708. for_each_pipe(dev_priv, pipe)
  1709. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  1710. pipe_name(pipe),
  1711. I915_READ(FDI_RX_IIR(pipe)));
  1712. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  1713. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  1714. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  1715. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  1716. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  1717. intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
  1718. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  1719. intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
  1720. }
  1721. static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
  1722. {
  1723. u32 err_int = I915_READ(GEN7_ERR_INT);
  1724. enum pipe pipe;
  1725. if (err_int & ERR_INT_POISON)
  1726. DRM_ERROR("Poison interrupt\n");
  1727. for_each_pipe(dev_priv, pipe) {
  1728. if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
  1729. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1730. if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
  1731. if (IS_IVYBRIDGE(dev_priv))
  1732. ivb_pipe_crc_irq_handler(dev_priv, pipe);
  1733. else
  1734. hsw_pipe_crc_irq_handler(dev_priv, pipe);
  1735. }
  1736. }
  1737. I915_WRITE(GEN7_ERR_INT, err_int);
  1738. }
  1739. static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
  1740. {
  1741. u32 serr_int = I915_READ(SERR_INT);
  1742. if (serr_int & SERR_INT_POISON)
  1743. DRM_ERROR("PCH poison interrupt\n");
  1744. if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
  1745. intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
  1746. if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
  1747. intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
  1748. if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
  1749. intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_C);
  1750. I915_WRITE(SERR_INT, serr_int);
  1751. }
  1752. static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
  1753. {
  1754. int pipe;
  1755. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
  1756. ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
  1757. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
  1758. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  1759. SDE_AUDIO_POWER_SHIFT_CPT);
  1760. DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
  1761. port_name(port));
  1762. }
  1763. if (pch_iir & SDE_AUX_MASK_CPT)
  1764. dp_aux_irq_handler(dev_priv);
  1765. if (pch_iir & SDE_GMBUS_CPT)
  1766. gmbus_irq_handler(dev_priv);
  1767. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  1768. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  1769. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  1770. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  1771. if (pch_iir & SDE_FDI_MASK_CPT)
  1772. for_each_pipe(dev_priv, pipe)
  1773. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  1774. pipe_name(pipe),
  1775. I915_READ(FDI_RX_IIR(pipe)));
  1776. if (pch_iir & SDE_ERROR_CPT)
  1777. cpt_serr_int_handler(dev_priv);
  1778. }
  1779. static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
  1780. {
  1781. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
  1782. ~SDE_PORTE_HOTPLUG_SPT;
  1783. u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
  1784. u32 pin_mask = 0, long_mask = 0;
  1785. if (hotplug_trigger) {
  1786. u32 dig_hotplug_reg;
  1787. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
  1788. I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
  1789. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1790. dig_hotplug_reg, hpd_spt,
  1791. spt_port_hotplug_long_detect);
  1792. }
  1793. if (hotplug2_trigger) {
  1794. u32 dig_hotplug_reg;
  1795. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
  1796. I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
  1797. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
  1798. dig_hotplug_reg, hpd_spt,
  1799. spt_port_hotplug2_long_detect);
  1800. }
  1801. if (pin_mask)
  1802. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1803. if (pch_iir & SDE_GMBUS_CPT)
  1804. gmbus_irq_handler(dev_priv);
  1805. }
  1806. static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
  1807. u32 hotplug_trigger,
  1808. const u32 hpd[HPD_NUM_PINS])
  1809. {
  1810. u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
  1811. dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
  1812. I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
  1813. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1814. dig_hotplug_reg, hpd,
  1815. ilk_port_hotplug_long_detect);
  1816. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1817. }
  1818. static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
  1819. u32 de_iir)
  1820. {
  1821. enum pipe pipe;
  1822. u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
  1823. if (hotplug_trigger)
  1824. ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
  1825. if (de_iir & DE_AUX_CHANNEL_A)
  1826. dp_aux_irq_handler(dev_priv);
  1827. if (de_iir & DE_GSE)
  1828. intel_opregion_asle_intr(dev_priv);
  1829. if (de_iir & DE_POISON)
  1830. DRM_ERROR("Poison interrupt\n");
  1831. for_each_pipe(dev_priv, pipe) {
  1832. if (de_iir & DE_PIPE_VBLANK(pipe))
  1833. drm_handle_vblank(&dev_priv->drm, pipe);
  1834. if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
  1835. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1836. if (de_iir & DE_PIPE_CRC_DONE(pipe))
  1837. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  1838. }
  1839. /* check event from PCH */
  1840. if (de_iir & DE_PCH_EVENT) {
  1841. u32 pch_iir = I915_READ(SDEIIR);
  1842. if (HAS_PCH_CPT(dev_priv))
  1843. cpt_irq_handler(dev_priv, pch_iir);
  1844. else
  1845. ibx_irq_handler(dev_priv, pch_iir);
  1846. /* should clear PCH hotplug event before clear CPU irq */
  1847. I915_WRITE(SDEIIR, pch_iir);
  1848. }
  1849. if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
  1850. ironlake_rps_change_irq_handler(dev_priv);
  1851. }
  1852. static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
  1853. u32 de_iir)
  1854. {
  1855. enum pipe pipe;
  1856. u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
  1857. if (hotplug_trigger)
  1858. ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
  1859. if (de_iir & DE_ERR_INT_IVB)
  1860. ivb_err_int_handler(dev_priv);
  1861. if (de_iir & DE_AUX_CHANNEL_A_IVB)
  1862. dp_aux_irq_handler(dev_priv);
  1863. if (de_iir & DE_GSE_IVB)
  1864. intel_opregion_asle_intr(dev_priv);
  1865. for_each_pipe(dev_priv, pipe) {
  1866. if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
  1867. drm_handle_vblank(&dev_priv->drm, pipe);
  1868. }
  1869. /* check event from PCH */
  1870. if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
  1871. u32 pch_iir = I915_READ(SDEIIR);
  1872. cpt_irq_handler(dev_priv, pch_iir);
  1873. /* clear PCH hotplug event before clear CPU irq */
  1874. I915_WRITE(SDEIIR, pch_iir);
  1875. }
  1876. }
  1877. /*
  1878. * To handle irqs with the minimum potential races with fresh interrupts, we:
  1879. * 1 - Disable Master Interrupt Control.
  1880. * 2 - Find the source(s) of the interrupt.
  1881. * 3 - Clear the Interrupt Identity bits (IIR).
  1882. * 4 - Process the interrupt(s) that had bits set in the IIRs.
  1883. * 5 - Re-enable Master Interrupt Control.
  1884. */
  1885. static irqreturn_t ironlake_irq_handler(int irq, void *arg)
  1886. {
  1887. struct drm_device *dev = arg;
  1888. struct drm_i915_private *dev_priv = to_i915(dev);
  1889. u32 de_iir, gt_iir, de_ier, sde_ier = 0;
  1890. irqreturn_t ret = IRQ_NONE;
  1891. if (!intel_irqs_enabled(dev_priv))
  1892. return IRQ_NONE;
  1893. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  1894. disable_rpm_wakeref_asserts(dev_priv);
  1895. /* disable master interrupt before clearing iir */
  1896. de_ier = I915_READ(DEIER);
  1897. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  1898. POSTING_READ(DEIER);
  1899. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  1900. * interrupts will will be stored on its back queue, and then we'll be
  1901. * able to process them after we restore SDEIER (as soon as we restore
  1902. * it, we'll get an interrupt if SDEIIR still has something to process
  1903. * due to its back queue). */
  1904. if (!HAS_PCH_NOP(dev_priv)) {
  1905. sde_ier = I915_READ(SDEIER);
  1906. I915_WRITE(SDEIER, 0);
  1907. POSTING_READ(SDEIER);
  1908. }
  1909. /* Find, clear, then process each source of interrupt */
  1910. gt_iir = I915_READ(GTIIR);
  1911. if (gt_iir) {
  1912. I915_WRITE(GTIIR, gt_iir);
  1913. ret = IRQ_HANDLED;
  1914. if (INTEL_GEN(dev_priv) >= 6)
  1915. snb_gt_irq_handler(dev_priv, gt_iir);
  1916. else
  1917. ilk_gt_irq_handler(dev_priv, gt_iir);
  1918. }
  1919. de_iir = I915_READ(DEIIR);
  1920. if (de_iir) {
  1921. I915_WRITE(DEIIR, de_iir);
  1922. ret = IRQ_HANDLED;
  1923. if (INTEL_GEN(dev_priv) >= 7)
  1924. ivb_display_irq_handler(dev_priv, de_iir);
  1925. else
  1926. ilk_display_irq_handler(dev_priv, de_iir);
  1927. }
  1928. if (INTEL_GEN(dev_priv) >= 6) {
  1929. u32 pm_iir = I915_READ(GEN6_PMIIR);
  1930. if (pm_iir) {
  1931. I915_WRITE(GEN6_PMIIR, pm_iir);
  1932. ret = IRQ_HANDLED;
  1933. gen6_rps_irq_handler(dev_priv, pm_iir);
  1934. }
  1935. }
  1936. I915_WRITE(DEIER, de_ier);
  1937. POSTING_READ(DEIER);
  1938. if (!HAS_PCH_NOP(dev_priv)) {
  1939. I915_WRITE(SDEIER, sde_ier);
  1940. POSTING_READ(SDEIER);
  1941. }
  1942. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  1943. enable_rpm_wakeref_asserts(dev_priv);
  1944. return ret;
  1945. }
  1946. static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
  1947. u32 hotplug_trigger,
  1948. const u32 hpd[HPD_NUM_PINS])
  1949. {
  1950. u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
  1951. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
  1952. I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
  1953. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1954. dig_hotplug_reg, hpd,
  1955. bxt_port_hotplug_long_detect);
  1956. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1957. }
  1958. static irqreturn_t
  1959. gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
  1960. {
  1961. irqreturn_t ret = IRQ_NONE;
  1962. u32 iir;
  1963. enum pipe pipe;
  1964. if (master_ctl & GEN8_DE_MISC_IRQ) {
  1965. iir = I915_READ(GEN8_DE_MISC_IIR);
  1966. if (iir) {
  1967. I915_WRITE(GEN8_DE_MISC_IIR, iir);
  1968. ret = IRQ_HANDLED;
  1969. if (iir & GEN8_DE_MISC_GSE)
  1970. intel_opregion_asle_intr(dev_priv);
  1971. else
  1972. DRM_ERROR("Unexpected DE Misc interrupt\n");
  1973. }
  1974. else
  1975. DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
  1976. }
  1977. if (master_ctl & GEN8_DE_PORT_IRQ) {
  1978. iir = I915_READ(GEN8_DE_PORT_IIR);
  1979. if (iir) {
  1980. u32 tmp_mask;
  1981. bool found = false;
  1982. I915_WRITE(GEN8_DE_PORT_IIR, iir);
  1983. ret = IRQ_HANDLED;
  1984. tmp_mask = GEN8_AUX_CHANNEL_A;
  1985. if (INTEL_GEN(dev_priv) >= 9)
  1986. tmp_mask |= GEN9_AUX_CHANNEL_B |
  1987. GEN9_AUX_CHANNEL_C |
  1988. GEN9_AUX_CHANNEL_D;
  1989. if (iir & tmp_mask) {
  1990. dp_aux_irq_handler(dev_priv);
  1991. found = true;
  1992. }
  1993. if (IS_GEN9_LP(dev_priv)) {
  1994. tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
  1995. if (tmp_mask) {
  1996. bxt_hpd_irq_handler(dev_priv, tmp_mask,
  1997. hpd_bxt);
  1998. found = true;
  1999. }
  2000. } else if (IS_BROADWELL(dev_priv)) {
  2001. tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
  2002. if (tmp_mask) {
  2003. ilk_hpd_irq_handler(dev_priv,
  2004. tmp_mask, hpd_bdw);
  2005. found = true;
  2006. }
  2007. }
  2008. if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
  2009. gmbus_irq_handler(dev_priv);
  2010. found = true;
  2011. }
  2012. if (!found)
  2013. DRM_ERROR("Unexpected DE Port interrupt\n");
  2014. }
  2015. else
  2016. DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
  2017. }
  2018. for_each_pipe(dev_priv, pipe) {
  2019. u32 fault_errors;
  2020. if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
  2021. continue;
  2022. iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
  2023. if (!iir) {
  2024. DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
  2025. continue;
  2026. }
  2027. ret = IRQ_HANDLED;
  2028. I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
  2029. if (iir & GEN8_PIPE_VBLANK)
  2030. drm_handle_vblank(&dev_priv->drm, pipe);
  2031. if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
  2032. hsw_pipe_crc_irq_handler(dev_priv, pipe);
  2033. if (iir & GEN8_PIPE_FIFO_UNDERRUN)
  2034. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  2035. fault_errors = iir;
  2036. if (INTEL_GEN(dev_priv) >= 9)
  2037. fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
  2038. else
  2039. fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
  2040. if (fault_errors)
  2041. DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
  2042. pipe_name(pipe),
  2043. fault_errors);
  2044. }
  2045. if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
  2046. master_ctl & GEN8_DE_PCH_IRQ) {
  2047. /*
  2048. * FIXME(BDW): Assume for now that the new interrupt handling
  2049. * scheme also closed the SDE interrupt handling race we've seen
  2050. * on older pch-split platforms. But this needs testing.
  2051. */
  2052. iir = I915_READ(SDEIIR);
  2053. if (iir) {
  2054. I915_WRITE(SDEIIR, iir);
  2055. ret = IRQ_HANDLED;
  2056. if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
  2057. HAS_PCH_CNP(dev_priv))
  2058. spt_irq_handler(dev_priv, iir);
  2059. else
  2060. cpt_irq_handler(dev_priv, iir);
  2061. } else {
  2062. /*
  2063. * Like on previous PCH there seems to be something
  2064. * fishy going on with forwarding PCH interrupts.
  2065. */
  2066. DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
  2067. }
  2068. }
  2069. return ret;
  2070. }
  2071. static irqreturn_t gen8_irq_handler(int irq, void *arg)
  2072. {
  2073. struct drm_device *dev = arg;
  2074. struct drm_i915_private *dev_priv = to_i915(dev);
  2075. u32 master_ctl;
  2076. u32 gt_iir[4] = {};
  2077. irqreturn_t ret;
  2078. if (!intel_irqs_enabled(dev_priv))
  2079. return IRQ_NONE;
  2080. master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
  2081. master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
  2082. if (!master_ctl)
  2083. return IRQ_NONE;
  2084. I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
  2085. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  2086. disable_rpm_wakeref_asserts(dev_priv);
  2087. /* Find, clear, then process each source of interrupt */
  2088. ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
  2089. gen8_gt_irq_handler(dev_priv, gt_iir);
  2090. ret |= gen8_de_irq_handler(dev_priv, master_ctl);
  2091. I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  2092. POSTING_READ_FW(GEN8_MASTER_IRQ);
  2093. enable_rpm_wakeref_asserts(dev_priv);
  2094. return ret;
  2095. }
  2096. struct wedge_me {
  2097. struct delayed_work work;
  2098. struct drm_i915_private *i915;
  2099. const char *name;
  2100. };
  2101. static void wedge_me(struct work_struct *work)
  2102. {
  2103. struct wedge_me *w = container_of(work, typeof(*w), work.work);
  2104. dev_err(w->i915->drm.dev,
  2105. "%s timed out, cancelling all in-flight rendering.\n",
  2106. w->name);
  2107. i915_gem_set_wedged(w->i915);
  2108. }
  2109. static void __init_wedge(struct wedge_me *w,
  2110. struct drm_i915_private *i915,
  2111. long timeout,
  2112. const char *name)
  2113. {
  2114. w->i915 = i915;
  2115. w->name = name;
  2116. INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me);
  2117. schedule_delayed_work(&w->work, timeout);
  2118. }
  2119. static void __fini_wedge(struct wedge_me *w)
  2120. {
  2121. cancel_delayed_work_sync(&w->work);
  2122. destroy_delayed_work_on_stack(&w->work);
  2123. w->i915 = NULL;
  2124. }
  2125. #define i915_wedge_on_timeout(W, DEV, TIMEOUT) \
  2126. for (__init_wedge((W), (DEV), (TIMEOUT), __func__); \
  2127. (W)->i915; \
  2128. __fini_wedge((W)))
  2129. /**
  2130. * i915_reset_device - do process context error handling work
  2131. * @dev_priv: i915 device private
  2132. *
  2133. * Fire an error uevent so userspace can see that a hang or error
  2134. * was detected.
  2135. */
  2136. static void i915_reset_device(struct drm_i915_private *dev_priv)
  2137. {
  2138. struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
  2139. char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
  2140. char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
  2141. char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
  2142. struct wedge_me w;
  2143. kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
  2144. DRM_DEBUG_DRIVER("resetting chip\n");
  2145. kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
  2146. /* Use a watchdog to ensure that our reset completes */
  2147. i915_wedge_on_timeout(&w, dev_priv, 5*HZ) {
  2148. intel_prepare_reset(dev_priv);
  2149. /* Signal that locked waiters should reset the GPU */
  2150. set_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags);
  2151. wake_up_all(&dev_priv->gpu_error.wait_queue);
  2152. /* Wait for anyone holding the lock to wakeup, without
  2153. * blocking indefinitely on struct_mutex.
  2154. */
  2155. do {
  2156. if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
  2157. i915_reset(dev_priv, 0);
  2158. mutex_unlock(&dev_priv->drm.struct_mutex);
  2159. }
  2160. } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
  2161. I915_RESET_HANDOFF,
  2162. TASK_UNINTERRUPTIBLE,
  2163. 1));
  2164. intel_finish_reset(dev_priv);
  2165. }
  2166. if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
  2167. kobject_uevent_env(kobj,
  2168. KOBJ_CHANGE, reset_done_event);
  2169. }
  2170. static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
  2171. {
  2172. u32 eir;
  2173. if (!IS_GEN2(dev_priv))
  2174. I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
  2175. if (INTEL_GEN(dev_priv) < 4)
  2176. I915_WRITE(IPEIR, I915_READ(IPEIR));
  2177. else
  2178. I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
  2179. I915_WRITE(EIR, I915_READ(EIR));
  2180. eir = I915_READ(EIR);
  2181. if (eir) {
  2182. /*
  2183. * some errors might have become stuck,
  2184. * mask them.
  2185. */
  2186. DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
  2187. I915_WRITE(EMR, I915_READ(EMR) | eir);
  2188. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2189. }
  2190. }
  2191. /**
  2192. * i915_handle_error - handle a gpu error
  2193. * @dev_priv: i915 device private
  2194. * @engine_mask: mask representing engines that are hung
  2195. * @fmt: Error message format string
  2196. *
  2197. * Do some basic checking of register state at error time and
  2198. * dump it to the syslog. Also call i915_capture_error_state() to make
  2199. * sure we get a record and make it available in debugfs. Fire a uevent
  2200. * so userspace knows something bad happened (should trigger collection
  2201. * of a ring dump etc.).
  2202. */
  2203. void i915_handle_error(struct drm_i915_private *dev_priv,
  2204. u32 engine_mask,
  2205. const char *fmt, ...)
  2206. {
  2207. struct intel_engine_cs *engine;
  2208. unsigned int tmp;
  2209. va_list args;
  2210. char error_msg[80];
  2211. va_start(args, fmt);
  2212. vscnprintf(error_msg, sizeof(error_msg), fmt, args);
  2213. va_end(args);
  2214. /*
  2215. * In most cases it's guaranteed that we get here with an RPM
  2216. * reference held, for example because there is a pending GPU
  2217. * request that won't finish until the reset is done. This
  2218. * isn't the case at least when we get here by doing a
  2219. * simulated reset via debugfs, so get an RPM reference.
  2220. */
  2221. intel_runtime_pm_get(dev_priv);
  2222. i915_capture_error_state(dev_priv, engine_mask, error_msg);
  2223. i915_clear_error_registers(dev_priv);
  2224. /*
  2225. * Try engine reset when available. We fall back to full reset if
  2226. * single reset fails.
  2227. */
  2228. if (intel_has_reset_engine(dev_priv)) {
  2229. for_each_engine_masked(engine, dev_priv, engine_mask, tmp) {
  2230. BUILD_BUG_ON(I915_RESET_HANDOFF >= I915_RESET_ENGINE);
  2231. if (test_and_set_bit(I915_RESET_ENGINE + engine->id,
  2232. &dev_priv->gpu_error.flags))
  2233. continue;
  2234. if (i915_reset_engine(engine, 0) == 0)
  2235. engine_mask &= ~intel_engine_flag(engine);
  2236. clear_bit(I915_RESET_ENGINE + engine->id,
  2237. &dev_priv->gpu_error.flags);
  2238. wake_up_bit(&dev_priv->gpu_error.flags,
  2239. I915_RESET_ENGINE + engine->id);
  2240. }
  2241. }
  2242. if (!engine_mask)
  2243. goto out;
  2244. /* Full reset needs the mutex, stop any other user trying to do so. */
  2245. if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) {
  2246. wait_event(dev_priv->gpu_error.reset_queue,
  2247. !test_bit(I915_RESET_BACKOFF,
  2248. &dev_priv->gpu_error.flags));
  2249. goto out;
  2250. }
  2251. /* Prevent any other reset-engine attempt. */
  2252. for_each_engine(engine, dev_priv, tmp) {
  2253. while (test_and_set_bit(I915_RESET_ENGINE + engine->id,
  2254. &dev_priv->gpu_error.flags))
  2255. wait_on_bit(&dev_priv->gpu_error.flags,
  2256. I915_RESET_ENGINE + engine->id,
  2257. TASK_UNINTERRUPTIBLE);
  2258. }
  2259. i915_reset_device(dev_priv);
  2260. for_each_engine(engine, dev_priv, tmp) {
  2261. clear_bit(I915_RESET_ENGINE + engine->id,
  2262. &dev_priv->gpu_error.flags);
  2263. }
  2264. clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags);
  2265. wake_up_all(&dev_priv->gpu_error.reset_queue);
  2266. out:
  2267. intel_runtime_pm_put(dev_priv);
  2268. }
  2269. /* Called from drm generic code, passed 'crtc' which
  2270. * we use as a pipe index
  2271. */
  2272. static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2273. {
  2274. struct drm_i915_private *dev_priv = to_i915(dev);
  2275. unsigned long irqflags;
  2276. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2277. i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
  2278. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2279. return 0;
  2280. }
  2281. static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2282. {
  2283. struct drm_i915_private *dev_priv = to_i915(dev);
  2284. unsigned long irqflags;
  2285. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2286. i915_enable_pipestat(dev_priv, pipe,
  2287. PIPE_START_VBLANK_INTERRUPT_STATUS);
  2288. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2289. return 0;
  2290. }
  2291. static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2292. {
  2293. struct drm_i915_private *dev_priv = to_i915(dev);
  2294. unsigned long irqflags;
  2295. uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
  2296. DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
  2297. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2298. ilk_enable_display_irq(dev_priv, bit);
  2299. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2300. return 0;
  2301. }
  2302. static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2303. {
  2304. struct drm_i915_private *dev_priv = to_i915(dev);
  2305. unsigned long irqflags;
  2306. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2307. bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
  2308. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2309. return 0;
  2310. }
  2311. /* Called from drm generic code, passed 'crtc' which
  2312. * we use as a pipe index
  2313. */
  2314. static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2315. {
  2316. struct drm_i915_private *dev_priv = to_i915(dev);
  2317. unsigned long irqflags;
  2318. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2319. i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
  2320. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2321. }
  2322. static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2323. {
  2324. struct drm_i915_private *dev_priv = to_i915(dev);
  2325. unsigned long irqflags;
  2326. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2327. i915_disable_pipestat(dev_priv, pipe,
  2328. PIPE_START_VBLANK_INTERRUPT_STATUS);
  2329. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2330. }
  2331. static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2332. {
  2333. struct drm_i915_private *dev_priv = to_i915(dev);
  2334. unsigned long irqflags;
  2335. uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
  2336. DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
  2337. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2338. ilk_disable_display_irq(dev_priv, bit);
  2339. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2340. }
  2341. static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2342. {
  2343. struct drm_i915_private *dev_priv = to_i915(dev);
  2344. unsigned long irqflags;
  2345. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2346. bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
  2347. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2348. }
  2349. static void ibx_irq_reset(struct drm_i915_private *dev_priv)
  2350. {
  2351. if (HAS_PCH_NOP(dev_priv))
  2352. return;
  2353. GEN5_IRQ_RESET(SDE);
  2354. if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
  2355. I915_WRITE(SERR_INT, 0xffffffff);
  2356. }
  2357. /*
  2358. * SDEIER is also touched by the interrupt handler to work around missed PCH
  2359. * interrupts. Hence we can't update it after the interrupt handler is enabled -
  2360. * instead we unconditionally enable all PCH interrupt sources here, but then
  2361. * only unmask them as needed with SDEIMR.
  2362. *
  2363. * This function needs to be called before interrupts are enabled.
  2364. */
  2365. static void ibx_irq_pre_postinstall(struct drm_device *dev)
  2366. {
  2367. struct drm_i915_private *dev_priv = to_i915(dev);
  2368. if (HAS_PCH_NOP(dev_priv))
  2369. return;
  2370. WARN_ON(I915_READ(SDEIER) != 0);
  2371. I915_WRITE(SDEIER, 0xffffffff);
  2372. POSTING_READ(SDEIER);
  2373. }
  2374. static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
  2375. {
  2376. GEN5_IRQ_RESET(GT);
  2377. if (INTEL_GEN(dev_priv) >= 6)
  2378. GEN5_IRQ_RESET(GEN6_PM);
  2379. }
  2380. static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
  2381. {
  2382. enum pipe pipe;
  2383. if (IS_CHERRYVIEW(dev_priv))
  2384. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
  2385. else
  2386. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  2387. i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
  2388. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2389. for_each_pipe(dev_priv, pipe) {
  2390. I915_WRITE(PIPESTAT(pipe),
  2391. PIPE_FIFO_UNDERRUN_STATUS |
  2392. PIPESTAT_INT_STATUS_MASK);
  2393. dev_priv->pipestat_irq_mask[pipe] = 0;
  2394. }
  2395. GEN5_IRQ_RESET(VLV_);
  2396. dev_priv->irq_mask = ~0;
  2397. }
  2398. static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
  2399. {
  2400. u32 pipestat_mask;
  2401. u32 enable_mask;
  2402. enum pipe pipe;
  2403. pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
  2404. PIPE_CRC_DONE_INTERRUPT_STATUS;
  2405. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
  2406. for_each_pipe(dev_priv, pipe)
  2407. i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
  2408. enable_mask = I915_DISPLAY_PORT_INTERRUPT |
  2409. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2410. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2411. I915_LPE_PIPE_A_INTERRUPT |
  2412. I915_LPE_PIPE_B_INTERRUPT;
  2413. if (IS_CHERRYVIEW(dev_priv))
  2414. enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
  2415. I915_LPE_PIPE_C_INTERRUPT;
  2416. WARN_ON(dev_priv->irq_mask != ~0);
  2417. dev_priv->irq_mask = ~enable_mask;
  2418. GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
  2419. }
  2420. /* drm_dma.h hooks
  2421. */
  2422. static void ironlake_irq_reset(struct drm_device *dev)
  2423. {
  2424. struct drm_i915_private *dev_priv = to_i915(dev);
  2425. I915_WRITE(HWSTAM, 0xffffffff);
  2426. GEN5_IRQ_RESET(DE);
  2427. if (IS_GEN7(dev_priv))
  2428. I915_WRITE(GEN7_ERR_INT, 0xffffffff);
  2429. gen5_gt_irq_reset(dev_priv);
  2430. ibx_irq_reset(dev_priv);
  2431. }
  2432. static void valleyview_irq_preinstall(struct drm_device *dev)
  2433. {
  2434. struct drm_i915_private *dev_priv = to_i915(dev);
  2435. I915_WRITE(VLV_MASTER_IER, 0);
  2436. POSTING_READ(VLV_MASTER_IER);
  2437. gen5_gt_irq_reset(dev_priv);
  2438. spin_lock_irq(&dev_priv->irq_lock);
  2439. if (dev_priv->display_irqs_enabled)
  2440. vlv_display_irq_reset(dev_priv);
  2441. spin_unlock_irq(&dev_priv->irq_lock);
  2442. }
  2443. static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
  2444. {
  2445. GEN8_IRQ_RESET_NDX(GT, 0);
  2446. GEN8_IRQ_RESET_NDX(GT, 1);
  2447. GEN8_IRQ_RESET_NDX(GT, 2);
  2448. GEN8_IRQ_RESET_NDX(GT, 3);
  2449. }
  2450. static void gen8_irq_reset(struct drm_device *dev)
  2451. {
  2452. struct drm_i915_private *dev_priv = to_i915(dev);
  2453. int pipe;
  2454. I915_WRITE(GEN8_MASTER_IRQ, 0);
  2455. POSTING_READ(GEN8_MASTER_IRQ);
  2456. gen8_gt_irq_reset(dev_priv);
  2457. for_each_pipe(dev_priv, pipe)
  2458. if (intel_display_power_is_enabled(dev_priv,
  2459. POWER_DOMAIN_PIPE(pipe)))
  2460. GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
  2461. GEN5_IRQ_RESET(GEN8_DE_PORT_);
  2462. GEN5_IRQ_RESET(GEN8_DE_MISC_);
  2463. GEN5_IRQ_RESET(GEN8_PCU_);
  2464. if (HAS_PCH_SPLIT(dev_priv))
  2465. ibx_irq_reset(dev_priv);
  2466. }
  2467. void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
  2468. u8 pipe_mask)
  2469. {
  2470. uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
  2471. enum pipe pipe;
  2472. spin_lock_irq(&dev_priv->irq_lock);
  2473. for_each_pipe_masked(dev_priv, pipe, pipe_mask)
  2474. GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
  2475. dev_priv->de_irq_mask[pipe],
  2476. ~dev_priv->de_irq_mask[pipe] | extra_ier);
  2477. spin_unlock_irq(&dev_priv->irq_lock);
  2478. }
  2479. void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
  2480. u8 pipe_mask)
  2481. {
  2482. enum pipe pipe;
  2483. spin_lock_irq(&dev_priv->irq_lock);
  2484. for_each_pipe_masked(dev_priv, pipe, pipe_mask)
  2485. GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
  2486. spin_unlock_irq(&dev_priv->irq_lock);
  2487. /* make sure we're done processing display irqs */
  2488. synchronize_irq(dev_priv->drm.irq);
  2489. }
  2490. static void cherryview_irq_preinstall(struct drm_device *dev)
  2491. {
  2492. struct drm_i915_private *dev_priv = to_i915(dev);
  2493. I915_WRITE(GEN8_MASTER_IRQ, 0);
  2494. POSTING_READ(GEN8_MASTER_IRQ);
  2495. gen8_gt_irq_reset(dev_priv);
  2496. GEN5_IRQ_RESET(GEN8_PCU_);
  2497. spin_lock_irq(&dev_priv->irq_lock);
  2498. if (dev_priv->display_irqs_enabled)
  2499. vlv_display_irq_reset(dev_priv);
  2500. spin_unlock_irq(&dev_priv->irq_lock);
  2501. }
  2502. static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
  2503. const u32 hpd[HPD_NUM_PINS])
  2504. {
  2505. struct intel_encoder *encoder;
  2506. u32 enabled_irqs = 0;
  2507. for_each_intel_encoder(&dev_priv->drm, encoder)
  2508. if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
  2509. enabled_irqs |= hpd[encoder->hpd_pin];
  2510. return enabled_irqs;
  2511. }
  2512. static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
  2513. {
  2514. u32 hotplug;
  2515. /*
  2516. * Enable digital hotplug on the PCH, and configure the DP short pulse
  2517. * duration to 2ms (which is the minimum in the Display Port spec).
  2518. * The pulse duration bits are reserved on LPT+.
  2519. */
  2520. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  2521. hotplug &= ~(PORTB_PULSE_DURATION_MASK |
  2522. PORTC_PULSE_DURATION_MASK |
  2523. PORTD_PULSE_DURATION_MASK);
  2524. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  2525. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  2526. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  2527. /*
  2528. * When CPU and PCH are on the same package, port A
  2529. * HPD must be enabled in both north and south.
  2530. */
  2531. if (HAS_PCH_LPT_LP(dev_priv))
  2532. hotplug |= PORTA_HOTPLUG_ENABLE;
  2533. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  2534. }
  2535. static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
  2536. {
  2537. u32 hotplug_irqs, enabled_irqs;
  2538. if (HAS_PCH_IBX(dev_priv)) {
  2539. hotplug_irqs = SDE_HOTPLUG_MASK;
  2540. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
  2541. } else {
  2542. hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
  2543. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
  2544. }
  2545. ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
  2546. ibx_hpd_detection_setup(dev_priv);
  2547. }
  2548. static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
  2549. {
  2550. u32 hotplug;
  2551. /* Enable digital hotplug on the PCH */
  2552. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  2553. hotplug |= PORTA_HOTPLUG_ENABLE |
  2554. PORTB_HOTPLUG_ENABLE |
  2555. PORTC_HOTPLUG_ENABLE |
  2556. PORTD_HOTPLUG_ENABLE;
  2557. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  2558. hotplug = I915_READ(PCH_PORT_HOTPLUG2);
  2559. hotplug |= PORTE_HOTPLUG_ENABLE;
  2560. I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
  2561. }
  2562. static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
  2563. {
  2564. u32 hotplug_irqs, enabled_irqs;
  2565. hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
  2566. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
  2567. ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
  2568. spt_hpd_detection_setup(dev_priv);
  2569. }
  2570. static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
  2571. {
  2572. u32 hotplug;
  2573. /*
  2574. * Enable digital hotplug on the CPU, and configure the DP short pulse
  2575. * duration to 2ms (which is the minimum in the Display Port spec)
  2576. * The pulse duration bits are reserved on HSW+.
  2577. */
  2578. hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
  2579. hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
  2580. hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
  2581. DIGITAL_PORTA_PULSE_DURATION_2ms;
  2582. I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
  2583. }
  2584. static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
  2585. {
  2586. u32 hotplug_irqs, enabled_irqs;
  2587. if (INTEL_GEN(dev_priv) >= 8) {
  2588. hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
  2589. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
  2590. bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
  2591. } else if (INTEL_GEN(dev_priv) >= 7) {
  2592. hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
  2593. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
  2594. ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
  2595. } else {
  2596. hotplug_irqs = DE_DP_A_HOTPLUG;
  2597. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
  2598. ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
  2599. }
  2600. ilk_hpd_detection_setup(dev_priv);
  2601. ibx_hpd_irq_setup(dev_priv);
  2602. }
  2603. static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
  2604. u32 enabled_irqs)
  2605. {
  2606. u32 hotplug;
  2607. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  2608. hotplug |= PORTA_HOTPLUG_ENABLE |
  2609. PORTB_HOTPLUG_ENABLE |
  2610. PORTC_HOTPLUG_ENABLE;
  2611. DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
  2612. hotplug, enabled_irqs);
  2613. hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
  2614. /*
  2615. * For BXT invert bit has to be set based on AOB design
  2616. * for HPD detection logic, update it based on VBT fields.
  2617. */
  2618. if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
  2619. intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
  2620. hotplug |= BXT_DDIA_HPD_INVERT;
  2621. if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
  2622. intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
  2623. hotplug |= BXT_DDIB_HPD_INVERT;
  2624. if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
  2625. intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
  2626. hotplug |= BXT_DDIC_HPD_INVERT;
  2627. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  2628. }
  2629. static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
  2630. {
  2631. __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
  2632. }
  2633. static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
  2634. {
  2635. u32 hotplug_irqs, enabled_irqs;
  2636. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
  2637. hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
  2638. bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
  2639. __bxt_hpd_detection_setup(dev_priv, enabled_irqs);
  2640. }
  2641. static void ibx_irq_postinstall(struct drm_device *dev)
  2642. {
  2643. struct drm_i915_private *dev_priv = to_i915(dev);
  2644. u32 mask;
  2645. if (HAS_PCH_NOP(dev_priv))
  2646. return;
  2647. if (HAS_PCH_IBX(dev_priv))
  2648. mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
  2649. else
  2650. mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
  2651. gen5_assert_iir_is_zero(dev_priv, SDEIIR);
  2652. I915_WRITE(SDEIMR, ~mask);
  2653. if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
  2654. HAS_PCH_LPT(dev_priv))
  2655. ibx_hpd_detection_setup(dev_priv);
  2656. else
  2657. spt_hpd_detection_setup(dev_priv);
  2658. }
  2659. static void gen5_gt_irq_postinstall(struct drm_device *dev)
  2660. {
  2661. struct drm_i915_private *dev_priv = to_i915(dev);
  2662. u32 pm_irqs, gt_irqs;
  2663. pm_irqs = gt_irqs = 0;
  2664. dev_priv->gt_irq_mask = ~0;
  2665. if (HAS_L3_DPF(dev_priv)) {
  2666. /* L3 parity interrupt is always unmasked. */
  2667. dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
  2668. gt_irqs |= GT_PARITY_ERROR(dev_priv);
  2669. }
  2670. gt_irqs |= GT_RENDER_USER_INTERRUPT;
  2671. if (IS_GEN5(dev_priv)) {
  2672. gt_irqs |= ILK_BSD_USER_INTERRUPT;
  2673. } else {
  2674. gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
  2675. }
  2676. GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
  2677. if (INTEL_GEN(dev_priv) >= 6) {
  2678. /*
  2679. * RPS interrupts will get enabled/disabled on demand when RPS
  2680. * itself is enabled/disabled.
  2681. */
  2682. if (HAS_VEBOX(dev_priv)) {
  2683. pm_irqs |= PM_VEBOX_USER_INTERRUPT;
  2684. dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
  2685. }
  2686. dev_priv->pm_imr = 0xffffffff;
  2687. GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
  2688. }
  2689. }
  2690. static int ironlake_irq_postinstall(struct drm_device *dev)
  2691. {
  2692. struct drm_i915_private *dev_priv = to_i915(dev);
  2693. u32 display_mask, extra_mask;
  2694. if (INTEL_GEN(dev_priv) >= 7) {
  2695. display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
  2696. DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
  2697. DE_PLANEB_FLIP_DONE_IVB |
  2698. DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
  2699. extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
  2700. DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
  2701. DE_DP_A_HOTPLUG_IVB);
  2702. } else {
  2703. display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  2704. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
  2705. DE_AUX_CHANNEL_A |
  2706. DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
  2707. DE_POISON);
  2708. extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
  2709. DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
  2710. DE_DP_A_HOTPLUG);
  2711. }
  2712. dev_priv->irq_mask = ~display_mask;
  2713. I915_WRITE(HWSTAM, 0xeffe);
  2714. ibx_irq_pre_postinstall(dev);
  2715. GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
  2716. gen5_gt_irq_postinstall(dev);
  2717. ilk_hpd_detection_setup(dev_priv);
  2718. ibx_irq_postinstall(dev);
  2719. if (IS_IRONLAKE_M(dev_priv)) {
  2720. /* Enable PCU event interrupts
  2721. *
  2722. * spinlocking not required here for correctness since interrupt
  2723. * setup is guaranteed to run in single-threaded context. But we
  2724. * need it to make the assert_spin_locked happy. */
  2725. spin_lock_irq(&dev_priv->irq_lock);
  2726. ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
  2727. spin_unlock_irq(&dev_priv->irq_lock);
  2728. }
  2729. return 0;
  2730. }
  2731. void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
  2732. {
  2733. lockdep_assert_held(&dev_priv->irq_lock);
  2734. if (dev_priv->display_irqs_enabled)
  2735. return;
  2736. dev_priv->display_irqs_enabled = true;
  2737. if (intel_irqs_enabled(dev_priv)) {
  2738. vlv_display_irq_reset(dev_priv);
  2739. vlv_display_irq_postinstall(dev_priv);
  2740. }
  2741. }
  2742. void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
  2743. {
  2744. lockdep_assert_held(&dev_priv->irq_lock);
  2745. if (!dev_priv->display_irqs_enabled)
  2746. return;
  2747. dev_priv->display_irqs_enabled = false;
  2748. if (intel_irqs_enabled(dev_priv))
  2749. vlv_display_irq_reset(dev_priv);
  2750. }
  2751. static int valleyview_irq_postinstall(struct drm_device *dev)
  2752. {
  2753. struct drm_i915_private *dev_priv = to_i915(dev);
  2754. gen5_gt_irq_postinstall(dev);
  2755. spin_lock_irq(&dev_priv->irq_lock);
  2756. if (dev_priv->display_irqs_enabled)
  2757. vlv_display_irq_postinstall(dev_priv);
  2758. spin_unlock_irq(&dev_priv->irq_lock);
  2759. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  2760. POSTING_READ(VLV_MASTER_IER);
  2761. return 0;
  2762. }
  2763. static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
  2764. {
  2765. /* These are interrupts we'll toggle with the ring mask register */
  2766. uint32_t gt_interrupts[] = {
  2767. GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
  2768. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
  2769. GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
  2770. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
  2771. GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
  2772. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
  2773. GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
  2774. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
  2775. 0,
  2776. GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
  2777. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
  2778. };
  2779. if (HAS_L3_DPF(dev_priv))
  2780. gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  2781. dev_priv->pm_ier = 0x0;
  2782. dev_priv->pm_imr = ~dev_priv->pm_ier;
  2783. GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
  2784. GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
  2785. /*
  2786. * RPS interrupts will get enabled/disabled on demand when RPS itself
  2787. * is enabled/disabled. Same wil be the case for GuC interrupts.
  2788. */
  2789. GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
  2790. GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
  2791. }
  2792. static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
  2793. {
  2794. uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
  2795. uint32_t de_pipe_enables;
  2796. u32 de_port_masked = GEN8_AUX_CHANNEL_A;
  2797. u32 de_port_enables;
  2798. u32 de_misc_masked = GEN8_DE_MISC_GSE;
  2799. enum pipe pipe;
  2800. if (INTEL_GEN(dev_priv) >= 9) {
  2801. de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
  2802. GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
  2803. de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
  2804. GEN9_AUX_CHANNEL_D;
  2805. if (IS_GEN9_LP(dev_priv))
  2806. de_port_masked |= BXT_DE_PORT_GMBUS;
  2807. } else {
  2808. de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
  2809. GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
  2810. }
  2811. de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
  2812. GEN8_PIPE_FIFO_UNDERRUN;
  2813. de_port_enables = de_port_masked;
  2814. if (IS_GEN9_LP(dev_priv))
  2815. de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
  2816. else if (IS_BROADWELL(dev_priv))
  2817. de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
  2818. dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
  2819. dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
  2820. dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
  2821. for_each_pipe(dev_priv, pipe)
  2822. if (intel_display_power_is_enabled(dev_priv,
  2823. POWER_DOMAIN_PIPE(pipe)))
  2824. GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
  2825. dev_priv->de_irq_mask[pipe],
  2826. de_pipe_enables);
  2827. GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
  2828. GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
  2829. if (IS_GEN9_LP(dev_priv))
  2830. bxt_hpd_detection_setup(dev_priv);
  2831. else if (IS_BROADWELL(dev_priv))
  2832. ilk_hpd_detection_setup(dev_priv);
  2833. }
  2834. static int gen8_irq_postinstall(struct drm_device *dev)
  2835. {
  2836. struct drm_i915_private *dev_priv = to_i915(dev);
  2837. if (HAS_PCH_SPLIT(dev_priv))
  2838. ibx_irq_pre_postinstall(dev);
  2839. gen8_gt_irq_postinstall(dev_priv);
  2840. gen8_de_irq_postinstall(dev_priv);
  2841. if (HAS_PCH_SPLIT(dev_priv))
  2842. ibx_irq_postinstall(dev);
  2843. I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  2844. POSTING_READ(GEN8_MASTER_IRQ);
  2845. return 0;
  2846. }
  2847. static int cherryview_irq_postinstall(struct drm_device *dev)
  2848. {
  2849. struct drm_i915_private *dev_priv = to_i915(dev);
  2850. gen8_gt_irq_postinstall(dev_priv);
  2851. spin_lock_irq(&dev_priv->irq_lock);
  2852. if (dev_priv->display_irqs_enabled)
  2853. vlv_display_irq_postinstall(dev_priv);
  2854. spin_unlock_irq(&dev_priv->irq_lock);
  2855. I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  2856. POSTING_READ(GEN8_MASTER_IRQ);
  2857. return 0;
  2858. }
  2859. static void gen8_irq_uninstall(struct drm_device *dev)
  2860. {
  2861. struct drm_i915_private *dev_priv = to_i915(dev);
  2862. if (!dev_priv)
  2863. return;
  2864. gen8_irq_reset(dev);
  2865. }
  2866. static void valleyview_irq_uninstall(struct drm_device *dev)
  2867. {
  2868. struct drm_i915_private *dev_priv = to_i915(dev);
  2869. if (!dev_priv)
  2870. return;
  2871. I915_WRITE(VLV_MASTER_IER, 0);
  2872. POSTING_READ(VLV_MASTER_IER);
  2873. gen5_gt_irq_reset(dev_priv);
  2874. I915_WRITE(HWSTAM, 0xffffffff);
  2875. spin_lock_irq(&dev_priv->irq_lock);
  2876. if (dev_priv->display_irqs_enabled)
  2877. vlv_display_irq_reset(dev_priv);
  2878. spin_unlock_irq(&dev_priv->irq_lock);
  2879. }
  2880. static void cherryview_irq_uninstall(struct drm_device *dev)
  2881. {
  2882. struct drm_i915_private *dev_priv = to_i915(dev);
  2883. if (!dev_priv)
  2884. return;
  2885. I915_WRITE(GEN8_MASTER_IRQ, 0);
  2886. POSTING_READ(GEN8_MASTER_IRQ);
  2887. gen8_gt_irq_reset(dev_priv);
  2888. GEN5_IRQ_RESET(GEN8_PCU_);
  2889. spin_lock_irq(&dev_priv->irq_lock);
  2890. if (dev_priv->display_irqs_enabled)
  2891. vlv_display_irq_reset(dev_priv);
  2892. spin_unlock_irq(&dev_priv->irq_lock);
  2893. }
  2894. static void ironlake_irq_uninstall(struct drm_device *dev)
  2895. {
  2896. struct drm_i915_private *dev_priv = to_i915(dev);
  2897. if (!dev_priv)
  2898. return;
  2899. ironlake_irq_reset(dev);
  2900. }
  2901. static void i8xx_irq_preinstall(struct drm_device * dev)
  2902. {
  2903. struct drm_i915_private *dev_priv = to_i915(dev);
  2904. int pipe;
  2905. for_each_pipe(dev_priv, pipe)
  2906. I915_WRITE(PIPESTAT(pipe), 0);
  2907. I915_WRITE16(IMR, 0xffff);
  2908. I915_WRITE16(IER, 0x0);
  2909. POSTING_READ16(IER);
  2910. }
  2911. static int i8xx_irq_postinstall(struct drm_device *dev)
  2912. {
  2913. struct drm_i915_private *dev_priv = to_i915(dev);
  2914. I915_WRITE16(EMR,
  2915. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  2916. /* Unmask the interrupts that we always want on. */
  2917. dev_priv->irq_mask =
  2918. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2919. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2920. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2921. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
  2922. I915_WRITE16(IMR, dev_priv->irq_mask);
  2923. I915_WRITE16(IER,
  2924. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2925. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2926. I915_USER_INTERRUPT);
  2927. POSTING_READ16(IER);
  2928. /* Interrupt setup is already guaranteed to be single-threaded, this is
  2929. * just to make the assert_spin_locked check happy. */
  2930. spin_lock_irq(&dev_priv->irq_lock);
  2931. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
  2932. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
  2933. spin_unlock_irq(&dev_priv->irq_lock);
  2934. return 0;
  2935. }
  2936. /*
  2937. * Returns true when a page flip has completed.
  2938. */
  2939. static irqreturn_t i8xx_irq_handler(int irq, void *arg)
  2940. {
  2941. struct drm_device *dev = arg;
  2942. struct drm_i915_private *dev_priv = to_i915(dev);
  2943. u16 iir, new_iir;
  2944. u32 pipe_stats[2];
  2945. int pipe;
  2946. irqreturn_t ret;
  2947. if (!intel_irqs_enabled(dev_priv))
  2948. return IRQ_NONE;
  2949. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  2950. disable_rpm_wakeref_asserts(dev_priv);
  2951. ret = IRQ_NONE;
  2952. iir = I915_READ16(IIR);
  2953. if (iir == 0)
  2954. goto out;
  2955. while (iir) {
  2956. /* Can't rely on pipestat interrupt bit in iir as it might
  2957. * have been cleared after the pipestat interrupt was received.
  2958. * It doesn't set the bit in iir again, but it still produces
  2959. * interrupts (for non-MSI).
  2960. */
  2961. spin_lock(&dev_priv->irq_lock);
  2962. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2963. DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
  2964. for_each_pipe(dev_priv, pipe) {
  2965. i915_reg_t reg = PIPESTAT(pipe);
  2966. pipe_stats[pipe] = I915_READ(reg);
  2967. /*
  2968. * Clear the PIPE*STAT regs before the IIR
  2969. */
  2970. if (pipe_stats[pipe] & 0x8000ffff)
  2971. I915_WRITE(reg, pipe_stats[pipe]);
  2972. }
  2973. spin_unlock(&dev_priv->irq_lock);
  2974. I915_WRITE16(IIR, iir);
  2975. new_iir = I915_READ16(IIR); /* Flush posted writes */
  2976. if (iir & I915_USER_INTERRUPT)
  2977. notify_ring(dev_priv->engine[RCS]);
  2978. for_each_pipe(dev_priv, pipe) {
  2979. int plane = pipe;
  2980. if (HAS_FBC(dev_priv))
  2981. plane = !plane;
  2982. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  2983. drm_handle_vblank(&dev_priv->drm, pipe);
  2984. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  2985. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  2986. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2987. intel_cpu_fifo_underrun_irq_handler(dev_priv,
  2988. pipe);
  2989. }
  2990. iir = new_iir;
  2991. }
  2992. ret = IRQ_HANDLED;
  2993. out:
  2994. enable_rpm_wakeref_asserts(dev_priv);
  2995. return ret;
  2996. }
  2997. static void i8xx_irq_uninstall(struct drm_device * dev)
  2998. {
  2999. struct drm_i915_private *dev_priv = to_i915(dev);
  3000. int pipe;
  3001. for_each_pipe(dev_priv, pipe) {
  3002. /* Clear enable bits; then clear status bits */
  3003. I915_WRITE(PIPESTAT(pipe), 0);
  3004. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  3005. }
  3006. I915_WRITE16(IMR, 0xffff);
  3007. I915_WRITE16(IER, 0x0);
  3008. I915_WRITE16(IIR, I915_READ16(IIR));
  3009. }
  3010. static void i915_irq_preinstall(struct drm_device * dev)
  3011. {
  3012. struct drm_i915_private *dev_priv = to_i915(dev);
  3013. int pipe;
  3014. if (I915_HAS_HOTPLUG(dev_priv)) {
  3015. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3016. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  3017. }
  3018. I915_WRITE16(HWSTAM, 0xeffe);
  3019. for_each_pipe(dev_priv, pipe)
  3020. I915_WRITE(PIPESTAT(pipe), 0);
  3021. I915_WRITE(IMR, 0xffffffff);
  3022. I915_WRITE(IER, 0x0);
  3023. POSTING_READ(IER);
  3024. }
  3025. static int i915_irq_postinstall(struct drm_device *dev)
  3026. {
  3027. struct drm_i915_private *dev_priv = to_i915(dev);
  3028. u32 enable_mask;
  3029. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  3030. /* Unmask the interrupts that we always want on. */
  3031. dev_priv->irq_mask =
  3032. ~(I915_ASLE_INTERRUPT |
  3033. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3034. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3035. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  3036. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
  3037. enable_mask =
  3038. I915_ASLE_INTERRUPT |
  3039. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3040. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3041. I915_USER_INTERRUPT;
  3042. if (I915_HAS_HOTPLUG(dev_priv)) {
  3043. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3044. POSTING_READ(PORT_HOTPLUG_EN);
  3045. /* Enable in IER... */
  3046. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  3047. /* and unmask in IMR */
  3048. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  3049. }
  3050. I915_WRITE(IMR, dev_priv->irq_mask);
  3051. I915_WRITE(IER, enable_mask);
  3052. POSTING_READ(IER);
  3053. i915_enable_asle_pipestat(dev_priv);
  3054. /* Interrupt setup is already guaranteed to be single-threaded, this is
  3055. * just to make the assert_spin_locked check happy. */
  3056. spin_lock_irq(&dev_priv->irq_lock);
  3057. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3058. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3059. spin_unlock_irq(&dev_priv->irq_lock);
  3060. return 0;
  3061. }
  3062. static irqreturn_t i915_irq_handler(int irq, void *arg)
  3063. {
  3064. struct drm_device *dev = arg;
  3065. struct drm_i915_private *dev_priv = to_i915(dev);
  3066. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  3067. int pipe, ret = IRQ_NONE;
  3068. if (!intel_irqs_enabled(dev_priv))
  3069. return IRQ_NONE;
  3070. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  3071. disable_rpm_wakeref_asserts(dev_priv);
  3072. iir = I915_READ(IIR);
  3073. do {
  3074. bool irq_received = (iir) != 0;
  3075. bool blc_event = false;
  3076. /* Can't rely on pipestat interrupt bit in iir as it might
  3077. * have been cleared after the pipestat interrupt was received.
  3078. * It doesn't set the bit in iir again, but it still produces
  3079. * interrupts (for non-MSI).
  3080. */
  3081. spin_lock(&dev_priv->irq_lock);
  3082. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  3083. DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
  3084. for_each_pipe(dev_priv, pipe) {
  3085. i915_reg_t reg = PIPESTAT(pipe);
  3086. pipe_stats[pipe] = I915_READ(reg);
  3087. /* Clear the PIPE*STAT regs before the IIR */
  3088. if (pipe_stats[pipe] & 0x8000ffff) {
  3089. I915_WRITE(reg, pipe_stats[pipe]);
  3090. irq_received = true;
  3091. }
  3092. }
  3093. spin_unlock(&dev_priv->irq_lock);
  3094. if (!irq_received)
  3095. break;
  3096. /* Consume port. Then clear IIR or we'll miss events */
  3097. if (I915_HAS_HOTPLUG(dev_priv) &&
  3098. iir & I915_DISPLAY_PORT_INTERRUPT) {
  3099. u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  3100. if (hotplug_status)
  3101. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  3102. }
  3103. I915_WRITE(IIR, iir);
  3104. new_iir = I915_READ(IIR); /* Flush posted writes */
  3105. if (iir & I915_USER_INTERRUPT)
  3106. notify_ring(dev_priv->engine[RCS]);
  3107. for_each_pipe(dev_priv, pipe) {
  3108. int plane = pipe;
  3109. if (HAS_FBC(dev_priv))
  3110. plane = !plane;
  3111. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  3112. drm_handle_vblank(&dev_priv->drm, pipe);
  3113. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  3114. blc_event = true;
  3115. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  3116. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  3117. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  3118. intel_cpu_fifo_underrun_irq_handler(dev_priv,
  3119. pipe);
  3120. }
  3121. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  3122. intel_opregion_asle_intr(dev_priv);
  3123. /* With MSI, interrupts are only generated when iir
  3124. * transitions from zero to nonzero. If another bit got
  3125. * set while we were handling the existing iir bits, then
  3126. * we would never get another interrupt.
  3127. *
  3128. * This is fine on non-MSI as well, as if we hit this path
  3129. * we avoid exiting the interrupt handler only to generate
  3130. * another one.
  3131. *
  3132. * Note that for MSI this could cause a stray interrupt report
  3133. * if an interrupt landed in the time between writing IIR and
  3134. * the posting read. This should be rare enough to never
  3135. * trigger the 99% of 100,000 interrupts test for disabling
  3136. * stray interrupts.
  3137. */
  3138. ret = IRQ_HANDLED;
  3139. iir = new_iir;
  3140. } while (iir);
  3141. enable_rpm_wakeref_asserts(dev_priv);
  3142. return ret;
  3143. }
  3144. static void i915_irq_uninstall(struct drm_device * dev)
  3145. {
  3146. struct drm_i915_private *dev_priv = to_i915(dev);
  3147. int pipe;
  3148. if (I915_HAS_HOTPLUG(dev_priv)) {
  3149. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3150. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  3151. }
  3152. I915_WRITE16(HWSTAM, 0xffff);
  3153. for_each_pipe(dev_priv, pipe) {
  3154. /* Clear enable bits; then clear status bits */
  3155. I915_WRITE(PIPESTAT(pipe), 0);
  3156. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  3157. }
  3158. I915_WRITE(IMR, 0xffffffff);
  3159. I915_WRITE(IER, 0x0);
  3160. I915_WRITE(IIR, I915_READ(IIR));
  3161. }
  3162. static void i965_irq_preinstall(struct drm_device * dev)
  3163. {
  3164. struct drm_i915_private *dev_priv = to_i915(dev);
  3165. int pipe;
  3166. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3167. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  3168. I915_WRITE(HWSTAM, 0xeffe);
  3169. for_each_pipe(dev_priv, pipe)
  3170. I915_WRITE(PIPESTAT(pipe), 0);
  3171. I915_WRITE(IMR, 0xffffffff);
  3172. I915_WRITE(IER, 0x0);
  3173. POSTING_READ(IER);
  3174. }
  3175. static int i965_irq_postinstall(struct drm_device *dev)
  3176. {
  3177. struct drm_i915_private *dev_priv = to_i915(dev);
  3178. u32 enable_mask;
  3179. u32 error_mask;
  3180. /* Unmask the interrupts that we always want on. */
  3181. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  3182. I915_DISPLAY_PORT_INTERRUPT |
  3183. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3184. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3185. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  3186. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  3187. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  3188. enable_mask = ~dev_priv->irq_mask;
  3189. enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  3190. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
  3191. enable_mask |= I915_USER_INTERRUPT;
  3192. if (IS_G4X(dev_priv))
  3193. enable_mask |= I915_BSD_USER_INTERRUPT;
  3194. /* Interrupt setup is already guaranteed to be single-threaded, this is
  3195. * just to make the assert_spin_locked check happy. */
  3196. spin_lock_irq(&dev_priv->irq_lock);
  3197. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
  3198. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3199. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3200. spin_unlock_irq(&dev_priv->irq_lock);
  3201. /*
  3202. * Enable some error detection, note the instruction error mask
  3203. * bit is reserved, so we leave it masked.
  3204. */
  3205. if (IS_G4X(dev_priv)) {
  3206. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  3207. GM45_ERROR_MEM_PRIV |
  3208. GM45_ERROR_CP_PRIV |
  3209. I915_ERROR_MEMORY_REFRESH);
  3210. } else {
  3211. error_mask = ~(I915_ERROR_PAGE_TABLE |
  3212. I915_ERROR_MEMORY_REFRESH);
  3213. }
  3214. I915_WRITE(EMR, error_mask);
  3215. I915_WRITE(IMR, dev_priv->irq_mask);
  3216. I915_WRITE(IER, enable_mask);
  3217. POSTING_READ(IER);
  3218. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3219. POSTING_READ(PORT_HOTPLUG_EN);
  3220. i915_enable_asle_pipestat(dev_priv);
  3221. return 0;
  3222. }
  3223. static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
  3224. {
  3225. u32 hotplug_en;
  3226. lockdep_assert_held(&dev_priv->irq_lock);
  3227. /* Note HDMI and DP share hotplug bits */
  3228. /* enable bits are the same for all generations */
  3229. hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
  3230. /* Programming the CRT detection parameters tends
  3231. to generate a spurious hotplug event about three
  3232. seconds later. So just do it once.
  3233. */
  3234. if (IS_G4X(dev_priv))
  3235. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  3236. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  3237. /* Ignore TV since it's buggy */
  3238. i915_hotplug_interrupt_update_locked(dev_priv,
  3239. HOTPLUG_INT_EN_MASK |
  3240. CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
  3241. CRT_HOTPLUG_ACTIVATION_PERIOD_64,
  3242. hotplug_en);
  3243. }
  3244. static irqreturn_t i965_irq_handler(int irq, void *arg)
  3245. {
  3246. struct drm_device *dev = arg;
  3247. struct drm_i915_private *dev_priv = to_i915(dev);
  3248. u32 iir, new_iir;
  3249. u32 pipe_stats[I915_MAX_PIPES];
  3250. int ret = IRQ_NONE, pipe;
  3251. if (!intel_irqs_enabled(dev_priv))
  3252. return IRQ_NONE;
  3253. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  3254. disable_rpm_wakeref_asserts(dev_priv);
  3255. iir = I915_READ(IIR);
  3256. for (;;) {
  3257. bool irq_received = (iir) != 0;
  3258. bool blc_event = false;
  3259. /* Can't rely on pipestat interrupt bit in iir as it might
  3260. * have been cleared after the pipestat interrupt was received.
  3261. * It doesn't set the bit in iir again, but it still produces
  3262. * interrupts (for non-MSI).
  3263. */
  3264. spin_lock(&dev_priv->irq_lock);
  3265. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  3266. DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
  3267. for_each_pipe(dev_priv, pipe) {
  3268. i915_reg_t reg = PIPESTAT(pipe);
  3269. pipe_stats[pipe] = I915_READ(reg);
  3270. /*
  3271. * Clear the PIPE*STAT regs before the IIR
  3272. */
  3273. if (pipe_stats[pipe] & 0x8000ffff) {
  3274. I915_WRITE(reg, pipe_stats[pipe]);
  3275. irq_received = true;
  3276. }
  3277. }
  3278. spin_unlock(&dev_priv->irq_lock);
  3279. if (!irq_received)
  3280. break;
  3281. ret = IRQ_HANDLED;
  3282. /* Consume port. Then clear IIR or we'll miss events */
  3283. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  3284. u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  3285. if (hotplug_status)
  3286. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  3287. }
  3288. I915_WRITE(IIR, iir);
  3289. new_iir = I915_READ(IIR); /* Flush posted writes */
  3290. if (iir & I915_USER_INTERRUPT)
  3291. notify_ring(dev_priv->engine[RCS]);
  3292. if (iir & I915_BSD_USER_INTERRUPT)
  3293. notify_ring(dev_priv->engine[VCS]);
  3294. for_each_pipe(dev_priv, pipe) {
  3295. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
  3296. drm_handle_vblank(&dev_priv->drm, pipe);
  3297. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  3298. blc_event = true;
  3299. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  3300. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  3301. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  3302. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  3303. }
  3304. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  3305. intel_opregion_asle_intr(dev_priv);
  3306. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  3307. gmbus_irq_handler(dev_priv);
  3308. /* With MSI, interrupts are only generated when iir
  3309. * transitions from zero to nonzero. If another bit got
  3310. * set while we were handling the existing iir bits, then
  3311. * we would never get another interrupt.
  3312. *
  3313. * This is fine on non-MSI as well, as if we hit this path
  3314. * we avoid exiting the interrupt handler only to generate
  3315. * another one.
  3316. *
  3317. * Note that for MSI this could cause a stray interrupt report
  3318. * if an interrupt landed in the time between writing IIR and
  3319. * the posting read. This should be rare enough to never
  3320. * trigger the 99% of 100,000 interrupts test for disabling
  3321. * stray interrupts.
  3322. */
  3323. iir = new_iir;
  3324. }
  3325. enable_rpm_wakeref_asserts(dev_priv);
  3326. return ret;
  3327. }
  3328. static void i965_irq_uninstall(struct drm_device * dev)
  3329. {
  3330. struct drm_i915_private *dev_priv = to_i915(dev);
  3331. int pipe;
  3332. if (!dev_priv)
  3333. return;
  3334. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3335. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  3336. I915_WRITE(HWSTAM, 0xffffffff);
  3337. for_each_pipe(dev_priv, pipe)
  3338. I915_WRITE(PIPESTAT(pipe), 0);
  3339. I915_WRITE(IMR, 0xffffffff);
  3340. I915_WRITE(IER, 0x0);
  3341. for_each_pipe(dev_priv, pipe)
  3342. I915_WRITE(PIPESTAT(pipe),
  3343. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  3344. I915_WRITE(IIR, I915_READ(IIR));
  3345. }
  3346. /**
  3347. * intel_irq_init - initializes irq support
  3348. * @dev_priv: i915 device instance
  3349. *
  3350. * This function initializes all the irq support including work items, timers
  3351. * and all the vtables. It does not setup the interrupt itself though.
  3352. */
  3353. void intel_irq_init(struct drm_i915_private *dev_priv)
  3354. {
  3355. struct drm_device *dev = &dev_priv->drm;
  3356. int i;
  3357. intel_hpd_init_work(dev_priv);
  3358. INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
  3359. INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
  3360. for (i = 0; i < MAX_L3_SLICES; ++i)
  3361. dev_priv->l3_parity.remap_info[i] = NULL;
  3362. if (HAS_GUC_SCHED(dev_priv))
  3363. dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
  3364. /* Let's track the enabled rps events */
  3365. if (IS_VALLEYVIEW(dev_priv))
  3366. /* WaGsvRC0ResidencyMethod:vlv */
  3367. dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
  3368. else
  3369. dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
  3370. dev_priv->rps.pm_intrmsk_mbz = 0;
  3371. /*
  3372. * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
  3373. * if GEN6_PM_UP_EI_EXPIRED is masked.
  3374. *
  3375. * TODO: verify if this can be reproduced on VLV,CHV.
  3376. */
  3377. if (INTEL_GEN(dev_priv) <= 7)
  3378. dev_priv->rps.pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
  3379. if (INTEL_GEN(dev_priv) >= 8)
  3380. dev_priv->rps.pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
  3381. if (IS_GEN2(dev_priv)) {
  3382. /* Gen2 doesn't have a hardware frame counter */
  3383. dev->max_vblank_count = 0;
  3384. } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
  3385. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  3386. dev->driver->get_vblank_counter = g4x_get_vblank_counter;
  3387. } else {
  3388. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  3389. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  3390. }
  3391. /*
  3392. * Opt out of the vblank disable timer on everything except gen2.
  3393. * Gen2 doesn't have a hardware frame counter and so depends on
  3394. * vblank interrupts to produce sane vblank seuquence numbers.
  3395. */
  3396. if (!IS_GEN2(dev_priv))
  3397. dev->vblank_disable_immediate = true;
  3398. /* Most platforms treat the display irq block as an always-on
  3399. * power domain. vlv/chv can disable it at runtime and need
  3400. * special care to avoid writing any of the display block registers
  3401. * outside of the power domain. We defer setting up the display irqs
  3402. * in this case to the runtime pm.
  3403. */
  3404. dev_priv->display_irqs_enabled = true;
  3405. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  3406. dev_priv->display_irqs_enabled = false;
  3407. dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
  3408. dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
  3409. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  3410. if (IS_CHERRYVIEW(dev_priv)) {
  3411. dev->driver->irq_handler = cherryview_irq_handler;
  3412. dev->driver->irq_preinstall = cherryview_irq_preinstall;
  3413. dev->driver->irq_postinstall = cherryview_irq_postinstall;
  3414. dev->driver->irq_uninstall = cherryview_irq_uninstall;
  3415. dev->driver->enable_vblank = i965_enable_vblank;
  3416. dev->driver->disable_vblank = i965_disable_vblank;
  3417. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3418. } else if (IS_VALLEYVIEW(dev_priv)) {
  3419. dev->driver->irq_handler = valleyview_irq_handler;
  3420. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  3421. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  3422. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  3423. dev->driver->enable_vblank = i965_enable_vblank;
  3424. dev->driver->disable_vblank = i965_disable_vblank;
  3425. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3426. } else if (INTEL_GEN(dev_priv) >= 8) {
  3427. dev->driver->irq_handler = gen8_irq_handler;
  3428. dev->driver->irq_preinstall = gen8_irq_reset;
  3429. dev->driver->irq_postinstall = gen8_irq_postinstall;
  3430. dev->driver->irq_uninstall = gen8_irq_uninstall;
  3431. dev->driver->enable_vblank = gen8_enable_vblank;
  3432. dev->driver->disable_vblank = gen8_disable_vblank;
  3433. if (IS_GEN9_LP(dev_priv))
  3434. dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
  3435. else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
  3436. HAS_PCH_CNP(dev_priv))
  3437. dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
  3438. else
  3439. dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
  3440. } else if (HAS_PCH_SPLIT(dev_priv)) {
  3441. dev->driver->irq_handler = ironlake_irq_handler;
  3442. dev->driver->irq_preinstall = ironlake_irq_reset;
  3443. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  3444. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  3445. dev->driver->enable_vblank = ironlake_enable_vblank;
  3446. dev->driver->disable_vblank = ironlake_disable_vblank;
  3447. dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
  3448. } else {
  3449. if (IS_GEN2(dev_priv)) {
  3450. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  3451. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  3452. dev->driver->irq_handler = i8xx_irq_handler;
  3453. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  3454. dev->driver->enable_vblank = i8xx_enable_vblank;
  3455. dev->driver->disable_vblank = i8xx_disable_vblank;
  3456. } else if (IS_GEN3(dev_priv)) {
  3457. dev->driver->irq_preinstall = i915_irq_preinstall;
  3458. dev->driver->irq_postinstall = i915_irq_postinstall;
  3459. dev->driver->irq_uninstall = i915_irq_uninstall;
  3460. dev->driver->irq_handler = i915_irq_handler;
  3461. dev->driver->enable_vblank = i8xx_enable_vblank;
  3462. dev->driver->disable_vblank = i8xx_disable_vblank;
  3463. } else {
  3464. dev->driver->irq_preinstall = i965_irq_preinstall;
  3465. dev->driver->irq_postinstall = i965_irq_postinstall;
  3466. dev->driver->irq_uninstall = i965_irq_uninstall;
  3467. dev->driver->irq_handler = i965_irq_handler;
  3468. dev->driver->enable_vblank = i965_enable_vblank;
  3469. dev->driver->disable_vblank = i965_disable_vblank;
  3470. }
  3471. if (I915_HAS_HOTPLUG(dev_priv))
  3472. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3473. }
  3474. }
  3475. /**
  3476. * intel_irq_fini - deinitializes IRQ support
  3477. * @i915: i915 device instance
  3478. *
  3479. * This function deinitializes all the IRQ support.
  3480. */
  3481. void intel_irq_fini(struct drm_i915_private *i915)
  3482. {
  3483. int i;
  3484. for (i = 0; i < MAX_L3_SLICES; ++i)
  3485. kfree(i915->l3_parity.remap_info[i]);
  3486. }
  3487. /**
  3488. * intel_irq_install - enables the hardware interrupt
  3489. * @dev_priv: i915 device instance
  3490. *
  3491. * This function enables the hardware interrupt handling, but leaves the hotplug
  3492. * handling still disabled. It is called after intel_irq_init().
  3493. *
  3494. * In the driver load and resume code we need working interrupts in a few places
  3495. * but don't want to deal with the hassle of concurrent probe and hotplug
  3496. * workers. Hence the split into this two-stage approach.
  3497. */
  3498. int intel_irq_install(struct drm_i915_private *dev_priv)
  3499. {
  3500. /*
  3501. * We enable some interrupt sources in our postinstall hooks, so mark
  3502. * interrupts as enabled _before_ actually enabling them to avoid
  3503. * special cases in our ordering checks.
  3504. */
  3505. dev_priv->pm.irqs_enabled = true;
  3506. return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
  3507. }
  3508. /**
  3509. * intel_irq_uninstall - finilizes all irq handling
  3510. * @dev_priv: i915 device instance
  3511. *
  3512. * This stops interrupt and hotplug handling and unregisters and frees all
  3513. * resources acquired in the init functions.
  3514. */
  3515. void intel_irq_uninstall(struct drm_i915_private *dev_priv)
  3516. {
  3517. drm_irq_uninstall(&dev_priv->drm);
  3518. intel_hpd_cancel_work(dev_priv);
  3519. dev_priv->pm.irqs_enabled = false;
  3520. }
  3521. /**
  3522. * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
  3523. * @dev_priv: i915 device instance
  3524. *
  3525. * This function is used to disable interrupts at runtime, both in the runtime
  3526. * pm and the system suspend/resume code.
  3527. */
  3528. void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
  3529. {
  3530. dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
  3531. dev_priv->pm.irqs_enabled = false;
  3532. synchronize_irq(dev_priv->drm.irq);
  3533. }
  3534. /**
  3535. * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
  3536. * @dev_priv: i915 device instance
  3537. *
  3538. * This function is used to enable interrupts at runtime, both in the runtime
  3539. * pm and the system suspend/resume code.
  3540. */
  3541. void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
  3542. {
  3543. dev_priv->pm.irqs_enabled = true;
  3544. dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
  3545. dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
  3546. }