exynos5433_drm_decon.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808
  1. /* drivers/gpu/drm/exynos5433_drm_decon.c
  2. *
  3. * Copyright (C) 2015 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Hyungwon Hwang <human.hwang@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundationr
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/clk.h>
  14. #include <linux/component.h>
  15. #include <linux/mfd/syscon.h>
  16. #include <linux/of_device.h>
  17. #include <linux/of_gpio.h>
  18. #include <linux/pm_runtime.h>
  19. #include <linux/regmap.h>
  20. #include <video/exynos5433_decon.h>
  21. #include "exynos_drm_drv.h"
  22. #include "exynos_drm_crtc.h"
  23. #include "exynos_drm_fb.h"
  24. #include "exynos_drm_plane.h"
  25. #include "exynos_drm_iommu.h"
  26. #define DSD_CFG_MUX 0x1004
  27. #define DSD_CFG_MUX_TE_UNMASK_GLOBAL BIT(13)
  28. #define WINDOWS_NR 3
  29. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  30. #define IFTYPE_I80 (1 << 0)
  31. #define I80_HW_TRG (1 << 1)
  32. #define IFTYPE_HDMI (1 << 2)
  33. static const char * const decon_clks_name[] = {
  34. "pclk",
  35. "aclk_decon",
  36. "aclk_smmu_decon0x",
  37. "aclk_xiu_decon0x",
  38. "pclk_smmu_decon0x",
  39. "sclk_decon_vclk",
  40. "sclk_decon_eclk",
  41. };
  42. struct decon_context {
  43. struct device *dev;
  44. struct drm_device *drm_dev;
  45. struct exynos_drm_crtc *crtc;
  46. struct exynos_drm_plane planes[WINDOWS_NR];
  47. struct exynos_drm_plane_config configs[WINDOWS_NR];
  48. void __iomem *addr;
  49. struct regmap *sysreg;
  50. struct clk *clks[ARRAY_SIZE(decon_clks_name)];
  51. unsigned int irq;
  52. unsigned int te_irq;
  53. unsigned long out_type;
  54. int first_win;
  55. spinlock_t vblank_lock;
  56. u32 frame_id;
  57. };
  58. static const uint32_t decon_formats[] = {
  59. DRM_FORMAT_XRGB1555,
  60. DRM_FORMAT_RGB565,
  61. DRM_FORMAT_XRGB8888,
  62. DRM_FORMAT_ARGB8888,
  63. };
  64. static const enum drm_plane_type decon_win_types[WINDOWS_NR] = {
  65. DRM_PLANE_TYPE_PRIMARY,
  66. DRM_PLANE_TYPE_OVERLAY,
  67. DRM_PLANE_TYPE_CURSOR,
  68. };
  69. static inline void decon_set_bits(struct decon_context *ctx, u32 reg, u32 mask,
  70. u32 val)
  71. {
  72. val = (val & mask) | (readl(ctx->addr + reg) & ~mask);
  73. writel(val, ctx->addr + reg);
  74. }
  75. static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
  76. {
  77. struct decon_context *ctx = crtc->ctx;
  78. u32 val;
  79. val = VIDINTCON0_INTEN;
  80. if (ctx->out_type & IFTYPE_I80)
  81. val |= VIDINTCON0_FRAMEDONE;
  82. else
  83. val |= VIDINTCON0_INTFRMEN | VIDINTCON0_FRAMESEL_FP;
  84. writel(val, ctx->addr + DECON_VIDINTCON0);
  85. enable_irq(ctx->irq);
  86. if (!(ctx->out_type & I80_HW_TRG))
  87. enable_irq(ctx->te_irq);
  88. return 0;
  89. }
  90. static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
  91. {
  92. struct decon_context *ctx = crtc->ctx;
  93. if (!(ctx->out_type & I80_HW_TRG))
  94. disable_irq_nosync(ctx->te_irq);
  95. disable_irq_nosync(ctx->irq);
  96. writel(0, ctx->addr + DECON_VIDINTCON0);
  97. }
  98. /* return number of starts/ends of frame transmissions since reset */
  99. static u32 decon_get_frame_count(struct decon_context *ctx, bool end)
  100. {
  101. u32 frm, pfrm, status, cnt = 2;
  102. /* To get consistent result repeat read until frame id is stable.
  103. * Usually the loop will be executed once, in rare cases when the loop
  104. * is executed at frame change time 2nd pass will be needed.
  105. */
  106. frm = readl(ctx->addr + DECON_CRFMID);
  107. do {
  108. status = readl(ctx->addr + DECON_VIDCON1);
  109. pfrm = frm;
  110. frm = readl(ctx->addr + DECON_CRFMID);
  111. } while (frm != pfrm && --cnt);
  112. /* CRFMID is incremented on BPORCH in case of I80 and on VSYNC in case
  113. * of RGB, it should be taken into account.
  114. */
  115. if (!frm)
  116. return 0;
  117. switch (status & (VIDCON1_VSTATUS_MASK | VIDCON1_I80_ACTIVE)) {
  118. case VIDCON1_VSTATUS_VS:
  119. if (!(ctx->out_type & IFTYPE_I80))
  120. --frm;
  121. break;
  122. case VIDCON1_VSTATUS_BP:
  123. --frm;
  124. break;
  125. case VIDCON1_I80_ACTIVE:
  126. case VIDCON1_VSTATUS_AC:
  127. if (end)
  128. --frm;
  129. break;
  130. default:
  131. break;
  132. }
  133. return frm;
  134. }
  135. static u32 decon_get_vblank_counter(struct exynos_drm_crtc *crtc)
  136. {
  137. struct decon_context *ctx = crtc->ctx;
  138. return decon_get_frame_count(ctx, false);
  139. }
  140. static void decon_setup_trigger(struct decon_context *ctx)
  141. {
  142. if (!(ctx->out_type & (IFTYPE_I80 | I80_HW_TRG)))
  143. return;
  144. if (!(ctx->out_type & I80_HW_TRG)) {
  145. writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
  146. TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN,
  147. ctx->addr + DECON_TRIGCON);
  148. return;
  149. }
  150. writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F | TRIGCON_HWTRIGMASK
  151. | TRIGCON_HWTRIGEN, ctx->addr + DECON_TRIGCON);
  152. if (regmap_update_bits(ctx->sysreg, DSD_CFG_MUX,
  153. DSD_CFG_MUX_TE_UNMASK_GLOBAL, ~0))
  154. DRM_ERROR("Cannot update sysreg.\n");
  155. }
  156. static void decon_commit(struct exynos_drm_crtc *crtc)
  157. {
  158. struct decon_context *ctx = crtc->ctx;
  159. struct drm_display_mode *m = &crtc->base.mode;
  160. bool interlaced = false;
  161. u32 val;
  162. if (ctx->out_type & IFTYPE_HDMI) {
  163. m->crtc_hsync_start = m->crtc_hdisplay + 10;
  164. m->crtc_hsync_end = m->crtc_htotal - 92;
  165. m->crtc_vsync_start = m->crtc_vdisplay + 1;
  166. m->crtc_vsync_end = m->crtc_vsync_start + 1;
  167. if (m->flags & DRM_MODE_FLAG_INTERLACE)
  168. interlaced = true;
  169. }
  170. decon_setup_trigger(ctx);
  171. /* lcd on and use command if */
  172. val = VIDOUT_LCD_ON;
  173. if (interlaced)
  174. val |= VIDOUT_INTERLACE_EN_F;
  175. if (ctx->out_type & IFTYPE_I80) {
  176. val |= VIDOUT_COMMAND_IF;
  177. } else {
  178. val |= VIDOUT_RGB_IF;
  179. }
  180. writel(val, ctx->addr + DECON_VIDOUTCON0);
  181. if (interlaced)
  182. val = VIDTCON2_LINEVAL(m->vdisplay / 2 - 1) |
  183. VIDTCON2_HOZVAL(m->hdisplay - 1);
  184. else
  185. val = VIDTCON2_LINEVAL(m->vdisplay - 1) |
  186. VIDTCON2_HOZVAL(m->hdisplay - 1);
  187. writel(val, ctx->addr + DECON_VIDTCON2);
  188. if (!(ctx->out_type & IFTYPE_I80)) {
  189. int vbp = m->crtc_vtotal - m->crtc_vsync_end;
  190. int vfp = m->crtc_vsync_start - m->crtc_vdisplay;
  191. if (interlaced)
  192. vbp = vbp / 2 - 1;
  193. val = VIDTCON00_VBPD_F(vbp - 1) | VIDTCON00_VFPD_F(vfp - 1);
  194. writel(val, ctx->addr + DECON_VIDTCON00);
  195. val = VIDTCON01_VSPW_F(
  196. m->crtc_vsync_end - m->crtc_vsync_start - 1);
  197. writel(val, ctx->addr + DECON_VIDTCON01);
  198. val = VIDTCON10_HBPD_F(
  199. m->crtc_htotal - m->crtc_hsync_end - 1) |
  200. VIDTCON10_HFPD_F(
  201. m->crtc_hsync_start - m->crtc_hdisplay - 1);
  202. writel(val, ctx->addr + DECON_VIDTCON10);
  203. val = VIDTCON11_HSPW_F(
  204. m->crtc_hsync_end - m->crtc_hsync_start - 1);
  205. writel(val, ctx->addr + DECON_VIDTCON11);
  206. }
  207. /* enable output and display signal */
  208. decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID | VIDCON0_ENVID_F, ~0);
  209. decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
  210. }
  211. static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
  212. struct drm_framebuffer *fb)
  213. {
  214. unsigned long val;
  215. val = readl(ctx->addr + DECON_WINCONx(win));
  216. val &= ~WINCONx_BPPMODE_MASK;
  217. switch (fb->format->format) {
  218. case DRM_FORMAT_XRGB1555:
  219. val |= WINCONx_BPPMODE_16BPP_I1555;
  220. val |= WINCONx_HAWSWP_F;
  221. val |= WINCONx_BURSTLEN_16WORD;
  222. break;
  223. case DRM_FORMAT_RGB565:
  224. val |= WINCONx_BPPMODE_16BPP_565;
  225. val |= WINCONx_HAWSWP_F;
  226. val |= WINCONx_BURSTLEN_16WORD;
  227. break;
  228. case DRM_FORMAT_XRGB8888:
  229. val |= WINCONx_BPPMODE_24BPP_888;
  230. val |= WINCONx_WSWP_F;
  231. val |= WINCONx_BURSTLEN_16WORD;
  232. break;
  233. case DRM_FORMAT_ARGB8888:
  234. val |= WINCONx_BPPMODE_32BPP_A8888;
  235. val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
  236. val |= WINCONx_BURSTLEN_16WORD;
  237. break;
  238. default:
  239. DRM_ERROR("Proper pixel format is not set\n");
  240. return;
  241. }
  242. DRM_DEBUG_KMS("bpp = %u\n", fb->format->cpp[0] * 8);
  243. /*
  244. * In case of exynos, setting dma-burst to 16Word causes permanent
  245. * tearing for very small buffers, e.g. cursor buffer. Burst Mode
  246. * switching which is based on plane size is not recommended as
  247. * plane size varies a lot towards the end of the screen and rapid
  248. * movement causes unstable DMA which results into iommu crash/tear.
  249. */
  250. if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  251. val &= ~WINCONx_BURSTLEN_MASK;
  252. val |= WINCONx_BURSTLEN_8WORD;
  253. }
  254. writel(val, ctx->addr + DECON_WINCONx(win));
  255. }
  256. static void decon_shadow_protect(struct decon_context *ctx, bool protect)
  257. {
  258. decon_set_bits(ctx, DECON_SHADOWCON, SHADOWCON_PROTECT_MASK,
  259. protect ? ~0 : 0);
  260. }
  261. static void decon_atomic_begin(struct exynos_drm_crtc *crtc)
  262. {
  263. struct decon_context *ctx = crtc->ctx;
  264. decon_shadow_protect(ctx, true);
  265. }
  266. #define BIT_VAL(x, e, s) (((x) & ((1 << ((e) - (s) + 1)) - 1)) << (s))
  267. #define COORDINATE_X(x) BIT_VAL((x), 23, 12)
  268. #define COORDINATE_Y(x) BIT_VAL((x), 11, 0)
  269. static void decon_update_plane(struct exynos_drm_crtc *crtc,
  270. struct exynos_drm_plane *plane)
  271. {
  272. struct exynos_drm_plane_state *state =
  273. to_exynos_plane_state(plane->base.state);
  274. struct decon_context *ctx = crtc->ctx;
  275. struct drm_framebuffer *fb = state->base.fb;
  276. unsigned int win = plane->index;
  277. unsigned int bpp = fb->format->cpp[0];
  278. unsigned int pitch = fb->pitches[0];
  279. dma_addr_t dma_addr = exynos_drm_fb_dma_addr(fb, 0);
  280. u32 val;
  281. if (crtc->base.mode.flags & DRM_MODE_FLAG_INTERLACE) {
  282. val = COORDINATE_X(state->crtc.x) |
  283. COORDINATE_Y(state->crtc.y / 2);
  284. writel(val, ctx->addr + DECON_VIDOSDxA(win));
  285. val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
  286. COORDINATE_Y((state->crtc.y + state->crtc.h) / 2 - 1);
  287. writel(val, ctx->addr + DECON_VIDOSDxB(win));
  288. } else {
  289. val = COORDINATE_X(state->crtc.x) | COORDINATE_Y(state->crtc.y);
  290. writel(val, ctx->addr + DECON_VIDOSDxA(win));
  291. val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
  292. COORDINATE_Y(state->crtc.y + state->crtc.h - 1);
  293. writel(val, ctx->addr + DECON_VIDOSDxB(win));
  294. }
  295. val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
  296. VIDOSD_Wx_ALPHA_B_F(0x0);
  297. writel(val, ctx->addr + DECON_VIDOSDxC(win));
  298. val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
  299. VIDOSD_Wx_ALPHA_B_F(0x0);
  300. writel(val, ctx->addr + DECON_VIDOSDxD(win));
  301. writel(dma_addr, ctx->addr + DECON_VIDW0xADD0B0(win));
  302. val = dma_addr + pitch * state->src.h;
  303. writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));
  304. if (!(ctx->out_type & IFTYPE_HDMI))
  305. val = BIT_VAL(pitch - state->crtc.w * bpp, 27, 14)
  306. | BIT_VAL(state->crtc.w * bpp, 13, 0);
  307. else
  308. val = BIT_VAL(pitch - state->crtc.w * bpp, 29, 15)
  309. | BIT_VAL(state->crtc.w * bpp, 14, 0);
  310. writel(val, ctx->addr + DECON_VIDW0xADD2(win));
  311. decon_win_set_pixfmt(ctx, win, fb);
  312. /* window enable */
  313. decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, ~0);
  314. }
  315. static void decon_disable_plane(struct exynos_drm_crtc *crtc,
  316. struct exynos_drm_plane *plane)
  317. {
  318. struct decon_context *ctx = crtc->ctx;
  319. unsigned int win = plane->index;
  320. decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
  321. }
  322. static void decon_atomic_flush(struct exynos_drm_crtc *crtc)
  323. {
  324. struct decon_context *ctx = crtc->ctx;
  325. unsigned long flags;
  326. spin_lock_irqsave(&ctx->vblank_lock, flags);
  327. decon_shadow_protect(ctx, false);
  328. decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
  329. ctx->frame_id = decon_get_frame_count(ctx, true);
  330. exynos_crtc_handle_event(crtc);
  331. spin_unlock_irqrestore(&ctx->vblank_lock, flags);
  332. }
  333. static void decon_swreset(struct decon_context *ctx)
  334. {
  335. unsigned int tries;
  336. unsigned long flags;
  337. writel(0, ctx->addr + DECON_VIDCON0);
  338. for (tries = 2000; tries; --tries) {
  339. if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_STOP_STATUS)
  340. break;
  341. udelay(10);
  342. }
  343. writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
  344. for (tries = 2000; tries; --tries) {
  345. if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_SWRESET)
  346. break;
  347. udelay(10);
  348. }
  349. WARN(tries == 0, "failed to software reset DECON\n");
  350. spin_lock_irqsave(&ctx->vblank_lock, flags);
  351. ctx->frame_id = 0;
  352. spin_unlock_irqrestore(&ctx->vblank_lock, flags);
  353. if (!(ctx->out_type & IFTYPE_HDMI))
  354. return;
  355. writel(VIDCON0_CLKVALUP | VIDCON0_VLCKFREE, ctx->addr + DECON_VIDCON0);
  356. decon_set_bits(ctx, DECON_CMU,
  357. CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F, ~0);
  358. writel(VIDCON1_VCLK_RUN_VDEN_DISABLE, ctx->addr + DECON_VIDCON1);
  359. writel(CRCCTRL_CRCEN | CRCCTRL_CRCSTART_F | CRCCTRL_CRCCLKEN,
  360. ctx->addr + DECON_CRCCTRL);
  361. }
  362. static void decon_enable(struct exynos_drm_crtc *crtc)
  363. {
  364. struct decon_context *ctx = crtc->ctx;
  365. pm_runtime_get_sync(ctx->dev);
  366. exynos_drm_pipe_clk_enable(crtc, true);
  367. decon_swreset(ctx);
  368. decon_commit(ctx->crtc);
  369. }
  370. static void decon_disable(struct exynos_drm_crtc *crtc)
  371. {
  372. struct decon_context *ctx = crtc->ctx;
  373. int i;
  374. if (!(ctx->out_type & I80_HW_TRG))
  375. synchronize_irq(ctx->te_irq);
  376. synchronize_irq(ctx->irq);
  377. /*
  378. * We need to make sure that all windows are disabled before we
  379. * suspend that connector. Otherwise we might try to scan from
  380. * a destroyed buffer later.
  381. */
  382. for (i = ctx->first_win; i < WINDOWS_NR; i++)
  383. decon_disable_plane(crtc, &ctx->planes[i]);
  384. decon_swreset(ctx);
  385. exynos_drm_pipe_clk_enable(crtc, false);
  386. pm_runtime_put_sync(ctx->dev);
  387. }
  388. static irqreturn_t decon_te_irq_handler(int irq, void *dev_id)
  389. {
  390. struct decon_context *ctx = dev_id;
  391. decon_set_bits(ctx, DECON_TRIGCON, TRIGCON_SWTRIGCMD, ~0);
  392. return IRQ_HANDLED;
  393. }
  394. static void decon_clear_channels(struct exynos_drm_crtc *crtc)
  395. {
  396. struct decon_context *ctx = crtc->ctx;
  397. int win, i, ret;
  398. DRM_DEBUG_KMS("%s\n", __FILE__);
  399. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  400. ret = clk_prepare_enable(ctx->clks[i]);
  401. if (ret < 0)
  402. goto err;
  403. }
  404. decon_shadow_protect(ctx, true);
  405. for (win = 0; win < WINDOWS_NR; win++)
  406. decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
  407. decon_shadow_protect(ctx, false);
  408. decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
  409. /* TODO: wait for possible vsync */
  410. msleep(50);
  411. err:
  412. while (--i >= 0)
  413. clk_disable_unprepare(ctx->clks[i]);
  414. }
  415. static const struct exynos_drm_crtc_ops decon_crtc_ops = {
  416. .enable = decon_enable,
  417. .disable = decon_disable,
  418. .enable_vblank = decon_enable_vblank,
  419. .disable_vblank = decon_disable_vblank,
  420. .get_vblank_counter = decon_get_vblank_counter,
  421. .atomic_begin = decon_atomic_begin,
  422. .update_plane = decon_update_plane,
  423. .disable_plane = decon_disable_plane,
  424. .atomic_flush = decon_atomic_flush,
  425. };
  426. static int decon_bind(struct device *dev, struct device *master, void *data)
  427. {
  428. struct decon_context *ctx = dev_get_drvdata(dev);
  429. struct drm_device *drm_dev = data;
  430. struct exynos_drm_plane *exynos_plane;
  431. enum exynos_drm_output_type out_type;
  432. unsigned int win;
  433. int ret;
  434. ctx->drm_dev = drm_dev;
  435. drm_dev->max_vblank_count = 0xffffffff;
  436. for (win = ctx->first_win; win < WINDOWS_NR; win++) {
  437. int tmp = (win == ctx->first_win) ? 0 : win;
  438. ctx->configs[win].pixel_formats = decon_formats;
  439. ctx->configs[win].num_pixel_formats = ARRAY_SIZE(decon_formats);
  440. ctx->configs[win].zpos = win;
  441. ctx->configs[win].type = decon_win_types[tmp];
  442. ret = exynos_plane_init(drm_dev, &ctx->planes[win], win,
  443. &ctx->configs[win]);
  444. if (ret)
  445. return ret;
  446. }
  447. exynos_plane = &ctx->planes[ctx->first_win];
  448. out_type = (ctx->out_type & IFTYPE_HDMI) ? EXYNOS_DISPLAY_TYPE_HDMI
  449. : EXYNOS_DISPLAY_TYPE_LCD;
  450. ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
  451. out_type, &decon_crtc_ops, ctx);
  452. if (IS_ERR(ctx->crtc))
  453. return PTR_ERR(ctx->crtc);
  454. decon_clear_channels(ctx->crtc);
  455. return drm_iommu_attach_device(drm_dev, dev);
  456. }
  457. static void decon_unbind(struct device *dev, struct device *master, void *data)
  458. {
  459. struct decon_context *ctx = dev_get_drvdata(dev);
  460. decon_disable(ctx->crtc);
  461. /* detach this sub driver from iommu mapping if supported. */
  462. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  463. }
  464. static const struct component_ops decon_component_ops = {
  465. .bind = decon_bind,
  466. .unbind = decon_unbind,
  467. };
  468. static void decon_handle_vblank(struct decon_context *ctx)
  469. {
  470. u32 frm;
  471. spin_lock(&ctx->vblank_lock);
  472. frm = decon_get_frame_count(ctx, true);
  473. if (frm != ctx->frame_id) {
  474. /* handle only if incremented, take care of wrap-around */
  475. if ((s32)(frm - ctx->frame_id) > 0)
  476. drm_crtc_handle_vblank(&ctx->crtc->base);
  477. ctx->frame_id = frm;
  478. }
  479. spin_unlock(&ctx->vblank_lock);
  480. }
  481. static irqreturn_t decon_irq_handler(int irq, void *dev_id)
  482. {
  483. struct decon_context *ctx = dev_id;
  484. u32 val;
  485. val = readl(ctx->addr + DECON_VIDINTCON1);
  486. val &= VIDINTCON1_INTFRMDONEPEND | VIDINTCON1_INTFRMPEND;
  487. if (val) {
  488. writel(val, ctx->addr + DECON_VIDINTCON1);
  489. if (ctx->out_type & IFTYPE_HDMI) {
  490. val = readl(ctx->addr + DECON_VIDOUTCON0);
  491. val &= VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F;
  492. if (val ==
  493. (VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F))
  494. return IRQ_HANDLED;
  495. }
  496. decon_handle_vblank(ctx);
  497. }
  498. return IRQ_HANDLED;
  499. }
  500. #ifdef CONFIG_PM
  501. static int exynos5433_decon_suspend(struct device *dev)
  502. {
  503. struct decon_context *ctx = dev_get_drvdata(dev);
  504. int i = ARRAY_SIZE(decon_clks_name);
  505. while (--i >= 0)
  506. clk_disable_unprepare(ctx->clks[i]);
  507. return 0;
  508. }
  509. static int exynos5433_decon_resume(struct device *dev)
  510. {
  511. struct decon_context *ctx = dev_get_drvdata(dev);
  512. int i, ret;
  513. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  514. ret = clk_prepare_enable(ctx->clks[i]);
  515. if (ret < 0)
  516. goto err;
  517. }
  518. return 0;
  519. err:
  520. while (--i >= 0)
  521. clk_disable_unprepare(ctx->clks[i]);
  522. return ret;
  523. }
  524. #endif
  525. static const struct dev_pm_ops exynos5433_decon_pm_ops = {
  526. SET_RUNTIME_PM_OPS(exynos5433_decon_suspend, exynos5433_decon_resume,
  527. NULL)
  528. };
  529. static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
  530. {
  531. .compatible = "samsung,exynos5433-decon",
  532. .data = (void *)I80_HW_TRG
  533. },
  534. {
  535. .compatible = "samsung,exynos5433-decon-tv",
  536. .data = (void *)(I80_HW_TRG | IFTYPE_HDMI)
  537. },
  538. {},
  539. };
  540. MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);
  541. static int decon_conf_irq(struct decon_context *ctx, const char *name,
  542. irq_handler_t handler, unsigned long int flags, bool required)
  543. {
  544. struct platform_device *pdev = to_platform_device(ctx->dev);
  545. int ret, irq = platform_get_irq_byname(pdev, name);
  546. if (irq < 0) {
  547. if (irq == -EPROBE_DEFER)
  548. return irq;
  549. if (required)
  550. dev_err(ctx->dev, "cannot get %s IRQ\n", name);
  551. else
  552. irq = 0;
  553. return irq;
  554. }
  555. irq_set_status_flags(irq, IRQ_NOAUTOEN);
  556. ret = devm_request_irq(ctx->dev, irq, handler, flags, "drm_decon", ctx);
  557. if (ret < 0) {
  558. dev_err(ctx->dev, "IRQ %s request failed\n", name);
  559. return ret;
  560. }
  561. return irq;
  562. }
  563. static int exynos5433_decon_probe(struct platform_device *pdev)
  564. {
  565. struct device *dev = &pdev->dev;
  566. struct decon_context *ctx;
  567. struct resource *res;
  568. int ret;
  569. int i;
  570. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  571. if (!ctx)
  572. return -ENOMEM;
  573. ctx->dev = dev;
  574. ctx->out_type = (unsigned long)of_device_get_match_data(dev);
  575. spin_lock_init(&ctx->vblank_lock);
  576. if (ctx->out_type & IFTYPE_HDMI) {
  577. ctx->first_win = 1;
  578. } else if (of_get_child_by_name(dev->of_node, "i80-if-timings")) {
  579. ctx->out_type |= IFTYPE_I80;
  580. }
  581. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  582. struct clk *clk;
  583. clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
  584. if (IS_ERR(clk))
  585. return PTR_ERR(clk);
  586. ctx->clks[i] = clk;
  587. }
  588. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  589. if (!res) {
  590. dev_err(dev, "cannot find IO resource\n");
  591. return -ENXIO;
  592. }
  593. ctx->addr = devm_ioremap_resource(dev, res);
  594. if (IS_ERR(ctx->addr)) {
  595. dev_err(dev, "ioremap failed\n");
  596. return PTR_ERR(ctx->addr);
  597. }
  598. if (ctx->out_type & IFTYPE_I80) {
  599. ret = decon_conf_irq(ctx, "lcd_sys", decon_irq_handler, 0, true);
  600. if (ret < 0)
  601. return ret;
  602. ctx->irq = ret;
  603. ret = decon_conf_irq(ctx, "te", decon_te_irq_handler,
  604. IRQF_TRIGGER_RISING, false);
  605. if (ret < 0)
  606. return ret;
  607. if (ret) {
  608. ctx->te_irq = ret;
  609. ctx->out_type &= ~I80_HW_TRG;
  610. }
  611. } else {
  612. ret = decon_conf_irq(ctx, "vsync", decon_irq_handler, 0, true);
  613. if (ret < 0)
  614. return ret;
  615. ctx->irq = ret;
  616. }
  617. if (ctx->out_type & I80_HW_TRG) {
  618. ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
  619. "samsung,disp-sysreg");
  620. if (IS_ERR(ctx->sysreg)) {
  621. dev_err(dev, "failed to get system register\n");
  622. return PTR_ERR(ctx->sysreg);
  623. }
  624. }
  625. platform_set_drvdata(pdev, ctx);
  626. pm_runtime_enable(dev);
  627. ret = component_add(dev, &decon_component_ops);
  628. if (ret)
  629. goto err_disable_pm_runtime;
  630. return 0;
  631. err_disable_pm_runtime:
  632. pm_runtime_disable(dev);
  633. return ret;
  634. }
  635. static int exynos5433_decon_remove(struct platform_device *pdev)
  636. {
  637. pm_runtime_disable(&pdev->dev);
  638. component_del(&pdev->dev, &decon_component_ops);
  639. return 0;
  640. }
  641. struct platform_driver exynos5433_decon_driver = {
  642. .probe = exynos5433_decon_probe,
  643. .remove = exynos5433_decon_remove,
  644. .driver = {
  645. .name = "exynos5433-decon",
  646. .pm = &exynos5433_decon_pm_ops,
  647. .of_match_table = exynos5433_decon_driver_dt_match,
  648. },
  649. };