sdma_v4_0.c 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_ucode.h"
  27. #include "amdgpu_trace.h"
  28. #include "vega10/soc15ip.h"
  29. #include "vega10/SDMA0/sdma0_4_0_offset.h"
  30. #include "vega10/SDMA0/sdma0_4_0_sh_mask.h"
  31. #include "vega10/SDMA1/sdma1_4_0_offset.h"
  32. #include "vega10/SDMA1/sdma1_4_0_sh_mask.h"
  33. #include "vega10/MMHUB/mmhub_1_0_offset.h"
  34. #include "vega10/MMHUB/mmhub_1_0_sh_mask.h"
  35. #include "vega10/HDP/hdp_4_0_offset.h"
  36. #include "raven1/SDMA0/sdma0_4_1_default.h"
  37. #include "soc15_common.h"
  38. #include "soc15.h"
  39. #include "vega10_sdma_pkt_open.h"
  40. MODULE_FIRMWARE("amdgpu/vega10_sdma.bin");
  41. MODULE_FIRMWARE("amdgpu/vega10_sdma1.bin");
  42. MODULE_FIRMWARE("amdgpu/raven_sdma.bin");
  43. #define SDMA0_POWER_CNTL__ON_OFF_CONDITION_HOLD_TIME_MASK 0x000000F8L
  44. #define SDMA0_POWER_CNTL__ON_OFF_STATUS_DURATION_TIME_MASK 0xFC000000L
  45. static void sdma_v4_0_set_ring_funcs(struct amdgpu_device *adev);
  46. static void sdma_v4_0_set_buffer_funcs(struct amdgpu_device *adev);
  47. static void sdma_v4_0_set_vm_pte_funcs(struct amdgpu_device *adev);
  48. static void sdma_v4_0_set_irq_funcs(struct amdgpu_device *adev);
  49. static const u32 golden_settings_sdma_4[] = {
  50. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CHICKEN_BITS), 0xfe931f07, 0x02831f07,
  51. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CLK_CTRL), 0xff000ff0, 0x3f000100,
  52. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_GFX_IB_CNTL), 0x800f0100, 0x00000100,
  53. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_GFX_RB_WPTR_POLL_CNTL), 0xfffffff7, 0x00403000,
  54. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_PAGE_IB_CNTL), 0x800f0100, 0x00000100,
  55. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_PAGE_RB_WPTR_POLL_CNTL), 0x0000fff0, 0x00403000,
  56. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL), 0x003ff006, 0x0003c000,
  57. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_RLC0_IB_CNTL), 0x800f0100, 0x00000100,
  58. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_RLC0_RB_WPTR_POLL_CNTL), 0x0000fff0, 0x00403000,
  59. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_RLC1_IB_CNTL), 0x800f0100, 0x00000100,
  60. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_RLC1_RB_WPTR_POLL_CNTL), 0x0000fff0, 0x00403000,
  61. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_UTCL1_PAGE), 0x000003ff, 0x000003c0,
  62. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_CHICKEN_BITS), 0xfe931f07, 0x02831f07,
  63. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_CLK_CTRL), 0xffffffff, 0x3f000100,
  64. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_GFX_IB_CNTL), 0x800f0100, 0x00000100,
  65. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_GFX_RB_WPTR_POLL_CNTL), 0x0000fff0, 0x00403000,
  66. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_PAGE_IB_CNTL), 0x800f0100, 0x00000100,
  67. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_PAGE_RB_WPTR_POLL_CNTL), 0x0000fff0, 0x00403000,
  68. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_POWER_CNTL), 0x003ff000, 0x0003c000,
  69. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_RLC0_IB_CNTL), 0x800f0100, 0x00000100,
  70. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_RLC0_RB_WPTR_POLL_CNTL), 0x0000fff0, 0x00403000,
  71. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_RLC1_IB_CNTL), 0x800f0100, 0x00000100,
  72. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_RLC1_RB_WPTR_POLL_CNTL), 0x0000fff0, 0x00403000,
  73. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_UTCL1_PAGE), 0x000003ff, 0x000003c0
  74. };
  75. static const u32 golden_settings_sdma_vg10[] = {
  76. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG), 0x0018773f, 0x00104002,
  77. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG_READ), 0x0018773f, 0x00104002,
  78. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_GB_ADDR_CONFIG), 0x0018773f, 0x00104002,
  79. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_GB_ADDR_CONFIG_READ), 0x0018773f, 0x00104002
  80. };
  81. static const u32 golden_settings_sdma_4_1[] =
  82. {
  83. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CHICKEN_BITS), 0xfe931f07, 0x02831f07,
  84. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CLK_CTRL), 0xffffffff, 0x3f000100,
  85. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_GFX_IB_CNTL), 0x800f0111, 0x00000100,
  86. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_GFX_RB_WPTR_POLL_CNTL), 0xfffffff7, 0x00403000,
  87. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL), 0xfc3fffff, 0x40000051,
  88. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_RLC0_IB_CNTL), 0x800f0111, 0x00000100,
  89. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_RLC0_RB_WPTR_POLL_CNTL), 0xfffffff7, 0x00403000,
  90. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_RLC1_IB_CNTL), 0x800f0111, 0x00000100,
  91. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_RLC1_RB_WPTR_POLL_CNTL), 0xfffffff7, 0x00403000,
  92. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_UTCL1_PAGE), 0x000003ff, 0x000003c0
  93. };
  94. static const u32 golden_settings_sdma_rv1[] =
  95. {
  96. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG), 0x0018773f, 0x00000002,
  97. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG_READ), 0x0018773f, 0x00000002
  98. };
  99. static u32 sdma_v4_0_get_reg_offset(u32 instance, u32 internal_offset)
  100. {
  101. u32 base = 0;
  102. switch (instance) {
  103. case 0:
  104. base = SDMA0_BASE.instance[0].segment[0];
  105. break;
  106. case 1:
  107. base = SDMA1_BASE.instance[0].segment[0];
  108. break;
  109. default:
  110. BUG();
  111. break;
  112. }
  113. return base + internal_offset;
  114. }
  115. static void sdma_v4_0_init_golden_registers(struct amdgpu_device *adev)
  116. {
  117. switch (adev->asic_type) {
  118. case CHIP_VEGA10:
  119. amdgpu_program_register_sequence(adev,
  120. golden_settings_sdma_4,
  121. (const u32)ARRAY_SIZE(golden_settings_sdma_4));
  122. amdgpu_program_register_sequence(adev,
  123. golden_settings_sdma_vg10,
  124. (const u32)ARRAY_SIZE(golden_settings_sdma_vg10));
  125. break;
  126. case CHIP_RAVEN:
  127. amdgpu_program_register_sequence(adev,
  128. golden_settings_sdma_4_1,
  129. (const u32)ARRAY_SIZE(golden_settings_sdma_4_1));
  130. amdgpu_program_register_sequence(adev,
  131. golden_settings_sdma_rv1,
  132. (const u32)ARRAY_SIZE(golden_settings_sdma_rv1));
  133. break;
  134. default:
  135. break;
  136. }
  137. }
  138. /**
  139. * sdma_v4_0_init_microcode - load ucode images from disk
  140. *
  141. * @adev: amdgpu_device pointer
  142. *
  143. * Use the firmware interface to load the ucode images into
  144. * the driver (not loaded into hw).
  145. * Returns 0 on success, error on failure.
  146. */
  147. // emulation only, won't work on real chip
  148. // vega10 real chip need to use PSP to load firmware
  149. static int sdma_v4_0_init_microcode(struct amdgpu_device *adev)
  150. {
  151. const char *chip_name;
  152. char fw_name[30];
  153. int err = 0, i;
  154. struct amdgpu_firmware_info *info = NULL;
  155. const struct common_firmware_header *header = NULL;
  156. const struct sdma_firmware_header_v1_0 *hdr;
  157. DRM_DEBUG("\n");
  158. switch (adev->asic_type) {
  159. case CHIP_VEGA10:
  160. chip_name = "vega10";
  161. break;
  162. case CHIP_RAVEN:
  163. chip_name = "raven";
  164. break;
  165. default:
  166. BUG();
  167. }
  168. for (i = 0; i < adev->sdma.num_instances; i++) {
  169. if (i == 0)
  170. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
  171. else
  172. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
  173. err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
  174. if (err)
  175. goto out;
  176. err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
  177. if (err)
  178. goto out;
  179. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  180. adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  181. adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  182. if (adev->sdma.instance[i].feature_version >= 20)
  183. adev->sdma.instance[i].burst_nop = true;
  184. DRM_DEBUG("psp_load == '%s'\n",
  185. adev->firmware.load_type == AMDGPU_FW_LOAD_PSP ? "true" : "false");
  186. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  187. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
  188. info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
  189. info->fw = adev->sdma.instance[i].fw;
  190. header = (const struct common_firmware_header *)info->fw->data;
  191. adev->firmware.fw_size +=
  192. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  193. }
  194. }
  195. out:
  196. if (err) {
  197. DRM_ERROR("sdma_v4_0: Failed to load firmware \"%s\"\n", fw_name);
  198. for (i = 0; i < adev->sdma.num_instances; i++) {
  199. release_firmware(adev->sdma.instance[i].fw);
  200. adev->sdma.instance[i].fw = NULL;
  201. }
  202. }
  203. return err;
  204. }
  205. /**
  206. * sdma_v4_0_ring_get_rptr - get the current read pointer
  207. *
  208. * @ring: amdgpu ring pointer
  209. *
  210. * Get the current rptr from the hardware (VEGA10+).
  211. */
  212. static uint64_t sdma_v4_0_ring_get_rptr(struct amdgpu_ring *ring)
  213. {
  214. u64 *rptr;
  215. /* XXX check if swapping is necessary on BE */
  216. rptr = ((u64 *)&ring->adev->wb.wb[ring->rptr_offs]);
  217. DRM_DEBUG("rptr before shift == 0x%016llx\n", *rptr);
  218. return ((*rptr) >> 2);
  219. }
  220. /**
  221. * sdma_v4_0_ring_get_wptr - get the current write pointer
  222. *
  223. * @ring: amdgpu ring pointer
  224. *
  225. * Get the current wptr from the hardware (VEGA10+).
  226. */
  227. static uint64_t sdma_v4_0_ring_get_wptr(struct amdgpu_ring *ring)
  228. {
  229. struct amdgpu_device *adev = ring->adev;
  230. u64 *wptr = NULL;
  231. uint64_t local_wptr = 0;
  232. if (ring->use_doorbell) {
  233. /* XXX check if swapping is necessary on BE */
  234. wptr = ((u64 *)&adev->wb.wb[ring->wptr_offs]);
  235. DRM_DEBUG("wptr/doorbell before shift == 0x%016llx\n", *wptr);
  236. *wptr = (*wptr) >> 2;
  237. DRM_DEBUG("wptr/doorbell after shift == 0x%016llx\n", *wptr);
  238. } else {
  239. u32 lowbit, highbit;
  240. int me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  241. wptr = &local_wptr;
  242. lowbit = RREG32(sdma_v4_0_get_reg_offset(me, mmSDMA0_GFX_RB_WPTR)) >> 2;
  243. highbit = RREG32(sdma_v4_0_get_reg_offset(me, mmSDMA0_GFX_RB_WPTR_HI)) >> 2;
  244. DRM_DEBUG("wptr [%i]high== 0x%08x low==0x%08x\n",
  245. me, highbit, lowbit);
  246. *wptr = highbit;
  247. *wptr = (*wptr) << 32;
  248. *wptr |= lowbit;
  249. }
  250. return *wptr;
  251. }
  252. /**
  253. * sdma_v4_0_ring_set_wptr - commit the write pointer
  254. *
  255. * @ring: amdgpu ring pointer
  256. *
  257. * Write the wptr back to the hardware (VEGA10+).
  258. */
  259. static void sdma_v4_0_ring_set_wptr(struct amdgpu_ring *ring)
  260. {
  261. struct amdgpu_device *adev = ring->adev;
  262. DRM_DEBUG("Setting write pointer\n");
  263. if (ring->use_doorbell) {
  264. DRM_DEBUG("Using doorbell -- "
  265. "wptr_offs == 0x%08x "
  266. "lower_32_bits(ring->wptr) << 2 == 0x%08x "
  267. "upper_32_bits(ring->wptr) << 2 == 0x%08x\n",
  268. ring->wptr_offs,
  269. lower_32_bits(ring->wptr << 2),
  270. upper_32_bits(ring->wptr << 2));
  271. /* XXX check if swapping is necessary on BE */
  272. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr << 2);
  273. adev->wb.wb[ring->wptr_offs + 1] = upper_32_bits(ring->wptr << 2);
  274. DRM_DEBUG("calling WDOORBELL64(0x%08x, 0x%016llx)\n",
  275. ring->doorbell_index, ring->wptr << 2);
  276. WDOORBELL64(ring->doorbell_index, ring->wptr << 2);
  277. } else {
  278. int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
  279. DRM_DEBUG("Not using doorbell -- "
  280. "mmSDMA%i_GFX_RB_WPTR == 0x%08x "
  281. "mmSDMA%i_GFX_RB_WPTR_HI == 0x%08x\n",
  282. me,
  283. lower_32_bits(ring->wptr << 2),
  284. me,
  285. upper_32_bits(ring->wptr << 2));
  286. WREG32(sdma_v4_0_get_reg_offset(me, mmSDMA0_GFX_RB_WPTR), lower_32_bits(ring->wptr << 2));
  287. WREG32(sdma_v4_0_get_reg_offset(me, mmSDMA0_GFX_RB_WPTR_HI), upper_32_bits(ring->wptr << 2));
  288. }
  289. }
  290. static void sdma_v4_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  291. {
  292. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  293. int i;
  294. for (i = 0; i < count; i++)
  295. if (sdma && sdma->burst_nop && (i == 0))
  296. amdgpu_ring_write(ring, ring->funcs->nop |
  297. SDMA_PKT_NOP_HEADER_COUNT(count - 1));
  298. else
  299. amdgpu_ring_write(ring, ring->funcs->nop);
  300. }
  301. /**
  302. * sdma_v4_0_ring_emit_ib - Schedule an IB on the DMA engine
  303. *
  304. * @ring: amdgpu ring pointer
  305. * @ib: IB object to schedule
  306. *
  307. * Schedule an IB in the DMA ring (VEGA10).
  308. */
  309. static void sdma_v4_0_ring_emit_ib(struct amdgpu_ring *ring,
  310. struct amdgpu_ib *ib,
  311. unsigned vm_id, bool ctx_switch)
  312. {
  313. u32 vmid = vm_id & 0xf;
  314. /* IB packet must end on a 8 DW boundary */
  315. sdma_v4_0_ring_insert_nop(ring, (10 - (lower_32_bits(ring->wptr) & 7)) % 8);
  316. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
  317. SDMA_PKT_INDIRECT_HEADER_VMID(vmid));
  318. /* base must be 32 byte aligned */
  319. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
  320. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  321. amdgpu_ring_write(ring, ib->length_dw);
  322. amdgpu_ring_write(ring, 0);
  323. amdgpu_ring_write(ring, 0);
  324. }
  325. /**
  326. * sdma_v4_0_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
  327. *
  328. * @ring: amdgpu ring pointer
  329. *
  330. * Emit an hdp flush packet on the requested DMA ring.
  331. */
  332. static void sdma_v4_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  333. {
  334. u32 ref_and_mask = 0;
  335. struct nbio_hdp_flush_reg *nbio_hf_reg;
  336. if (ring->adev->flags & AMD_IS_APU)
  337. nbio_hf_reg = &nbio_v7_0_hdp_flush_reg;
  338. else
  339. nbio_hf_reg = &nbio_v6_1_hdp_flush_reg;
  340. if (ring == &ring->adev->sdma.instance[0].ring)
  341. ref_and_mask = nbio_hf_reg->ref_and_mask_sdma0;
  342. else
  343. ref_and_mask = nbio_hf_reg->ref_and_mask_sdma1;
  344. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  345. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
  346. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
  347. amdgpu_ring_write(ring, nbio_hf_reg->hdp_flush_done_offset << 2);
  348. amdgpu_ring_write(ring, nbio_hf_reg->hdp_flush_req_offset << 2);
  349. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  350. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  351. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  352. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  353. }
  354. static void sdma_v4_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  355. {
  356. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  357. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  358. amdgpu_ring_write(ring, SOC15_REG_OFFSET(HDP, 0, mmHDP_DEBUG0));
  359. amdgpu_ring_write(ring, 1);
  360. }
  361. /**
  362. * sdma_v4_0_ring_emit_fence - emit a fence on the DMA ring
  363. *
  364. * @ring: amdgpu ring pointer
  365. * @fence: amdgpu fence object
  366. *
  367. * Add a DMA fence packet to the ring to write
  368. * the fence seq number and DMA trap packet to generate
  369. * an interrupt if needed (VEGA10).
  370. */
  371. static void sdma_v4_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  372. unsigned flags)
  373. {
  374. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  375. /* write the fence */
  376. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  377. /* zero in first two bits */
  378. BUG_ON(addr & 0x3);
  379. amdgpu_ring_write(ring, lower_32_bits(addr));
  380. amdgpu_ring_write(ring, upper_32_bits(addr));
  381. amdgpu_ring_write(ring, lower_32_bits(seq));
  382. /* optionally write high bits as well */
  383. if (write64bit) {
  384. addr += 4;
  385. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  386. /* zero in first two bits */
  387. BUG_ON(addr & 0x3);
  388. amdgpu_ring_write(ring, lower_32_bits(addr));
  389. amdgpu_ring_write(ring, upper_32_bits(addr));
  390. amdgpu_ring_write(ring, upper_32_bits(seq));
  391. }
  392. /* generate an interrupt */
  393. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
  394. amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
  395. }
  396. /**
  397. * sdma_v4_0_gfx_stop - stop the gfx async dma engines
  398. *
  399. * @adev: amdgpu_device pointer
  400. *
  401. * Stop the gfx async dma ring buffers (VEGA10).
  402. */
  403. static void sdma_v4_0_gfx_stop(struct amdgpu_device *adev)
  404. {
  405. struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
  406. struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
  407. u32 rb_cntl, ib_cntl;
  408. int i;
  409. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  410. (adev->mman.buffer_funcs_ring == sdma1))
  411. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  412. for (i = 0; i < adev->sdma.num_instances; i++) {
  413. rb_cntl = RREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_CNTL));
  414. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
  415. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_CNTL), rb_cntl);
  416. ib_cntl = RREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_IB_CNTL));
  417. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
  418. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_IB_CNTL), ib_cntl);
  419. }
  420. sdma0->ready = false;
  421. sdma1->ready = false;
  422. }
  423. /**
  424. * sdma_v4_0_rlc_stop - stop the compute async dma engines
  425. *
  426. * @adev: amdgpu_device pointer
  427. *
  428. * Stop the compute async dma queues (VEGA10).
  429. */
  430. static void sdma_v4_0_rlc_stop(struct amdgpu_device *adev)
  431. {
  432. /* XXX todo */
  433. }
  434. /**
  435. * sdma_v_0_ctx_switch_enable - stop the async dma engines context switch
  436. *
  437. * @adev: amdgpu_device pointer
  438. * @enable: enable/disable the DMA MEs context switch.
  439. *
  440. * Halt or unhalt the async dma engines context switch (VEGA10).
  441. */
  442. static void sdma_v4_0_ctx_switch_enable(struct amdgpu_device *adev, bool enable)
  443. {
  444. u32 f32_cntl, phase_quantum = 0;
  445. int i;
  446. if (amdgpu_sdma_phase_quantum) {
  447. unsigned value = amdgpu_sdma_phase_quantum;
  448. unsigned unit = 0;
  449. while (value > (SDMA0_PHASE0_QUANTUM__VALUE_MASK >>
  450. SDMA0_PHASE0_QUANTUM__VALUE__SHIFT)) {
  451. value = (value + 1) >> 1;
  452. unit++;
  453. }
  454. if (unit > (SDMA0_PHASE0_QUANTUM__UNIT_MASK >>
  455. SDMA0_PHASE0_QUANTUM__UNIT__SHIFT)) {
  456. value = (SDMA0_PHASE0_QUANTUM__VALUE_MASK >>
  457. SDMA0_PHASE0_QUANTUM__VALUE__SHIFT);
  458. unit = (SDMA0_PHASE0_QUANTUM__UNIT_MASK >>
  459. SDMA0_PHASE0_QUANTUM__UNIT__SHIFT);
  460. WARN_ONCE(1,
  461. "clamping sdma_phase_quantum to %uK clock cycles\n",
  462. value << unit);
  463. }
  464. phase_quantum =
  465. value << SDMA0_PHASE0_QUANTUM__VALUE__SHIFT |
  466. unit << SDMA0_PHASE0_QUANTUM__UNIT__SHIFT;
  467. }
  468. for (i = 0; i < adev->sdma.num_instances; i++) {
  469. f32_cntl = RREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_CNTL));
  470. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
  471. AUTO_CTXSW_ENABLE, enable ? 1 : 0);
  472. if (enable && amdgpu_sdma_phase_quantum) {
  473. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_PHASE0_QUANTUM),
  474. phase_quantum);
  475. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_PHASE1_QUANTUM),
  476. phase_quantum);
  477. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_PHASE2_QUANTUM),
  478. phase_quantum);
  479. }
  480. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_CNTL), f32_cntl);
  481. }
  482. }
  483. /**
  484. * sdma_v4_0_enable - stop the async dma engines
  485. *
  486. * @adev: amdgpu_device pointer
  487. * @enable: enable/disable the DMA MEs.
  488. *
  489. * Halt or unhalt the async dma engines (VEGA10).
  490. */
  491. static void sdma_v4_0_enable(struct amdgpu_device *adev, bool enable)
  492. {
  493. u32 f32_cntl;
  494. int i;
  495. if (enable == false) {
  496. sdma_v4_0_gfx_stop(adev);
  497. sdma_v4_0_rlc_stop(adev);
  498. }
  499. for (i = 0; i < adev->sdma.num_instances; i++) {
  500. f32_cntl = RREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_F32_CNTL));
  501. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, enable ? 0 : 1);
  502. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_F32_CNTL), f32_cntl);
  503. }
  504. }
  505. /**
  506. * sdma_v4_0_gfx_resume - setup and start the async dma engines
  507. *
  508. * @adev: amdgpu_device pointer
  509. *
  510. * Set up the gfx DMA ring buffers and enable them (VEGA10).
  511. * Returns 0 for success, error for failure.
  512. */
  513. static int sdma_v4_0_gfx_resume(struct amdgpu_device *adev)
  514. {
  515. struct amdgpu_ring *ring;
  516. u32 rb_cntl, ib_cntl;
  517. u32 rb_bufsz;
  518. u32 wb_offset;
  519. u32 doorbell;
  520. u32 doorbell_offset;
  521. u32 temp;
  522. int i, r;
  523. for (i = 0; i < adev->sdma.num_instances; i++) {
  524. ring = &adev->sdma.instance[i].ring;
  525. wb_offset = (ring->rptr_offs * 4);
  526. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL), 0);
  527. /* Set ring buffer size in dwords */
  528. rb_bufsz = order_base_2(ring->ring_size / 4);
  529. rb_cntl = RREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_CNTL));
  530. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
  531. #ifdef __BIG_ENDIAN
  532. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
  533. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
  534. RPTR_WRITEBACK_SWAP_ENABLE, 1);
  535. #endif
  536. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_CNTL), rb_cntl);
  537. /* Initialize the ring buffer's read and write pointers */
  538. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_RPTR), 0);
  539. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_RPTR_HI), 0);
  540. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_WPTR), 0);
  541. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_WPTR_HI), 0);
  542. /* set the wb address whether it's enabled or not */
  543. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_RPTR_ADDR_HI),
  544. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  545. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_RPTR_ADDR_LO),
  546. lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC);
  547. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
  548. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_BASE), ring->gpu_addr >> 8);
  549. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_BASE_HI), ring->gpu_addr >> 40);
  550. ring->wptr = 0;
  551. /* before programing wptr to a less value, need set minor_ptr_update first */
  552. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_MINOR_PTR_UPDATE), 1);
  553. if (!amdgpu_sriov_vf(adev)) { /* only bare-metal use register write for wptr */
  554. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_WPTR), lower_32_bits(ring->wptr) << 2);
  555. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_WPTR_HI), upper_32_bits(ring->wptr) << 2);
  556. }
  557. doorbell = RREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_DOORBELL));
  558. doorbell_offset = RREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_DOORBELL_OFFSET));
  559. if (ring->use_doorbell) {
  560. doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 1);
  561. doorbell_offset = REG_SET_FIELD(doorbell_offset, SDMA0_GFX_DOORBELL_OFFSET,
  562. OFFSET, ring->doorbell_index);
  563. } else {
  564. doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 0);
  565. }
  566. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_DOORBELL), doorbell);
  567. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_DOORBELL_OFFSET), doorbell_offset);
  568. if (adev->flags & AMD_IS_APU)
  569. nbio_v7_0_sdma_doorbell_range(adev, i, ring->use_doorbell, ring->doorbell_index);
  570. else
  571. nbio_v6_1_sdma_doorbell_range(adev, i, ring->use_doorbell, ring->doorbell_index);
  572. if (amdgpu_sriov_vf(adev))
  573. sdma_v4_0_ring_set_wptr(ring);
  574. /* set minor_ptr_update to 0 after wptr programed */
  575. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_MINOR_PTR_UPDATE), 0);
  576. /* set utc l1 enable flag always to 1 */
  577. temp = RREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_CNTL));
  578. temp = REG_SET_FIELD(temp, SDMA0_CNTL, UTC_L1_ENABLE, 1);
  579. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_CNTL), temp);
  580. if (!amdgpu_sriov_vf(adev)) {
  581. /* unhalt engine */
  582. temp = RREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_F32_CNTL));
  583. temp = REG_SET_FIELD(temp, SDMA0_F32_CNTL, HALT, 0);
  584. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_F32_CNTL), temp);
  585. }
  586. /* enable DMA RB */
  587. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
  588. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_CNTL), rb_cntl);
  589. ib_cntl = RREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_IB_CNTL));
  590. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
  591. #ifdef __BIG_ENDIAN
  592. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
  593. #endif
  594. /* enable DMA IBs */
  595. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_IB_CNTL), ib_cntl);
  596. ring->ready = true;
  597. if (amdgpu_sriov_vf(adev)) { /* bare-metal sequence doesn't need below to lines */
  598. sdma_v4_0_ctx_switch_enable(adev, true);
  599. sdma_v4_0_enable(adev, true);
  600. }
  601. r = amdgpu_ring_test_ring(ring);
  602. if (r) {
  603. ring->ready = false;
  604. return r;
  605. }
  606. if (adev->mman.buffer_funcs_ring == ring)
  607. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  608. }
  609. return 0;
  610. }
  611. static void
  612. sdma_v4_1_update_power_gating(struct amdgpu_device *adev, bool enable)
  613. {
  614. uint32_t def, data;
  615. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_SDMA)) {
  616. /* disable idle interrupt */
  617. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CNTL));
  618. data |= SDMA0_CNTL__CTXEMPTY_INT_ENABLE_MASK;
  619. if (data != def)
  620. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CNTL), data);
  621. } else {
  622. /* disable idle interrupt */
  623. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CNTL));
  624. data &= ~SDMA0_CNTL__CTXEMPTY_INT_ENABLE_MASK;
  625. if (data != def)
  626. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CNTL), data);
  627. }
  628. }
  629. static void sdma_v4_1_init_power_gating(struct amdgpu_device *adev)
  630. {
  631. uint32_t def, data;
  632. /* Enable HW based PG. */
  633. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL));
  634. data |= SDMA0_POWER_CNTL__PG_CNTL_ENABLE_MASK;
  635. if (data != def)
  636. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL), data);
  637. /* enable interrupt */
  638. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CNTL));
  639. data |= SDMA0_CNTL__CTXEMPTY_INT_ENABLE_MASK;
  640. if (data != def)
  641. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CNTL), data);
  642. /* Configure hold time to filter in-valid power on/off request. Use default right now */
  643. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL));
  644. data &= ~SDMA0_POWER_CNTL__ON_OFF_CONDITION_HOLD_TIME_MASK;
  645. data |= (mmSDMA0_POWER_CNTL_DEFAULT & SDMA0_POWER_CNTL__ON_OFF_CONDITION_HOLD_TIME_MASK);
  646. /* Configure switch time for hysteresis purpose. Use default right now */
  647. data &= ~SDMA0_POWER_CNTL__ON_OFF_STATUS_DURATION_TIME_MASK;
  648. data |= (mmSDMA0_POWER_CNTL_DEFAULT & SDMA0_POWER_CNTL__ON_OFF_STATUS_DURATION_TIME_MASK);
  649. if(data != def)
  650. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL), data);
  651. }
  652. static void sdma_v4_0_init_pg(struct amdgpu_device *adev)
  653. {
  654. if (!(adev->pg_flags & AMD_PG_SUPPORT_SDMA))
  655. return;
  656. switch (adev->asic_type) {
  657. case CHIP_RAVEN:
  658. sdma_v4_1_init_power_gating(adev);
  659. sdma_v4_1_update_power_gating(adev, true);
  660. break;
  661. default:
  662. break;
  663. }
  664. }
  665. /**
  666. * sdma_v4_0_rlc_resume - setup and start the async dma engines
  667. *
  668. * @adev: amdgpu_device pointer
  669. *
  670. * Set up the compute DMA queues and enable them (VEGA10).
  671. * Returns 0 for success, error for failure.
  672. */
  673. static int sdma_v4_0_rlc_resume(struct amdgpu_device *adev)
  674. {
  675. sdma_v4_0_init_pg(adev);
  676. return 0;
  677. }
  678. /**
  679. * sdma_v4_0_load_microcode - load the sDMA ME ucode
  680. *
  681. * @adev: amdgpu_device pointer
  682. *
  683. * Loads the sDMA0/1 ucode.
  684. * Returns 0 for success, -EINVAL if the ucode is not available.
  685. */
  686. static int sdma_v4_0_load_microcode(struct amdgpu_device *adev)
  687. {
  688. const struct sdma_firmware_header_v1_0 *hdr;
  689. const __le32 *fw_data;
  690. u32 fw_size;
  691. u32 digest_size = 0;
  692. int i, j;
  693. /* halt the MEs */
  694. sdma_v4_0_enable(adev, false);
  695. for (i = 0; i < adev->sdma.num_instances; i++) {
  696. uint16_t version_major;
  697. uint16_t version_minor;
  698. if (!adev->sdma.instance[i].fw)
  699. return -EINVAL;
  700. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  701. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  702. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  703. version_major = le16_to_cpu(hdr->header.header_version_major);
  704. version_minor = le16_to_cpu(hdr->header.header_version_minor);
  705. if (version_major == 1 && version_minor >= 1) {
  706. const struct sdma_firmware_header_v1_1 *sdma_v1_1_hdr = (const struct sdma_firmware_header_v1_1 *) hdr;
  707. digest_size = le32_to_cpu(sdma_v1_1_hdr->digest_size);
  708. }
  709. fw_size -= digest_size;
  710. fw_data = (const __le32 *)
  711. (adev->sdma.instance[i].fw->data +
  712. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  713. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_UCODE_ADDR), 0);
  714. for (j = 0; j < fw_size; j++)
  715. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_UCODE_DATA), le32_to_cpup(fw_data++));
  716. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_UCODE_ADDR), adev->sdma.instance[i].fw_version);
  717. }
  718. return 0;
  719. }
  720. /**
  721. * sdma_v4_0_start - setup and start the async dma engines
  722. *
  723. * @adev: amdgpu_device pointer
  724. *
  725. * Set up the DMA engines and enable them (VEGA10).
  726. * Returns 0 for success, error for failure.
  727. */
  728. static int sdma_v4_0_start(struct amdgpu_device *adev)
  729. {
  730. int r = 0;
  731. if (amdgpu_sriov_vf(adev)) {
  732. sdma_v4_0_ctx_switch_enable(adev, false);
  733. sdma_v4_0_enable(adev, false);
  734. /* set RB registers */
  735. r = sdma_v4_0_gfx_resume(adev);
  736. return r;
  737. }
  738. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  739. r = sdma_v4_0_load_microcode(adev);
  740. if (r)
  741. return r;
  742. }
  743. /* unhalt the MEs */
  744. sdma_v4_0_enable(adev, true);
  745. /* enable sdma ring preemption */
  746. sdma_v4_0_ctx_switch_enable(adev, true);
  747. /* start the gfx rings and rlc compute queues */
  748. r = sdma_v4_0_gfx_resume(adev);
  749. if (r)
  750. return r;
  751. r = sdma_v4_0_rlc_resume(adev);
  752. return r;
  753. }
  754. /**
  755. * sdma_v4_0_ring_test_ring - simple async dma engine test
  756. *
  757. * @ring: amdgpu_ring structure holding ring information
  758. *
  759. * Test the DMA engine by writing using it to write an
  760. * value to memory. (VEGA10).
  761. * Returns 0 for success, error for failure.
  762. */
  763. static int sdma_v4_0_ring_test_ring(struct amdgpu_ring *ring)
  764. {
  765. struct amdgpu_device *adev = ring->adev;
  766. unsigned i;
  767. unsigned index;
  768. int r;
  769. u32 tmp;
  770. u64 gpu_addr;
  771. r = amdgpu_wb_get(adev, &index);
  772. if (r) {
  773. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  774. return r;
  775. }
  776. gpu_addr = adev->wb.gpu_addr + (index * 4);
  777. tmp = 0xCAFEDEAD;
  778. adev->wb.wb[index] = cpu_to_le32(tmp);
  779. r = amdgpu_ring_alloc(ring, 5);
  780. if (r) {
  781. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  782. amdgpu_wb_free(adev, index);
  783. return r;
  784. }
  785. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  786. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
  787. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  788. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  789. amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(0));
  790. amdgpu_ring_write(ring, 0xDEADBEEF);
  791. amdgpu_ring_commit(ring);
  792. for (i = 0; i < adev->usec_timeout; i++) {
  793. tmp = le32_to_cpu(adev->wb.wb[index]);
  794. if (tmp == 0xDEADBEEF)
  795. break;
  796. DRM_UDELAY(1);
  797. }
  798. if (i < adev->usec_timeout) {
  799. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  800. } else {
  801. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  802. ring->idx, tmp);
  803. r = -EINVAL;
  804. }
  805. amdgpu_wb_free(adev, index);
  806. return r;
  807. }
  808. /**
  809. * sdma_v4_0_ring_test_ib - test an IB on the DMA engine
  810. *
  811. * @ring: amdgpu_ring structure holding ring information
  812. *
  813. * Test a simple IB in the DMA ring (VEGA10).
  814. * Returns 0 on success, error on failure.
  815. */
  816. static int sdma_v4_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  817. {
  818. struct amdgpu_device *adev = ring->adev;
  819. struct amdgpu_ib ib;
  820. struct dma_fence *f = NULL;
  821. unsigned index;
  822. long r;
  823. u32 tmp = 0;
  824. u64 gpu_addr;
  825. r = amdgpu_wb_get(adev, &index);
  826. if (r) {
  827. dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
  828. return r;
  829. }
  830. gpu_addr = adev->wb.gpu_addr + (index * 4);
  831. tmp = 0xCAFEDEAD;
  832. adev->wb.wb[index] = cpu_to_le32(tmp);
  833. memset(&ib, 0, sizeof(ib));
  834. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  835. if (r) {
  836. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  837. goto err0;
  838. }
  839. ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  840. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
  841. ib.ptr[1] = lower_32_bits(gpu_addr);
  842. ib.ptr[2] = upper_32_bits(gpu_addr);
  843. ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(0);
  844. ib.ptr[4] = 0xDEADBEEF;
  845. ib.ptr[5] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
  846. ib.ptr[6] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
  847. ib.ptr[7] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
  848. ib.length_dw = 8;
  849. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  850. if (r)
  851. goto err1;
  852. r = dma_fence_wait_timeout(f, false, timeout);
  853. if (r == 0) {
  854. DRM_ERROR("amdgpu: IB test timed out\n");
  855. r = -ETIMEDOUT;
  856. goto err1;
  857. } else if (r < 0) {
  858. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  859. goto err1;
  860. }
  861. tmp = le32_to_cpu(adev->wb.wb[index]);
  862. if (tmp == 0xDEADBEEF) {
  863. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  864. r = 0;
  865. } else {
  866. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  867. r = -EINVAL;
  868. }
  869. err1:
  870. amdgpu_ib_free(adev, &ib, NULL);
  871. dma_fence_put(f);
  872. err0:
  873. amdgpu_wb_free(adev, index);
  874. return r;
  875. }
  876. /**
  877. * sdma_v4_0_vm_copy_pte - update PTEs by copying them from the GART
  878. *
  879. * @ib: indirect buffer to fill with commands
  880. * @pe: addr of the page entry
  881. * @src: src addr to copy from
  882. * @count: number of page entries to update
  883. *
  884. * Update PTEs by copying them from the GART using sDMA (VEGA10).
  885. */
  886. static void sdma_v4_0_vm_copy_pte(struct amdgpu_ib *ib,
  887. uint64_t pe, uint64_t src,
  888. unsigned count)
  889. {
  890. unsigned bytes = count * 8;
  891. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  892. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  893. ib->ptr[ib->length_dw++] = bytes - 1;
  894. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  895. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  896. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  897. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  898. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  899. }
  900. /**
  901. * sdma_v4_0_vm_write_pte - update PTEs by writing them manually
  902. *
  903. * @ib: indirect buffer to fill with commands
  904. * @pe: addr of the page entry
  905. * @addr: dst addr to write into pe
  906. * @count: number of page entries to update
  907. * @incr: increase next addr by incr bytes
  908. * @flags: access flags
  909. *
  910. * Update PTEs by writing them manually using sDMA (VEGA10).
  911. */
  912. static void sdma_v4_0_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
  913. uint64_t value, unsigned count,
  914. uint32_t incr)
  915. {
  916. unsigned ndw = count * 2;
  917. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  918. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
  919. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  920. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  921. ib->ptr[ib->length_dw++] = ndw - 1;
  922. for (; ndw > 0; ndw -= 2) {
  923. ib->ptr[ib->length_dw++] = lower_32_bits(value);
  924. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  925. value += incr;
  926. }
  927. }
  928. /**
  929. * sdma_v4_0_vm_set_pte_pde - update the page tables using sDMA
  930. *
  931. * @ib: indirect buffer to fill with commands
  932. * @pe: addr of the page entry
  933. * @addr: dst addr to write into pe
  934. * @count: number of page entries to update
  935. * @incr: increase next addr by incr bytes
  936. * @flags: access flags
  937. *
  938. * Update the page tables using sDMA (VEGA10).
  939. */
  940. static void sdma_v4_0_vm_set_pte_pde(struct amdgpu_ib *ib,
  941. uint64_t pe,
  942. uint64_t addr, unsigned count,
  943. uint32_t incr, uint64_t flags)
  944. {
  945. /* for physically contiguous pages (vram) */
  946. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_PTEPDE);
  947. ib->ptr[ib->length_dw++] = lower_32_bits(pe); /* dst addr */
  948. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  949. ib->ptr[ib->length_dw++] = lower_32_bits(flags); /* mask */
  950. ib->ptr[ib->length_dw++] = upper_32_bits(flags);
  951. ib->ptr[ib->length_dw++] = lower_32_bits(addr); /* value */
  952. ib->ptr[ib->length_dw++] = upper_32_bits(addr);
  953. ib->ptr[ib->length_dw++] = incr; /* increment size */
  954. ib->ptr[ib->length_dw++] = 0;
  955. ib->ptr[ib->length_dw++] = count - 1; /* number of entries */
  956. }
  957. /**
  958. * sdma_v4_0_ring_pad_ib - pad the IB to the required number of dw
  959. *
  960. * @ib: indirect buffer to fill with padding
  961. *
  962. */
  963. static void sdma_v4_0_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  964. {
  965. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  966. u32 pad_count;
  967. int i;
  968. pad_count = (8 - (ib->length_dw & 0x7)) % 8;
  969. for (i = 0; i < pad_count; i++)
  970. if (sdma && sdma->burst_nop && (i == 0))
  971. ib->ptr[ib->length_dw++] =
  972. SDMA_PKT_HEADER_OP(SDMA_OP_NOP) |
  973. SDMA_PKT_NOP_HEADER_COUNT(pad_count - 1);
  974. else
  975. ib->ptr[ib->length_dw++] =
  976. SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  977. }
  978. /**
  979. * sdma_v4_0_ring_emit_pipeline_sync - sync the pipeline
  980. *
  981. * @ring: amdgpu_ring pointer
  982. *
  983. * Make sure all previous operations are completed (CIK).
  984. */
  985. static void sdma_v4_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  986. {
  987. uint32_t seq = ring->fence_drv.sync_seq;
  988. uint64_t addr = ring->fence_drv.gpu_addr;
  989. /* wait for idle */
  990. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  991. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
  992. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3) | /* equal */
  993. SDMA_PKT_POLL_REGMEM_HEADER_MEM_POLL(1));
  994. amdgpu_ring_write(ring, addr & 0xfffffffc);
  995. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  996. amdgpu_ring_write(ring, seq); /* reference */
  997. amdgpu_ring_write(ring, 0xfffffff); /* mask */
  998. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  999. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(4)); /* retry count, poll interval */
  1000. }
  1001. /**
  1002. * sdma_v4_0_ring_emit_vm_flush - vm flush using sDMA
  1003. *
  1004. * @ring: amdgpu_ring pointer
  1005. * @vm: amdgpu_vm pointer
  1006. *
  1007. * Update the page table base and flush the VM TLB
  1008. * using sDMA (VEGA10).
  1009. */
  1010. static void sdma_v4_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  1011. unsigned vm_id, uint64_t pd_addr)
  1012. {
  1013. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  1014. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  1015. unsigned eng = ring->vm_inv_eng;
  1016. pd_addr = amdgpu_gart_get_vm_pde(ring->adev, pd_addr);
  1017. pd_addr |= AMDGPU_PTE_VALID;
  1018. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  1019. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  1020. amdgpu_ring_write(ring, hub->ctx0_ptb_addr_lo32 + vm_id * 2);
  1021. amdgpu_ring_write(ring, lower_32_bits(pd_addr));
  1022. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  1023. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  1024. amdgpu_ring_write(ring, hub->ctx0_ptb_addr_hi32 + vm_id * 2);
  1025. amdgpu_ring_write(ring, upper_32_bits(pd_addr));
  1026. /* flush TLB */
  1027. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  1028. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  1029. amdgpu_ring_write(ring, hub->vm_inv_eng0_req + eng);
  1030. amdgpu_ring_write(ring, req);
  1031. /* wait for flush */
  1032. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  1033. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
  1034. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* equal */
  1035. amdgpu_ring_write(ring, (hub->vm_inv_eng0_ack + eng) << 2);
  1036. amdgpu_ring_write(ring, 0);
  1037. amdgpu_ring_write(ring, 1 << vm_id); /* reference */
  1038. amdgpu_ring_write(ring, 1 << vm_id); /* mask */
  1039. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  1040. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10));
  1041. }
  1042. static int sdma_v4_0_early_init(void *handle)
  1043. {
  1044. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1045. if (adev->asic_type == CHIP_RAVEN)
  1046. adev->sdma.num_instances = 1;
  1047. else
  1048. adev->sdma.num_instances = 2;
  1049. sdma_v4_0_set_ring_funcs(adev);
  1050. sdma_v4_0_set_buffer_funcs(adev);
  1051. sdma_v4_0_set_vm_pte_funcs(adev);
  1052. sdma_v4_0_set_irq_funcs(adev);
  1053. return 0;
  1054. }
  1055. static int sdma_v4_0_sw_init(void *handle)
  1056. {
  1057. struct amdgpu_ring *ring;
  1058. int r, i;
  1059. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1060. /* SDMA trap event */
  1061. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_SDMA0, 224,
  1062. &adev->sdma.trap_irq);
  1063. if (r)
  1064. return r;
  1065. /* SDMA trap event */
  1066. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_SDMA1, 224,
  1067. &adev->sdma.trap_irq);
  1068. if (r)
  1069. return r;
  1070. r = sdma_v4_0_init_microcode(adev);
  1071. if (r) {
  1072. DRM_ERROR("Failed to load sdma firmware!\n");
  1073. return r;
  1074. }
  1075. for (i = 0; i < adev->sdma.num_instances; i++) {
  1076. ring = &adev->sdma.instance[i].ring;
  1077. ring->ring_obj = NULL;
  1078. ring->use_doorbell = true;
  1079. DRM_INFO("use_doorbell being set to: [%s]\n",
  1080. ring->use_doorbell?"true":"false");
  1081. ring->doorbell_index = (i == 0) ?
  1082. (AMDGPU_DOORBELL64_sDMA_ENGINE0 << 1) //get DWORD offset
  1083. : (AMDGPU_DOORBELL64_sDMA_ENGINE1 << 1); // get DWORD offset
  1084. sprintf(ring->name, "sdma%d", i);
  1085. r = amdgpu_ring_init(adev, ring, 1024,
  1086. &adev->sdma.trap_irq,
  1087. (i == 0) ?
  1088. AMDGPU_SDMA_IRQ_TRAP0 :
  1089. AMDGPU_SDMA_IRQ_TRAP1);
  1090. if (r)
  1091. return r;
  1092. }
  1093. return r;
  1094. }
  1095. static int sdma_v4_0_sw_fini(void *handle)
  1096. {
  1097. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1098. int i;
  1099. for (i = 0; i < adev->sdma.num_instances; i++)
  1100. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  1101. return 0;
  1102. }
  1103. static int sdma_v4_0_hw_init(void *handle)
  1104. {
  1105. int r;
  1106. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1107. sdma_v4_0_init_golden_registers(adev);
  1108. r = sdma_v4_0_start(adev);
  1109. return r;
  1110. }
  1111. static int sdma_v4_0_hw_fini(void *handle)
  1112. {
  1113. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1114. if (amdgpu_sriov_vf(adev))
  1115. return 0;
  1116. sdma_v4_0_ctx_switch_enable(adev, false);
  1117. sdma_v4_0_enable(adev, false);
  1118. return 0;
  1119. }
  1120. static int sdma_v4_0_suspend(void *handle)
  1121. {
  1122. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1123. return sdma_v4_0_hw_fini(adev);
  1124. }
  1125. static int sdma_v4_0_resume(void *handle)
  1126. {
  1127. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1128. return sdma_v4_0_hw_init(adev);
  1129. }
  1130. static bool sdma_v4_0_is_idle(void *handle)
  1131. {
  1132. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1133. u32 i;
  1134. for (i = 0; i < adev->sdma.num_instances; i++) {
  1135. u32 tmp = RREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_STATUS_REG));
  1136. if (!(tmp & SDMA0_STATUS_REG__IDLE_MASK))
  1137. return false;
  1138. }
  1139. return true;
  1140. }
  1141. static int sdma_v4_0_wait_for_idle(void *handle)
  1142. {
  1143. unsigned i;
  1144. u32 sdma0, sdma1;
  1145. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1146. for (i = 0; i < adev->usec_timeout; i++) {
  1147. sdma0 = RREG32(sdma_v4_0_get_reg_offset(0, mmSDMA0_STATUS_REG));
  1148. sdma1 = RREG32(sdma_v4_0_get_reg_offset(1, mmSDMA0_STATUS_REG));
  1149. if (sdma0 & sdma1 & SDMA0_STATUS_REG__IDLE_MASK)
  1150. return 0;
  1151. udelay(1);
  1152. }
  1153. return -ETIMEDOUT;
  1154. }
  1155. static int sdma_v4_0_soft_reset(void *handle)
  1156. {
  1157. /* todo */
  1158. return 0;
  1159. }
  1160. static int sdma_v4_0_set_trap_irq_state(struct amdgpu_device *adev,
  1161. struct amdgpu_irq_src *source,
  1162. unsigned type,
  1163. enum amdgpu_interrupt_state state)
  1164. {
  1165. u32 sdma_cntl;
  1166. u32 reg_offset = (type == AMDGPU_SDMA_IRQ_TRAP0) ?
  1167. sdma_v4_0_get_reg_offset(0, mmSDMA0_CNTL) :
  1168. sdma_v4_0_get_reg_offset(1, mmSDMA0_CNTL);
  1169. sdma_cntl = RREG32(reg_offset);
  1170. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE,
  1171. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  1172. WREG32(reg_offset, sdma_cntl);
  1173. return 0;
  1174. }
  1175. static int sdma_v4_0_process_trap_irq(struct amdgpu_device *adev,
  1176. struct amdgpu_irq_src *source,
  1177. struct amdgpu_iv_entry *entry)
  1178. {
  1179. DRM_DEBUG("IH: SDMA trap\n");
  1180. switch (entry->client_id) {
  1181. case AMDGPU_IH_CLIENTID_SDMA0:
  1182. switch (entry->ring_id) {
  1183. case 0:
  1184. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  1185. break;
  1186. case 1:
  1187. /* XXX compute */
  1188. break;
  1189. case 2:
  1190. /* XXX compute */
  1191. break;
  1192. case 3:
  1193. /* XXX page queue*/
  1194. break;
  1195. }
  1196. break;
  1197. case AMDGPU_IH_CLIENTID_SDMA1:
  1198. switch (entry->ring_id) {
  1199. case 0:
  1200. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  1201. break;
  1202. case 1:
  1203. /* XXX compute */
  1204. break;
  1205. case 2:
  1206. /* XXX compute */
  1207. break;
  1208. case 3:
  1209. /* XXX page queue*/
  1210. break;
  1211. }
  1212. break;
  1213. }
  1214. return 0;
  1215. }
  1216. static int sdma_v4_0_process_illegal_inst_irq(struct amdgpu_device *adev,
  1217. struct amdgpu_irq_src *source,
  1218. struct amdgpu_iv_entry *entry)
  1219. {
  1220. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1221. schedule_work(&adev->reset_work);
  1222. return 0;
  1223. }
  1224. static void sdma_v4_0_update_medium_grain_clock_gating(
  1225. struct amdgpu_device *adev,
  1226. bool enable)
  1227. {
  1228. uint32_t data, def;
  1229. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
  1230. /* enable sdma0 clock gating */
  1231. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CLK_CTRL));
  1232. data &= ~(SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
  1233. SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
  1234. SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
  1235. SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
  1236. SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
  1237. SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
  1238. SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
  1239. SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK);
  1240. if (def != data)
  1241. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CLK_CTRL), data);
  1242. if (adev->asic_type == CHIP_VEGA10) {
  1243. def = data = RREG32(SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_CLK_CTRL));
  1244. data &= ~(SDMA1_CLK_CTRL__SOFT_OVERRIDE7_MASK |
  1245. SDMA1_CLK_CTRL__SOFT_OVERRIDE6_MASK |
  1246. SDMA1_CLK_CTRL__SOFT_OVERRIDE5_MASK |
  1247. SDMA1_CLK_CTRL__SOFT_OVERRIDE4_MASK |
  1248. SDMA1_CLK_CTRL__SOFT_OVERRIDE3_MASK |
  1249. SDMA1_CLK_CTRL__SOFT_OVERRIDE2_MASK |
  1250. SDMA1_CLK_CTRL__SOFT_OVERRIDE1_MASK |
  1251. SDMA1_CLK_CTRL__SOFT_OVERRIDE0_MASK);
  1252. if (def != data)
  1253. WREG32(SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_CLK_CTRL), data);
  1254. }
  1255. } else {
  1256. /* disable sdma0 clock gating */
  1257. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CLK_CTRL));
  1258. data |= (SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
  1259. SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
  1260. SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
  1261. SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
  1262. SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
  1263. SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
  1264. SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
  1265. SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK);
  1266. if (def != data)
  1267. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CLK_CTRL), data);
  1268. if (adev->asic_type == CHIP_VEGA10) {
  1269. def = data = RREG32(SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_CLK_CTRL));
  1270. data |= (SDMA1_CLK_CTRL__SOFT_OVERRIDE7_MASK |
  1271. SDMA1_CLK_CTRL__SOFT_OVERRIDE6_MASK |
  1272. SDMA1_CLK_CTRL__SOFT_OVERRIDE5_MASK |
  1273. SDMA1_CLK_CTRL__SOFT_OVERRIDE4_MASK |
  1274. SDMA1_CLK_CTRL__SOFT_OVERRIDE3_MASK |
  1275. SDMA1_CLK_CTRL__SOFT_OVERRIDE2_MASK |
  1276. SDMA1_CLK_CTRL__SOFT_OVERRIDE1_MASK |
  1277. SDMA1_CLK_CTRL__SOFT_OVERRIDE0_MASK);
  1278. if (def != data)
  1279. WREG32(SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_CLK_CTRL), data);
  1280. }
  1281. }
  1282. }
  1283. static void sdma_v4_0_update_medium_grain_light_sleep(
  1284. struct amdgpu_device *adev,
  1285. bool enable)
  1286. {
  1287. uint32_t data, def;
  1288. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
  1289. /* 1-not override: enable sdma0 mem light sleep */
  1290. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL));
  1291. data |= SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
  1292. if (def != data)
  1293. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL), data);
  1294. /* 1-not override: enable sdma1 mem light sleep */
  1295. if (adev->asic_type == CHIP_VEGA10) {
  1296. def = data = RREG32(SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_POWER_CNTL));
  1297. data |= SDMA1_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
  1298. if (def != data)
  1299. WREG32(SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_POWER_CNTL), data);
  1300. }
  1301. } else {
  1302. /* 0-override:disable sdma0 mem light sleep */
  1303. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL));
  1304. data &= ~SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
  1305. if (def != data)
  1306. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL), data);
  1307. /* 0-override:disable sdma1 mem light sleep */
  1308. if (adev->asic_type == CHIP_VEGA10) {
  1309. def = data = RREG32(SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_POWER_CNTL));
  1310. data &= ~SDMA1_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
  1311. if (def != data)
  1312. WREG32(SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_POWER_CNTL), data);
  1313. }
  1314. }
  1315. }
  1316. static int sdma_v4_0_set_clockgating_state(void *handle,
  1317. enum amd_clockgating_state state)
  1318. {
  1319. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1320. if (amdgpu_sriov_vf(adev))
  1321. return 0;
  1322. switch (adev->asic_type) {
  1323. case CHIP_VEGA10:
  1324. case CHIP_RAVEN:
  1325. sdma_v4_0_update_medium_grain_clock_gating(adev,
  1326. state == AMD_CG_STATE_GATE ? true : false);
  1327. sdma_v4_0_update_medium_grain_light_sleep(adev,
  1328. state == AMD_CG_STATE_GATE ? true : false);
  1329. break;
  1330. default:
  1331. break;
  1332. }
  1333. return 0;
  1334. }
  1335. static int sdma_v4_0_set_powergating_state(void *handle,
  1336. enum amd_powergating_state state)
  1337. {
  1338. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1339. switch (adev->asic_type) {
  1340. case CHIP_RAVEN:
  1341. sdma_v4_1_update_power_gating(adev,
  1342. state == AMD_PG_STATE_GATE ? true : false);
  1343. break;
  1344. default:
  1345. break;
  1346. }
  1347. return 0;
  1348. }
  1349. static void sdma_v4_0_get_clockgating_state(void *handle, u32 *flags)
  1350. {
  1351. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1352. int data;
  1353. if (amdgpu_sriov_vf(adev))
  1354. *flags = 0;
  1355. /* AMD_CG_SUPPORT_SDMA_MGCG */
  1356. data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CLK_CTRL));
  1357. if (!(data & SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK))
  1358. *flags |= AMD_CG_SUPPORT_SDMA_MGCG;
  1359. /* AMD_CG_SUPPORT_SDMA_LS */
  1360. data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL));
  1361. if (data & SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK)
  1362. *flags |= AMD_CG_SUPPORT_SDMA_LS;
  1363. }
  1364. const struct amd_ip_funcs sdma_v4_0_ip_funcs = {
  1365. .name = "sdma_v4_0",
  1366. .early_init = sdma_v4_0_early_init,
  1367. .late_init = NULL,
  1368. .sw_init = sdma_v4_0_sw_init,
  1369. .sw_fini = sdma_v4_0_sw_fini,
  1370. .hw_init = sdma_v4_0_hw_init,
  1371. .hw_fini = sdma_v4_0_hw_fini,
  1372. .suspend = sdma_v4_0_suspend,
  1373. .resume = sdma_v4_0_resume,
  1374. .is_idle = sdma_v4_0_is_idle,
  1375. .wait_for_idle = sdma_v4_0_wait_for_idle,
  1376. .soft_reset = sdma_v4_0_soft_reset,
  1377. .set_clockgating_state = sdma_v4_0_set_clockgating_state,
  1378. .set_powergating_state = sdma_v4_0_set_powergating_state,
  1379. .get_clockgating_state = sdma_v4_0_get_clockgating_state,
  1380. };
  1381. static const struct amdgpu_ring_funcs sdma_v4_0_ring_funcs = {
  1382. .type = AMDGPU_RING_TYPE_SDMA,
  1383. .align_mask = 0xf,
  1384. .nop = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP),
  1385. .support_64bit_ptrs = true,
  1386. .vmhub = AMDGPU_MMHUB,
  1387. .get_rptr = sdma_v4_0_ring_get_rptr,
  1388. .get_wptr = sdma_v4_0_ring_get_wptr,
  1389. .set_wptr = sdma_v4_0_ring_set_wptr,
  1390. .emit_frame_size =
  1391. 6 + /* sdma_v4_0_ring_emit_hdp_flush */
  1392. 3 + /* sdma_v4_0_ring_emit_hdp_invalidate */
  1393. 6 + /* sdma_v4_0_ring_emit_pipeline_sync */
  1394. 18 + /* sdma_v4_0_ring_emit_vm_flush */
  1395. 10 + 10 + 10, /* sdma_v4_0_ring_emit_fence x3 for user fence, vm fence */
  1396. .emit_ib_size = 7 + 6, /* sdma_v4_0_ring_emit_ib */
  1397. .emit_ib = sdma_v4_0_ring_emit_ib,
  1398. .emit_fence = sdma_v4_0_ring_emit_fence,
  1399. .emit_pipeline_sync = sdma_v4_0_ring_emit_pipeline_sync,
  1400. .emit_vm_flush = sdma_v4_0_ring_emit_vm_flush,
  1401. .emit_hdp_flush = sdma_v4_0_ring_emit_hdp_flush,
  1402. .emit_hdp_invalidate = sdma_v4_0_ring_emit_hdp_invalidate,
  1403. .test_ring = sdma_v4_0_ring_test_ring,
  1404. .test_ib = sdma_v4_0_ring_test_ib,
  1405. .insert_nop = sdma_v4_0_ring_insert_nop,
  1406. .pad_ib = sdma_v4_0_ring_pad_ib,
  1407. };
  1408. static void sdma_v4_0_set_ring_funcs(struct amdgpu_device *adev)
  1409. {
  1410. int i;
  1411. for (i = 0; i < adev->sdma.num_instances; i++)
  1412. adev->sdma.instance[i].ring.funcs = &sdma_v4_0_ring_funcs;
  1413. }
  1414. static const struct amdgpu_irq_src_funcs sdma_v4_0_trap_irq_funcs = {
  1415. .set = sdma_v4_0_set_trap_irq_state,
  1416. .process = sdma_v4_0_process_trap_irq,
  1417. };
  1418. static const struct amdgpu_irq_src_funcs sdma_v4_0_illegal_inst_irq_funcs = {
  1419. .process = sdma_v4_0_process_illegal_inst_irq,
  1420. };
  1421. static void sdma_v4_0_set_irq_funcs(struct amdgpu_device *adev)
  1422. {
  1423. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1424. adev->sdma.trap_irq.funcs = &sdma_v4_0_trap_irq_funcs;
  1425. adev->sdma.illegal_inst_irq.funcs = &sdma_v4_0_illegal_inst_irq_funcs;
  1426. }
  1427. /**
  1428. * sdma_v4_0_emit_copy_buffer - copy buffer using the sDMA engine
  1429. *
  1430. * @ring: amdgpu_ring structure holding ring information
  1431. * @src_offset: src GPU address
  1432. * @dst_offset: dst GPU address
  1433. * @byte_count: number of bytes to xfer
  1434. *
  1435. * Copy GPU buffers using the DMA engine (VEGA10).
  1436. * Used by the amdgpu ttm implementation to move pages if
  1437. * registered as the asic copy callback.
  1438. */
  1439. static void sdma_v4_0_emit_copy_buffer(struct amdgpu_ib *ib,
  1440. uint64_t src_offset,
  1441. uint64_t dst_offset,
  1442. uint32_t byte_count)
  1443. {
  1444. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  1445. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  1446. ib->ptr[ib->length_dw++] = byte_count - 1;
  1447. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1448. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1449. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1450. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1451. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1452. }
  1453. /**
  1454. * sdma_v4_0_emit_fill_buffer - fill buffer using the sDMA engine
  1455. *
  1456. * @ring: amdgpu_ring structure holding ring information
  1457. * @src_data: value to write to buffer
  1458. * @dst_offset: dst GPU address
  1459. * @byte_count: number of bytes to xfer
  1460. *
  1461. * Fill GPU buffers using the DMA engine (VEGA10).
  1462. */
  1463. static void sdma_v4_0_emit_fill_buffer(struct amdgpu_ib *ib,
  1464. uint32_t src_data,
  1465. uint64_t dst_offset,
  1466. uint32_t byte_count)
  1467. {
  1468. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL);
  1469. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1470. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1471. ib->ptr[ib->length_dw++] = src_data;
  1472. ib->ptr[ib->length_dw++] = byte_count - 1;
  1473. }
  1474. static const struct amdgpu_buffer_funcs sdma_v4_0_buffer_funcs = {
  1475. .copy_max_bytes = 0x400000,
  1476. .copy_num_dw = 7,
  1477. .emit_copy_buffer = sdma_v4_0_emit_copy_buffer,
  1478. .fill_max_bytes = 0x400000,
  1479. .fill_num_dw = 5,
  1480. .emit_fill_buffer = sdma_v4_0_emit_fill_buffer,
  1481. };
  1482. static void sdma_v4_0_set_buffer_funcs(struct amdgpu_device *adev)
  1483. {
  1484. if (adev->mman.buffer_funcs == NULL) {
  1485. adev->mman.buffer_funcs = &sdma_v4_0_buffer_funcs;
  1486. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  1487. }
  1488. }
  1489. static const struct amdgpu_vm_pte_funcs sdma_v4_0_vm_pte_funcs = {
  1490. .copy_pte = sdma_v4_0_vm_copy_pte,
  1491. .write_pte = sdma_v4_0_vm_write_pte,
  1492. .set_pte_pde = sdma_v4_0_vm_set_pte_pde,
  1493. };
  1494. static void sdma_v4_0_set_vm_pte_funcs(struct amdgpu_device *adev)
  1495. {
  1496. unsigned i;
  1497. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1498. adev->vm_manager.vm_pte_funcs = &sdma_v4_0_vm_pte_funcs;
  1499. for (i = 0; i < adev->sdma.num_instances; i++)
  1500. adev->vm_manager.vm_pte_rings[i] =
  1501. &adev->sdma.instance[i].ring;
  1502. adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
  1503. }
  1504. }
  1505. const struct amdgpu_ip_block_version sdma_v4_0_ip_block = {
  1506. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1507. .major = 4,
  1508. .minor = 0,
  1509. .rev = 0,
  1510. .funcs = &sdma_v4_0_ip_funcs,
  1511. };