gmc_v7_0.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "cikd.h"
  27. #include "cik.h"
  28. #include "gmc_v7_0.h"
  29. #include "amdgpu_ucode.h"
  30. #include "bif/bif_4_1_d.h"
  31. #include "bif/bif_4_1_sh_mask.h"
  32. #include "gmc/gmc_7_1_d.h"
  33. #include "gmc/gmc_7_1_sh_mask.h"
  34. #include "oss/oss_2_0_d.h"
  35. #include "oss/oss_2_0_sh_mask.h"
  36. #include "dce/dce_8_0_d.h"
  37. #include "dce/dce_8_0_sh_mask.h"
  38. #include "amdgpu_atombios.h"
  39. static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev);
  40. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  41. static int gmc_v7_0_wait_for_idle(void *handle);
  42. MODULE_FIRMWARE("radeon/bonaire_mc.bin");
  43. MODULE_FIRMWARE("radeon/hawaii_mc.bin");
  44. MODULE_FIRMWARE("amdgpu/topaz_mc.bin");
  45. static const u32 golden_settings_iceland_a11[] =
  46. {
  47. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  48. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  49. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  50. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  51. };
  52. static const u32 iceland_mgcg_cgcg_init[] =
  53. {
  54. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  55. };
  56. static void gmc_v7_0_init_golden_registers(struct amdgpu_device *adev)
  57. {
  58. switch (adev->asic_type) {
  59. case CHIP_TOPAZ:
  60. amdgpu_program_register_sequence(adev,
  61. iceland_mgcg_cgcg_init,
  62. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  63. amdgpu_program_register_sequence(adev,
  64. golden_settings_iceland_a11,
  65. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  66. break;
  67. default:
  68. break;
  69. }
  70. }
  71. static void gmc_v7_0_mc_stop(struct amdgpu_device *adev)
  72. {
  73. u32 blackout;
  74. gmc_v7_0_wait_for_idle((void *)adev);
  75. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  76. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  77. /* Block CPU access */
  78. WREG32(mmBIF_FB_EN, 0);
  79. /* blackout the MC */
  80. blackout = REG_SET_FIELD(blackout,
  81. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  82. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  83. }
  84. /* wait for the MC to settle */
  85. udelay(100);
  86. }
  87. static void gmc_v7_0_mc_resume(struct amdgpu_device *adev)
  88. {
  89. u32 tmp;
  90. /* unblackout the MC */
  91. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  92. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  93. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  94. /* allow CPU access */
  95. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  96. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  97. WREG32(mmBIF_FB_EN, tmp);
  98. }
  99. /**
  100. * gmc_v7_0_init_microcode - load ucode images from disk
  101. *
  102. * @adev: amdgpu_device pointer
  103. *
  104. * Use the firmware interface to load the ucode images into
  105. * the driver (not loaded into hw).
  106. * Returns 0 on success, error on failure.
  107. */
  108. static int gmc_v7_0_init_microcode(struct amdgpu_device *adev)
  109. {
  110. const char *chip_name;
  111. char fw_name[30];
  112. int err;
  113. DRM_DEBUG("\n");
  114. switch (adev->asic_type) {
  115. case CHIP_BONAIRE:
  116. chip_name = "bonaire";
  117. break;
  118. case CHIP_HAWAII:
  119. chip_name = "hawaii";
  120. break;
  121. case CHIP_TOPAZ:
  122. chip_name = "topaz";
  123. break;
  124. case CHIP_KAVERI:
  125. case CHIP_KABINI:
  126. case CHIP_MULLINS:
  127. return 0;
  128. default: BUG();
  129. }
  130. if (adev->asic_type == CHIP_TOPAZ)
  131. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  132. else
  133. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  134. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  135. if (err)
  136. goto out;
  137. err = amdgpu_ucode_validate(adev->mc.fw);
  138. out:
  139. if (err) {
  140. pr_err("cik_mc: Failed to load firmware \"%s\"\n", fw_name);
  141. release_firmware(adev->mc.fw);
  142. adev->mc.fw = NULL;
  143. }
  144. return err;
  145. }
  146. /**
  147. * gmc_v7_0_mc_load_microcode - load MC ucode into the hw
  148. *
  149. * @adev: amdgpu_device pointer
  150. *
  151. * Load the GDDR MC ucode into the hw (CIK).
  152. * Returns 0 on success, error on failure.
  153. */
  154. static int gmc_v7_0_mc_load_microcode(struct amdgpu_device *adev)
  155. {
  156. const struct mc_firmware_header_v1_0 *hdr;
  157. const __le32 *fw_data = NULL;
  158. const __le32 *io_mc_regs = NULL;
  159. u32 running;
  160. int i, ucode_size, regs_size;
  161. if (!adev->mc.fw)
  162. return -EINVAL;
  163. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  164. amdgpu_ucode_print_mc_hdr(&hdr->header);
  165. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  166. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  167. io_mc_regs = (const __le32 *)
  168. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  169. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  170. fw_data = (const __le32 *)
  171. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  172. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  173. if (running == 0) {
  174. /* reset the engine and set to writable */
  175. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  176. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  177. /* load mc io regs */
  178. for (i = 0; i < regs_size; i++) {
  179. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  180. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  181. }
  182. /* load the MC ucode */
  183. for (i = 0; i < ucode_size; i++)
  184. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  185. /* put the engine back into the active state */
  186. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  187. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  188. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  189. /* wait for training to complete */
  190. for (i = 0; i < adev->usec_timeout; i++) {
  191. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  192. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  193. break;
  194. udelay(1);
  195. }
  196. for (i = 0; i < adev->usec_timeout; i++) {
  197. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  198. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  199. break;
  200. udelay(1);
  201. }
  202. }
  203. return 0;
  204. }
  205. static void gmc_v7_0_vram_gtt_location(struct amdgpu_device *adev,
  206. struct amdgpu_mc *mc)
  207. {
  208. u64 base = RREG32(mmMC_VM_FB_LOCATION) & 0xFFFF;
  209. base <<= 24;
  210. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  211. /* leave room for at least 1024M GTT */
  212. dev_warn(adev->dev, "limiting VRAM\n");
  213. mc->real_vram_size = 0xFFC0000000ULL;
  214. mc->mc_vram_size = 0xFFC0000000ULL;
  215. }
  216. amdgpu_vram_location(adev, &adev->mc, base);
  217. amdgpu_gart_location(adev, mc);
  218. }
  219. /**
  220. * gmc_v7_0_mc_program - program the GPU memory controller
  221. *
  222. * @adev: amdgpu_device pointer
  223. *
  224. * Set the location of vram, gart, and AGP in the GPU's
  225. * physical address space (CIK).
  226. */
  227. static void gmc_v7_0_mc_program(struct amdgpu_device *adev)
  228. {
  229. u32 tmp;
  230. int i, j;
  231. /* Initialize HDP */
  232. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  233. WREG32((0xb05 + j), 0x00000000);
  234. WREG32((0xb06 + j), 0x00000000);
  235. WREG32((0xb07 + j), 0x00000000);
  236. WREG32((0xb08 + j), 0x00000000);
  237. WREG32((0xb09 + j), 0x00000000);
  238. }
  239. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  240. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  241. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  242. }
  243. if (adev->mode_info.num_crtc) {
  244. /* Lockout access through VGA aperture*/
  245. tmp = RREG32(mmVGA_HDP_CONTROL);
  246. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  247. WREG32(mmVGA_HDP_CONTROL, tmp);
  248. /* disable VGA render */
  249. tmp = RREG32(mmVGA_RENDER_CONTROL);
  250. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  251. WREG32(mmVGA_RENDER_CONTROL, tmp);
  252. }
  253. /* Update configuration */
  254. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  255. adev->mc.vram_start >> 12);
  256. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  257. adev->mc.vram_end >> 12);
  258. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  259. adev->vram_scratch.gpu_addr >> 12);
  260. WREG32(mmMC_VM_AGP_BASE, 0);
  261. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  262. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  263. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  264. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  265. }
  266. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  267. tmp = RREG32(mmHDP_MISC_CNTL);
  268. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  269. WREG32(mmHDP_MISC_CNTL, tmp);
  270. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  271. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  272. }
  273. /**
  274. * gmc_v7_0_mc_init - initialize the memory controller driver params
  275. *
  276. * @adev: amdgpu_device pointer
  277. *
  278. * Look up the amount of vram, vram width, and decide how to place
  279. * vram and gart within the GPU's physical address space (CIK).
  280. * Returns 0 for success.
  281. */
  282. static int gmc_v7_0_mc_init(struct amdgpu_device *adev)
  283. {
  284. adev->mc.vram_width = amdgpu_atombios_get_vram_width(adev);
  285. if (!adev->mc.vram_width) {
  286. u32 tmp;
  287. int chansize, numchan;
  288. /* Get VRAM informations */
  289. tmp = RREG32(mmMC_ARB_RAMCFG);
  290. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  291. chansize = 64;
  292. } else {
  293. chansize = 32;
  294. }
  295. tmp = RREG32(mmMC_SHARED_CHMAP);
  296. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  297. case 0:
  298. default:
  299. numchan = 1;
  300. break;
  301. case 1:
  302. numchan = 2;
  303. break;
  304. case 2:
  305. numchan = 4;
  306. break;
  307. case 3:
  308. numchan = 8;
  309. break;
  310. case 4:
  311. numchan = 3;
  312. break;
  313. case 5:
  314. numchan = 6;
  315. break;
  316. case 6:
  317. numchan = 10;
  318. break;
  319. case 7:
  320. numchan = 12;
  321. break;
  322. case 8:
  323. numchan = 16;
  324. break;
  325. }
  326. adev->mc.vram_width = numchan * chansize;
  327. }
  328. /* Could aper size report 0 ? */
  329. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  330. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  331. /* size in MB on si */
  332. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  333. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  334. #ifdef CONFIG_X86_64
  335. if (adev->flags & AMD_IS_APU) {
  336. adev->mc.aper_base = ((u64)RREG32(mmMC_VM_FB_OFFSET)) << 22;
  337. adev->mc.aper_size = adev->mc.real_vram_size;
  338. }
  339. #endif
  340. /* In case the PCI BAR is larger than the actual amount of vram */
  341. adev->mc.visible_vram_size = adev->mc.aper_size;
  342. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  343. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  344. amdgpu_gart_set_defaults(adev);
  345. gmc_v7_0_vram_gtt_location(adev, &adev->mc);
  346. return 0;
  347. }
  348. /*
  349. * GART
  350. * VMID 0 is the physical GPU addresses as used by the kernel.
  351. * VMIDs 1-15 are used for userspace clients and are handled
  352. * by the amdgpu vm/hsa code.
  353. */
  354. /**
  355. * gmc_v7_0_gart_flush_gpu_tlb - gart tlb flush callback
  356. *
  357. * @adev: amdgpu_device pointer
  358. * @vmid: vm instance to flush
  359. *
  360. * Flush the TLB for the requested page table (CIK).
  361. */
  362. static void gmc_v7_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  363. uint32_t vmid)
  364. {
  365. /* flush hdp cache */
  366. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  367. /* bits 0-15 are the VM contexts0-15 */
  368. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  369. }
  370. /**
  371. * gmc_v7_0_gart_set_pte_pde - update the page tables using MMIO
  372. *
  373. * @adev: amdgpu_device pointer
  374. * @cpu_pt_addr: cpu address of the page table
  375. * @gpu_page_idx: entry in the page table to update
  376. * @addr: dst addr to write into pte/pde
  377. * @flags: access flags
  378. *
  379. * Update the page tables using the CPU.
  380. */
  381. static int gmc_v7_0_gart_set_pte_pde(struct amdgpu_device *adev,
  382. void *cpu_pt_addr,
  383. uint32_t gpu_page_idx,
  384. uint64_t addr,
  385. uint64_t flags)
  386. {
  387. void __iomem *ptr = (void *)cpu_pt_addr;
  388. uint64_t value;
  389. value = addr & 0xFFFFFFFFFFFFF000ULL;
  390. value |= flags;
  391. writeq(value, ptr + (gpu_page_idx * 8));
  392. return 0;
  393. }
  394. static uint64_t gmc_v7_0_get_vm_pte_flags(struct amdgpu_device *adev,
  395. uint32_t flags)
  396. {
  397. uint64_t pte_flag = 0;
  398. if (flags & AMDGPU_VM_PAGE_READABLE)
  399. pte_flag |= AMDGPU_PTE_READABLE;
  400. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  401. pte_flag |= AMDGPU_PTE_WRITEABLE;
  402. if (flags & AMDGPU_VM_PAGE_PRT)
  403. pte_flag |= AMDGPU_PTE_PRT;
  404. return pte_flag;
  405. }
  406. static uint64_t gmc_v7_0_get_vm_pde(struct amdgpu_device *adev, uint64_t addr)
  407. {
  408. BUG_ON(addr & 0xFFFFFF0000000FFFULL);
  409. return addr;
  410. }
  411. /**
  412. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  413. *
  414. * @adev: amdgpu_device pointer
  415. * @value: true redirects VM faults to the default page
  416. */
  417. static void gmc_v7_0_set_fault_enable_default(struct amdgpu_device *adev,
  418. bool value)
  419. {
  420. u32 tmp;
  421. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  422. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  423. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  424. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  425. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  426. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  427. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  428. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  429. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  430. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  431. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  432. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  433. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  434. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  435. }
  436. /**
  437. * gmc_v7_0_set_prt - set PRT VM fault
  438. *
  439. * @adev: amdgpu_device pointer
  440. * @enable: enable/disable VM fault handling for PRT
  441. */
  442. static void gmc_v7_0_set_prt(struct amdgpu_device *adev, bool enable)
  443. {
  444. uint32_t tmp;
  445. if (enable && !adev->mc.prt_warning) {
  446. dev_warn(adev->dev, "Disabling VM faults because of PRT request!\n");
  447. adev->mc.prt_warning = true;
  448. }
  449. tmp = RREG32(mmVM_PRT_CNTL);
  450. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  451. CB_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  452. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  453. CB_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  454. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  455. TC_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  456. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  457. TC_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  458. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  459. L2_CACHE_STORE_INVALID_ENTRIES, enable);
  460. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  461. L1_TLB_STORE_INVALID_ENTRIES, enable);
  462. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  463. MASK_PDE0_FAULT, enable);
  464. WREG32(mmVM_PRT_CNTL, tmp);
  465. if (enable) {
  466. uint32_t low = AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT;
  467. uint32_t high = adev->vm_manager.max_pfn;
  468. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, low);
  469. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, low);
  470. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, low);
  471. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, low);
  472. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, high);
  473. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, high);
  474. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, high);
  475. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, high);
  476. } else {
  477. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, 0xfffffff);
  478. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, 0xfffffff);
  479. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, 0xfffffff);
  480. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, 0xfffffff);
  481. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, 0x0);
  482. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, 0x0);
  483. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, 0x0);
  484. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, 0x0);
  485. }
  486. }
  487. /**
  488. * gmc_v7_0_gart_enable - gart enable
  489. *
  490. * @adev: amdgpu_device pointer
  491. *
  492. * This sets up the TLBs, programs the page tables for VMID0,
  493. * sets up the hw for VMIDs 1-15 which are allocated on
  494. * demand, and sets up the global locations for the LDS, GDS,
  495. * and GPUVM for FSA64 clients (CIK).
  496. * Returns 0 for success, errors for failure.
  497. */
  498. static int gmc_v7_0_gart_enable(struct amdgpu_device *adev)
  499. {
  500. int r, i;
  501. u32 tmp;
  502. if (adev->gart.robj == NULL) {
  503. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  504. return -EINVAL;
  505. }
  506. r = amdgpu_gart_table_vram_pin(adev);
  507. if (r)
  508. return r;
  509. /* Setup TLB control */
  510. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  511. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  512. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  513. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  514. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  515. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  516. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  517. /* Setup L2 cache */
  518. tmp = RREG32(mmVM_L2_CNTL);
  519. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  520. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  521. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  522. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  523. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  524. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  525. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  526. WREG32(mmVM_L2_CNTL, tmp);
  527. tmp = REG_SET_FIELD(0, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  528. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  529. WREG32(mmVM_L2_CNTL2, tmp);
  530. tmp = RREG32(mmVM_L2_CNTL3);
  531. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  532. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 4);
  533. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, 4);
  534. WREG32(mmVM_L2_CNTL3, tmp);
  535. /* setup context0 */
  536. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gart_start >> 12);
  537. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gart_end >> 12);
  538. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  539. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  540. (u32)(adev->dummy_page.addr >> 12));
  541. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  542. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  543. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  544. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  545. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  546. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  547. WREG32(0x575, 0);
  548. WREG32(0x576, 0);
  549. WREG32(0x577, 0);
  550. /* empty context1-15 */
  551. /* FIXME start with 4G, once using 2 level pt switch to full
  552. * vm size space
  553. */
  554. /* set vm size, must be a multiple of 4 */
  555. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  556. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  557. for (i = 1; i < 16; i++) {
  558. if (i < 8)
  559. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  560. adev->gart.table_addr >> 12);
  561. else
  562. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  563. adev->gart.table_addr >> 12);
  564. }
  565. /* enable context1-15 */
  566. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  567. (u32)(adev->dummy_page.addr >> 12));
  568. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  569. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  570. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  571. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  572. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  573. adev->vm_manager.block_size - 9);
  574. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  575. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  576. gmc_v7_0_set_fault_enable_default(adev, false);
  577. else
  578. gmc_v7_0_set_fault_enable_default(adev, true);
  579. if (adev->asic_type == CHIP_KAVERI) {
  580. tmp = RREG32(mmCHUB_CONTROL);
  581. tmp &= ~BYPASS_VM;
  582. WREG32(mmCHUB_CONTROL, tmp);
  583. }
  584. gmc_v7_0_gart_flush_gpu_tlb(adev, 0);
  585. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  586. (unsigned)(adev->mc.gart_size >> 20),
  587. (unsigned long long)adev->gart.table_addr);
  588. adev->gart.ready = true;
  589. return 0;
  590. }
  591. static int gmc_v7_0_gart_init(struct amdgpu_device *adev)
  592. {
  593. int r;
  594. if (adev->gart.robj) {
  595. WARN(1, "R600 PCIE GART already initialized\n");
  596. return 0;
  597. }
  598. /* Initialize common gart structure */
  599. r = amdgpu_gart_init(adev);
  600. if (r)
  601. return r;
  602. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  603. adev->gart.gart_pte_flags = 0;
  604. return amdgpu_gart_table_vram_alloc(adev);
  605. }
  606. /**
  607. * gmc_v7_0_gart_disable - gart disable
  608. *
  609. * @adev: amdgpu_device pointer
  610. *
  611. * This disables all VM page table (CIK).
  612. */
  613. static void gmc_v7_0_gart_disable(struct amdgpu_device *adev)
  614. {
  615. u32 tmp;
  616. /* Disable all tables */
  617. WREG32(mmVM_CONTEXT0_CNTL, 0);
  618. WREG32(mmVM_CONTEXT1_CNTL, 0);
  619. /* Setup TLB control */
  620. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  621. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  622. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  623. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  624. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  625. /* Setup L2 cache */
  626. tmp = RREG32(mmVM_L2_CNTL);
  627. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  628. WREG32(mmVM_L2_CNTL, tmp);
  629. WREG32(mmVM_L2_CNTL2, 0);
  630. amdgpu_gart_table_vram_unpin(adev);
  631. }
  632. /**
  633. * gmc_v7_0_gart_fini - vm fini callback
  634. *
  635. * @adev: amdgpu_device pointer
  636. *
  637. * Tears down the driver GART/VM setup (CIK).
  638. */
  639. static void gmc_v7_0_gart_fini(struct amdgpu_device *adev)
  640. {
  641. amdgpu_gart_table_vram_free(adev);
  642. amdgpu_gart_fini(adev);
  643. }
  644. /**
  645. * gmc_v7_0_vm_decode_fault - print human readable fault info
  646. *
  647. * @adev: amdgpu_device pointer
  648. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  649. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  650. *
  651. * Print human readable fault information (CIK).
  652. */
  653. static void gmc_v7_0_vm_decode_fault(struct amdgpu_device *adev,
  654. u32 status, u32 addr, u32 mc_client)
  655. {
  656. u32 mc_id;
  657. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  658. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  659. PROTECTIONS);
  660. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  661. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  662. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  663. MEMORY_CLIENT_ID);
  664. dev_err(adev->dev, "VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  665. protections, vmid, addr,
  666. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  667. MEMORY_CLIENT_RW) ?
  668. "write" : "read", block, mc_client, mc_id);
  669. }
  670. static const u32 mc_cg_registers[] = {
  671. mmMC_HUB_MISC_HUB_CG,
  672. mmMC_HUB_MISC_SIP_CG,
  673. mmMC_HUB_MISC_VM_CG,
  674. mmMC_XPB_CLK_GAT,
  675. mmATC_MISC_CG,
  676. mmMC_CITF_MISC_WR_CG,
  677. mmMC_CITF_MISC_RD_CG,
  678. mmMC_CITF_MISC_VM_CG,
  679. mmVM_L2_CG,
  680. };
  681. static const u32 mc_cg_ls_en[] = {
  682. MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK,
  683. MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK,
  684. MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  685. MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK,
  686. ATC_MISC_CG__MEM_LS_ENABLE_MASK,
  687. MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK,
  688. MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK,
  689. MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  690. VM_L2_CG__MEM_LS_ENABLE_MASK,
  691. };
  692. static const u32 mc_cg_en[] = {
  693. MC_HUB_MISC_HUB_CG__ENABLE_MASK,
  694. MC_HUB_MISC_SIP_CG__ENABLE_MASK,
  695. MC_HUB_MISC_VM_CG__ENABLE_MASK,
  696. MC_XPB_CLK_GAT__ENABLE_MASK,
  697. ATC_MISC_CG__ENABLE_MASK,
  698. MC_CITF_MISC_WR_CG__ENABLE_MASK,
  699. MC_CITF_MISC_RD_CG__ENABLE_MASK,
  700. MC_CITF_MISC_VM_CG__ENABLE_MASK,
  701. VM_L2_CG__ENABLE_MASK,
  702. };
  703. static void gmc_v7_0_enable_mc_ls(struct amdgpu_device *adev,
  704. bool enable)
  705. {
  706. int i;
  707. u32 orig, data;
  708. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  709. orig = data = RREG32(mc_cg_registers[i]);
  710. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS))
  711. data |= mc_cg_ls_en[i];
  712. else
  713. data &= ~mc_cg_ls_en[i];
  714. if (data != orig)
  715. WREG32(mc_cg_registers[i], data);
  716. }
  717. }
  718. static void gmc_v7_0_enable_mc_mgcg(struct amdgpu_device *adev,
  719. bool enable)
  720. {
  721. int i;
  722. u32 orig, data;
  723. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  724. orig = data = RREG32(mc_cg_registers[i]);
  725. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG))
  726. data |= mc_cg_en[i];
  727. else
  728. data &= ~mc_cg_en[i];
  729. if (data != orig)
  730. WREG32(mc_cg_registers[i], data);
  731. }
  732. }
  733. static void gmc_v7_0_enable_bif_mgls(struct amdgpu_device *adev,
  734. bool enable)
  735. {
  736. u32 orig, data;
  737. orig = data = RREG32_PCIE(ixPCIE_CNTL2);
  738. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS)) {
  739. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 1);
  740. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 1);
  741. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 1);
  742. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 1);
  743. } else {
  744. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 0);
  745. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 0);
  746. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 0);
  747. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 0);
  748. }
  749. if (orig != data)
  750. WREG32_PCIE(ixPCIE_CNTL2, data);
  751. }
  752. static void gmc_v7_0_enable_hdp_mgcg(struct amdgpu_device *adev,
  753. bool enable)
  754. {
  755. u32 orig, data;
  756. orig = data = RREG32(mmHDP_HOST_PATH_CNTL);
  757. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  758. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 0);
  759. else
  760. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 1);
  761. if (orig != data)
  762. WREG32(mmHDP_HOST_PATH_CNTL, data);
  763. }
  764. static void gmc_v7_0_enable_hdp_ls(struct amdgpu_device *adev,
  765. bool enable)
  766. {
  767. u32 orig, data;
  768. orig = data = RREG32(mmHDP_MEM_POWER_LS);
  769. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  770. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 1);
  771. else
  772. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 0);
  773. if (orig != data)
  774. WREG32(mmHDP_MEM_POWER_LS, data);
  775. }
  776. static int gmc_v7_0_convert_vram_type(int mc_seq_vram_type)
  777. {
  778. switch (mc_seq_vram_type) {
  779. case MC_SEQ_MISC0__MT__GDDR1:
  780. return AMDGPU_VRAM_TYPE_GDDR1;
  781. case MC_SEQ_MISC0__MT__DDR2:
  782. return AMDGPU_VRAM_TYPE_DDR2;
  783. case MC_SEQ_MISC0__MT__GDDR3:
  784. return AMDGPU_VRAM_TYPE_GDDR3;
  785. case MC_SEQ_MISC0__MT__GDDR4:
  786. return AMDGPU_VRAM_TYPE_GDDR4;
  787. case MC_SEQ_MISC0__MT__GDDR5:
  788. return AMDGPU_VRAM_TYPE_GDDR5;
  789. case MC_SEQ_MISC0__MT__HBM:
  790. return AMDGPU_VRAM_TYPE_HBM;
  791. case MC_SEQ_MISC0__MT__DDR3:
  792. return AMDGPU_VRAM_TYPE_DDR3;
  793. default:
  794. return AMDGPU_VRAM_TYPE_UNKNOWN;
  795. }
  796. }
  797. static int gmc_v7_0_early_init(void *handle)
  798. {
  799. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  800. gmc_v7_0_set_gart_funcs(adev);
  801. gmc_v7_0_set_irq_funcs(adev);
  802. adev->mc.shared_aperture_start = 0x2000000000000000ULL;
  803. adev->mc.shared_aperture_end =
  804. adev->mc.shared_aperture_start + (4ULL << 30) - 1;
  805. adev->mc.private_aperture_start =
  806. adev->mc.shared_aperture_end + 1;
  807. adev->mc.private_aperture_end =
  808. adev->mc.private_aperture_start + (4ULL << 30) - 1;
  809. return 0;
  810. }
  811. static int gmc_v7_0_late_init(void *handle)
  812. {
  813. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  814. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  815. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  816. else
  817. return 0;
  818. }
  819. static int gmc_v7_0_sw_init(void *handle)
  820. {
  821. int r;
  822. int dma_bits;
  823. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  824. if (adev->flags & AMD_IS_APU) {
  825. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  826. } else {
  827. u32 tmp = RREG32(mmMC_SEQ_MISC0);
  828. tmp &= MC_SEQ_MISC0__MT__MASK;
  829. adev->mc.vram_type = gmc_v7_0_convert_vram_type(tmp);
  830. }
  831. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 146, &adev->mc.vm_fault);
  832. if (r)
  833. return r;
  834. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 147, &adev->mc.vm_fault);
  835. if (r)
  836. return r;
  837. /* Adjust VM size here.
  838. * Currently set to 4GB ((1 << 20) 4k pages).
  839. * Max GPUVM size for cayman and SI is 40 bits.
  840. */
  841. amdgpu_vm_adjust_size(adev, 64);
  842. adev->vm_manager.max_pfn = adev->vm_manager.vm_size << 18;
  843. /* Set the internal MC address mask
  844. * This is the max address of the GPU's
  845. * internal address space.
  846. */
  847. adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  848. adev->mc.stolen_size = 256 * 1024;
  849. /* set DMA mask + need_dma32 flags.
  850. * PCIE - can handle 40-bits.
  851. * IGP - can handle 40-bits
  852. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  853. */
  854. adev->need_dma32 = false;
  855. dma_bits = adev->need_dma32 ? 32 : 40;
  856. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  857. if (r) {
  858. adev->need_dma32 = true;
  859. dma_bits = 32;
  860. pr_warn("amdgpu: No suitable DMA available\n");
  861. }
  862. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  863. if (r) {
  864. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  865. pr_warn("amdgpu: No coherent DMA available\n");
  866. }
  867. r = gmc_v7_0_init_microcode(adev);
  868. if (r) {
  869. DRM_ERROR("Failed to load mc firmware!\n");
  870. return r;
  871. }
  872. r = gmc_v7_0_mc_init(adev);
  873. if (r)
  874. return r;
  875. /* Memory manager */
  876. r = amdgpu_bo_init(adev);
  877. if (r)
  878. return r;
  879. r = gmc_v7_0_gart_init(adev);
  880. if (r)
  881. return r;
  882. /*
  883. * number of VMs
  884. * VMID 0 is reserved for System
  885. * amdgpu graphics/compute will use VMIDs 1-7
  886. * amdkfd will use VMIDs 8-15
  887. */
  888. adev->vm_manager.id_mgr[0].num_ids = AMDGPU_NUM_OF_VMIDS;
  889. adev->vm_manager.num_level = 1;
  890. amdgpu_vm_manager_init(adev);
  891. /* base offset of vram pages */
  892. if (adev->flags & AMD_IS_APU) {
  893. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  894. tmp <<= 22;
  895. adev->vm_manager.vram_base_offset = tmp;
  896. } else {
  897. adev->vm_manager.vram_base_offset = 0;
  898. }
  899. return 0;
  900. }
  901. static int gmc_v7_0_sw_fini(void *handle)
  902. {
  903. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  904. amdgpu_vm_manager_fini(adev);
  905. gmc_v7_0_gart_fini(adev);
  906. amdgpu_gem_force_release(adev);
  907. amdgpu_bo_fini(adev);
  908. return 0;
  909. }
  910. static int gmc_v7_0_hw_init(void *handle)
  911. {
  912. int r;
  913. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  914. gmc_v7_0_init_golden_registers(adev);
  915. gmc_v7_0_mc_program(adev);
  916. if (!(adev->flags & AMD_IS_APU)) {
  917. r = gmc_v7_0_mc_load_microcode(adev);
  918. if (r) {
  919. DRM_ERROR("Failed to load MC firmware!\n");
  920. return r;
  921. }
  922. }
  923. r = gmc_v7_0_gart_enable(adev);
  924. if (r)
  925. return r;
  926. return r;
  927. }
  928. static int gmc_v7_0_hw_fini(void *handle)
  929. {
  930. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  931. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  932. gmc_v7_0_gart_disable(adev);
  933. return 0;
  934. }
  935. static int gmc_v7_0_suspend(void *handle)
  936. {
  937. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  938. gmc_v7_0_hw_fini(adev);
  939. return 0;
  940. }
  941. static int gmc_v7_0_resume(void *handle)
  942. {
  943. int r;
  944. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  945. r = gmc_v7_0_hw_init(adev);
  946. if (r)
  947. return r;
  948. amdgpu_vm_reset_all_ids(adev);
  949. return 0;
  950. }
  951. static bool gmc_v7_0_is_idle(void *handle)
  952. {
  953. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  954. u32 tmp = RREG32(mmSRBM_STATUS);
  955. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  956. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  957. return false;
  958. return true;
  959. }
  960. static int gmc_v7_0_wait_for_idle(void *handle)
  961. {
  962. unsigned i;
  963. u32 tmp;
  964. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  965. for (i = 0; i < adev->usec_timeout; i++) {
  966. /* read MC_STATUS */
  967. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  968. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  969. SRBM_STATUS__MCC_BUSY_MASK |
  970. SRBM_STATUS__MCD_BUSY_MASK |
  971. SRBM_STATUS__VMC_BUSY_MASK);
  972. if (!tmp)
  973. return 0;
  974. udelay(1);
  975. }
  976. return -ETIMEDOUT;
  977. }
  978. static int gmc_v7_0_soft_reset(void *handle)
  979. {
  980. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  981. u32 srbm_soft_reset = 0;
  982. u32 tmp = RREG32(mmSRBM_STATUS);
  983. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  984. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  985. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  986. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  987. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  988. if (!(adev->flags & AMD_IS_APU))
  989. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  990. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  991. }
  992. if (srbm_soft_reset) {
  993. gmc_v7_0_mc_stop(adev);
  994. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  995. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  996. }
  997. tmp = RREG32(mmSRBM_SOFT_RESET);
  998. tmp |= srbm_soft_reset;
  999. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1000. WREG32(mmSRBM_SOFT_RESET, tmp);
  1001. tmp = RREG32(mmSRBM_SOFT_RESET);
  1002. udelay(50);
  1003. tmp &= ~srbm_soft_reset;
  1004. WREG32(mmSRBM_SOFT_RESET, tmp);
  1005. tmp = RREG32(mmSRBM_SOFT_RESET);
  1006. /* Wait a little for things to settle down */
  1007. udelay(50);
  1008. gmc_v7_0_mc_resume(adev);
  1009. udelay(50);
  1010. }
  1011. return 0;
  1012. }
  1013. static int gmc_v7_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1014. struct amdgpu_irq_src *src,
  1015. unsigned type,
  1016. enum amdgpu_interrupt_state state)
  1017. {
  1018. u32 tmp;
  1019. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1020. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1021. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1022. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1023. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1024. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1025. switch (state) {
  1026. case AMDGPU_IRQ_STATE_DISABLE:
  1027. /* system context */
  1028. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1029. tmp &= ~bits;
  1030. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1031. /* VMs */
  1032. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1033. tmp &= ~bits;
  1034. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1035. break;
  1036. case AMDGPU_IRQ_STATE_ENABLE:
  1037. /* system context */
  1038. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1039. tmp |= bits;
  1040. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1041. /* VMs */
  1042. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1043. tmp |= bits;
  1044. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1045. break;
  1046. default:
  1047. break;
  1048. }
  1049. return 0;
  1050. }
  1051. static int gmc_v7_0_process_interrupt(struct amdgpu_device *adev,
  1052. struct amdgpu_irq_src *source,
  1053. struct amdgpu_iv_entry *entry)
  1054. {
  1055. u32 addr, status, mc_client;
  1056. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1057. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1058. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1059. /* reset addr and status */
  1060. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1061. if (!addr && !status)
  1062. return 0;
  1063. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1064. gmc_v7_0_set_fault_enable_default(adev, false);
  1065. if (printk_ratelimit()) {
  1066. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1067. entry->src_id, entry->src_data[0]);
  1068. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1069. addr);
  1070. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1071. status);
  1072. gmc_v7_0_vm_decode_fault(adev, status, addr, mc_client);
  1073. }
  1074. return 0;
  1075. }
  1076. static int gmc_v7_0_set_clockgating_state(void *handle,
  1077. enum amd_clockgating_state state)
  1078. {
  1079. bool gate = false;
  1080. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1081. if (state == AMD_CG_STATE_GATE)
  1082. gate = true;
  1083. if (!(adev->flags & AMD_IS_APU)) {
  1084. gmc_v7_0_enable_mc_mgcg(adev, gate);
  1085. gmc_v7_0_enable_mc_ls(adev, gate);
  1086. }
  1087. gmc_v7_0_enable_bif_mgls(adev, gate);
  1088. gmc_v7_0_enable_hdp_mgcg(adev, gate);
  1089. gmc_v7_0_enable_hdp_ls(adev, gate);
  1090. return 0;
  1091. }
  1092. static int gmc_v7_0_set_powergating_state(void *handle,
  1093. enum amd_powergating_state state)
  1094. {
  1095. return 0;
  1096. }
  1097. static const struct amd_ip_funcs gmc_v7_0_ip_funcs = {
  1098. .name = "gmc_v7_0",
  1099. .early_init = gmc_v7_0_early_init,
  1100. .late_init = gmc_v7_0_late_init,
  1101. .sw_init = gmc_v7_0_sw_init,
  1102. .sw_fini = gmc_v7_0_sw_fini,
  1103. .hw_init = gmc_v7_0_hw_init,
  1104. .hw_fini = gmc_v7_0_hw_fini,
  1105. .suspend = gmc_v7_0_suspend,
  1106. .resume = gmc_v7_0_resume,
  1107. .is_idle = gmc_v7_0_is_idle,
  1108. .wait_for_idle = gmc_v7_0_wait_for_idle,
  1109. .soft_reset = gmc_v7_0_soft_reset,
  1110. .set_clockgating_state = gmc_v7_0_set_clockgating_state,
  1111. .set_powergating_state = gmc_v7_0_set_powergating_state,
  1112. };
  1113. static const struct amdgpu_gart_funcs gmc_v7_0_gart_funcs = {
  1114. .flush_gpu_tlb = gmc_v7_0_gart_flush_gpu_tlb,
  1115. .set_pte_pde = gmc_v7_0_gart_set_pte_pde,
  1116. .set_prt = gmc_v7_0_set_prt,
  1117. .get_vm_pte_flags = gmc_v7_0_get_vm_pte_flags,
  1118. .get_vm_pde = gmc_v7_0_get_vm_pde
  1119. };
  1120. static const struct amdgpu_irq_src_funcs gmc_v7_0_irq_funcs = {
  1121. .set = gmc_v7_0_vm_fault_interrupt_state,
  1122. .process = gmc_v7_0_process_interrupt,
  1123. };
  1124. static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev)
  1125. {
  1126. if (adev->gart.gart_funcs == NULL)
  1127. adev->gart.gart_funcs = &gmc_v7_0_gart_funcs;
  1128. }
  1129. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  1130. {
  1131. adev->mc.vm_fault.num_types = 1;
  1132. adev->mc.vm_fault.funcs = &gmc_v7_0_irq_funcs;
  1133. }
  1134. const struct amdgpu_ip_block_version gmc_v7_0_ip_block =
  1135. {
  1136. .type = AMD_IP_BLOCK_TYPE_GMC,
  1137. .major = 7,
  1138. .minor = 0,
  1139. .rev = 0,
  1140. .funcs = &gmc_v7_0_ip_funcs,
  1141. };
  1142. const struct amdgpu_ip_block_version gmc_v7_4_ip_block =
  1143. {
  1144. .type = AMD_IP_BLOCK_TYPE_GMC,
  1145. .major = 7,
  1146. .minor = 4,
  1147. .rev = 0,
  1148. .funcs = &gmc_v7_0_ip_funcs,
  1149. };