amdgpu_device.c 97 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amdgpu_atomfirmware.h"
  44. #include "amd_pcie.h"
  45. #ifdef CONFIG_DRM_AMDGPU_SI
  46. #include "si.h"
  47. #endif
  48. #ifdef CONFIG_DRM_AMDGPU_CIK
  49. #include "cik.h"
  50. #endif
  51. #include "vi.h"
  52. #include "soc15.h"
  53. #include "bif/bif_4_1_d.h"
  54. #include <linux/pci.h>
  55. #include <linux/firmware.h>
  56. #include "amdgpu_vf_error.h"
  57. #include "amdgpu_amdkfd.h"
  58. MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
  59. MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
  60. #define AMDGPU_RESUME_MS 2000
  61. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  62. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  63. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev);
  64. static const char *amdgpu_asic_name[] = {
  65. "TAHITI",
  66. "PITCAIRN",
  67. "VERDE",
  68. "OLAND",
  69. "HAINAN",
  70. "BONAIRE",
  71. "KAVERI",
  72. "KABINI",
  73. "HAWAII",
  74. "MULLINS",
  75. "TOPAZ",
  76. "TONGA",
  77. "FIJI",
  78. "CARRIZO",
  79. "STONEY",
  80. "POLARIS10",
  81. "POLARIS11",
  82. "POLARIS12",
  83. "VEGA10",
  84. "RAVEN",
  85. "LAST",
  86. };
  87. bool amdgpu_device_is_px(struct drm_device *dev)
  88. {
  89. struct amdgpu_device *adev = dev->dev_private;
  90. if (adev->flags & AMD_IS_PX)
  91. return true;
  92. return false;
  93. }
  94. /*
  95. * MMIO register access helper functions.
  96. */
  97. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  98. uint32_t acc_flags)
  99. {
  100. uint32_t ret;
  101. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  102. BUG_ON(in_interrupt());
  103. return amdgpu_virt_kiq_rreg(adev, reg);
  104. }
  105. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  106. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  107. else {
  108. unsigned long flags;
  109. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  110. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  111. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  112. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  113. }
  114. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  115. return ret;
  116. }
  117. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  118. uint32_t acc_flags)
  119. {
  120. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  121. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  122. adev->last_mm_index = v;
  123. }
  124. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  125. BUG_ON(in_interrupt());
  126. return amdgpu_virt_kiq_wreg(adev, reg, v);
  127. }
  128. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  129. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  130. else {
  131. unsigned long flags;
  132. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  133. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  134. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  135. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  136. }
  137. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  138. udelay(500);
  139. }
  140. }
  141. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  142. {
  143. if ((reg * 4) < adev->rio_mem_size)
  144. return ioread32(adev->rio_mem + (reg * 4));
  145. else {
  146. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  147. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  148. }
  149. }
  150. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  151. {
  152. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  153. adev->last_mm_index = v;
  154. }
  155. if ((reg * 4) < adev->rio_mem_size)
  156. iowrite32(v, adev->rio_mem + (reg * 4));
  157. else {
  158. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  159. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  160. }
  161. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  162. udelay(500);
  163. }
  164. }
  165. /**
  166. * amdgpu_mm_rdoorbell - read a doorbell dword
  167. *
  168. * @adev: amdgpu_device pointer
  169. * @index: doorbell index
  170. *
  171. * Returns the value in the doorbell aperture at the
  172. * requested doorbell index (CIK).
  173. */
  174. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  175. {
  176. if (index < adev->doorbell.num_doorbells) {
  177. return readl(adev->doorbell.ptr + index);
  178. } else {
  179. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  180. return 0;
  181. }
  182. }
  183. /**
  184. * amdgpu_mm_wdoorbell - write a doorbell dword
  185. *
  186. * @adev: amdgpu_device pointer
  187. * @index: doorbell index
  188. * @v: value to write
  189. *
  190. * Writes @v to the doorbell aperture at the
  191. * requested doorbell index (CIK).
  192. */
  193. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  194. {
  195. if (index < adev->doorbell.num_doorbells) {
  196. writel(v, adev->doorbell.ptr + index);
  197. } else {
  198. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  199. }
  200. }
  201. /**
  202. * amdgpu_mm_rdoorbell64 - read a doorbell Qword
  203. *
  204. * @adev: amdgpu_device pointer
  205. * @index: doorbell index
  206. *
  207. * Returns the value in the doorbell aperture at the
  208. * requested doorbell index (VEGA10+).
  209. */
  210. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
  211. {
  212. if (index < adev->doorbell.num_doorbells) {
  213. return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
  214. } else {
  215. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  216. return 0;
  217. }
  218. }
  219. /**
  220. * amdgpu_mm_wdoorbell64 - write a doorbell Qword
  221. *
  222. * @adev: amdgpu_device pointer
  223. * @index: doorbell index
  224. * @v: value to write
  225. *
  226. * Writes @v to the doorbell aperture at the
  227. * requested doorbell index (VEGA10+).
  228. */
  229. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
  230. {
  231. if (index < adev->doorbell.num_doorbells) {
  232. atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
  233. } else {
  234. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  235. }
  236. }
  237. /**
  238. * amdgpu_invalid_rreg - dummy reg read function
  239. *
  240. * @adev: amdgpu device pointer
  241. * @reg: offset of register
  242. *
  243. * Dummy register read function. Used for register blocks
  244. * that certain asics don't have (all asics).
  245. * Returns the value in the register.
  246. */
  247. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  248. {
  249. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  250. BUG();
  251. return 0;
  252. }
  253. /**
  254. * amdgpu_invalid_wreg - dummy reg write function
  255. *
  256. * @adev: amdgpu device pointer
  257. * @reg: offset of register
  258. * @v: value to write to the register
  259. *
  260. * Dummy register read function. Used for register blocks
  261. * that certain asics don't have (all asics).
  262. */
  263. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  264. {
  265. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  266. reg, v);
  267. BUG();
  268. }
  269. /**
  270. * amdgpu_block_invalid_rreg - dummy reg read function
  271. *
  272. * @adev: amdgpu device pointer
  273. * @block: offset of instance
  274. * @reg: offset of register
  275. *
  276. * Dummy register read function. Used for register blocks
  277. * that certain asics don't have (all asics).
  278. * Returns the value in the register.
  279. */
  280. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  281. uint32_t block, uint32_t reg)
  282. {
  283. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  284. reg, block);
  285. BUG();
  286. return 0;
  287. }
  288. /**
  289. * amdgpu_block_invalid_wreg - dummy reg write function
  290. *
  291. * @adev: amdgpu device pointer
  292. * @block: offset of instance
  293. * @reg: offset of register
  294. * @v: value to write to the register
  295. *
  296. * Dummy register read function. Used for register blocks
  297. * that certain asics don't have (all asics).
  298. */
  299. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  300. uint32_t block,
  301. uint32_t reg, uint32_t v)
  302. {
  303. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  304. reg, block, v);
  305. BUG();
  306. }
  307. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  308. {
  309. int r;
  310. if (adev->vram_scratch.robj == NULL) {
  311. r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
  312. PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
  313. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  314. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  315. NULL, NULL, &adev->vram_scratch.robj);
  316. if (r) {
  317. return r;
  318. }
  319. }
  320. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  321. if (unlikely(r != 0))
  322. return r;
  323. r = amdgpu_bo_pin(adev->vram_scratch.robj,
  324. AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
  325. if (r) {
  326. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  327. return r;
  328. }
  329. r = amdgpu_bo_kmap(adev->vram_scratch.robj,
  330. (void **)&adev->vram_scratch.ptr);
  331. if (r)
  332. amdgpu_bo_unpin(adev->vram_scratch.robj);
  333. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  334. return r;
  335. }
  336. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  337. {
  338. int r;
  339. if (adev->vram_scratch.robj == NULL) {
  340. return;
  341. }
  342. r = amdgpu_bo_reserve(adev->vram_scratch.robj, true);
  343. if (likely(r == 0)) {
  344. amdgpu_bo_kunmap(adev->vram_scratch.robj);
  345. amdgpu_bo_unpin(adev->vram_scratch.robj);
  346. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  347. }
  348. amdgpu_bo_unref(&adev->vram_scratch.robj);
  349. }
  350. /**
  351. * amdgpu_program_register_sequence - program an array of registers.
  352. *
  353. * @adev: amdgpu_device pointer
  354. * @registers: pointer to the register array
  355. * @array_size: size of the register array
  356. *
  357. * Programs an array or registers with and and or masks.
  358. * This is a helper for setting golden registers.
  359. */
  360. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  361. const u32 *registers,
  362. const u32 array_size)
  363. {
  364. u32 tmp, reg, and_mask, or_mask;
  365. int i;
  366. if (array_size % 3)
  367. return;
  368. for (i = 0; i < array_size; i +=3) {
  369. reg = registers[i + 0];
  370. and_mask = registers[i + 1];
  371. or_mask = registers[i + 2];
  372. if (and_mask == 0xffffffff) {
  373. tmp = or_mask;
  374. } else {
  375. tmp = RREG32(reg);
  376. tmp &= ~and_mask;
  377. tmp |= or_mask;
  378. }
  379. WREG32(reg, tmp);
  380. }
  381. }
  382. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  383. {
  384. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  385. }
  386. /*
  387. * GPU doorbell aperture helpers function.
  388. */
  389. /**
  390. * amdgpu_doorbell_init - Init doorbell driver information.
  391. *
  392. * @adev: amdgpu_device pointer
  393. *
  394. * Init doorbell driver information (CIK)
  395. * Returns 0 on success, error on failure.
  396. */
  397. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  398. {
  399. /* doorbell bar mapping */
  400. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  401. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  402. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  403. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  404. if (adev->doorbell.num_doorbells == 0)
  405. return -EINVAL;
  406. adev->doorbell.ptr = ioremap(adev->doorbell.base,
  407. adev->doorbell.num_doorbells *
  408. sizeof(u32));
  409. if (adev->doorbell.ptr == NULL)
  410. return -ENOMEM;
  411. return 0;
  412. }
  413. /**
  414. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  415. *
  416. * @adev: amdgpu_device pointer
  417. *
  418. * Tear down doorbell driver information (CIK)
  419. */
  420. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  421. {
  422. iounmap(adev->doorbell.ptr);
  423. adev->doorbell.ptr = NULL;
  424. }
  425. /**
  426. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  427. * setup amdkfd
  428. *
  429. * @adev: amdgpu_device pointer
  430. * @aperture_base: output returning doorbell aperture base physical address
  431. * @aperture_size: output returning doorbell aperture size in bytes
  432. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  433. *
  434. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  435. * takes doorbells required for its own rings and reports the setup to amdkfd.
  436. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  437. */
  438. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  439. phys_addr_t *aperture_base,
  440. size_t *aperture_size,
  441. size_t *start_offset)
  442. {
  443. /*
  444. * The first num_doorbells are used by amdgpu.
  445. * amdkfd takes whatever's left in the aperture.
  446. */
  447. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  448. *aperture_base = adev->doorbell.base;
  449. *aperture_size = adev->doorbell.size;
  450. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  451. } else {
  452. *aperture_base = 0;
  453. *aperture_size = 0;
  454. *start_offset = 0;
  455. }
  456. }
  457. /*
  458. * amdgpu_wb_*()
  459. * Writeback is the method by which the GPU updates special pages in memory
  460. * with the status of certain GPU events (fences, ring pointers,etc.).
  461. */
  462. /**
  463. * amdgpu_wb_fini - Disable Writeback and free memory
  464. *
  465. * @adev: amdgpu_device pointer
  466. *
  467. * Disables Writeback and frees the Writeback memory (all asics).
  468. * Used at driver shutdown.
  469. */
  470. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  471. {
  472. if (adev->wb.wb_obj) {
  473. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  474. &adev->wb.gpu_addr,
  475. (void **)&adev->wb.wb);
  476. adev->wb.wb_obj = NULL;
  477. }
  478. }
  479. /**
  480. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  481. *
  482. * @adev: amdgpu_device pointer
  483. *
  484. * Initializes writeback and allocates writeback memory (all asics).
  485. * Used at driver startup.
  486. * Returns 0 on success or an -error on failure.
  487. */
  488. static int amdgpu_wb_init(struct amdgpu_device *adev)
  489. {
  490. int r;
  491. if (adev->wb.wb_obj == NULL) {
  492. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t),
  493. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  494. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  495. (void **)&adev->wb.wb);
  496. if (r) {
  497. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  498. return r;
  499. }
  500. adev->wb.num_wb = AMDGPU_MAX_WB;
  501. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  502. /* clear wb memory */
  503. memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
  504. }
  505. return 0;
  506. }
  507. /**
  508. * amdgpu_wb_get - Allocate a wb entry
  509. *
  510. * @adev: amdgpu_device pointer
  511. * @wb: wb index
  512. *
  513. * Allocate a wb slot for use by the driver (all asics).
  514. * Returns 0 on success or -EINVAL on failure.
  515. */
  516. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  517. {
  518. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  519. if (offset < adev->wb.num_wb) {
  520. __set_bit(offset, adev->wb.used);
  521. *wb = offset;
  522. return 0;
  523. } else {
  524. return -EINVAL;
  525. }
  526. }
  527. /**
  528. * amdgpu_wb_get_64bit - Allocate a wb entry
  529. *
  530. * @adev: amdgpu_device pointer
  531. * @wb: wb index
  532. *
  533. * Allocate a wb slot for use by the driver (all asics).
  534. * Returns 0 on success or -EINVAL on failure.
  535. */
  536. int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb)
  537. {
  538. unsigned long offset = bitmap_find_next_zero_area_off(adev->wb.used,
  539. adev->wb.num_wb, 0, 2, 7, 0);
  540. if ((offset + 1) < adev->wb.num_wb) {
  541. __set_bit(offset, adev->wb.used);
  542. __set_bit(offset + 1, adev->wb.used);
  543. *wb = offset;
  544. return 0;
  545. } else {
  546. return -EINVAL;
  547. }
  548. }
  549. int amdgpu_wb_get_256Bit(struct amdgpu_device *adev, u32 *wb)
  550. {
  551. int i = 0;
  552. unsigned long offset = bitmap_find_next_zero_area_off(adev->wb.used,
  553. adev->wb.num_wb, 0, 8, 63, 0);
  554. if ((offset + 7) < adev->wb.num_wb) {
  555. for (i = 0; i < 8; i++)
  556. __set_bit(offset + i, adev->wb.used);
  557. *wb = offset;
  558. return 0;
  559. } else {
  560. return -EINVAL;
  561. }
  562. }
  563. /**
  564. * amdgpu_wb_free - Free a wb entry
  565. *
  566. * @adev: amdgpu_device pointer
  567. * @wb: wb index
  568. *
  569. * Free a wb slot allocated for use by the driver (all asics)
  570. */
  571. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  572. {
  573. if (wb < adev->wb.num_wb)
  574. __clear_bit(wb, adev->wb.used);
  575. }
  576. /**
  577. * amdgpu_wb_free_64bit - Free a wb entry
  578. *
  579. * @adev: amdgpu_device pointer
  580. * @wb: wb index
  581. *
  582. * Free a wb slot allocated for use by the driver (all asics)
  583. */
  584. void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb)
  585. {
  586. if ((wb + 1) < adev->wb.num_wb) {
  587. __clear_bit(wb, adev->wb.used);
  588. __clear_bit(wb + 1, adev->wb.used);
  589. }
  590. }
  591. /**
  592. * amdgpu_wb_free_256bit - Free a wb entry
  593. *
  594. * @adev: amdgpu_device pointer
  595. * @wb: wb index
  596. *
  597. * Free a wb slot allocated for use by the driver (all asics)
  598. */
  599. void amdgpu_wb_free_256bit(struct amdgpu_device *adev, u32 wb)
  600. {
  601. int i = 0;
  602. if ((wb + 7) < adev->wb.num_wb)
  603. for (i = 0; i < 8; i++)
  604. __clear_bit(wb + i, adev->wb.used);
  605. }
  606. /**
  607. * amdgpu_vram_location - try to find VRAM location
  608. * @adev: amdgpu device structure holding all necessary informations
  609. * @mc: memory controller structure holding memory informations
  610. * @base: base address at which to put VRAM
  611. *
  612. * Function will try to place VRAM at base address provided
  613. * as parameter (which is so far either PCI aperture address or
  614. * for IGP TOM base address).
  615. *
  616. * If there is not enough space to fit the unvisible VRAM in the 32bits
  617. * address space then we limit the VRAM size to the aperture.
  618. *
  619. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  620. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  621. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  622. * not IGP.
  623. *
  624. * Note: we use mc_vram_size as on some board we need to program the mc to
  625. * cover the whole aperture even if VRAM size is inferior to aperture size
  626. * Novell bug 204882 + along with lots of ubuntu ones
  627. *
  628. * Note: when limiting vram it's safe to overwritte real_vram_size because
  629. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  630. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  631. * ones)
  632. *
  633. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  634. * explicitly check for that though.
  635. *
  636. * FIXME: when reducing VRAM size align new size on power of 2.
  637. */
  638. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  639. {
  640. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  641. mc->vram_start = base;
  642. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  643. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  644. mc->real_vram_size = mc->aper_size;
  645. mc->mc_vram_size = mc->aper_size;
  646. }
  647. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  648. if (limit && limit < mc->real_vram_size)
  649. mc->real_vram_size = limit;
  650. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  651. mc->mc_vram_size >> 20, mc->vram_start,
  652. mc->vram_end, mc->real_vram_size >> 20);
  653. }
  654. /**
  655. * amdgpu_gart_location - try to find GTT location
  656. * @adev: amdgpu device structure holding all necessary informations
  657. * @mc: memory controller structure holding memory informations
  658. *
  659. * Function will place try to place GTT before or after VRAM.
  660. *
  661. * If GTT size is bigger than space left then we ajust GTT size.
  662. * Thus function will never fails.
  663. *
  664. * FIXME: when reducing GTT size align new size on power of 2.
  665. */
  666. void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  667. {
  668. u64 size_af, size_bf;
  669. size_af = adev->mc.mc_mask - mc->vram_end;
  670. size_bf = mc->vram_start;
  671. if (size_bf > size_af) {
  672. if (mc->gart_size > size_bf) {
  673. dev_warn(adev->dev, "limiting GTT\n");
  674. mc->gart_size = size_bf;
  675. }
  676. mc->gart_start = 0;
  677. } else {
  678. if (mc->gart_size > size_af) {
  679. dev_warn(adev->dev, "limiting GTT\n");
  680. mc->gart_size = size_af;
  681. }
  682. mc->gart_start = mc->vram_end + 1;
  683. }
  684. mc->gart_end = mc->gart_start + mc->gart_size - 1;
  685. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  686. mc->gart_size >> 20, mc->gart_start, mc->gart_end);
  687. }
  688. /*
  689. * GPU helpers function.
  690. */
  691. /**
  692. * amdgpu_need_post - check if the hw need post or not
  693. *
  694. * @adev: amdgpu_device pointer
  695. *
  696. * Check if the asic has been initialized (all asics) at driver startup
  697. * or post is needed if hw reset is performed.
  698. * Returns true if need or false if not.
  699. */
  700. bool amdgpu_need_post(struct amdgpu_device *adev)
  701. {
  702. uint32_t reg;
  703. if (adev->has_hw_reset) {
  704. adev->has_hw_reset = false;
  705. return true;
  706. }
  707. /* bios scratch used on CIK+ */
  708. if (adev->asic_type >= CHIP_BONAIRE)
  709. return amdgpu_atombios_scratch_need_asic_init(adev);
  710. /* check MEM_SIZE for older asics */
  711. reg = amdgpu_asic_get_config_memsize(adev);
  712. if ((reg != 0) && (reg != 0xffffffff))
  713. return false;
  714. return true;
  715. }
  716. static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
  717. {
  718. if (amdgpu_sriov_vf(adev))
  719. return false;
  720. if (amdgpu_passthrough(adev)) {
  721. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  722. * some old smc fw still need driver do vPost otherwise gpu hang, while
  723. * those smc fw version above 22.15 doesn't have this flaw, so we force
  724. * vpost executed for smc version below 22.15
  725. */
  726. if (adev->asic_type == CHIP_FIJI) {
  727. int err;
  728. uint32_t fw_ver;
  729. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  730. /* force vPost if error occured */
  731. if (err)
  732. return true;
  733. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  734. if (fw_ver < 0x00160e00)
  735. return true;
  736. }
  737. }
  738. return amdgpu_need_post(adev);
  739. }
  740. /**
  741. * amdgpu_dummy_page_init - init dummy page used by the driver
  742. *
  743. * @adev: amdgpu_device pointer
  744. *
  745. * Allocate the dummy page used by the driver (all asics).
  746. * This dummy page is used by the driver as a filler for gart entries
  747. * when pages are taken out of the GART
  748. * Returns 0 on sucess, -ENOMEM on failure.
  749. */
  750. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  751. {
  752. if (adev->dummy_page.page)
  753. return 0;
  754. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  755. if (adev->dummy_page.page == NULL)
  756. return -ENOMEM;
  757. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  758. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  759. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  760. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  761. __free_page(adev->dummy_page.page);
  762. adev->dummy_page.page = NULL;
  763. return -ENOMEM;
  764. }
  765. return 0;
  766. }
  767. /**
  768. * amdgpu_dummy_page_fini - free dummy page used by the driver
  769. *
  770. * @adev: amdgpu_device pointer
  771. *
  772. * Frees the dummy page used by the driver (all asics).
  773. */
  774. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  775. {
  776. if (adev->dummy_page.page == NULL)
  777. return;
  778. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  779. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  780. __free_page(adev->dummy_page.page);
  781. adev->dummy_page.page = NULL;
  782. }
  783. /* ATOM accessor methods */
  784. /*
  785. * ATOM is an interpreted byte code stored in tables in the vbios. The
  786. * driver registers callbacks to access registers and the interpreter
  787. * in the driver parses the tables and executes then to program specific
  788. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  789. * atombios.h, and atom.c
  790. */
  791. /**
  792. * cail_pll_read - read PLL register
  793. *
  794. * @info: atom card_info pointer
  795. * @reg: PLL register offset
  796. *
  797. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  798. * Returns the value of the PLL register.
  799. */
  800. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  801. {
  802. return 0;
  803. }
  804. /**
  805. * cail_pll_write - write PLL register
  806. *
  807. * @info: atom card_info pointer
  808. * @reg: PLL register offset
  809. * @val: value to write to the pll register
  810. *
  811. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  812. */
  813. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  814. {
  815. }
  816. /**
  817. * cail_mc_read - read MC (Memory Controller) register
  818. *
  819. * @info: atom card_info pointer
  820. * @reg: MC register offset
  821. *
  822. * Provides an MC register accessor for the atom interpreter (r4xx+).
  823. * Returns the value of the MC register.
  824. */
  825. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  826. {
  827. return 0;
  828. }
  829. /**
  830. * cail_mc_write - write MC (Memory Controller) register
  831. *
  832. * @info: atom card_info pointer
  833. * @reg: MC register offset
  834. * @val: value to write to the pll register
  835. *
  836. * Provides a MC register accessor for the atom interpreter (r4xx+).
  837. */
  838. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  839. {
  840. }
  841. /**
  842. * cail_reg_write - write MMIO register
  843. *
  844. * @info: atom card_info pointer
  845. * @reg: MMIO register offset
  846. * @val: value to write to the pll register
  847. *
  848. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  849. */
  850. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  851. {
  852. struct amdgpu_device *adev = info->dev->dev_private;
  853. WREG32(reg, val);
  854. }
  855. /**
  856. * cail_reg_read - read MMIO register
  857. *
  858. * @info: atom card_info pointer
  859. * @reg: MMIO register offset
  860. *
  861. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  862. * Returns the value of the MMIO register.
  863. */
  864. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  865. {
  866. struct amdgpu_device *adev = info->dev->dev_private;
  867. uint32_t r;
  868. r = RREG32(reg);
  869. return r;
  870. }
  871. /**
  872. * cail_ioreg_write - write IO register
  873. *
  874. * @info: atom card_info pointer
  875. * @reg: IO register offset
  876. * @val: value to write to the pll register
  877. *
  878. * Provides a IO register accessor for the atom interpreter (r4xx+).
  879. */
  880. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  881. {
  882. struct amdgpu_device *adev = info->dev->dev_private;
  883. WREG32_IO(reg, val);
  884. }
  885. /**
  886. * cail_ioreg_read - read IO register
  887. *
  888. * @info: atom card_info pointer
  889. * @reg: IO register offset
  890. *
  891. * Provides an IO register accessor for the atom interpreter (r4xx+).
  892. * Returns the value of the IO register.
  893. */
  894. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  895. {
  896. struct amdgpu_device *adev = info->dev->dev_private;
  897. uint32_t r;
  898. r = RREG32_IO(reg);
  899. return r;
  900. }
  901. /**
  902. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  903. *
  904. * @adev: amdgpu_device pointer
  905. *
  906. * Frees the driver info and register access callbacks for the ATOM
  907. * interpreter (r4xx+).
  908. * Called at driver shutdown.
  909. */
  910. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  911. {
  912. if (adev->mode_info.atom_context) {
  913. kfree(adev->mode_info.atom_context->scratch);
  914. kfree(adev->mode_info.atom_context->iio);
  915. }
  916. kfree(adev->mode_info.atom_context);
  917. adev->mode_info.atom_context = NULL;
  918. kfree(adev->mode_info.atom_card_info);
  919. adev->mode_info.atom_card_info = NULL;
  920. }
  921. /**
  922. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  923. *
  924. * @adev: amdgpu_device pointer
  925. *
  926. * Initializes the driver info and register access callbacks for the
  927. * ATOM interpreter (r4xx+).
  928. * Returns 0 on sucess, -ENOMEM on failure.
  929. * Called at driver startup.
  930. */
  931. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  932. {
  933. struct card_info *atom_card_info =
  934. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  935. if (!atom_card_info)
  936. return -ENOMEM;
  937. adev->mode_info.atom_card_info = atom_card_info;
  938. atom_card_info->dev = adev->ddev;
  939. atom_card_info->reg_read = cail_reg_read;
  940. atom_card_info->reg_write = cail_reg_write;
  941. /* needed for iio ops */
  942. if (adev->rio_mem) {
  943. atom_card_info->ioreg_read = cail_ioreg_read;
  944. atom_card_info->ioreg_write = cail_ioreg_write;
  945. } else {
  946. DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
  947. atom_card_info->ioreg_read = cail_reg_read;
  948. atom_card_info->ioreg_write = cail_reg_write;
  949. }
  950. atom_card_info->mc_read = cail_mc_read;
  951. atom_card_info->mc_write = cail_mc_write;
  952. atom_card_info->pll_read = cail_pll_read;
  953. atom_card_info->pll_write = cail_pll_write;
  954. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  955. if (!adev->mode_info.atom_context) {
  956. amdgpu_atombios_fini(adev);
  957. return -ENOMEM;
  958. }
  959. mutex_init(&adev->mode_info.atom_context->mutex);
  960. if (adev->is_atom_fw) {
  961. amdgpu_atomfirmware_scratch_regs_init(adev);
  962. amdgpu_atomfirmware_allocate_fb_scratch(adev);
  963. } else {
  964. amdgpu_atombios_scratch_regs_init(adev);
  965. amdgpu_atombios_allocate_fb_scratch(adev);
  966. }
  967. return 0;
  968. }
  969. /* if we get transitioned to only one device, take VGA back */
  970. /**
  971. * amdgpu_vga_set_decode - enable/disable vga decode
  972. *
  973. * @cookie: amdgpu_device pointer
  974. * @state: enable/disable vga decode
  975. *
  976. * Enable/disable vga decode (all asics).
  977. * Returns VGA resource flags.
  978. */
  979. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  980. {
  981. struct amdgpu_device *adev = cookie;
  982. amdgpu_asic_set_vga_state(adev, state);
  983. if (state)
  984. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  985. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  986. else
  987. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  988. }
  989. static void amdgpu_check_block_size(struct amdgpu_device *adev)
  990. {
  991. /* defines number of bits in page table versus page directory,
  992. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  993. * page table and the remaining bits are in the page directory */
  994. if (amdgpu_vm_block_size == -1)
  995. return;
  996. if (amdgpu_vm_block_size < 9) {
  997. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  998. amdgpu_vm_block_size);
  999. goto def_value;
  1000. }
  1001. if (amdgpu_vm_block_size > 24 ||
  1002. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  1003. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  1004. amdgpu_vm_block_size);
  1005. goto def_value;
  1006. }
  1007. return;
  1008. def_value:
  1009. amdgpu_vm_block_size = -1;
  1010. }
  1011. static void amdgpu_check_vm_size(struct amdgpu_device *adev)
  1012. {
  1013. /* no need to check the default value */
  1014. if (amdgpu_vm_size == -1)
  1015. return;
  1016. if (!is_power_of_2(amdgpu_vm_size)) {
  1017. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  1018. amdgpu_vm_size);
  1019. goto def_value;
  1020. }
  1021. if (amdgpu_vm_size < 1) {
  1022. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  1023. amdgpu_vm_size);
  1024. goto def_value;
  1025. }
  1026. /*
  1027. * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
  1028. */
  1029. if (amdgpu_vm_size > 1024) {
  1030. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  1031. amdgpu_vm_size);
  1032. goto def_value;
  1033. }
  1034. return;
  1035. def_value:
  1036. amdgpu_vm_size = -1;
  1037. }
  1038. /**
  1039. * amdgpu_check_arguments - validate module params
  1040. *
  1041. * @adev: amdgpu_device pointer
  1042. *
  1043. * Validates certain module parameters and updates
  1044. * the associated values used by the driver (all asics).
  1045. */
  1046. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  1047. {
  1048. if (amdgpu_sched_jobs < 4) {
  1049. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  1050. amdgpu_sched_jobs);
  1051. amdgpu_sched_jobs = 4;
  1052. } else if (!is_power_of_2(amdgpu_sched_jobs)){
  1053. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  1054. amdgpu_sched_jobs);
  1055. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  1056. }
  1057. if (amdgpu_gart_size < 32) {
  1058. /* gart size must be greater or equal to 32M */
  1059. dev_warn(adev->dev, "gart size (%d) too small\n",
  1060. amdgpu_gart_size);
  1061. amdgpu_gart_size = 32;
  1062. }
  1063. if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
  1064. /* gtt size must be greater or equal to 32M */
  1065. dev_warn(adev->dev, "gtt size (%d) too small\n",
  1066. amdgpu_gtt_size);
  1067. amdgpu_gtt_size = -1;
  1068. }
  1069. amdgpu_check_vm_size(adev);
  1070. amdgpu_check_block_size(adev);
  1071. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  1072. !is_power_of_2(amdgpu_vram_page_split))) {
  1073. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  1074. amdgpu_vram_page_split);
  1075. amdgpu_vram_page_split = 1024;
  1076. }
  1077. }
  1078. /**
  1079. * amdgpu_switcheroo_set_state - set switcheroo state
  1080. *
  1081. * @pdev: pci dev pointer
  1082. * @state: vga_switcheroo state
  1083. *
  1084. * Callback for the switcheroo driver. Suspends or resumes the
  1085. * the asics before or after it is powered up using ACPI methods.
  1086. */
  1087. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1088. {
  1089. struct drm_device *dev = pci_get_drvdata(pdev);
  1090. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  1091. return;
  1092. if (state == VGA_SWITCHEROO_ON) {
  1093. pr_info("amdgpu: switched on\n");
  1094. /* don't suspend or resume card normally */
  1095. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1096. amdgpu_device_resume(dev, true, true);
  1097. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1098. drm_kms_helper_poll_enable(dev);
  1099. } else {
  1100. pr_info("amdgpu: switched off\n");
  1101. drm_kms_helper_poll_disable(dev);
  1102. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1103. amdgpu_device_suspend(dev, true, true);
  1104. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1105. }
  1106. }
  1107. /**
  1108. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  1109. *
  1110. * @pdev: pci dev pointer
  1111. *
  1112. * Callback for the switcheroo driver. Check of the switcheroo
  1113. * state can be changed.
  1114. * Returns true if the state can be changed, false if not.
  1115. */
  1116. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  1117. {
  1118. struct drm_device *dev = pci_get_drvdata(pdev);
  1119. /*
  1120. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1121. * locking inversion with the driver load path. And the access here is
  1122. * completely racy anyway. So don't bother with locking for now.
  1123. */
  1124. return dev->open_count == 0;
  1125. }
  1126. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  1127. .set_gpu_state = amdgpu_switcheroo_set_state,
  1128. .reprobe = NULL,
  1129. .can_switch = amdgpu_switcheroo_can_switch,
  1130. };
  1131. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  1132. enum amd_ip_block_type block_type,
  1133. enum amd_clockgating_state state)
  1134. {
  1135. int i, r = 0;
  1136. for (i = 0; i < adev->num_ip_blocks; i++) {
  1137. if (!adev->ip_blocks[i].status.valid)
  1138. continue;
  1139. if (adev->ip_blocks[i].version->type != block_type)
  1140. continue;
  1141. if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
  1142. continue;
  1143. r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
  1144. (void *)adev, state);
  1145. if (r)
  1146. DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
  1147. adev->ip_blocks[i].version->funcs->name, r);
  1148. }
  1149. return r;
  1150. }
  1151. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1152. enum amd_ip_block_type block_type,
  1153. enum amd_powergating_state state)
  1154. {
  1155. int i, r = 0;
  1156. for (i = 0; i < adev->num_ip_blocks; i++) {
  1157. if (!adev->ip_blocks[i].status.valid)
  1158. continue;
  1159. if (adev->ip_blocks[i].version->type != block_type)
  1160. continue;
  1161. if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
  1162. continue;
  1163. r = adev->ip_blocks[i].version->funcs->set_powergating_state(
  1164. (void *)adev, state);
  1165. if (r)
  1166. DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
  1167. adev->ip_blocks[i].version->funcs->name, r);
  1168. }
  1169. return r;
  1170. }
  1171. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
  1172. {
  1173. int i;
  1174. for (i = 0; i < adev->num_ip_blocks; i++) {
  1175. if (!adev->ip_blocks[i].status.valid)
  1176. continue;
  1177. if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
  1178. adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
  1179. }
  1180. }
  1181. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1182. enum amd_ip_block_type block_type)
  1183. {
  1184. int i, r;
  1185. for (i = 0; i < adev->num_ip_blocks; i++) {
  1186. if (!adev->ip_blocks[i].status.valid)
  1187. continue;
  1188. if (adev->ip_blocks[i].version->type == block_type) {
  1189. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1190. if (r)
  1191. return r;
  1192. break;
  1193. }
  1194. }
  1195. return 0;
  1196. }
  1197. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1198. enum amd_ip_block_type block_type)
  1199. {
  1200. int i;
  1201. for (i = 0; i < adev->num_ip_blocks; i++) {
  1202. if (!adev->ip_blocks[i].status.valid)
  1203. continue;
  1204. if (adev->ip_blocks[i].version->type == block_type)
  1205. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1206. }
  1207. return true;
  1208. }
  1209. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1210. enum amd_ip_block_type type)
  1211. {
  1212. int i;
  1213. for (i = 0; i < adev->num_ip_blocks; i++)
  1214. if (adev->ip_blocks[i].version->type == type)
  1215. return &adev->ip_blocks[i];
  1216. return NULL;
  1217. }
  1218. /**
  1219. * amdgpu_ip_block_version_cmp
  1220. *
  1221. * @adev: amdgpu_device pointer
  1222. * @type: enum amd_ip_block_type
  1223. * @major: major version
  1224. * @minor: minor version
  1225. *
  1226. * return 0 if equal or greater
  1227. * return 1 if smaller or the ip_block doesn't exist
  1228. */
  1229. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1230. enum amd_ip_block_type type,
  1231. u32 major, u32 minor)
  1232. {
  1233. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1234. if (ip_block && ((ip_block->version->major > major) ||
  1235. ((ip_block->version->major == major) &&
  1236. (ip_block->version->minor >= minor))))
  1237. return 0;
  1238. return 1;
  1239. }
  1240. /**
  1241. * amdgpu_ip_block_add
  1242. *
  1243. * @adev: amdgpu_device pointer
  1244. * @ip_block_version: pointer to the IP to add
  1245. *
  1246. * Adds the IP block driver information to the collection of IPs
  1247. * on the asic.
  1248. */
  1249. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1250. const struct amdgpu_ip_block_version *ip_block_version)
  1251. {
  1252. if (!ip_block_version)
  1253. return -EINVAL;
  1254. DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
  1255. ip_block_version->funcs->name);
  1256. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1257. return 0;
  1258. }
  1259. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1260. {
  1261. adev->enable_virtual_display = false;
  1262. if (amdgpu_virtual_display) {
  1263. struct drm_device *ddev = adev->ddev;
  1264. const char *pci_address_name = pci_name(ddev->pdev);
  1265. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1266. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1267. pciaddstr_tmp = pciaddstr;
  1268. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1269. pciaddname = strsep(&pciaddname_tmp, ",");
  1270. if (!strcmp("all", pciaddname)
  1271. || !strcmp(pci_address_name, pciaddname)) {
  1272. long num_crtc;
  1273. int res = -1;
  1274. adev->enable_virtual_display = true;
  1275. if (pciaddname_tmp)
  1276. res = kstrtol(pciaddname_tmp, 10,
  1277. &num_crtc);
  1278. if (!res) {
  1279. if (num_crtc < 1)
  1280. num_crtc = 1;
  1281. if (num_crtc > 6)
  1282. num_crtc = 6;
  1283. adev->mode_info.num_crtc = num_crtc;
  1284. } else {
  1285. adev->mode_info.num_crtc = 1;
  1286. }
  1287. break;
  1288. }
  1289. }
  1290. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1291. amdgpu_virtual_display, pci_address_name,
  1292. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1293. kfree(pciaddstr);
  1294. }
  1295. }
  1296. static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
  1297. {
  1298. const char *chip_name;
  1299. char fw_name[30];
  1300. int err;
  1301. const struct gpu_info_firmware_header_v1_0 *hdr;
  1302. adev->firmware.gpu_info_fw = NULL;
  1303. switch (adev->asic_type) {
  1304. case CHIP_TOPAZ:
  1305. case CHIP_TONGA:
  1306. case CHIP_FIJI:
  1307. case CHIP_POLARIS11:
  1308. case CHIP_POLARIS10:
  1309. case CHIP_POLARIS12:
  1310. case CHIP_CARRIZO:
  1311. case CHIP_STONEY:
  1312. #ifdef CONFIG_DRM_AMDGPU_SI
  1313. case CHIP_VERDE:
  1314. case CHIP_TAHITI:
  1315. case CHIP_PITCAIRN:
  1316. case CHIP_OLAND:
  1317. case CHIP_HAINAN:
  1318. #endif
  1319. #ifdef CONFIG_DRM_AMDGPU_CIK
  1320. case CHIP_BONAIRE:
  1321. case CHIP_HAWAII:
  1322. case CHIP_KAVERI:
  1323. case CHIP_KABINI:
  1324. case CHIP_MULLINS:
  1325. #endif
  1326. default:
  1327. return 0;
  1328. case CHIP_VEGA10:
  1329. chip_name = "vega10";
  1330. break;
  1331. case CHIP_RAVEN:
  1332. chip_name = "raven";
  1333. break;
  1334. }
  1335. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
  1336. err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
  1337. if (err) {
  1338. dev_err(adev->dev,
  1339. "Failed to load gpu_info firmware \"%s\"\n",
  1340. fw_name);
  1341. goto out;
  1342. }
  1343. err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
  1344. if (err) {
  1345. dev_err(adev->dev,
  1346. "Failed to validate gpu_info firmware \"%s\"\n",
  1347. fw_name);
  1348. goto out;
  1349. }
  1350. hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
  1351. amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
  1352. switch (hdr->version_major) {
  1353. case 1:
  1354. {
  1355. const struct gpu_info_firmware_v1_0 *gpu_info_fw =
  1356. (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
  1357. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1358. adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
  1359. adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
  1360. adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
  1361. adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
  1362. adev->gfx.config.max_texture_channel_caches =
  1363. le32_to_cpu(gpu_info_fw->gc_num_tccs);
  1364. adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
  1365. adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
  1366. adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
  1367. adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
  1368. adev->gfx.config.double_offchip_lds_buf =
  1369. le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
  1370. adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
  1371. adev->gfx.cu_info.max_waves_per_simd =
  1372. le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
  1373. adev->gfx.cu_info.max_scratch_slots_per_cu =
  1374. le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
  1375. adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
  1376. break;
  1377. }
  1378. default:
  1379. dev_err(adev->dev,
  1380. "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
  1381. err = -EINVAL;
  1382. goto out;
  1383. }
  1384. out:
  1385. return err;
  1386. }
  1387. static int amdgpu_early_init(struct amdgpu_device *adev)
  1388. {
  1389. int i, r;
  1390. amdgpu_device_enable_virtual_display(adev);
  1391. switch (adev->asic_type) {
  1392. case CHIP_TOPAZ:
  1393. case CHIP_TONGA:
  1394. case CHIP_FIJI:
  1395. case CHIP_POLARIS11:
  1396. case CHIP_POLARIS10:
  1397. case CHIP_POLARIS12:
  1398. case CHIP_CARRIZO:
  1399. case CHIP_STONEY:
  1400. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1401. adev->family = AMDGPU_FAMILY_CZ;
  1402. else
  1403. adev->family = AMDGPU_FAMILY_VI;
  1404. r = vi_set_ip_blocks(adev);
  1405. if (r)
  1406. return r;
  1407. break;
  1408. #ifdef CONFIG_DRM_AMDGPU_SI
  1409. case CHIP_VERDE:
  1410. case CHIP_TAHITI:
  1411. case CHIP_PITCAIRN:
  1412. case CHIP_OLAND:
  1413. case CHIP_HAINAN:
  1414. adev->family = AMDGPU_FAMILY_SI;
  1415. r = si_set_ip_blocks(adev);
  1416. if (r)
  1417. return r;
  1418. break;
  1419. #endif
  1420. #ifdef CONFIG_DRM_AMDGPU_CIK
  1421. case CHIP_BONAIRE:
  1422. case CHIP_HAWAII:
  1423. case CHIP_KAVERI:
  1424. case CHIP_KABINI:
  1425. case CHIP_MULLINS:
  1426. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1427. adev->family = AMDGPU_FAMILY_CI;
  1428. else
  1429. adev->family = AMDGPU_FAMILY_KV;
  1430. r = cik_set_ip_blocks(adev);
  1431. if (r)
  1432. return r;
  1433. break;
  1434. #endif
  1435. case CHIP_VEGA10:
  1436. case CHIP_RAVEN:
  1437. if (adev->asic_type == CHIP_RAVEN)
  1438. adev->family = AMDGPU_FAMILY_RV;
  1439. else
  1440. adev->family = AMDGPU_FAMILY_AI;
  1441. r = soc15_set_ip_blocks(adev);
  1442. if (r)
  1443. return r;
  1444. break;
  1445. default:
  1446. /* FIXME: not supported yet */
  1447. return -EINVAL;
  1448. }
  1449. r = amdgpu_device_parse_gpu_info_fw(adev);
  1450. if (r)
  1451. return r;
  1452. if (amdgpu_sriov_vf(adev)) {
  1453. r = amdgpu_virt_request_full_gpu(adev, true);
  1454. if (r)
  1455. return r;
  1456. }
  1457. for (i = 0; i < adev->num_ip_blocks; i++) {
  1458. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1459. DRM_ERROR("disabled ip block: %d <%s>\n",
  1460. i, adev->ip_blocks[i].version->funcs->name);
  1461. adev->ip_blocks[i].status.valid = false;
  1462. } else {
  1463. if (adev->ip_blocks[i].version->funcs->early_init) {
  1464. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1465. if (r == -ENOENT) {
  1466. adev->ip_blocks[i].status.valid = false;
  1467. } else if (r) {
  1468. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1469. adev->ip_blocks[i].version->funcs->name, r);
  1470. return r;
  1471. } else {
  1472. adev->ip_blocks[i].status.valid = true;
  1473. }
  1474. } else {
  1475. adev->ip_blocks[i].status.valid = true;
  1476. }
  1477. }
  1478. }
  1479. adev->cg_flags &= amdgpu_cg_mask;
  1480. adev->pg_flags &= amdgpu_pg_mask;
  1481. return 0;
  1482. }
  1483. static int amdgpu_init(struct amdgpu_device *adev)
  1484. {
  1485. int i, r;
  1486. for (i = 0; i < adev->num_ip_blocks; i++) {
  1487. if (!adev->ip_blocks[i].status.valid)
  1488. continue;
  1489. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1490. if (r) {
  1491. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1492. adev->ip_blocks[i].version->funcs->name, r);
  1493. return r;
  1494. }
  1495. adev->ip_blocks[i].status.sw = true;
  1496. /* need to do gmc hw init early so we can allocate gpu mem */
  1497. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1498. r = amdgpu_vram_scratch_init(adev);
  1499. if (r) {
  1500. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1501. return r;
  1502. }
  1503. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1504. if (r) {
  1505. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1506. return r;
  1507. }
  1508. r = amdgpu_wb_init(adev);
  1509. if (r) {
  1510. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1511. return r;
  1512. }
  1513. adev->ip_blocks[i].status.hw = true;
  1514. /* right after GMC hw init, we create CSA */
  1515. if (amdgpu_sriov_vf(adev)) {
  1516. r = amdgpu_allocate_static_csa(adev);
  1517. if (r) {
  1518. DRM_ERROR("allocate CSA failed %d\n", r);
  1519. return r;
  1520. }
  1521. }
  1522. }
  1523. }
  1524. for (i = 0; i < adev->num_ip_blocks; i++) {
  1525. if (!adev->ip_blocks[i].status.sw)
  1526. continue;
  1527. /* gmc hw init is done early */
  1528. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1529. continue;
  1530. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1531. if (r) {
  1532. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1533. adev->ip_blocks[i].version->funcs->name, r);
  1534. return r;
  1535. }
  1536. adev->ip_blocks[i].status.hw = true;
  1537. }
  1538. return 0;
  1539. }
  1540. static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
  1541. {
  1542. memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
  1543. }
  1544. static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
  1545. {
  1546. return !!memcmp(adev->gart.ptr, adev->reset_magic,
  1547. AMDGPU_RESET_MAGIC_NUM);
  1548. }
  1549. static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
  1550. {
  1551. int i = 0, r;
  1552. for (i = 0; i < adev->num_ip_blocks; i++) {
  1553. if (!adev->ip_blocks[i].status.valid)
  1554. continue;
  1555. /* skip CG for VCE/UVD, it's handled specially */
  1556. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1557. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1558. /* enable clockgating to save power */
  1559. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1560. AMD_CG_STATE_GATE);
  1561. if (r) {
  1562. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1563. adev->ip_blocks[i].version->funcs->name, r);
  1564. return r;
  1565. }
  1566. }
  1567. }
  1568. return 0;
  1569. }
  1570. static int amdgpu_late_init(struct amdgpu_device *adev)
  1571. {
  1572. int i = 0, r;
  1573. for (i = 0; i < adev->num_ip_blocks; i++) {
  1574. if (!adev->ip_blocks[i].status.valid)
  1575. continue;
  1576. if (adev->ip_blocks[i].version->funcs->late_init) {
  1577. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1578. if (r) {
  1579. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1580. adev->ip_blocks[i].version->funcs->name, r);
  1581. return r;
  1582. }
  1583. adev->ip_blocks[i].status.late_initialized = true;
  1584. }
  1585. }
  1586. mod_delayed_work(system_wq, &adev->late_init_work,
  1587. msecs_to_jiffies(AMDGPU_RESUME_MS));
  1588. amdgpu_fill_reset_magic(adev);
  1589. return 0;
  1590. }
  1591. static int amdgpu_fini(struct amdgpu_device *adev)
  1592. {
  1593. int i, r;
  1594. /* need to disable SMC first */
  1595. for (i = 0; i < adev->num_ip_blocks; i++) {
  1596. if (!adev->ip_blocks[i].status.hw)
  1597. continue;
  1598. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1599. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1600. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1601. AMD_CG_STATE_UNGATE);
  1602. if (r) {
  1603. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1604. adev->ip_blocks[i].version->funcs->name, r);
  1605. return r;
  1606. }
  1607. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1608. /* XXX handle errors */
  1609. if (r) {
  1610. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1611. adev->ip_blocks[i].version->funcs->name, r);
  1612. }
  1613. adev->ip_blocks[i].status.hw = false;
  1614. break;
  1615. }
  1616. }
  1617. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1618. if (!adev->ip_blocks[i].status.hw)
  1619. continue;
  1620. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1621. amdgpu_wb_fini(adev);
  1622. amdgpu_vram_scratch_fini(adev);
  1623. }
  1624. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1625. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1626. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1627. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1628. AMD_CG_STATE_UNGATE);
  1629. if (r) {
  1630. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1631. adev->ip_blocks[i].version->funcs->name, r);
  1632. return r;
  1633. }
  1634. }
  1635. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1636. /* XXX handle errors */
  1637. if (r) {
  1638. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1639. adev->ip_blocks[i].version->funcs->name, r);
  1640. }
  1641. adev->ip_blocks[i].status.hw = false;
  1642. }
  1643. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1644. if (!adev->ip_blocks[i].status.sw)
  1645. continue;
  1646. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1647. /* XXX handle errors */
  1648. if (r) {
  1649. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1650. adev->ip_blocks[i].version->funcs->name, r);
  1651. }
  1652. adev->ip_blocks[i].status.sw = false;
  1653. adev->ip_blocks[i].status.valid = false;
  1654. }
  1655. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1656. if (!adev->ip_blocks[i].status.late_initialized)
  1657. continue;
  1658. if (adev->ip_blocks[i].version->funcs->late_fini)
  1659. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1660. adev->ip_blocks[i].status.late_initialized = false;
  1661. }
  1662. if (amdgpu_sriov_vf(adev)) {
  1663. amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
  1664. amdgpu_virt_release_full_gpu(adev, false);
  1665. }
  1666. return 0;
  1667. }
  1668. static void amdgpu_late_init_func_handler(struct work_struct *work)
  1669. {
  1670. struct amdgpu_device *adev =
  1671. container_of(work, struct amdgpu_device, late_init_work.work);
  1672. amdgpu_late_set_cg_state(adev);
  1673. }
  1674. int amdgpu_suspend(struct amdgpu_device *adev)
  1675. {
  1676. int i, r;
  1677. if (amdgpu_sriov_vf(adev))
  1678. amdgpu_virt_request_full_gpu(adev, false);
  1679. /* ungate SMC block first */
  1680. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1681. AMD_CG_STATE_UNGATE);
  1682. if (r) {
  1683. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1684. }
  1685. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1686. if (!adev->ip_blocks[i].status.valid)
  1687. continue;
  1688. /* ungate blocks so that suspend can properly shut them down */
  1689. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1690. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1691. AMD_CG_STATE_UNGATE);
  1692. if (r) {
  1693. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1694. adev->ip_blocks[i].version->funcs->name, r);
  1695. }
  1696. }
  1697. /* XXX handle errors */
  1698. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1699. /* XXX handle errors */
  1700. if (r) {
  1701. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1702. adev->ip_blocks[i].version->funcs->name, r);
  1703. }
  1704. }
  1705. if (amdgpu_sriov_vf(adev))
  1706. amdgpu_virt_release_full_gpu(adev, false);
  1707. return 0;
  1708. }
  1709. static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
  1710. {
  1711. int i, r;
  1712. static enum amd_ip_block_type ip_order[] = {
  1713. AMD_IP_BLOCK_TYPE_GMC,
  1714. AMD_IP_BLOCK_TYPE_COMMON,
  1715. AMD_IP_BLOCK_TYPE_IH,
  1716. };
  1717. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1718. int j;
  1719. struct amdgpu_ip_block *block;
  1720. for (j = 0; j < adev->num_ip_blocks; j++) {
  1721. block = &adev->ip_blocks[j];
  1722. if (block->version->type != ip_order[i] ||
  1723. !block->status.valid)
  1724. continue;
  1725. r = block->version->funcs->hw_init(adev);
  1726. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1727. }
  1728. }
  1729. return 0;
  1730. }
  1731. static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
  1732. {
  1733. int i, r;
  1734. static enum amd_ip_block_type ip_order[] = {
  1735. AMD_IP_BLOCK_TYPE_SMC,
  1736. AMD_IP_BLOCK_TYPE_DCE,
  1737. AMD_IP_BLOCK_TYPE_GFX,
  1738. AMD_IP_BLOCK_TYPE_SDMA,
  1739. AMD_IP_BLOCK_TYPE_VCE,
  1740. };
  1741. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1742. int j;
  1743. struct amdgpu_ip_block *block;
  1744. for (j = 0; j < adev->num_ip_blocks; j++) {
  1745. block = &adev->ip_blocks[j];
  1746. if (block->version->type != ip_order[i] ||
  1747. !block->status.valid)
  1748. continue;
  1749. r = block->version->funcs->hw_init(adev);
  1750. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1751. }
  1752. }
  1753. return 0;
  1754. }
  1755. static int amdgpu_resume_phase1(struct amdgpu_device *adev)
  1756. {
  1757. int i, r;
  1758. for (i = 0; i < adev->num_ip_blocks; i++) {
  1759. if (!adev->ip_blocks[i].status.valid)
  1760. continue;
  1761. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1762. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1763. adev->ip_blocks[i].version->type ==
  1764. AMD_IP_BLOCK_TYPE_IH) {
  1765. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1766. if (r) {
  1767. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1768. adev->ip_blocks[i].version->funcs->name, r);
  1769. return r;
  1770. }
  1771. }
  1772. }
  1773. return 0;
  1774. }
  1775. static int amdgpu_resume_phase2(struct amdgpu_device *adev)
  1776. {
  1777. int i, r;
  1778. for (i = 0; i < adev->num_ip_blocks; i++) {
  1779. if (!adev->ip_blocks[i].status.valid)
  1780. continue;
  1781. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1782. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1783. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
  1784. continue;
  1785. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1786. if (r) {
  1787. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1788. adev->ip_blocks[i].version->funcs->name, r);
  1789. return r;
  1790. }
  1791. }
  1792. return 0;
  1793. }
  1794. static int amdgpu_resume(struct amdgpu_device *adev)
  1795. {
  1796. int r;
  1797. r = amdgpu_resume_phase1(adev);
  1798. if (r)
  1799. return r;
  1800. r = amdgpu_resume_phase2(adev);
  1801. return r;
  1802. }
  1803. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1804. {
  1805. if (adev->is_atom_fw) {
  1806. if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
  1807. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1808. } else {
  1809. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1810. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1811. }
  1812. }
  1813. /**
  1814. * amdgpu_device_init - initialize the driver
  1815. *
  1816. * @adev: amdgpu_device pointer
  1817. * @pdev: drm dev pointer
  1818. * @pdev: pci dev pointer
  1819. * @flags: driver flags
  1820. *
  1821. * Initializes the driver info and hw (all asics).
  1822. * Returns 0 for success or an error on failure.
  1823. * Called at driver startup.
  1824. */
  1825. int amdgpu_device_init(struct amdgpu_device *adev,
  1826. struct drm_device *ddev,
  1827. struct pci_dev *pdev,
  1828. uint32_t flags)
  1829. {
  1830. int r, i;
  1831. bool runtime = false;
  1832. u32 max_MBps;
  1833. adev->shutdown = false;
  1834. adev->dev = &pdev->dev;
  1835. adev->ddev = ddev;
  1836. adev->pdev = pdev;
  1837. adev->flags = flags;
  1838. adev->asic_type = flags & AMD_ASIC_MASK;
  1839. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1840. adev->mc.gart_size = 512 * 1024 * 1024;
  1841. adev->accel_working = false;
  1842. adev->num_rings = 0;
  1843. adev->mman.buffer_funcs = NULL;
  1844. adev->mman.buffer_funcs_ring = NULL;
  1845. adev->vm_manager.vm_pte_funcs = NULL;
  1846. adev->vm_manager.vm_pte_num_rings = 0;
  1847. adev->gart.gart_funcs = NULL;
  1848. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1849. adev->smc_rreg = &amdgpu_invalid_rreg;
  1850. adev->smc_wreg = &amdgpu_invalid_wreg;
  1851. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1852. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1853. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1854. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1855. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1856. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1857. adev->didt_rreg = &amdgpu_invalid_rreg;
  1858. adev->didt_wreg = &amdgpu_invalid_wreg;
  1859. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1860. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1861. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1862. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1863. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1864. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1865. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1866. /* mutex initialization are all done here so we
  1867. * can recall function without having locking issues */
  1868. atomic_set(&adev->irq.ih.lock, 0);
  1869. mutex_init(&adev->firmware.mutex);
  1870. mutex_init(&adev->pm.mutex);
  1871. mutex_init(&adev->gfx.gpu_clock_mutex);
  1872. mutex_init(&adev->srbm_mutex);
  1873. mutex_init(&adev->grbm_idx_mutex);
  1874. mutex_init(&adev->mn_lock);
  1875. hash_init(adev->mn_hash);
  1876. amdgpu_check_arguments(adev);
  1877. spin_lock_init(&adev->mmio_idx_lock);
  1878. spin_lock_init(&adev->smc_idx_lock);
  1879. spin_lock_init(&adev->pcie_idx_lock);
  1880. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1881. spin_lock_init(&adev->didt_idx_lock);
  1882. spin_lock_init(&adev->gc_cac_idx_lock);
  1883. spin_lock_init(&adev->se_cac_idx_lock);
  1884. spin_lock_init(&adev->audio_endpt_idx_lock);
  1885. spin_lock_init(&adev->mm_stats.lock);
  1886. INIT_LIST_HEAD(&adev->shadow_list);
  1887. mutex_init(&adev->shadow_list_lock);
  1888. INIT_LIST_HEAD(&adev->gtt_list);
  1889. spin_lock_init(&adev->gtt_list_lock);
  1890. INIT_LIST_HEAD(&adev->ring_lru_list);
  1891. spin_lock_init(&adev->ring_lru_list_lock);
  1892. INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
  1893. /* Registers mapping */
  1894. /* TODO: block userspace mapping of io register */
  1895. if (adev->asic_type >= CHIP_BONAIRE) {
  1896. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1897. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1898. } else {
  1899. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1900. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1901. }
  1902. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1903. if (adev->rmmio == NULL) {
  1904. return -ENOMEM;
  1905. }
  1906. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1907. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1908. if (adev->asic_type >= CHIP_BONAIRE)
  1909. /* doorbell bar mapping */
  1910. amdgpu_doorbell_init(adev);
  1911. /* io port mapping */
  1912. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1913. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1914. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1915. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1916. break;
  1917. }
  1918. }
  1919. if (adev->rio_mem == NULL)
  1920. DRM_INFO("PCI I/O BAR is not found.\n");
  1921. /* early init functions */
  1922. r = amdgpu_early_init(adev);
  1923. if (r)
  1924. return r;
  1925. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1926. /* this will fail for cards that aren't VGA class devices, just
  1927. * ignore it */
  1928. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1929. if (amdgpu_runtime_pm == 1)
  1930. runtime = true;
  1931. if (amdgpu_device_is_px(ddev))
  1932. runtime = true;
  1933. if (!pci_is_thunderbolt_attached(adev->pdev))
  1934. vga_switcheroo_register_client(adev->pdev,
  1935. &amdgpu_switcheroo_ops, runtime);
  1936. if (runtime)
  1937. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1938. /* Read BIOS */
  1939. if (!amdgpu_get_bios(adev)) {
  1940. r = -EINVAL;
  1941. goto failed;
  1942. }
  1943. r = amdgpu_atombios_init(adev);
  1944. if (r) {
  1945. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1946. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
  1947. goto failed;
  1948. }
  1949. /* detect if we are with an SRIOV vbios */
  1950. amdgpu_device_detect_sriov_bios(adev);
  1951. /* Post card if necessary */
  1952. if (amdgpu_vpost_needed(adev)) {
  1953. if (!adev->bios) {
  1954. dev_err(adev->dev, "no vBIOS found\n");
  1955. amdgpu_vf_error_put(AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
  1956. r = -EINVAL;
  1957. goto failed;
  1958. }
  1959. DRM_INFO("GPU posting now...\n");
  1960. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1961. if (r) {
  1962. dev_err(adev->dev, "gpu post error!\n");
  1963. amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_POST_ERROR, 0, 0);
  1964. goto failed;
  1965. }
  1966. } else {
  1967. DRM_INFO("GPU post is not needed\n");
  1968. }
  1969. if (adev->is_atom_fw) {
  1970. /* Initialize clocks */
  1971. r = amdgpu_atomfirmware_get_clock_info(adev);
  1972. if (r) {
  1973. dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
  1974. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1975. goto failed;
  1976. }
  1977. } else {
  1978. /* Initialize clocks */
  1979. r = amdgpu_atombios_get_clock_info(adev);
  1980. if (r) {
  1981. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1982. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1983. goto failed;
  1984. }
  1985. /* init i2c buses */
  1986. amdgpu_atombios_i2c_init(adev);
  1987. }
  1988. /* Fence driver */
  1989. r = amdgpu_fence_driver_init(adev);
  1990. if (r) {
  1991. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1992. amdgpu_vf_error_put(AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
  1993. goto failed;
  1994. }
  1995. /* init the mode config */
  1996. drm_mode_config_init(adev->ddev);
  1997. r = amdgpu_init(adev);
  1998. if (r) {
  1999. dev_err(adev->dev, "amdgpu_init failed\n");
  2000. amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
  2001. amdgpu_fini(adev);
  2002. goto failed;
  2003. }
  2004. adev->accel_working = true;
  2005. amdgpu_vm_check_compute_bug(adev);
  2006. /* Initialize the buffer migration limit. */
  2007. if (amdgpu_moverate >= 0)
  2008. max_MBps = amdgpu_moverate;
  2009. else
  2010. max_MBps = 8; /* Allow 8 MB/s. */
  2011. /* Get a log2 for easy divisions. */
  2012. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  2013. r = amdgpu_ib_pool_init(adev);
  2014. if (r) {
  2015. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  2016. amdgpu_vf_error_put(AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
  2017. goto failed;
  2018. }
  2019. r = amdgpu_ib_ring_tests(adev);
  2020. if (r)
  2021. DRM_ERROR("ib ring test failed (%d).\n", r);
  2022. amdgpu_fbdev_init(adev);
  2023. r = amdgpu_gem_debugfs_init(adev);
  2024. if (r)
  2025. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  2026. r = amdgpu_debugfs_regs_init(adev);
  2027. if (r)
  2028. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  2029. r = amdgpu_debugfs_test_ib_ring_init(adev);
  2030. if (r)
  2031. DRM_ERROR("registering register test ib ring debugfs failed (%d).\n", r);
  2032. r = amdgpu_debugfs_firmware_init(adev);
  2033. if (r)
  2034. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  2035. if ((amdgpu_testing & 1)) {
  2036. if (adev->accel_working)
  2037. amdgpu_test_moves(adev);
  2038. else
  2039. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  2040. }
  2041. if (amdgpu_benchmarking) {
  2042. if (adev->accel_working)
  2043. amdgpu_benchmark(adev, amdgpu_benchmarking);
  2044. else
  2045. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  2046. }
  2047. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  2048. * explicit gating rather than handling it automatically.
  2049. */
  2050. r = amdgpu_late_init(adev);
  2051. if (r) {
  2052. dev_err(adev->dev, "amdgpu_late_init failed\n");
  2053. amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
  2054. goto failed;
  2055. }
  2056. return 0;
  2057. failed:
  2058. amdgpu_vf_error_trans_all(adev);
  2059. if (runtime)
  2060. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2061. return r;
  2062. }
  2063. /**
  2064. * amdgpu_device_fini - tear down the driver
  2065. *
  2066. * @adev: amdgpu_device pointer
  2067. *
  2068. * Tear down the driver info (all asics).
  2069. * Called at driver shutdown.
  2070. */
  2071. void amdgpu_device_fini(struct amdgpu_device *adev)
  2072. {
  2073. int r;
  2074. DRM_INFO("amdgpu: finishing device.\n");
  2075. adev->shutdown = true;
  2076. if (adev->mode_info.mode_config_initialized)
  2077. drm_crtc_force_disable_all(adev->ddev);
  2078. /* evict vram memory */
  2079. amdgpu_bo_evict_vram(adev);
  2080. amdgpu_ib_pool_fini(adev);
  2081. amdgpu_fence_driver_fini(adev);
  2082. amdgpu_fbdev_fini(adev);
  2083. r = amdgpu_fini(adev);
  2084. if (adev->firmware.gpu_info_fw) {
  2085. release_firmware(adev->firmware.gpu_info_fw);
  2086. adev->firmware.gpu_info_fw = NULL;
  2087. }
  2088. adev->accel_working = false;
  2089. cancel_delayed_work_sync(&adev->late_init_work);
  2090. /* free i2c buses */
  2091. amdgpu_i2c_fini(adev);
  2092. amdgpu_atombios_fini(adev);
  2093. kfree(adev->bios);
  2094. adev->bios = NULL;
  2095. if (!pci_is_thunderbolt_attached(adev->pdev))
  2096. vga_switcheroo_unregister_client(adev->pdev);
  2097. if (adev->flags & AMD_IS_PX)
  2098. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2099. vga_client_register(adev->pdev, NULL, NULL, NULL);
  2100. if (adev->rio_mem)
  2101. pci_iounmap(adev->pdev, adev->rio_mem);
  2102. adev->rio_mem = NULL;
  2103. iounmap(adev->rmmio);
  2104. adev->rmmio = NULL;
  2105. if (adev->asic_type >= CHIP_BONAIRE)
  2106. amdgpu_doorbell_fini(adev);
  2107. amdgpu_debugfs_regs_cleanup(adev);
  2108. }
  2109. /*
  2110. * Suspend & resume.
  2111. */
  2112. /**
  2113. * amdgpu_device_suspend - initiate device suspend
  2114. *
  2115. * @pdev: drm dev pointer
  2116. * @state: suspend state
  2117. *
  2118. * Puts the hw in the suspend state (all asics).
  2119. * Returns 0 for success or an error on failure.
  2120. * Called at driver suspend.
  2121. */
  2122. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  2123. {
  2124. struct amdgpu_device *adev;
  2125. struct drm_crtc *crtc;
  2126. struct drm_connector *connector;
  2127. int r;
  2128. if (dev == NULL || dev->dev_private == NULL) {
  2129. return -ENODEV;
  2130. }
  2131. adev = dev->dev_private;
  2132. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2133. return 0;
  2134. drm_kms_helper_poll_disable(dev);
  2135. /* turn off display hw */
  2136. drm_modeset_lock_all(dev);
  2137. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2138. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  2139. }
  2140. drm_modeset_unlock_all(dev);
  2141. amdgpu_amdkfd_suspend(adev);
  2142. /* unpin the front buffers and cursors */
  2143. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2144. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2145. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  2146. struct amdgpu_bo *robj;
  2147. if (amdgpu_crtc->cursor_bo) {
  2148. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2149. r = amdgpu_bo_reserve(aobj, true);
  2150. if (r == 0) {
  2151. amdgpu_bo_unpin(aobj);
  2152. amdgpu_bo_unreserve(aobj);
  2153. }
  2154. }
  2155. if (rfb == NULL || rfb->obj == NULL) {
  2156. continue;
  2157. }
  2158. robj = gem_to_amdgpu_bo(rfb->obj);
  2159. /* don't unpin kernel fb objects */
  2160. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  2161. r = amdgpu_bo_reserve(robj, true);
  2162. if (r == 0) {
  2163. amdgpu_bo_unpin(robj);
  2164. amdgpu_bo_unreserve(robj);
  2165. }
  2166. }
  2167. }
  2168. /* evict vram memory */
  2169. amdgpu_bo_evict_vram(adev);
  2170. amdgpu_fence_driver_suspend(adev);
  2171. r = amdgpu_suspend(adev);
  2172. /* evict remaining vram memory
  2173. * This second call to evict vram is to evict the gart page table
  2174. * using the CPU.
  2175. */
  2176. amdgpu_bo_evict_vram(adev);
  2177. amdgpu_atombios_scratch_regs_save(adev);
  2178. pci_save_state(dev->pdev);
  2179. if (suspend) {
  2180. /* Shut down the device */
  2181. pci_disable_device(dev->pdev);
  2182. pci_set_power_state(dev->pdev, PCI_D3hot);
  2183. } else {
  2184. r = amdgpu_asic_reset(adev);
  2185. if (r)
  2186. DRM_ERROR("amdgpu asic reset failed\n");
  2187. }
  2188. if (fbcon) {
  2189. console_lock();
  2190. amdgpu_fbdev_set_suspend(adev, 1);
  2191. console_unlock();
  2192. }
  2193. return 0;
  2194. }
  2195. /**
  2196. * amdgpu_device_resume - initiate device resume
  2197. *
  2198. * @pdev: drm dev pointer
  2199. *
  2200. * Bring the hw back to operating state (all asics).
  2201. * Returns 0 for success or an error on failure.
  2202. * Called at driver resume.
  2203. */
  2204. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  2205. {
  2206. struct drm_connector *connector;
  2207. struct amdgpu_device *adev = dev->dev_private;
  2208. struct drm_crtc *crtc;
  2209. int r = 0;
  2210. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2211. return 0;
  2212. if (fbcon)
  2213. console_lock();
  2214. if (resume) {
  2215. pci_set_power_state(dev->pdev, PCI_D0);
  2216. pci_restore_state(dev->pdev);
  2217. r = pci_enable_device(dev->pdev);
  2218. if (r)
  2219. goto unlock;
  2220. }
  2221. amdgpu_atombios_scratch_regs_restore(adev);
  2222. /* post card */
  2223. if (amdgpu_need_post(adev)) {
  2224. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2225. if (r)
  2226. DRM_ERROR("amdgpu asic init failed\n");
  2227. }
  2228. r = amdgpu_resume(adev);
  2229. if (r) {
  2230. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  2231. goto unlock;
  2232. }
  2233. amdgpu_fence_driver_resume(adev);
  2234. if (resume) {
  2235. r = amdgpu_ib_ring_tests(adev);
  2236. if (r)
  2237. DRM_ERROR("ib ring test failed (%d).\n", r);
  2238. }
  2239. r = amdgpu_late_init(adev);
  2240. if (r)
  2241. goto unlock;
  2242. /* pin cursors */
  2243. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2244. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2245. if (amdgpu_crtc->cursor_bo) {
  2246. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2247. r = amdgpu_bo_reserve(aobj, true);
  2248. if (r == 0) {
  2249. r = amdgpu_bo_pin(aobj,
  2250. AMDGPU_GEM_DOMAIN_VRAM,
  2251. &amdgpu_crtc->cursor_addr);
  2252. if (r != 0)
  2253. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  2254. amdgpu_bo_unreserve(aobj);
  2255. }
  2256. }
  2257. }
  2258. r = amdgpu_amdkfd_resume(adev);
  2259. if (r)
  2260. return r;
  2261. /* blat the mode back in */
  2262. if (fbcon) {
  2263. drm_helper_resume_force_mode(dev);
  2264. /* turn on display hw */
  2265. drm_modeset_lock_all(dev);
  2266. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2267. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2268. }
  2269. drm_modeset_unlock_all(dev);
  2270. }
  2271. drm_kms_helper_poll_enable(dev);
  2272. /*
  2273. * Most of the connector probing functions try to acquire runtime pm
  2274. * refs to ensure that the GPU is powered on when connector polling is
  2275. * performed. Since we're calling this from a runtime PM callback,
  2276. * trying to acquire rpm refs will cause us to deadlock.
  2277. *
  2278. * Since we're guaranteed to be holding the rpm lock, it's safe to
  2279. * temporarily disable the rpm helpers so this doesn't deadlock us.
  2280. */
  2281. #ifdef CONFIG_PM
  2282. dev->dev->power.disable_depth++;
  2283. #endif
  2284. drm_helper_hpd_irq_event(dev);
  2285. #ifdef CONFIG_PM
  2286. dev->dev->power.disable_depth--;
  2287. #endif
  2288. if (fbcon)
  2289. amdgpu_fbdev_set_suspend(adev, 0);
  2290. unlock:
  2291. if (fbcon)
  2292. console_unlock();
  2293. return r;
  2294. }
  2295. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  2296. {
  2297. int i;
  2298. bool asic_hang = false;
  2299. for (i = 0; i < adev->num_ip_blocks; i++) {
  2300. if (!adev->ip_blocks[i].status.valid)
  2301. continue;
  2302. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  2303. adev->ip_blocks[i].status.hang =
  2304. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  2305. if (adev->ip_blocks[i].status.hang) {
  2306. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  2307. asic_hang = true;
  2308. }
  2309. }
  2310. return asic_hang;
  2311. }
  2312. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  2313. {
  2314. int i, r = 0;
  2315. for (i = 0; i < adev->num_ip_blocks; i++) {
  2316. if (!adev->ip_blocks[i].status.valid)
  2317. continue;
  2318. if (adev->ip_blocks[i].status.hang &&
  2319. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  2320. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  2321. if (r)
  2322. return r;
  2323. }
  2324. }
  2325. return 0;
  2326. }
  2327. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  2328. {
  2329. int i;
  2330. for (i = 0; i < adev->num_ip_blocks; i++) {
  2331. if (!adev->ip_blocks[i].status.valid)
  2332. continue;
  2333. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  2334. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  2335. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  2336. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
  2337. if (adev->ip_blocks[i].status.hang) {
  2338. DRM_INFO("Some block need full reset!\n");
  2339. return true;
  2340. }
  2341. }
  2342. }
  2343. return false;
  2344. }
  2345. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  2346. {
  2347. int i, r = 0;
  2348. for (i = 0; i < adev->num_ip_blocks; i++) {
  2349. if (!adev->ip_blocks[i].status.valid)
  2350. continue;
  2351. if (adev->ip_blocks[i].status.hang &&
  2352. adev->ip_blocks[i].version->funcs->soft_reset) {
  2353. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  2354. if (r)
  2355. return r;
  2356. }
  2357. }
  2358. return 0;
  2359. }
  2360. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  2361. {
  2362. int i, r = 0;
  2363. for (i = 0; i < adev->num_ip_blocks; i++) {
  2364. if (!adev->ip_blocks[i].status.valid)
  2365. continue;
  2366. if (adev->ip_blocks[i].status.hang &&
  2367. adev->ip_blocks[i].version->funcs->post_soft_reset)
  2368. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  2369. if (r)
  2370. return r;
  2371. }
  2372. return 0;
  2373. }
  2374. bool amdgpu_need_backup(struct amdgpu_device *adev)
  2375. {
  2376. if (adev->flags & AMD_IS_APU)
  2377. return false;
  2378. return amdgpu_lockup_timeout > 0 ? true : false;
  2379. }
  2380. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  2381. struct amdgpu_ring *ring,
  2382. struct amdgpu_bo *bo,
  2383. struct dma_fence **fence)
  2384. {
  2385. uint32_t domain;
  2386. int r;
  2387. if (!bo->shadow)
  2388. return 0;
  2389. r = amdgpu_bo_reserve(bo, true);
  2390. if (r)
  2391. return r;
  2392. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  2393. /* if bo has been evicted, then no need to recover */
  2394. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  2395. r = amdgpu_bo_validate(bo->shadow);
  2396. if (r) {
  2397. DRM_ERROR("bo validate failed!\n");
  2398. goto err;
  2399. }
  2400. r = amdgpu_ttm_bind(&bo->shadow->tbo, &bo->shadow->tbo.mem);
  2401. if (r) {
  2402. DRM_ERROR("%p bind failed\n", bo->shadow);
  2403. goto err;
  2404. }
  2405. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  2406. NULL, fence, true);
  2407. if (r) {
  2408. DRM_ERROR("recover page table failed!\n");
  2409. goto err;
  2410. }
  2411. }
  2412. err:
  2413. amdgpu_bo_unreserve(bo);
  2414. return r;
  2415. }
  2416. /**
  2417. * amdgpu_sriov_gpu_reset - reset the asic
  2418. *
  2419. * @adev: amdgpu device pointer
  2420. * @job: which job trigger hang
  2421. *
  2422. * Attempt the reset the GPU if it has hung (all asics).
  2423. * for SRIOV case.
  2424. * Returns 0 for success or an error on failure.
  2425. */
  2426. int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
  2427. {
  2428. int i, j, r = 0;
  2429. int resched;
  2430. struct amdgpu_bo *bo, *tmp;
  2431. struct amdgpu_ring *ring;
  2432. struct dma_fence *fence = NULL, *next = NULL;
  2433. mutex_lock(&adev->virt.lock_reset);
  2434. atomic_inc(&adev->gpu_reset_counter);
  2435. adev->gfx.in_reset = true;
  2436. /* block TTM */
  2437. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2438. /* we start from the ring trigger GPU hang */
  2439. j = job ? job->ring->idx : 0;
  2440. /* block scheduler */
  2441. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2442. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2443. if (!ring || !ring->sched.thread)
  2444. continue;
  2445. kthread_park(ring->sched.thread);
  2446. if (job && j != i)
  2447. continue;
  2448. /* here give the last chance to check if job removed from mirror-list
  2449. * since we already pay some time on kthread_park */
  2450. if (job && list_empty(&job->base.node)) {
  2451. kthread_unpark(ring->sched.thread);
  2452. goto give_up_reset;
  2453. }
  2454. if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
  2455. amd_sched_job_kickout(&job->base);
  2456. /* only do job_reset on the hang ring if @job not NULL */
  2457. amd_sched_hw_job_reset(&ring->sched);
  2458. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2459. amdgpu_fence_driver_force_completion_ring(ring);
  2460. }
  2461. /* request to take full control of GPU before re-initialization */
  2462. if (job)
  2463. amdgpu_virt_reset_gpu(adev);
  2464. else
  2465. amdgpu_virt_request_full_gpu(adev, true);
  2466. /* Resume IP prior to SMC */
  2467. amdgpu_sriov_reinit_early(adev);
  2468. /* we need recover gart prior to run SMC/CP/SDMA resume */
  2469. amdgpu_ttm_recover_gart(adev);
  2470. /* now we are okay to resume SMC/CP/SDMA */
  2471. amdgpu_sriov_reinit_late(adev);
  2472. amdgpu_irq_gpu_reset_resume_helper(adev);
  2473. if (amdgpu_ib_ring_tests(adev))
  2474. dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
  2475. /* release full control of GPU after ib test */
  2476. amdgpu_virt_release_full_gpu(adev, true);
  2477. DRM_INFO("recover vram bo from shadow\n");
  2478. ring = adev->mman.buffer_funcs_ring;
  2479. mutex_lock(&adev->shadow_list_lock);
  2480. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2481. next = NULL;
  2482. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2483. if (fence) {
  2484. r = dma_fence_wait(fence, false);
  2485. if (r) {
  2486. WARN(r, "recovery from shadow isn't completed\n");
  2487. break;
  2488. }
  2489. }
  2490. dma_fence_put(fence);
  2491. fence = next;
  2492. }
  2493. mutex_unlock(&adev->shadow_list_lock);
  2494. if (fence) {
  2495. r = dma_fence_wait(fence, false);
  2496. if (r)
  2497. WARN(r, "recovery from shadow isn't completed\n");
  2498. }
  2499. dma_fence_put(fence);
  2500. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2501. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2502. if (!ring || !ring->sched.thread)
  2503. continue;
  2504. if (job && j != i) {
  2505. kthread_unpark(ring->sched.thread);
  2506. continue;
  2507. }
  2508. amd_sched_job_recovery(&ring->sched);
  2509. kthread_unpark(ring->sched.thread);
  2510. }
  2511. drm_helper_resume_force_mode(adev->ddev);
  2512. give_up_reset:
  2513. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2514. if (r) {
  2515. /* bad news, how to tell it to userspace ? */
  2516. dev_info(adev->dev, "GPU reset failed\n");
  2517. } else {
  2518. dev_info(adev->dev, "GPU reset successed!\n");
  2519. }
  2520. adev->gfx.in_reset = false;
  2521. mutex_unlock(&adev->virt.lock_reset);
  2522. return r;
  2523. }
  2524. /**
  2525. * amdgpu_gpu_reset - reset the asic
  2526. *
  2527. * @adev: amdgpu device pointer
  2528. *
  2529. * Attempt the reset the GPU if it has hung (all asics).
  2530. * Returns 0 for success or an error on failure.
  2531. */
  2532. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  2533. {
  2534. int i, r;
  2535. int resched;
  2536. bool need_full_reset, vram_lost = false;
  2537. if (!amdgpu_check_soft_reset(adev)) {
  2538. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2539. return 0;
  2540. }
  2541. atomic_inc(&adev->gpu_reset_counter);
  2542. /* block TTM */
  2543. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2544. /* block scheduler */
  2545. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2546. struct amdgpu_ring *ring = adev->rings[i];
  2547. if (!ring || !ring->sched.thread)
  2548. continue;
  2549. kthread_park(ring->sched.thread);
  2550. amd_sched_hw_job_reset(&ring->sched);
  2551. }
  2552. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2553. amdgpu_fence_driver_force_completion(adev);
  2554. need_full_reset = amdgpu_need_full_reset(adev);
  2555. if (!need_full_reset) {
  2556. amdgpu_pre_soft_reset(adev);
  2557. r = amdgpu_soft_reset(adev);
  2558. amdgpu_post_soft_reset(adev);
  2559. if (r || amdgpu_check_soft_reset(adev)) {
  2560. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2561. need_full_reset = true;
  2562. }
  2563. }
  2564. if (need_full_reset) {
  2565. r = amdgpu_suspend(adev);
  2566. retry:
  2567. amdgpu_atombios_scratch_regs_save(adev);
  2568. r = amdgpu_asic_reset(adev);
  2569. amdgpu_atombios_scratch_regs_restore(adev);
  2570. /* post card */
  2571. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2572. if (!r) {
  2573. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2574. r = amdgpu_resume_phase1(adev);
  2575. if (r)
  2576. goto out;
  2577. vram_lost = amdgpu_check_vram_lost(adev);
  2578. if (vram_lost) {
  2579. DRM_ERROR("VRAM is lost!\n");
  2580. atomic_inc(&adev->vram_lost_counter);
  2581. }
  2582. r = amdgpu_ttm_recover_gart(adev);
  2583. if (r)
  2584. goto out;
  2585. r = amdgpu_resume_phase2(adev);
  2586. if (r)
  2587. goto out;
  2588. if (vram_lost)
  2589. amdgpu_fill_reset_magic(adev);
  2590. }
  2591. }
  2592. out:
  2593. if (!r) {
  2594. amdgpu_irq_gpu_reset_resume_helper(adev);
  2595. r = amdgpu_ib_ring_tests(adev);
  2596. if (r) {
  2597. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2598. r = amdgpu_suspend(adev);
  2599. need_full_reset = true;
  2600. goto retry;
  2601. }
  2602. /**
  2603. * recovery vm page tables, since we cannot depend on VRAM is
  2604. * consistent after gpu full reset.
  2605. */
  2606. if (need_full_reset && amdgpu_need_backup(adev)) {
  2607. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2608. struct amdgpu_bo *bo, *tmp;
  2609. struct dma_fence *fence = NULL, *next = NULL;
  2610. DRM_INFO("recover vram bo from shadow\n");
  2611. mutex_lock(&adev->shadow_list_lock);
  2612. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2613. next = NULL;
  2614. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2615. if (fence) {
  2616. r = dma_fence_wait(fence, false);
  2617. if (r) {
  2618. WARN(r, "recovery from shadow isn't completed\n");
  2619. break;
  2620. }
  2621. }
  2622. dma_fence_put(fence);
  2623. fence = next;
  2624. }
  2625. mutex_unlock(&adev->shadow_list_lock);
  2626. if (fence) {
  2627. r = dma_fence_wait(fence, false);
  2628. if (r)
  2629. WARN(r, "recovery from shadow isn't completed\n");
  2630. }
  2631. dma_fence_put(fence);
  2632. }
  2633. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2634. struct amdgpu_ring *ring = adev->rings[i];
  2635. if (!ring || !ring->sched.thread)
  2636. continue;
  2637. amd_sched_job_recovery(&ring->sched);
  2638. kthread_unpark(ring->sched.thread);
  2639. }
  2640. } else {
  2641. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2642. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ASIC_RESUME_FAIL, 0, r);
  2643. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2644. if (adev->rings[i] && adev->rings[i]->sched.thread) {
  2645. kthread_unpark(adev->rings[i]->sched.thread);
  2646. }
  2647. }
  2648. }
  2649. drm_helper_resume_force_mode(adev->ddev);
  2650. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2651. if (r) {
  2652. /* bad news, how to tell it to userspace ? */
  2653. dev_info(adev->dev, "GPU reset failed\n");
  2654. amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
  2655. }
  2656. else {
  2657. dev_info(adev->dev, "GPU reset successed!\n");
  2658. }
  2659. amdgpu_vf_error_trans_all(adev);
  2660. return r;
  2661. }
  2662. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2663. {
  2664. u32 mask;
  2665. int ret;
  2666. if (amdgpu_pcie_gen_cap)
  2667. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2668. if (amdgpu_pcie_lane_cap)
  2669. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2670. /* covers APUs as well */
  2671. if (pci_is_root_bus(adev->pdev->bus)) {
  2672. if (adev->pm.pcie_gen_mask == 0)
  2673. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2674. if (adev->pm.pcie_mlw_mask == 0)
  2675. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2676. return;
  2677. }
  2678. if (adev->pm.pcie_gen_mask == 0) {
  2679. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2680. if (!ret) {
  2681. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2682. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2683. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2684. if (mask & DRM_PCIE_SPEED_25)
  2685. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2686. if (mask & DRM_PCIE_SPEED_50)
  2687. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2688. if (mask & DRM_PCIE_SPEED_80)
  2689. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2690. } else {
  2691. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2692. }
  2693. }
  2694. if (adev->pm.pcie_mlw_mask == 0) {
  2695. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2696. if (!ret) {
  2697. switch (mask) {
  2698. case 32:
  2699. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2700. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2701. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2702. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2703. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2704. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2705. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2706. break;
  2707. case 16:
  2708. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2709. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2710. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2711. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2712. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2713. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2714. break;
  2715. case 12:
  2716. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2717. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2718. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2719. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2720. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2721. break;
  2722. case 8:
  2723. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2724. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2725. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2726. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2727. break;
  2728. case 4:
  2729. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2730. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2731. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2732. break;
  2733. case 2:
  2734. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2735. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2736. break;
  2737. case 1:
  2738. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2739. break;
  2740. default:
  2741. break;
  2742. }
  2743. } else {
  2744. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2745. }
  2746. }
  2747. }
  2748. /*
  2749. * Debugfs
  2750. */
  2751. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2752. const struct drm_info_list *files,
  2753. unsigned nfiles)
  2754. {
  2755. unsigned i;
  2756. for (i = 0; i < adev->debugfs_count; i++) {
  2757. if (adev->debugfs[i].files == files) {
  2758. /* Already registered */
  2759. return 0;
  2760. }
  2761. }
  2762. i = adev->debugfs_count + 1;
  2763. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2764. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2765. DRM_ERROR("Report so we increase "
  2766. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2767. return -EINVAL;
  2768. }
  2769. adev->debugfs[adev->debugfs_count].files = files;
  2770. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2771. adev->debugfs_count = i;
  2772. #if defined(CONFIG_DEBUG_FS)
  2773. drm_debugfs_create_files(files, nfiles,
  2774. adev->ddev->primary->debugfs_root,
  2775. adev->ddev->primary);
  2776. #endif
  2777. return 0;
  2778. }
  2779. #if defined(CONFIG_DEBUG_FS)
  2780. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2781. size_t size, loff_t *pos)
  2782. {
  2783. struct amdgpu_device *adev = file_inode(f)->i_private;
  2784. ssize_t result = 0;
  2785. int r;
  2786. bool pm_pg_lock, use_bank;
  2787. unsigned instance_bank, sh_bank, se_bank;
  2788. if (size & 0x3 || *pos & 0x3)
  2789. return -EINVAL;
  2790. /* are we reading registers for which a PG lock is necessary? */
  2791. pm_pg_lock = (*pos >> 23) & 1;
  2792. if (*pos & (1ULL << 62)) {
  2793. se_bank = (*pos >> 24) & 0x3FF;
  2794. sh_bank = (*pos >> 34) & 0x3FF;
  2795. instance_bank = (*pos >> 44) & 0x3FF;
  2796. if (se_bank == 0x3FF)
  2797. se_bank = 0xFFFFFFFF;
  2798. if (sh_bank == 0x3FF)
  2799. sh_bank = 0xFFFFFFFF;
  2800. if (instance_bank == 0x3FF)
  2801. instance_bank = 0xFFFFFFFF;
  2802. use_bank = 1;
  2803. } else {
  2804. use_bank = 0;
  2805. }
  2806. *pos &= (1UL << 22) - 1;
  2807. if (use_bank) {
  2808. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2809. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2810. return -EINVAL;
  2811. mutex_lock(&adev->grbm_idx_mutex);
  2812. amdgpu_gfx_select_se_sh(adev, se_bank,
  2813. sh_bank, instance_bank);
  2814. }
  2815. if (pm_pg_lock)
  2816. mutex_lock(&adev->pm.mutex);
  2817. while (size) {
  2818. uint32_t value;
  2819. if (*pos > adev->rmmio_size)
  2820. goto end;
  2821. value = RREG32(*pos >> 2);
  2822. r = put_user(value, (uint32_t *)buf);
  2823. if (r) {
  2824. result = r;
  2825. goto end;
  2826. }
  2827. result += 4;
  2828. buf += 4;
  2829. *pos += 4;
  2830. size -= 4;
  2831. }
  2832. end:
  2833. if (use_bank) {
  2834. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2835. mutex_unlock(&adev->grbm_idx_mutex);
  2836. }
  2837. if (pm_pg_lock)
  2838. mutex_unlock(&adev->pm.mutex);
  2839. return result;
  2840. }
  2841. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2842. size_t size, loff_t *pos)
  2843. {
  2844. struct amdgpu_device *adev = file_inode(f)->i_private;
  2845. ssize_t result = 0;
  2846. int r;
  2847. bool pm_pg_lock, use_bank;
  2848. unsigned instance_bank, sh_bank, se_bank;
  2849. if (size & 0x3 || *pos & 0x3)
  2850. return -EINVAL;
  2851. /* are we reading registers for which a PG lock is necessary? */
  2852. pm_pg_lock = (*pos >> 23) & 1;
  2853. if (*pos & (1ULL << 62)) {
  2854. se_bank = (*pos >> 24) & 0x3FF;
  2855. sh_bank = (*pos >> 34) & 0x3FF;
  2856. instance_bank = (*pos >> 44) & 0x3FF;
  2857. if (se_bank == 0x3FF)
  2858. se_bank = 0xFFFFFFFF;
  2859. if (sh_bank == 0x3FF)
  2860. sh_bank = 0xFFFFFFFF;
  2861. if (instance_bank == 0x3FF)
  2862. instance_bank = 0xFFFFFFFF;
  2863. use_bank = 1;
  2864. } else {
  2865. use_bank = 0;
  2866. }
  2867. *pos &= (1UL << 22) - 1;
  2868. if (use_bank) {
  2869. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2870. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2871. return -EINVAL;
  2872. mutex_lock(&adev->grbm_idx_mutex);
  2873. amdgpu_gfx_select_se_sh(adev, se_bank,
  2874. sh_bank, instance_bank);
  2875. }
  2876. if (pm_pg_lock)
  2877. mutex_lock(&adev->pm.mutex);
  2878. while (size) {
  2879. uint32_t value;
  2880. if (*pos > adev->rmmio_size)
  2881. return result;
  2882. r = get_user(value, (uint32_t *)buf);
  2883. if (r)
  2884. return r;
  2885. WREG32(*pos >> 2, value);
  2886. result += 4;
  2887. buf += 4;
  2888. *pos += 4;
  2889. size -= 4;
  2890. }
  2891. if (use_bank) {
  2892. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2893. mutex_unlock(&adev->grbm_idx_mutex);
  2894. }
  2895. if (pm_pg_lock)
  2896. mutex_unlock(&adev->pm.mutex);
  2897. return result;
  2898. }
  2899. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2900. size_t size, loff_t *pos)
  2901. {
  2902. struct amdgpu_device *adev = file_inode(f)->i_private;
  2903. ssize_t result = 0;
  2904. int r;
  2905. if (size & 0x3 || *pos & 0x3)
  2906. return -EINVAL;
  2907. while (size) {
  2908. uint32_t value;
  2909. value = RREG32_PCIE(*pos >> 2);
  2910. r = put_user(value, (uint32_t *)buf);
  2911. if (r)
  2912. return r;
  2913. result += 4;
  2914. buf += 4;
  2915. *pos += 4;
  2916. size -= 4;
  2917. }
  2918. return result;
  2919. }
  2920. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2921. size_t size, loff_t *pos)
  2922. {
  2923. struct amdgpu_device *adev = file_inode(f)->i_private;
  2924. ssize_t result = 0;
  2925. int r;
  2926. if (size & 0x3 || *pos & 0x3)
  2927. return -EINVAL;
  2928. while (size) {
  2929. uint32_t value;
  2930. r = get_user(value, (uint32_t *)buf);
  2931. if (r)
  2932. return r;
  2933. WREG32_PCIE(*pos >> 2, value);
  2934. result += 4;
  2935. buf += 4;
  2936. *pos += 4;
  2937. size -= 4;
  2938. }
  2939. return result;
  2940. }
  2941. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2942. size_t size, loff_t *pos)
  2943. {
  2944. struct amdgpu_device *adev = file_inode(f)->i_private;
  2945. ssize_t result = 0;
  2946. int r;
  2947. if (size & 0x3 || *pos & 0x3)
  2948. return -EINVAL;
  2949. while (size) {
  2950. uint32_t value;
  2951. value = RREG32_DIDT(*pos >> 2);
  2952. r = put_user(value, (uint32_t *)buf);
  2953. if (r)
  2954. return r;
  2955. result += 4;
  2956. buf += 4;
  2957. *pos += 4;
  2958. size -= 4;
  2959. }
  2960. return result;
  2961. }
  2962. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2963. size_t size, loff_t *pos)
  2964. {
  2965. struct amdgpu_device *adev = file_inode(f)->i_private;
  2966. ssize_t result = 0;
  2967. int r;
  2968. if (size & 0x3 || *pos & 0x3)
  2969. return -EINVAL;
  2970. while (size) {
  2971. uint32_t value;
  2972. r = get_user(value, (uint32_t *)buf);
  2973. if (r)
  2974. return r;
  2975. WREG32_DIDT(*pos >> 2, value);
  2976. result += 4;
  2977. buf += 4;
  2978. *pos += 4;
  2979. size -= 4;
  2980. }
  2981. return result;
  2982. }
  2983. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2984. size_t size, loff_t *pos)
  2985. {
  2986. struct amdgpu_device *adev = file_inode(f)->i_private;
  2987. ssize_t result = 0;
  2988. int r;
  2989. if (size & 0x3 || *pos & 0x3)
  2990. return -EINVAL;
  2991. while (size) {
  2992. uint32_t value;
  2993. value = RREG32_SMC(*pos);
  2994. r = put_user(value, (uint32_t *)buf);
  2995. if (r)
  2996. return r;
  2997. result += 4;
  2998. buf += 4;
  2999. *pos += 4;
  3000. size -= 4;
  3001. }
  3002. return result;
  3003. }
  3004. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  3005. size_t size, loff_t *pos)
  3006. {
  3007. struct amdgpu_device *adev = file_inode(f)->i_private;
  3008. ssize_t result = 0;
  3009. int r;
  3010. if (size & 0x3 || *pos & 0x3)
  3011. return -EINVAL;
  3012. while (size) {
  3013. uint32_t value;
  3014. r = get_user(value, (uint32_t *)buf);
  3015. if (r)
  3016. return r;
  3017. WREG32_SMC(*pos, value);
  3018. result += 4;
  3019. buf += 4;
  3020. *pos += 4;
  3021. size -= 4;
  3022. }
  3023. return result;
  3024. }
  3025. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  3026. size_t size, loff_t *pos)
  3027. {
  3028. struct amdgpu_device *adev = file_inode(f)->i_private;
  3029. ssize_t result = 0;
  3030. int r;
  3031. uint32_t *config, no_regs = 0;
  3032. if (size & 0x3 || *pos & 0x3)
  3033. return -EINVAL;
  3034. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  3035. if (!config)
  3036. return -ENOMEM;
  3037. /* version, increment each time something is added */
  3038. config[no_regs++] = 3;
  3039. config[no_regs++] = adev->gfx.config.max_shader_engines;
  3040. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  3041. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  3042. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  3043. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  3044. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  3045. config[no_regs++] = adev->gfx.config.max_gprs;
  3046. config[no_regs++] = adev->gfx.config.max_gs_threads;
  3047. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  3048. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  3049. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  3050. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  3051. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  3052. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  3053. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  3054. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  3055. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  3056. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  3057. config[no_regs++] = adev->gfx.config.num_gpus;
  3058. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  3059. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  3060. config[no_regs++] = adev->gfx.config.gb_addr_config;
  3061. config[no_regs++] = adev->gfx.config.num_rbs;
  3062. /* rev==1 */
  3063. config[no_regs++] = adev->rev_id;
  3064. config[no_regs++] = adev->pg_flags;
  3065. config[no_regs++] = adev->cg_flags;
  3066. /* rev==2 */
  3067. config[no_regs++] = adev->family;
  3068. config[no_regs++] = adev->external_rev_id;
  3069. /* rev==3 */
  3070. config[no_regs++] = adev->pdev->device;
  3071. config[no_regs++] = adev->pdev->revision;
  3072. config[no_regs++] = adev->pdev->subsystem_device;
  3073. config[no_regs++] = adev->pdev->subsystem_vendor;
  3074. while (size && (*pos < no_regs * 4)) {
  3075. uint32_t value;
  3076. value = config[*pos >> 2];
  3077. r = put_user(value, (uint32_t *)buf);
  3078. if (r) {
  3079. kfree(config);
  3080. return r;
  3081. }
  3082. result += 4;
  3083. buf += 4;
  3084. *pos += 4;
  3085. size -= 4;
  3086. }
  3087. kfree(config);
  3088. return result;
  3089. }
  3090. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  3091. size_t size, loff_t *pos)
  3092. {
  3093. struct amdgpu_device *adev = file_inode(f)->i_private;
  3094. int idx, x, outsize, r, valuesize;
  3095. uint32_t values[16];
  3096. if (size & 3 || *pos & 0x3)
  3097. return -EINVAL;
  3098. if (amdgpu_dpm == 0)
  3099. return -EINVAL;
  3100. /* convert offset to sensor number */
  3101. idx = *pos >> 2;
  3102. valuesize = sizeof(values);
  3103. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  3104. r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &values[0], &valuesize);
  3105. else if (adev->pm.funcs && adev->pm.funcs->read_sensor)
  3106. r = adev->pm.funcs->read_sensor(adev, idx, &values[0],
  3107. &valuesize);
  3108. else
  3109. return -EINVAL;
  3110. if (size > valuesize)
  3111. return -EINVAL;
  3112. outsize = 0;
  3113. x = 0;
  3114. if (!r) {
  3115. while (size) {
  3116. r = put_user(values[x++], (int32_t *)buf);
  3117. buf += 4;
  3118. size -= 4;
  3119. outsize += 4;
  3120. }
  3121. }
  3122. return !r ? outsize : r;
  3123. }
  3124. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  3125. size_t size, loff_t *pos)
  3126. {
  3127. struct amdgpu_device *adev = f->f_inode->i_private;
  3128. int r, x;
  3129. ssize_t result=0;
  3130. uint32_t offset, se, sh, cu, wave, simd, data[32];
  3131. if (size & 3 || *pos & 3)
  3132. return -EINVAL;
  3133. /* decode offset */
  3134. offset = (*pos & 0x7F);
  3135. se = ((*pos >> 7) & 0xFF);
  3136. sh = ((*pos >> 15) & 0xFF);
  3137. cu = ((*pos >> 23) & 0xFF);
  3138. wave = ((*pos >> 31) & 0xFF);
  3139. simd = ((*pos >> 37) & 0xFF);
  3140. /* switch to the specific se/sh/cu */
  3141. mutex_lock(&adev->grbm_idx_mutex);
  3142. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3143. x = 0;
  3144. if (adev->gfx.funcs->read_wave_data)
  3145. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  3146. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3147. mutex_unlock(&adev->grbm_idx_mutex);
  3148. if (!x)
  3149. return -EINVAL;
  3150. while (size && (offset < x * 4)) {
  3151. uint32_t value;
  3152. value = data[offset >> 2];
  3153. r = put_user(value, (uint32_t *)buf);
  3154. if (r)
  3155. return r;
  3156. result += 4;
  3157. buf += 4;
  3158. offset += 4;
  3159. size -= 4;
  3160. }
  3161. return result;
  3162. }
  3163. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  3164. size_t size, loff_t *pos)
  3165. {
  3166. struct amdgpu_device *adev = f->f_inode->i_private;
  3167. int r;
  3168. ssize_t result = 0;
  3169. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  3170. if (size & 3 || *pos & 3)
  3171. return -EINVAL;
  3172. /* decode offset */
  3173. offset = (*pos & 0xFFF); /* in dwords */
  3174. se = ((*pos >> 12) & 0xFF);
  3175. sh = ((*pos >> 20) & 0xFF);
  3176. cu = ((*pos >> 28) & 0xFF);
  3177. wave = ((*pos >> 36) & 0xFF);
  3178. simd = ((*pos >> 44) & 0xFF);
  3179. thread = ((*pos >> 52) & 0xFF);
  3180. bank = ((*pos >> 60) & 1);
  3181. data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
  3182. if (!data)
  3183. return -ENOMEM;
  3184. /* switch to the specific se/sh/cu */
  3185. mutex_lock(&adev->grbm_idx_mutex);
  3186. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3187. if (bank == 0) {
  3188. if (adev->gfx.funcs->read_wave_vgprs)
  3189. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  3190. } else {
  3191. if (adev->gfx.funcs->read_wave_sgprs)
  3192. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  3193. }
  3194. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3195. mutex_unlock(&adev->grbm_idx_mutex);
  3196. while (size) {
  3197. uint32_t value;
  3198. value = data[offset++];
  3199. r = put_user(value, (uint32_t *)buf);
  3200. if (r) {
  3201. result = r;
  3202. goto err;
  3203. }
  3204. result += 4;
  3205. buf += 4;
  3206. size -= 4;
  3207. }
  3208. err:
  3209. kfree(data);
  3210. return result;
  3211. }
  3212. static const struct file_operations amdgpu_debugfs_regs_fops = {
  3213. .owner = THIS_MODULE,
  3214. .read = amdgpu_debugfs_regs_read,
  3215. .write = amdgpu_debugfs_regs_write,
  3216. .llseek = default_llseek
  3217. };
  3218. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  3219. .owner = THIS_MODULE,
  3220. .read = amdgpu_debugfs_regs_didt_read,
  3221. .write = amdgpu_debugfs_regs_didt_write,
  3222. .llseek = default_llseek
  3223. };
  3224. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  3225. .owner = THIS_MODULE,
  3226. .read = amdgpu_debugfs_regs_pcie_read,
  3227. .write = amdgpu_debugfs_regs_pcie_write,
  3228. .llseek = default_llseek
  3229. };
  3230. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  3231. .owner = THIS_MODULE,
  3232. .read = amdgpu_debugfs_regs_smc_read,
  3233. .write = amdgpu_debugfs_regs_smc_write,
  3234. .llseek = default_llseek
  3235. };
  3236. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  3237. .owner = THIS_MODULE,
  3238. .read = amdgpu_debugfs_gca_config_read,
  3239. .llseek = default_llseek
  3240. };
  3241. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  3242. .owner = THIS_MODULE,
  3243. .read = amdgpu_debugfs_sensor_read,
  3244. .llseek = default_llseek
  3245. };
  3246. static const struct file_operations amdgpu_debugfs_wave_fops = {
  3247. .owner = THIS_MODULE,
  3248. .read = amdgpu_debugfs_wave_read,
  3249. .llseek = default_llseek
  3250. };
  3251. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  3252. .owner = THIS_MODULE,
  3253. .read = amdgpu_debugfs_gpr_read,
  3254. .llseek = default_llseek
  3255. };
  3256. static const struct file_operations *debugfs_regs[] = {
  3257. &amdgpu_debugfs_regs_fops,
  3258. &amdgpu_debugfs_regs_didt_fops,
  3259. &amdgpu_debugfs_regs_pcie_fops,
  3260. &amdgpu_debugfs_regs_smc_fops,
  3261. &amdgpu_debugfs_gca_config_fops,
  3262. &amdgpu_debugfs_sensors_fops,
  3263. &amdgpu_debugfs_wave_fops,
  3264. &amdgpu_debugfs_gpr_fops,
  3265. };
  3266. static const char *debugfs_regs_names[] = {
  3267. "amdgpu_regs",
  3268. "amdgpu_regs_didt",
  3269. "amdgpu_regs_pcie",
  3270. "amdgpu_regs_smc",
  3271. "amdgpu_gca_config",
  3272. "amdgpu_sensors",
  3273. "amdgpu_wave",
  3274. "amdgpu_gpr",
  3275. };
  3276. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3277. {
  3278. struct drm_minor *minor = adev->ddev->primary;
  3279. struct dentry *ent, *root = minor->debugfs_root;
  3280. unsigned i, j;
  3281. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3282. ent = debugfs_create_file(debugfs_regs_names[i],
  3283. S_IFREG | S_IRUGO, root,
  3284. adev, debugfs_regs[i]);
  3285. if (IS_ERR(ent)) {
  3286. for (j = 0; j < i; j++) {
  3287. debugfs_remove(adev->debugfs_regs[i]);
  3288. adev->debugfs_regs[i] = NULL;
  3289. }
  3290. return PTR_ERR(ent);
  3291. }
  3292. if (!i)
  3293. i_size_write(ent->d_inode, adev->rmmio_size);
  3294. adev->debugfs_regs[i] = ent;
  3295. }
  3296. return 0;
  3297. }
  3298. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  3299. {
  3300. unsigned i;
  3301. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3302. if (adev->debugfs_regs[i]) {
  3303. debugfs_remove(adev->debugfs_regs[i]);
  3304. adev->debugfs_regs[i] = NULL;
  3305. }
  3306. }
  3307. }
  3308. static int amdgpu_debugfs_test_ib(struct seq_file *m, void *data)
  3309. {
  3310. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3311. struct drm_device *dev = node->minor->dev;
  3312. struct amdgpu_device *adev = dev->dev_private;
  3313. int r = 0, i;
  3314. /* hold on the scheduler */
  3315. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3316. struct amdgpu_ring *ring = adev->rings[i];
  3317. if (!ring || !ring->sched.thread)
  3318. continue;
  3319. kthread_park(ring->sched.thread);
  3320. }
  3321. seq_printf(m, "run ib test:\n");
  3322. r = amdgpu_ib_ring_tests(adev);
  3323. if (r)
  3324. seq_printf(m, "ib ring tests failed (%d).\n", r);
  3325. else
  3326. seq_printf(m, "ib ring tests passed.\n");
  3327. /* go on the scheduler */
  3328. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3329. struct amdgpu_ring *ring = adev->rings[i];
  3330. if (!ring || !ring->sched.thread)
  3331. continue;
  3332. kthread_unpark(ring->sched.thread);
  3333. }
  3334. return 0;
  3335. }
  3336. static const struct drm_info_list amdgpu_debugfs_test_ib_ring_list[] = {
  3337. {"amdgpu_test_ib", &amdgpu_debugfs_test_ib}
  3338. };
  3339. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3340. {
  3341. return amdgpu_debugfs_add_files(adev,
  3342. amdgpu_debugfs_test_ib_ring_list, 1);
  3343. }
  3344. int amdgpu_debugfs_init(struct drm_minor *minor)
  3345. {
  3346. return 0;
  3347. }
  3348. #else
  3349. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3350. {
  3351. return 0;
  3352. }
  3353. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3354. {
  3355. return 0;
  3356. }
  3357. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  3358. #endif