amdgpu_gem.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/ktime.h>
  29. #include <drm/drmP.h>
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu.h"
  32. void amdgpu_gem_object_free(struct drm_gem_object *gobj)
  33. {
  34. struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
  35. if (robj) {
  36. if (robj->gem_base.import_attach)
  37. drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
  38. amdgpu_bo_unref(&robj);
  39. }
  40. }
  41. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  42. int alignment, u32 initial_domain,
  43. u64 flags, bool kernel,
  44. struct drm_gem_object **obj)
  45. {
  46. struct amdgpu_bo *robj;
  47. unsigned long max_size;
  48. int r;
  49. *obj = NULL;
  50. /* At least align on page size */
  51. if (alignment < PAGE_SIZE) {
  52. alignment = PAGE_SIZE;
  53. }
  54. if (!(initial_domain & (AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA))) {
  55. /* Maximum bo size is the unpinned gtt size since we use the gtt to
  56. * handle vram to system pool migrations.
  57. */
  58. max_size = adev->mc.gtt_size - adev->gart_pin_size;
  59. if (size > max_size) {
  60. DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n",
  61. size >> 20, max_size >> 20);
  62. return -ENOMEM;
  63. }
  64. }
  65. retry:
  66. r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain, flags, NULL, &robj);
  67. if (r) {
  68. if (r != -ERESTARTSYS) {
  69. if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
  70. initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
  71. goto retry;
  72. }
  73. DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  74. size, initial_domain, alignment, r);
  75. }
  76. return r;
  77. }
  78. *obj = &robj->gem_base;
  79. robj->pid = task_pid_nr(current);
  80. mutex_lock(&adev->gem.mutex);
  81. list_add_tail(&robj->list, &adev->gem.objects);
  82. mutex_unlock(&adev->gem.mutex);
  83. return 0;
  84. }
  85. int amdgpu_gem_init(struct amdgpu_device *adev)
  86. {
  87. INIT_LIST_HEAD(&adev->gem.objects);
  88. return 0;
  89. }
  90. void amdgpu_gem_fini(struct amdgpu_device *adev)
  91. {
  92. amdgpu_bo_force_delete(adev);
  93. }
  94. /*
  95. * Call from drm_gem_handle_create which appear in both new and open ioctl
  96. * case.
  97. */
  98. int amdgpu_gem_object_open(struct drm_gem_object *obj, struct drm_file *file_priv)
  99. {
  100. struct amdgpu_bo *rbo = gem_to_amdgpu_bo(obj);
  101. struct amdgpu_device *adev = rbo->adev;
  102. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  103. struct amdgpu_vm *vm = &fpriv->vm;
  104. struct amdgpu_bo_va *bo_va;
  105. int r;
  106. r = amdgpu_bo_reserve(rbo, false);
  107. if (r) {
  108. return r;
  109. }
  110. bo_va = amdgpu_vm_bo_find(vm, rbo);
  111. if (!bo_va) {
  112. bo_va = amdgpu_vm_bo_add(adev, vm, rbo);
  113. } else {
  114. ++bo_va->ref_count;
  115. }
  116. amdgpu_bo_unreserve(rbo);
  117. return 0;
  118. }
  119. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  120. struct drm_file *file_priv)
  121. {
  122. struct amdgpu_bo *rbo = gem_to_amdgpu_bo(obj);
  123. struct amdgpu_device *adev = rbo->adev;
  124. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  125. struct amdgpu_vm *vm = &fpriv->vm;
  126. struct amdgpu_bo_va *bo_va;
  127. int r;
  128. r = amdgpu_bo_reserve(rbo, true);
  129. if (r) {
  130. dev_err(adev->dev, "leaking bo va because "
  131. "we fail to reserve bo (%d)\n", r);
  132. return;
  133. }
  134. bo_va = amdgpu_vm_bo_find(vm, rbo);
  135. if (bo_va) {
  136. if (--bo_va->ref_count == 0) {
  137. amdgpu_vm_bo_rmv(adev, bo_va);
  138. }
  139. }
  140. amdgpu_bo_unreserve(rbo);
  141. }
  142. static int amdgpu_gem_handle_lockup(struct amdgpu_device *adev, int r)
  143. {
  144. if (r == -EDEADLK) {
  145. r = amdgpu_gpu_reset(adev);
  146. if (!r)
  147. r = -EAGAIN;
  148. }
  149. return r;
  150. }
  151. /*
  152. * GEM ioctls.
  153. */
  154. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  155. struct drm_file *filp)
  156. {
  157. struct amdgpu_device *adev = dev->dev_private;
  158. union drm_amdgpu_gem_create *args = data;
  159. uint64_t size = args->in.bo_size;
  160. struct drm_gem_object *gobj;
  161. uint32_t handle;
  162. bool kernel = false;
  163. int r;
  164. down_read(&adev->exclusive_lock);
  165. /* create a gem object to contain this object in */
  166. if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
  167. AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
  168. kernel = true;
  169. if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
  170. size = size << AMDGPU_GDS_SHIFT;
  171. else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
  172. size = size << AMDGPU_GWS_SHIFT;
  173. else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
  174. size = size << AMDGPU_OA_SHIFT;
  175. else {
  176. r = -EINVAL;
  177. goto error_unlock;
  178. }
  179. }
  180. size = roundup(size, PAGE_SIZE);
  181. r = amdgpu_gem_object_create(adev, size, args->in.alignment,
  182. (u32)(0xffffffff & args->in.domains),
  183. args->in.domain_flags,
  184. kernel, &gobj);
  185. if (r)
  186. goto error_unlock;
  187. r = drm_gem_handle_create(filp, gobj, &handle);
  188. /* drop reference from allocate - handle holds it now */
  189. drm_gem_object_unreference_unlocked(gobj);
  190. if (r)
  191. goto error_unlock;
  192. memset(args, 0, sizeof(*args));
  193. args->out.handle = handle;
  194. up_read(&adev->exclusive_lock);
  195. return 0;
  196. error_unlock:
  197. up_read(&adev->exclusive_lock);
  198. r = amdgpu_gem_handle_lockup(adev, r);
  199. return r;
  200. }
  201. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  202. struct drm_file *filp)
  203. {
  204. struct amdgpu_device *adev = dev->dev_private;
  205. struct drm_amdgpu_gem_userptr *args = data;
  206. struct drm_gem_object *gobj;
  207. struct amdgpu_bo *bo;
  208. uint32_t handle;
  209. int r;
  210. if (offset_in_page(args->addr | args->size))
  211. return -EINVAL;
  212. /* reject unknown flag values */
  213. if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
  214. AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
  215. AMDGPU_GEM_USERPTR_REGISTER))
  216. return -EINVAL;
  217. if (!(args->flags & AMDGPU_GEM_USERPTR_ANONONLY) ||
  218. !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
  219. /* if we want to write to it we must require anonymous
  220. memory and install a MMU notifier */
  221. return -EACCES;
  222. }
  223. down_read(&adev->exclusive_lock);
  224. /* create a gem object to contain this object in */
  225. r = amdgpu_gem_object_create(adev, args->size, 0,
  226. AMDGPU_GEM_DOMAIN_CPU, 0,
  227. 0, &gobj);
  228. if (r)
  229. goto handle_lockup;
  230. bo = gem_to_amdgpu_bo(gobj);
  231. r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  232. if (r)
  233. goto release_object;
  234. if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
  235. r = amdgpu_mn_register(bo, args->addr);
  236. if (r)
  237. goto release_object;
  238. }
  239. if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
  240. down_read(&current->mm->mmap_sem);
  241. r = amdgpu_bo_reserve(bo, true);
  242. if (r) {
  243. up_read(&current->mm->mmap_sem);
  244. goto release_object;
  245. }
  246. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
  247. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  248. amdgpu_bo_unreserve(bo);
  249. up_read(&current->mm->mmap_sem);
  250. if (r)
  251. goto release_object;
  252. }
  253. r = drm_gem_handle_create(filp, gobj, &handle);
  254. /* drop reference from allocate - handle holds it now */
  255. drm_gem_object_unreference_unlocked(gobj);
  256. if (r)
  257. goto handle_lockup;
  258. args->handle = handle;
  259. up_read(&adev->exclusive_lock);
  260. return 0;
  261. release_object:
  262. drm_gem_object_unreference_unlocked(gobj);
  263. handle_lockup:
  264. up_read(&adev->exclusive_lock);
  265. r = amdgpu_gem_handle_lockup(adev, r);
  266. return r;
  267. }
  268. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  269. struct drm_device *dev,
  270. uint32_t handle, uint64_t *offset_p)
  271. {
  272. struct drm_gem_object *gobj;
  273. struct amdgpu_bo *robj;
  274. gobj = drm_gem_object_lookup(dev, filp, handle);
  275. if (gobj == NULL) {
  276. return -ENOENT;
  277. }
  278. robj = gem_to_amdgpu_bo(gobj);
  279. if (amdgpu_ttm_tt_has_userptr(robj->tbo.ttm) ||
  280. (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
  281. drm_gem_object_unreference_unlocked(gobj);
  282. return -EPERM;
  283. }
  284. *offset_p = amdgpu_bo_mmap_offset(robj);
  285. drm_gem_object_unreference_unlocked(gobj);
  286. return 0;
  287. }
  288. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  289. struct drm_file *filp)
  290. {
  291. union drm_amdgpu_gem_mmap *args = data;
  292. uint32_t handle = args->in.handle;
  293. memset(args, 0, sizeof(*args));
  294. return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
  295. }
  296. /**
  297. * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
  298. *
  299. * @timeout_ns: timeout in ns
  300. *
  301. * Calculate the timeout in jiffies from an absolute timeout in ns.
  302. */
  303. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
  304. {
  305. unsigned long timeout_jiffies;
  306. ktime_t timeout;
  307. /* clamp timeout if it's to large */
  308. if (((int64_t)timeout_ns) < 0)
  309. return MAX_SCHEDULE_TIMEOUT;
  310. timeout = ktime_sub_ns(ktime_get(), timeout_ns);
  311. if (ktime_to_ns(timeout) < 0)
  312. return 0;
  313. timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
  314. /* clamp timeout to avoid unsigned-> signed overflow */
  315. if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
  316. return MAX_SCHEDULE_TIMEOUT - 1;
  317. return timeout_jiffies;
  318. }
  319. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  320. struct drm_file *filp)
  321. {
  322. struct amdgpu_device *adev = dev->dev_private;
  323. union drm_amdgpu_gem_wait_idle *args = data;
  324. struct drm_gem_object *gobj;
  325. struct amdgpu_bo *robj;
  326. uint32_t handle = args->in.handle;
  327. unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
  328. int r = 0;
  329. long ret;
  330. gobj = drm_gem_object_lookup(dev, filp, handle);
  331. if (gobj == NULL) {
  332. return -ENOENT;
  333. }
  334. robj = gem_to_amdgpu_bo(gobj);
  335. if (timeout == 0)
  336. ret = reservation_object_test_signaled_rcu(robj->tbo.resv, true);
  337. else
  338. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true, timeout);
  339. /* ret == 0 means not signaled,
  340. * ret > 0 means signaled
  341. * ret < 0 means interrupted before timeout
  342. */
  343. if (ret >= 0) {
  344. memset(args, 0, sizeof(*args));
  345. args->out.status = (ret == 0);
  346. } else
  347. r = ret;
  348. drm_gem_object_unreference_unlocked(gobj);
  349. r = amdgpu_gem_handle_lockup(adev, r);
  350. return r;
  351. }
  352. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  353. struct drm_file *filp)
  354. {
  355. struct drm_amdgpu_gem_metadata *args = data;
  356. struct drm_gem_object *gobj;
  357. struct amdgpu_bo *robj;
  358. int r = -1;
  359. DRM_DEBUG("%d \n", args->handle);
  360. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  361. if (gobj == NULL)
  362. return -ENOENT;
  363. robj = gem_to_amdgpu_bo(gobj);
  364. r = amdgpu_bo_reserve(robj, false);
  365. if (unlikely(r != 0))
  366. goto out;
  367. if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
  368. amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
  369. r = amdgpu_bo_get_metadata(robj, args->data.data,
  370. sizeof(args->data.data),
  371. &args->data.data_size_bytes,
  372. &args->data.flags);
  373. } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
  374. r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
  375. if (!r)
  376. r = amdgpu_bo_set_metadata(robj, args->data.data,
  377. args->data.data_size_bytes,
  378. args->data.flags);
  379. }
  380. amdgpu_bo_unreserve(robj);
  381. out:
  382. drm_gem_object_unreference_unlocked(gobj);
  383. return r;
  384. }
  385. /**
  386. * amdgpu_gem_va_update_vm -update the bo_va in its VM
  387. *
  388. * @adev: amdgpu_device pointer
  389. * @bo_va: bo_va to update
  390. *
  391. * Update the bo_va directly after setting it's address. Errors are not
  392. * vital here, so they are not reported back to userspace.
  393. */
  394. static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
  395. struct amdgpu_bo_va *bo_va)
  396. {
  397. struct ttm_validate_buffer tv, *entry;
  398. struct amdgpu_bo_list_entry *vm_bos;
  399. struct ww_acquire_ctx ticket;
  400. struct list_head list;
  401. unsigned domain;
  402. int r;
  403. INIT_LIST_HEAD(&list);
  404. tv.bo = &bo_va->bo->tbo;
  405. tv.shared = true;
  406. list_add(&tv.head, &list);
  407. vm_bos = amdgpu_vm_get_bos(adev, bo_va->vm, &list);
  408. if (!vm_bos)
  409. return;
  410. r = ttm_eu_reserve_buffers(&ticket, &list, true, NULL);
  411. if (r)
  412. goto error_free;
  413. list_for_each_entry(entry, &list, head) {
  414. domain = amdgpu_mem_type_to_domain(entry->bo->mem.mem_type);
  415. /* if anything is swapped out don't swap it in here,
  416. just abort and wait for the next CS */
  417. if (domain == AMDGPU_GEM_DOMAIN_CPU)
  418. goto error_unreserve;
  419. }
  420. mutex_lock(&bo_va->vm->mutex);
  421. r = amdgpu_vm_clear_freed(adev, bo_va->vm);
  422. if (r)
  423. goto error_unlock;
  424. r = amdgpu_vm_bo_update(adev, bo_va, &bo_va->bo->tbo.mem);
  425. error_unlock:
  426. mutex_unlock(&bo_va->vm->mutex);
  427. error_unreserve:
  428. ttm_eu_backoff_reservation(&ticket, &list);
  429. error_free:
  430. drm_free_large(vm_bos);
  431. if (r)
  432. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  433. }
  434. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  435. struct drm_file *filp)
  436. {
  437. union drm_amdgpu_gem_va *args = data;
  438. struct drm_gem_object *gobj;
  439. struct amdgpu_device *adev = dev->dev_private;
  440. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  441. struct amdgpu_bo *rbo;
  442. struct amdgpu_bo_va *bo_va;
  443. uint32_t invalid_flags, va_flags = 0;
  444. int r = 0;
  445. if (!adev->vm_manager.enabled) {
  446. memset(args, 0, sizeof(*args));
  447. args->out.result = AMDGPU_VA_RESULT_ERROR;
  448. return -ENOTTY;
  449. }
  450. if (args->in.va_address < AMDGPU_VA_RESERVED_SIZE) {
  451. dev_err(&dev->pdev->dev,
  452. "va_address 0x%lX is in reserved area 0x%X\n",
  453. (unsigned long)args->in.va_address,
  454. AMDGPU_VA_RESERVED_SIZE);
  455. memset(args, 0, sizeof(*args));
  456. args->out.result = AMDGPU_VA_RESULT_ERROR;
  457. return -EINVAL;
  458. }
  459. invalid_flags = ~(AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
  460. AMDGPU_VM_PAGE_EXECUTABLE);
  461. if ((args->in.flags & invalid_flags)) {
  462. dev_err(&dev->pdev->dev, "invalid flags 0x%08X vs 0x%08X\n",
  463. args->in.flags, invalid_flags);
  464. memset(args, 0, sizeof(*args));
  465. args->out.result = AMDGPU_VA_RESULT_ERROR;
  466. return -EINVAL;
  467. }
  468. switch (args->in.operation) {
  469. case AMDGPU_VA_OP_MAP:
  470. case AMDGPU_VA_OP_UNMAP:
  471. break;
  472. default:
  473. dev_err(&dev->pdev->dev, "unsupported operation %d\n",
  474. args->in.operation);
  475. memset(args, 0, sizeof(*args));
  476. args->out.result = AMDGPU_VA_RESULT_ERROR;
  477. return -EINVAL;
  478. }
  479. gobj = drm_gem_object_lookup(dev, filp, args->in.handle);
  480. if (gobj == NULL) {
  481. memset(args, 0, sizeof(*args));
  482. args->out.result = AMDGPU_VA_RESULT_ERROR;
  483. return -ENOENT;
  484. }
  485. rbo = gem_to_amdgpu_bo(gobj);
  486. r = amdgpu_bo_reserve(rbo, false);
  487. if (r) {
  488. if (r != -ERESTARTSYS) {
  489. memset(args, 0, sizeof(*args));
  490. args->out.result = AMDGPU_VA_RESULT_ERROR;
  491. }
  492. drm_gem_object_unreference_unlocked(gobj);
  493. return r;
  494. }
  495. bo_va = amdgpu_vm_bo_find(&fpriv->vm, rbo);
  496. if (!bo_va) {
  497. memset(args, 0, sizeof(*args));
  498. args->out.result = AMDGPU_VA_RESULT_ERROR;
  499. drm_gem_object_unreference_unlocked(gobj);
  500. return -ENOENT;
  501. }
  502. switch (args->in.operation) {
  503. case AMDGPU_VA_OP_MAP:
  504. if (args->in.flags & AMDGPU_VM_PAGE_READABLE)
  505. va_flags |= AMDGPU_PTE_READABLE;
  506. if (args->in.flags & AMDGPU_VM_PAGE_WRITEABLE)
  507. va_flags |= AMDGPU_PTE_WRITEABLE;
  508. if (args->in.flags & AMDGPU_VM_PAGE_EXECUTABLE)
  509. va_flags |= AMDGPU_PTE_EXECUTABLE;
  510. r = amdgpu_vm_bo_map(adev, bo_va, args->in.va_address,
  511. args->in.offset_in_bo, args->in.map_size,
  512. va_flags);
  513. break;
  514. case AMDGPU_VA_OP_UNMAP:
  515. r = amdgpu_vm_bo_unmap(adev, bo_va, args->in.va_address);
  516. break;
  517. default:
  518. break;
  519. }
  520. if (!r) {
  521. amdgpu_gem_va_update_vm(adev, bo_va);
  522. memset(args, 0, sizeof(*args));
  523. args->out.result = AMDGPU_VA_RESULT_OK;
  524. } else {
  525. memset(args, 0, sizeof(*args));
  526. args->out.result = AMDGPU_VA_RESULT_ERROR;
  527. }
  528. drm_gem_object_unreference_unlocked(gobj);
  529. return r;
  530. }
  531. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  532. struct drm_file *filp)
  533. {
  534. struct drm_amdgpu_gem_op *args = data;
  535. struct drm_gem_object *gobj;
  536. struct amdgpu_bo *robj;
  537. int r;
  538. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  539. if (gobj == NULL) {
  540. return -ENOENT;
  541. }
  542. robj = gem_to_amdgpu_bo(gobj);
  543. r = amdgpu_bo_reserve(robj, false);
  544. if (unlikely(r))
  545. goto out;
  546. switch (args->op) {
  547. case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
  548. struct drm_amdgpu_gem_create_in info;
  549. void __user *out = (void __user *)(long)args->value;
  550. info.bo_size = robj->gem_base.size;
  551. info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
  552. info.domains = robj->initial_domain;
  553. info.domain_flags = robj->flags;
  554. if (copy_to_user(out, &info, sizeof(info)))
  555. r = -EFAULT;
  556. break;
  557. }
  558. case AMDGPU_GEM_OP_SET_PLACEMENT:
  559. if (amdgpu_ttm_tt_has_userptr(robj->tbo.ttm)) {
  560. r = -EPERM;
  561. break;
  562. }
  563. robj->initial_domain = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
  564. AMDGPU_GEM_DOMAIN_GTT |
  565. AMDGPU_GEM_DOMAIN_CPU);
  566. break;
  567. default:
  568. r = -EINVAL;
  569. }
  570. amdgpu_bo_unreserve(robj);
  571. out:
  572. drm_gem_object_unreference_unlocked(gobj);
  573. return r;
  574. }
  575. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  576. struct drm_device *dev,
  577. struct drm_mode_create_dumb *args)
  578. {
  579. struct amdgpu_device *adev = dev->dev_private;
  580. struct drm_gem_object *gobj;
  581. uint32_t handle;
  582. int r;
  583. args->pitch = amdgpu_align_pitch(adev, args->width, args->bpp, 0) * ((args->bpp + 1) / 8);
  584. args->size = args->pitch * args->height;
  585. args->size = ALIGN(args->size, PAGE_SIZE);
  586. r = amdgpu_gem_object_create(adev, args->size, 0,
  587. AMDGPU_GEM_DOMAIN_VRAM,
  588. 0, ttm_bo_type_device,
  589. &gobj);
  590. if (r)
  591. return -ENOMEM;
  592. r = drm_gem_handle_create(file_priv, gobj, &handle);
  593. /* drop reference from allocate - handle holds it now */
  594. drm_gem_object_unreference_unlocked(gobj);
  595. if (r) {
  596. return r;
  597. }
  598. args->handle = handle;
  599. return 0;
  600. }
  601. #if defined(CONFIG_DEBUG_FS)
  602. static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
  603. {
  604. struct drm_info_node *node = (struct drm_info_node *)m->private;
  605. struct drm_device *dev = node->minor->dev;
  606. struct amdgpu_device *adev = dev->dev_private;
  607. struct amdgpu_bo *rbo;
  608. unsigned i = 0;
  609. mutex_lock(&adev->gem.mutex);
  610. list_for_each_entry(rbo, &adev->gem.objects, list) {
  611. unsigned domain;
  612. const char *placement;
  613. domain = amdgpu_mem_type_to_domain(rbo->tbo.mem.mem_type);
  614. switch (domain) {
  615. case AMDGPU_GEM_DOMAIN_VRAM:
  616. placement = "VRAM";
  617. break;
  618. case AMDGPU_GEM_DOMAIN_GTT:
  619. placement = " GTT";
  620. break;
  621. case AMDGPU_GEM_DOMAIN_CPU:
  622. default:
  623. placement = " CPU";
  624. break;
  625. }
  626. seq_printf(m, "bo[0x%08x] %8ldkB %8ldMB %s pid %8ld\n",
  627. i, amdgpu_bo_size(rbo) >> 10, amdgpu_bo_size(rbo) >> 20,
  628. placement, (unsigned long)rbo->pid);
  629. i++;
  630. }
  631. mutex_unlock(&adev->gem.mutex);
  632. return 0;
  633. }
  634. static struct drm_info_list amdgpu_debugfs_gem_list[] = {
  635. {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
  636. };
  637. #endif
  638. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev)
  639. {
  640. #if defined(CONFIG_DEBUG_FS)
  641. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
  642. #endif
  643. return 0;
  644. }