amd.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939
  1. #include <linux/export.h>
  2. #include <linux/bitops.h>
  3. #include <linux/elf.h>
  4. #include <linux/mm.h>
  5. #include <linux/io.h>
  6. #include <linux/sched.h>
  7. #include <linux/random.h>
  8. #include <asm/processor.h>
  9. #include <asm/apic.h>
  10. #include <asm/cpu.h>
  11. #include <asm/smp.h>
  12. #include <asm/pci-direct.h>
  13. #include <asm/delay.h>
  14. #ifdef CONFIG_X86_64
  15. # include <asm/mmconfig.h>
  16. # include <asm/cacheflush.h>
  17. #endif
  18. #include "cpu.h"
  19. /*
  20. * nodes_per_socket: Stores the number of nodes per socket.
  21. * Refer to Fam15h Models 00-0fh BKDG - CPUID Fn8000_001E_ECX
  22. * Node Identifiers[10:8]
  23. */
  24. static u32 nodes_per_socket = 1;
  25. static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
  26. {
  27. u32 gprs[8] = { 0 };
  28. int err;
  29. WARN_ONCE((boot_cpu_data.x86 != 0xf),
  30. "%s should only be used on K8!\n", __func__);
  31. gprs[1] = msr;
  32. gprs[7] = 0x9c5a203a;
  33. err = rdmsr_safe_regs(gprs);
  34. *p = gprs[0] | ((u64)gprs[2] << 32);
  35. return err;
  36. }
  37. static inline int wrmsrl_amd_safe(unsigned msr, unsigned long long val)
  38. {
  39. u32 gprs[8] = { 0 };
  40. WARN_ONCE((boot_cpu_data.x86 != 0xf),
  41. "%s should only be used on K8!\n", __func__);
  42. gprs[0] = (u32)val;
  43. gprs[1] = msr;
  44. gprs[2] = val >> 32;
  45. gprs[7] = 0x9c5a203a;
  46. return wrmsr_safe_regs(gprs);
  47. }
  48. /*
  49. * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
  50. * misexecution of code under Linux. Owners of such processors should
  51. * contact AMD for precise details and a CPU swap.
  52. *
  53. * See http://www.multimania.com/poulot/k6bug.html
  54. * and section 2.6.2 of "AMD-K6 Processor Revision Guide - Model 6"
  55. * (Publication # 21266 Issue Date: August 1998)
  56. *
  57. * The following test is erm.. interesting. AMD neglected to up
  58. * the chip setting when fixing the bug but they also tweaked some
  59. * performance at the same time..
  60. */
  61. extern __visible void vide(void);
  62. __asm__(".globl vide\n"
  63. ".type vide, @function\n"
  64. ".align 4\n"
  65. "vide: ret\n");
  66. static void init_amd_k5(struct cpuinfo_x86 *c)
  67. {
  68. #ifdef CONFIG_X86_32
  69. /*
  70. * General Systems BIOSen alias the cpu frequency registers
  71. * of the Elan at 0x000df000. Unfortunately, one of the Linux
  72. * drivers subsequently pokes it, and changes the CPU speed.
  73. * Workaround : Remove the unneeded alias.
  74. */
  75. #define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
  76. #define CBAR_ENB (0x80000000)
  77. #define CBAR_KEY (0X000000CB)
  78. if (c->x86_model == 9 || c->x86_model == 10) {
  79. if (inl(CBAR) & CBAR_ENB)
  80. outl(0 | CBAR_KEY, CBAR);
  81. }
  82. #endif
  83. }
  84. static void init_amd_k6(struct cpuinfo_x86 *c)
  85. {
  86. #ifdef CONFIG_X86_32
  87. u32 l, h;
  88. int mbytes = get_num_physpages() >> (20-PAGE_SHIFT);
  89. if (c->x86_model < 6) {
  90. /* Based on AMD doc 20734R - June 2000 */
  91. if (c->x86_model == 0) {
  92. clear_cpu_cap(c, X86_FEATURE_APIC);
  93. set_cpu_cap(c, X86_FEATURE_PGE);
  94. }
  95. return;
  96. }
  97. if (c->x86_model == 6 && c->x86_mask == 1) {
  98. const int K6_BUG_LOOP = 1000000;
  99. int n;
  100. void (*f_vide)(void);
  101. u64 d, d2;
  102. pr_info("AMD K6 stepping B detected - ");
  103. /*
  104. * It looks like AMD fixed the 2.6.2 bug and improved indirect
  105. * calls at the same time.
  106. */
  107. n = K6_BUG_LOOP;
  108. f_vide = vide;
  109. d = rdtsc();
  110. while (n--)
  111. f_vide();
  112. d2 = rdtsc();
  113. d = d2-d;
  114. if (d > 20*K6_BUG_LOOP)
  115. pr_cont("system stability may be impaired when more than 32 MB are used.\n");
  116. else
  117. pr_cont("probably OK (after B9730xxxx).\n");
  118. }
  119. /* K6 with old style WHCR */
  120. if (c->x86_model < 8 ||
  121. (c->x86_model == 8 && c->x86_mask < 8)) {
  122. /* We can only write allocate on the low 508Mb */
  123. if (mbytes > 508)
  124. mbytes = 508;
  125. rdmsr(MSR_K6_WHCR, l, h);
  126. if ((l&0x0000FFFF) == 0) {
  127. unsigned long flags;
  128. l = (1<<0)|((mbytes/4)<<1);
  129. local_irq_save(flags);
  130. wbinvd();
  131. wrmsr(MSR_K6_WHCR, l, h);
  132. local_irq_restore(flags);
  133. pr_info("Enabling old style K6 write allocation for %d Mb\n",
  134. mbytes);
  135. }
  136. return;
  137. }
  138. if ((c->x86_model == 8 && c->x86_mask > 7) ||
  139. c->x86_model == 9 || c->x86_model == 13) {
  140. /* The more serious chips .. */
  141. if (mbytes > 4092)
  142. mbytes = 4092;
  143. rdmsr(MSR_K6_WHCR, l, h);
  144. if ((l&0xFFFF0000) == 0) {
  145. unsigned long flags;
  146. l = ((mbytes>>2)<<22)|(1<<16);
  147. local_irq_save(flags);
  148. wbinvd();
  149. wrmsr(MSR_K6_WHCR, l, h);
  150. local_irq_restore(flags);
  151. pr_info("Enabling new style K6 write allocation for %d Mb\n",
  152. mbytes);
  153. }
  154. return;
  155. }
  156. if (c->x86_model == 10) {
  157. /* AMD Geode LX is model 10 */
  158. /* placeholder for any needed mods */
  159. return;
  160. }
  161. #endif
  162. }
  163. static void init_amd_k7(struct cpuinfo_x86 *c)
  164. {
  165. #ifdef CONFIG_X86_32
  166. u32 l, h;
  167. /*
  168. * Bit 15 of Athlon specific MSR 15, needs to be 0
  169. * to enable SSE on Palomino/Morgan/Barton CPU's.
  170. * If the BIOS didn't enable it already, enable it here.
  171. */
  172. if (c->x86_model >= 6 && c->x86_model <= 10) {
  173. if (!cpu_has(c, X86_FEATURE_XMM)) {
  174. pr_info("Enabling disabled K7/SSE Support.\n");
  175. msr_clear_bit(MSR_K7_HWCR, 15);
  176. set_cpu_cap(c, X86_FEATURE_XMM);
  177. }
  178. }
  179. /*
  180. * It's been determined by AMD that Athlons since model 8 stepping 1
  181. * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
  182. * As per AMD technical note 27212 0.2
  183. */
  184. if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
  185. rdmsr(MSR_K7_CLK_CTL, l, h);
  186. if ((l & 0xfff00000) != 0x20000000) {
  187. pr_info("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
  188. l, ((l & 0x000fffff)|0x20000000));
  189. wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
  190. }
  191. }
  192. set_cpu_cap(c, X86_FEATURE_K7);
  193. /* calling is from identify_secondary_cpu() ? */
  194. if (!c->cpu_index)
  195. return;
  196. /*
  197. * Certain Athlons might work (for various values of 'work') in SMP
  198. * but they are not certified as MP capable.
  199. */
  200. /* Athlon 660/661 is valid. */
  201. if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
  202. (c->x86_mask == 1)))
  203. return;
  204. /* Duron 670 is valid */
  205. if ((c->x86_model == 7) && (c->x86_mask == 0))
  206. return;
  207. /*
  208. * Athlon 662, Duron 671, and Athlon >model 7 have capability
  209. * bit. It's worth noting that the A5 stepping (662) of some
  210. * Athlon XP's have the MP bit set.
  211. * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
  212. * more.
  213. */
  214. if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
  215. ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
  216. (c->x86_model > 7))
  217. if (cpu_has(c, X86_FEATURE_MP))
  218. return;
  219. /* If we get here, not a certified SMP capable AMD system. */
  220. /*
  221. * Don't taint if we are running SMP kernel on a single non-MP
  222. * approved Athlon
  223. */
  224. WARN_ONCE(1, "WARNING: This combination of AMD"
  225. " processors is not suitable for SMP.\n");
  226. add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_NOW_UNRELIABLE);
  227. #endif
  228. }
  229. #ifdef CONFIG_NUMA
  230. /*
  231. * To workaround broken NUMA config. Read the comment in
  232. * srat_detect_node().
  233. */
  234. static int nearby_node(int apicid)
  235. {
  236. int i, node;
  237. for (i = apicid - 1; i >= 0; i--) {
  238. node = __apicid_to_node[i];
  239. if (node != NUMA_NO_NODE && node_online(node))
  240. return node;
  241. }
  242. for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
  243. node = __apicid_to_node[i];
  244. if (node != NUMA_NO_NODE && node_online(node))
  245. return node;
  246. }
  247. return first_node(node_online_map); /* Shouldn't happen */
  248. }
  249. #endif
  250. /*
  251. * Fixup core topology information for
  252. * (1) AMD multi-node processors
  253. * Assumption: Number of cores in each internal node is the same.
  254. * (2) AMD processors supporting compute units
  255. */
  256. #ifdef CONFIG_SMP
  257. static void amd_get_topology(struct cpuinfo_x86 *c)
  258. {
  259. u32 cores_per_cu = 1;
  260. u8 node_id;
  261. int cpu = smp_processor_id();
  262. /* get information required for multi-node processors */
  263. if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
  264. u32 eax, ebx, ecx, edx;
  265. cpuid(0x8000001e, &eax, &ebx, &ecx, &edx);
  266. nodes_per_socket = ((ecx >> 8) & 7) + 1;
  267. node_id = ecx & 7;
  268. /* get compute unit information */
  269. smp_num_siblings = ((ebx >> 8) & 3) + 1;
  270. c->compute_unit_id = ebx & 0xff;
  271. cores_per_cu += ((ebx >> 8) & 3);
  272. } else if (cpu_has(c, X86_FEATURE_NODEID_MSR)) {
  273. u64 value;
  274. rdmsrl(MSR_FAM10H_NODE_ID, value);
  275. nodes_per_socket = ((value >> 3) & 7) + 1;
  276. node_id = value & 7;
  277. } else
  278. return;
  279. /* fixup multi-node processor information */
  280. if (nodes_per_socket > 1) {
  281. u32 cores_per_node;
  282. u32 cus_per_node;
  283. set_cpu_cap(c, X86_FEATURE_AMD_DCM);
  284. cores_per_node = c->x86_max_cores / nodes_per_socket;
  285. cus_per_node = cores_per_node / cores_per_cu;
  286. /* store NodeID, use llc_shared_map to store sibling info */
  287. per_cpu(cpu_llc_id, cpu) = node_id;
  288. /* core id has to be in the [0 .. cores_per_node - 1] range */
  289. c->cpu_core_id %= cores_per_node;
  290. c->compute_unit_id %= cus_per_node;
  291. }
  292. }
  293. #endif
  294. /*
  295. * On a AMD dual core setup the lower bits of the APIC id distinguish the cores.
  296. * Assumes number of cores is a power of two.
  297. */
  298. static void amd_detect_cmp(struct cpuinfo_x86 *c)
  299. {
  300. #ifdef CONFIG_SMP
  301. unsigned bits;
  302. int cpu = smp_processor_id();
  303. unsigned int socket_id, core_complex_id;
  304. bits = c->x86_coreid_bits;
  305. /* Low order bits define the core id (index of core in socket) */
  306. c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
  307. /* Convert the initial APIC ID into the socket ID */
  308. c->phys_proc_id = c->initial_apicid >> bits;
  309. /* use socket ID also for last level cache */
  310. per_cpu(cpu_llc_id, cpu) = c->phys_proc_id;
  311. amd_get_topology(c);
  312. /*
  313. * Fix percpu cpu_llc_id here as LLC topology is different
  314. * for Fam17h systems.
  315. */
  316. if (c->x86 != 0x17 || !cpuid_edx(0x80000006))
  317. return;
  318. socket_id = (c->apicid >> bits) - 1;
  319. core_complex_id = (c->apicid & ((1 << bits) - 1)) >> 3;
  320. per_cpu(cpu_llc_id, cpu) = (socket_id << 3) | core_complex_id;
  321. #endif
  322. }
  323. u16 amd_get_nb_id(int cpu)
  324. {
  325. u16 id = 0;
  326. #ifdef CONFIG_SMP
  327. id = per_cpu(cpu_llc_id, cpu);
  328. #endif
  329. return id;
  330. }
  331. EXPORT_SYMBOL_GPL(amd_get_nb_id);
  332. u32 amd_get_nodes_per_socket(void)
  333. {
  334. return nodes_per_socket;
  335. }
  336. EXPORT_SYMBOL_GPL(amd_get_nodes_per_socket);
  337. static void srat_detect_node(struct cpuinfo_x86 *c)
  338. {
  339. #ifdef CONFIG_NUMA
  340. int cpu = smp_processor_id();
  341. int node;
  342. unsigned apicid = c->apicid;
  343. node = numa_cpu_node(cpu);
  344. if (node == NUMA_NO_NODE)
  345. node = per_cpu(cpu_llc_id, cpu);
  346. /*
  347. * On multi-fabric platform (e.g. Numascale NumaChip) a
  348. * platform-specific handler needs to be called to fixup some
  349. * IDs of the CPU.
  350. */
  351. if (x86_cpuinit.fixup_cpu_id)
  352. x86_cpuinit.fixup_cpu_id(c, node);
  353. if (!node_online(node)) {
  354. /*
  355. * Two possibilities here:
  356. *
  357. * - The CPU is missing memory and no node was created. In
  358. * that case try picking one from a nearby CPU.
  359. *
  360. * - The APIC IDs differ from the HyperTransport node IDs
  361. * which the K8 northbridge parsing fills in. Assume
  362. * they are all increased by a constant offset, but in
  363. * the same order as the HT nodeids. If that doesn't
  364. * result in a usable node fall back to the path for the
  365. * previous case.
  366. *
  367. * This workaround operates directly on the mapping between
  368. * APIC ID and NUMA node, assuming certain relationship
  369. * between APIC ID, HT node ID and NUMA topology. As going
  370. * through CPU mapping may alter the outcome, directly
  371. * access __apicid_to_node[].
  372. */
  373. int ht_nodeid = c->initial_apicid;
  374. if (__apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
  375. node = __apicid_to_node[ht_nodeid];
  376. /* Pick a nearby node */
  377. if (!node_online(node))
  378. node = nearby_node(apicid);
  379. }
  380. numa_set_node(cpu, node);
  381. #endif
  382. }
  383. static void early_init_amd_mc(struct cpuinfo_x86 *c)
  384. {
  385. #ifdef CONFIG_SMP
  386. unsigned bits, ecx;
  387. /* Multi core CPU? */
  388. if (c->extended_cpuid_level < 0x80000008)
  389. return;
  390. ecx = cpuid_ecx(0x80000008);
  391. c->x86_max_cores = (ecx & 0xff) + 1;
  392. /* CPU telling us the core id bits shift? */
  393. bits = (ecx >> 12) & 0xF;
  394. /* Otherwise recompute */
  395. if (bits == 0) {
  396. while ((1 << bits) < c->x86_max_cores)
  397. bits++;
  398. }
  399. c->x86_coreid_bits = bits;
  400. #endif
  401. }
  402. static void bsp_init_amd(struct cpuinfo_x86 *c)
  403. {
  404. #ifdef CONFIG_X86_64
  405. if (c->x86 >= 0xf) {
  406. unsigned long long tseg;
  407. /*
  408. * Split up direct mapping around the TSEG SMM area.
  409. * Don't do it for gbpages because there seems very little
  410. * benefit in doing so.
  411. */
  412. if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg)) {
  413. unsigned long pfn = tseg >> PAGE_SHIFT;
  414. pr_debug("tseg: %010llx\n", tseg);
  415. if (pfn_range_is_mapped(pfn, pfn + 1))
  416. set_memory_4k((unsigned long)__va(tseg), 1);
  417. }
  418. }
  419. #endif
  420. if (cpu_has(c, X86_FEATURE_CONSTANT_TSC)) {
  421. if (c->x86 > 0x10 ||
  422. (c->x86 == 0x10 && c->x86_model >= 0x2)) {
  423. u64 val;
  424. rdmsrl(MSR_K7_HWCR, val);
  425. if (!(val & BIT(24)))
  426. pr_warn(FW_BUG "TSC doesn't count with P0 frequency!\n");
  427. }
  428. }
  429. if (c->x86 == 0x15) {
  430. unsigned long upperbit;
  431. u32 cpuid, assoc;
  432. cpuid = cpuid_edx(0x80000005);
  433. assoc = cpuid >> 16 & 0xff;
  434. upperbit = ((cpuid >> 24) << 10) / assoc;
  435. va_align.mask = (upperbit - 1) & PAGE_MASK;
  436. va_align.flags = ALIGN_VA_32 | ALIGN_VA_64;
  437. /* A random value per boot for bit slice [12:upper_bit) */
  438. va_align.bits = get_random_int() & va_align.mask;
  439. }
  440. if (cpu_has(c, X86_FEATURE_MWAITX))
  441. use_mwaitx_delay();
  442. }
  443. static void early_init_amd(struct cpuinfo_x86 *c)
  444. {
  445. early_init_amd_mc(c);
  446. /*
  447. * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
  448. * with P/T states and does not stop in deep C-states
  449. */
  450. if (c->x86_power & (1 << 8)) {
  451. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  452. set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
  453. if (!check_tsc_unstable())
  454. set_sched_clock_stable();
  455. }
  456. #ifdef CONFIG_X86_64
  457. set_cpu_cap(c, X86_FEATURE_SYSCALL32);
  458. #else
  459. /* Set MTRR capability flag if appropriate */
  460. if (c->x86 == 5)
  461. if (c->x86_model == 13 || c->x86_model == 9 ||
  462. (c->x86_model == 8 && c->x86_mask >= 8))
  463. set_cpu_cap(c, X86_FEATURE_K6_MTRR);
  464. #endif
  465. #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
  466. /*
  467. * ApicID can always be treated as an 8-bit value for AMD APIC versions
  468. * >= 0x10, but even old K8s came out of reset with version 0x10. So, we
  469. * can safely set X86_FEATURE_EXTD_APICID unconditionally for families
  470. * after 16h.
  471. */
  472. if (cpu_has_apic && c->x86 > 0x16) {
  473. set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
  474. } else if (cpu_has_apic && c->x86 >= 0xf) {
  475. /* check CPU config space for extended APIC ID */
  476. unsigned int val;
  477. val = read_pci_config(0, 24, 0, 0x68);
  478. if ((val & ((1 << 17) | (1 << 18))) == ((1 << 17) | (1 << 18)))
  479. set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
  480. }
  481. #endif
  482. /*
  483. * This is only needed to tell the kernel whether to use VMCALL
  484. * and VMMCALL. VMMCALL is never executed except under virt, so
  485. * we can set it unconditionally.
  486. */
  487. set_cpu_cap(c, X86_FEATURE_VMMCALL);
  488. /* F16h erratum 793, CVE-2013-6885 */
  489. if (c->x86 == 0x16 && c->x86_model <= 0xf)
  490. msr_set_bit(MSR_AMD64_LS_CFG, 15);
  491. }
  492. static const int amd_erratum_383[];
  493. static const int amd_erratum_400[];
  494. static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum);
  495. static void init_amd_k8(struct cpuinfo_x86 *c)
  496. {
  497. u32 level;
  498. u64 value;
  499. /* On C+ stepping K8 rep microcode works well for copy/memset */
  500. level = cpuid_eax(1);
  501. if ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
  502. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  503. /*
  504. * Some BIOSes incorrectly force this feature, but only K8 revision D
  505. * (model = 0x14) and later actually support it.
  506. * (AMD Erratum #110, docId: 25759).
  507. */
  508. if (c->x86_model < 0x14 && cpu_has(c, X86_FEATURE_LAHF_LM)) {
  509. clear_cpu_cap(c, X86_FEATURE_LAHF_LM);
  510. if (!rdmsrl_amd_safe(0xc001100d, &value)) {
  511. value &= ~BIT_64(32);
  512. wrmsrl_amd_safe(0xc001100d, value);
  513. }
  514. }
  515. if (!c->x86_model_id[0])
  516. strcpy(c->x86_model_id, "Hammer");
  517. #ifdef CONFIG_SMP
  518. /*
  519. * Disable TLB flush filter by setting HWCR.FFDIS on K8
  520. * bit 6 of msr C001_0015
  521. *
  522. * Errata 63 for SH-B3 steppings
  523. * Errata 122 for all steppings (F+ have it disabled by default)
  524. */
  525. msr_set_bit(MSR_K7_HWCR, 6);
  526. #endif
  527. }
  528. static void init_amd_gh(struct cpuinfo_x86 *c)
  529. {
  530. #ifdef CONFIG_X86_64
  531. /* do this for boot cpu */
  532. if (c == &boot_cpu_data)
  533. check_enable_amd_mmconf_dmi();
  534. fam10h_check_enable_mmcfg();
  535. #endif
  536. /*
  537. * Disable GART TLB Walk Errors on Fam10h. We do this here because this
  538. * is always needed when GART is enabled, even in a kernel which has no
  539. * MCE support built in. BIOS should disable GartTlbWlk Errors already.
  540. * If it doesn't, we do it here as suggested by the BKDG.
  541. *
  542. * Fixes: https://bugzilla.kernel.org/show_bug.cgi?id=33012
  543. */
  544. msr_set_bit(MSR_AMD64_MCx_MASK(4), 10);
  545. /*
  546. * On family 10h BIOS may not have properly enabled WC+ support, causing
  547. * it to be converted to CD memtype. This may result in performance
  548. * degradation for certain nested-paging guests. Prevent this conversion
  549. * by clearing bit 24 in MSR_AMD64_BU_CFG2.
  550. *
  551. * NOTE: we want to use the _safe accessors so as not to #GP kvm
  552. * guests on older kvm hosts.
  553. */
  554. msr_clear_bit(MSR_AMD64_BU_CFG2, 24);
  555. if (cpu_has_amd_erratum(c, amd_erratum_383))
  556. set_cpu_bug(c, X86_BUG_AMD_TLB_MMATCH);
  557. }
  558. static void init_amd_bd(struct cpuinfo_x86 *c)
  559. {
  560. u64 value;
  561. /* re-enable TopologyExtensions if switched off by BIOS */
  562. if ((c->x86_model >= 0x10) && (c->x86_model <= 0x1f) &&
  563. !cpu_has(c, X86_FEATURE_TOPOEXT)) {
  564. if (msr_set_bit(0xc0011005, 54) > 0) {
  565. rdmsrl(0xc0011005, value);
  566. if (value & BIT_64(54)) {
  567. set_cpu_cap(c, X86_FEATURE_TOPOEXT);
  568. pr_info(FW_INFO "CPU: Re-enabling disabled Topology Extensions Support.\n");
  569. }
  570. }
  571. }
  572. /*
  573. * The way access filter has a performance penalty on some workloads.
  574. * Disable it on the affected CPUs.
  575. */
  576. if ((c->x86_model >= 0x02) && (c->x86_model < 0x20)) {
  577. if (!rdmsrl_safe(MSR_F15H_IC_CFG, &value) && !(value & 0x1E)) {
  578. value |= 0x1E;
  579. wrmsrl_safe(MSR_F15H_IC_CFG, value);
  580. }
  581. }
  582. }
  583. static void init_amd(struct cpuinfo_x86 *c)
  584. {
  585. u32 dummy;
  586. early_init_amd(c);
  587. /*
  588. * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
  589. * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
  590. */
  591. clear_cpu_cap(c, 0*32+31);
  592. if (c->x86 >= 0x10)
  593. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  594. /* get apicid instead of initial apic id from cpuid */
  595. c->apicid = hard_smp_processor_id();
  596. /* K6s reports MCEs but don't actually have all the MSRs */
  597. if (c->x86 < 6)
  598. clear_cpu_cap(c, X86_FEATURE_MCE);
  599. switch (c->x86) {
  600. case 4: init_amd_k5(c); break;
  601. case 5: init_amd_k6(c); break;
  602. case 6: init_amd_k7(c); break;
  603. case 0xf: init_amd_k8(c); break;
  604. case 0x10: init_amd_gh(c); break;
  605. case 0x15: init_amd_bd(c); break;
  606. }
  607. /* Enable workaround for FXSAVE leak */
  608. if (c->x86 >= 6)
  609. set_cpu_bug(c, X86_BUG_FXSAVE_LEAK);
  610. cpu_detect_cache_sizes(c);
  611. /* Multi core CPU? */
  612. if (c->extended_cpuid_level >= 0x80000008) {
  613. amd_detect_cmp(c);
  614. srat_detect_node(c);
  615. }
  616. #ifdef CONFIG_X86_32
  617. detect_ht(c);
  618. #endif
  619. init_amd_cacheinfo(c);
  620. if (c->x86 >= 0xf)
  621. set_cpu_cap(c, X86_FEATURE_K8);
  622. if (cpu_has_xmm2) {
  623. /* MFENCE stops RDTSC speculation */
  624. set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
  625. }
  626. /*
  627. * Family 0x12 and above processors have APIC timer
  628. * running in deep C states.
  629. */
  630. if (c->x86 > 0x11)
  631. set_cpu_cap(c, X86_FEATURE_ARAT);
  632. if (cpu_has_amd_erratum(c, amd_erratum_400))
  633. set_cpu_bug(c, X86_BUG_AMD_APIC_C1E);
  634. rdmsr_safe(MSR_AMD64_PATCH_LEVEL, &c->microcode, &dummy);
  635. /* 3DNow or LM implies PREFETCHW */
  636. if (!cpu_has(c, X86_FEATURE_3DNOWPREFETCH))
  637. if (cpu_has(c, X86_FEATURE_3DNOW) || cpu_has(c, X86_FEATURE_LM))
  638. set_cpu_cap(c, X86_FEATURE_3DNOWPREFETCH);
  639. /* AMD CPUs don't reset SS attributes on SYSRET */
  640. set_cpu_bug(c, X86_BUG_SYSRET_SS_ATTRS);
  641. }
  642. #ifdef CONFIG_X86_32
  643. static unsigned int amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
  644. {
  645. /* AMD errata T13 (order #21922) */
  646. if ((c->x86 == 6)) {
  647. /* Duron Rev A0 */
  648. if (c->x86_model == 3 && c->x86_mask == 0)
  649. size = 64;
  650. /* Tbird rev A1/A2 */
  651. if (c->x86_model == 4 &&
  652. (c->x86_mask == 0 || c->x86_mask == 1))
  653. size = 256;
  654. }
  655. return size;
  656. }
  657. #endif
  658. static void cpu_detect_tlb_amd(struct cpuinfo_x86 *c)
  659. {
  660. u32 ebx, eax, ecx, edx;
  661. u16 mask = 0xfff;
  662. if (c->x86 < 0xf)
  663. return;
  664. if (c->extended_cpuid_level < 0x80000006)
  665. return;
  666. cpuid(0x80000006, &eax, &ebx, &ecx, &edx);
  667. tlb_lld_4k[ENTRIES] = (ebx >> 16) & mask;
  668. tlb_lli_4k[ENTRIES] = ebx & mask;
  669. /*
  670. * K8 doesn't have 2M/4M entries in the L2 TLB so read out the L1 TLB
  671. * characteristics from the CPUID function 0x80000005 instead.
  672. */
  673. if (c->x86 == 0xf) {
  674. cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
  675. mask = 0xff;
  676. }
  677. /* Handle DTLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
  678. if (!((eax >> 16) & mask))
  679. tlb_lld_2m[ENTRIES] = (cpuid_eax(0x80000005) >> 16) & 0xff;
  680. else
  681. tlb_lld_2m[ENTRIES] = (eax >> 16) & mask;
  682. /* a 4M entry uses two 2M entries */
  683. tlb_lld_4m[ENTRIES] = tlb_lld_2m[ENTRIES] >> 1;
  684. /* Handle ITLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
  685. if (!(eax & mask)) {
  686. /* Erratum 658 */
  687. if (c->x86 == 0x15 && c->x86_model <= 0x1f) {
  688. tlb_lli_2m[ENTRIES] = 1024;
  689. } else {
  690. cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
  691. tlb_lli_2m[ENTRIES] = eax & 0xff;
  692. }
  693. } else
  694. tlb_lli_2m[ENTRIES] = eax & mask;
  695. tlb_lli_4m[ENTRIES] = tlb_lli_2m[ENTRIES] >> 1;
  696. }
  697. static const struct cpu_dev amd_cpu_dev = {
  698. .c_vendor = "AMD",
  699. .c_ident = { "AuthenticAMD" },
  700. #ifdef CONFIG_X86_32
  701. .legacy_models = {
  702. { .family = 4, .model_names =
  703. {
  704. [3] = "486 DX/2",
  705. [7] = "486 DX/2-WB",
  706. [8] = "486 DX/4",
  707. [9] = "486 DX/4-WB",
  708. [14] = "Am5x86-WT",
  709. [15] = "Am5x86-WB"
  710. }
  711. },
  712. },
  713. .legacy_cache_size = amd_size_cache,
  714. #endif
  715. .c_early_init = early_init_amd,
  716. .c_detect_tlb = cpu_detect_tlb_amd,
  717. .c_bsp_init = bsp_init_amd,
  718. .c_init = init_amd,
  719. .c_x86_vendor = X86_VENDOR_AMD,
  720. };
  721. cpu_dev_register(amd_cpu_dev);
  722. /*
  723. * AMD errata checking
  724. *
  725. * Errata are defined as arrays of ints using the AMD_LEGACY_ERRATUM() or
  726. * AMD_OSVW_ERRATUM() macros. The latter is intended for newer errata that
  727. * have an OSVW id assigned, which it takes as first argument. Both take a
  728. * variable number of family-specific model-stepping ranges created by
  729. * AMD_MODEL_RANGE().
  730. *
  731. * Example:
  732. *
  733. * const int amd_erratum_319[] =
  734. * AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0x4, 0x2),
  735. * AMD_MODEL_RANGE(0x10, 0x8, 0x0, 0x8, 0x0),
  736. * AMD_MODEL_RANGE(0x10, 0x9, 0x0, 0x9, 0x0));
  737. */
  738. #define AMD_LEGACY_ERRATUM(...) { -1, __VA_ARGS__, 0 }
  739. #define AMD_OSVW_ERRATUM(osvw_id, ...) { osvw_id, __VA_ARGS__, 0 }
  740. #define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
  741. ((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
  742. #define AMD_MODEL_RANGE_FAMILY(range) (((range) >> 24) & 0xff)
  743. #define AMD_MODEL_RANGE_START(range) (((range) >> 12) & 0xfff)
  744. #define AMD_MODEL_RANGE_END(range) ((range) & 0xfff)
  745. static const int amd_erratum_400[] =
  746. AMD_OSVW_ERRATUM(1, AMD_MODEL_RANGE(0xf, 0x41, 0x2, 0xff, 0xf),
  747. AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0xff, 0xf));
  748. static const int amd_erratum_383[] =
  749. AMD_OSVW_ERRATUM(3, AMD_MODEL_RANGE(0x10, 0, 0, 0xff, 0xf));
  750. static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum)
  751. {
  752. int osvw_id = *erratum++;
  753. u32 range;
  754. u32 ms;
  755. if (osvw_id >= 0 && osvw_id < 65536 &&
  756. cpu_has(cpu, X86_FEATURE_OSVW)) {
  757. u64 osvw_len;
  758. rdmsrl(MSR_AMD64_OSVW_ID_LENGTH, osvw_len);
  759. if (osvw_id < osvw_len) {
  760. u64 osvw_bits;
  761. rdmsrl(MSR_AMD64_OSVW_STATUS + (osvw_id >> 6),
  762. osvw_bits);
  763. return osvw_bits & (1ULL << (osvw_id & 0x3f));
  764. }
  765. }
  766. /* OSVW unavailable or ID unknown, match family-model-stepping range */
  767. ms = (cpu->x86_model << 4) | cpu->x86_mask;
  768. while ((range = *erratum++))
  769. if ((cpu->x86 == AMD_MODEL_RANGE_FAMILY(range)) &&
  770. (ms >= AMD_MODEL_RANGE_START(range)) &&
  771. (ms <= AMD_MODEL_RANGE_END(range)))
  772. return true;
  773. return false;
  774. }
  775. void set_dr_addr_mask(unsigned long mask, int dr)
  776. {
  777. if (!boot_cpu_has(X86_FEATURE_BPEXT))
  778. return;
  779. switch (dr) {
  780. case 0:
  781. wrmsr(MSR_F16H_DR0_ADDR_MASK, mask, 0);
  782. break;
  783. case 1:
  784. case 2:
  785. case 3:
  786. wrmsr(MSR_F16H_DR1_ADDR_MASK - 1 + dr, mask, 0);
  787. break;
  788. default:
  789. break;
  790. }
  791. }