reg_helper.h 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. */
  24. #ifndef DRIVERS_GPU_DRM_AMD_DC_DEV_DC_INC_REG_HELPER_H_
  25. #define DRIVERS_GPU_DRM_AMD_DC_DEV_DC_INC_REG_HELPER_H_
  26. #include "dm_services.h"
  27. /* macro for register read/write
  28. * user of macro need to define
  29. *
  30. * CTX ==> macro to ptr to dc_context
  31. * eg. aud110->base.ctx
  32. *
  33. * REG ==> macro to location of register offset
  34. * eg. aud110->regs->reg
  35. */
  36. #define REG_READ(reg_name) \
  37. dm_read_reg(CTX, REG(reg_name))
  38. #define REG_WRITE(reg_name, value) \
  39. dm_write_reg(CTX, REG(reg_name), value)
  40. #ifdef REG_SET
  41. #undef REG_SET
  42. #endif
  43. #ifdef REG_GET
  44. #undef REG_GET
  45. #endif
  46. /* macro to set register fields. */
  47. #define REG_SET_N(reg_name, n, initial_val, ...) \
  48. generic_reg_update_ex(CTX, \
  49. REG(reg_name), \
  50. initial_val, \
  51. n, __VA_ARGS__)
  52. #define FN(reg_name, field) \
  53. FD(reg_name##__##field)
  54. #define REG_SET(reg_name, initial_val, field, val) \
  55. REG_SET_N(reg_name, 1, initial_val, \
  56. FN(reg_name, field), val)
  57. #define REG_SET_2(reg, init_value, f1, v1, f2, v2) \
  58. REG_SET_N(reg, 2, init_value, \
  59. FN(reg, f1), v1,\
  60. FN(reg, f2), v2)
  61. #define REG_SET_3(reg, init_value, f1, v1, f2, v2, f3, v3) \
  62. REG_SET_N(reg, 3, init_value, \
  63. FN(reg, f1), v1,\
  64. FN(reg, f2), v2,\
  65. FN(reg, f3), v3)
  66. #define REG_SET_4(reg, init_value, f1, v1, f2, v2, f3, v3, f4, v4) \
  67. REG_SET_N(reg, 4, init_value, \
  68. FN(reg, f1), v1,\
  69. FN(reg, f2), v2,\
  70. FN(reg, f3), v3,\
  71. FN(reg, f4), v4)
  72. #define REG_SET_5(reg, init_value, f1, v1, f2, v2, f3, v3, f4, v4, \
  73. f5, v5) \
  74. REG_SET_N(reg, 5, init_value, \
  75. FN(reg, f1), v1,\
  76. FN(reg, f2), v2,\
  77. FN(reg, f3), v3,\
  78. FN(reg, f4), v4,\
  79. FN(reg, f5), v5)
  80. #define REG_SET_6(reg, init_value, f1, v1, f2, v2, f3, v3, f4, v4, \
  81. f5, v5, f6, v6) \
  82. REG_SET_N(reg, 6, init_value, \
  83. FN(reg, f1), v1,\
  84. FN(reg, f2), v2,\
  85. FN(reg, f3), v3,\
  86. FN(reg, f4), v4,\
  87. FN(reg, f5), v5,\
  88. FN(reg, f6), v6)
  89. #define REG_SET_7(reg, init_value, f1, v1, f2, v2, f3, v3, f4, v4, \
  90. f5, v5, f6, v6, f7, v7) \
  91. REG_SET_N(reg, 7, init_value, \
  92. FN(reg, f1), v1,\
  93. FN(reg, f2), v2,\
  94. FN(reg, f3), v3,\
  95. FN(reg, f4), v4,\
  96. FN(reg, f5), v5,\
  97. FN(reg, f6), v6,\
  98. FN(reg, f7), v7)
  99. #define REG_SET_8(reg, init_value, f1, v1, f2, v2, f3, v3, f4, v4, \
  100. f5, v5, f6, v6, f7, v7, f8, v8) \
  101. REG_SET_N(reg, 8, init_value, \
  102. FN(reg, f1), v1,\
  103. FN(reg, f2), v2,\
  104. FN(reg, f3), v3,\
  105. FN(reg, f4), v4,\
  106. FN(reg, f5), v5,\
  107. FN(reg, f6), v6,\
  108. FN(reg, f7), v7,\
  109. FN(reg, f8), v8)
  110. #define REG_SET_9(reg, init_value, f1, v1, f2, v2, f3, v3, f4, v4, f5, \
  111. v5, f6, v6, f7, v7, f8, v8, f9, v9) \
  112. REG_SET_N(reg, 9, init_value, \
  113. FN(reg, f1), v1,\
  114. FN(reg, f2), v2, \
  115. FN(reg, f3), v3, \
  116. FN(reg, f4), v4, \
  117. FN(reg, f5), v5, \
  118. FN(reg, f6), v6, \
  119. FN(reg, f7), v7, \
  120. FN(reg, f8), v8, \
  121. FN(reg, f9), v9)
  122. #define REG_SET_10(reg, init_value, f1, v1, f2, v2, f3, v3, f4, v4, f5, \
  123. v5, f6, v6, f7, v7, f8, v8, f9, v9, f10, v10) \
  124. REG_SET_N(reg, 10, init_value, \
  125. FN(reg, f1), v1,\
  126. FN(reg, f2), v2, \
  127. FN(reg, f3), v3, \
  128. FN(reg, f4), v4, \
  129. FN(reg, f5), v5, \
  130. FN(reg, f6), v6, \
  131. FN(reg, f7), v7, \
  132. FN(reg, f8), v8, \
  133. FN(reg, f9), v9, \
  134. FN(reg, f10), v10)
  135. /* macro to get register fields
  136. * read given register and fill in field value in output parameter */
  137. #define REG_GET(reg_name, field, val) \
  138. generic_reg_get(CTX, REG(reg_name), \
  139. FN(reg_name, field), val)
  140. #define REG_GET_2(reg_name, f1, v1, f2, v2) \
  141. generic_reg_get2(CTX, REG(reg_name), \
  142. FN(reg_name, f1), v1, \
  143. FN(reg_name, f2), v2)
  144. #define REG_GET_3(reg_name, f1, v1, f2, v2, f3, v3) \
  145. generic_reg_get3(CTX, REG(reg_name), \
  146. FN(reg_name, f1), v1, \
  147. FN(reg_name, f2), v2, \
  148. FN(reg_name, f3), v3)
  149. #define REG_GET_4(reg_name, f1, v1, f2, v2, f3, v3, f4, v4) \
  150. generic_reg_get4(CTX, REG(reg_name), \
  151. FN(reg_name, f1), v1, \
  152. FN(reg_name, f2), v2, \
  153. FN(reg_name, f3), v3, \
  154. FN(reg_name, f4), v4)
  155. #define REG_GET_5(reg_name, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5) \
  156. generic_reg_get5(CTX, REG(reg_name), \
  157. FN(reg_name, f1), v1, \
  158. FN(reg_name, f2), v2, \
  159. FN(reg_name, f3), v3, \
  160. FN(reg_name, f4), v4, \
  161. FN(reg_name, f5), v5)
  162. /* macro to poll and wait for a register field to read back given value */
  163. #define REG_WAIT(reg_name, field, val, delay_between_poll_us, max_try) \
  164. generic_reg_wait(CTX, \
  165. REG(reg_name), FN(reg_name, field), val,\
  166. delay_between_poll_us, max_try, __func__)
  167. /* macro to update (read, modify, write) register fields
  168. */
  169. #define REG_UPDATE_N(reg_name, n, ...) \
  170. generic_reg_update_ex(CTX, \
  171. REG(reg_name), \
  172. REG_READ(reg_name), \
  173. n, __VA_ARGS__)
  174. #define REG_UPDATE(reg_name, field, val) \
  175. REG_UPDATE_N(reg_name, 1, \
  176. FN(reg_name, field), val)
  177. #define REG_UPDATE_2(reg, f1, v1, f2, v2) \
  178. REG_UPDATE_N(reg, 2,\
  179. FN(reg, f1), v1,\
  180. FN(reg, f2), v2)
  181. #define REG_UPDATE_3(reg, f1, v1, f2, v2, f3, v3) \
  182. REG_UPDATE_N(reg, 3, \
  183. FN(reg, f1), v1,\
  184. FN(reg, f2), v2, \
  185. FN(reg, f3), v3)
  186. #define REG_UPDATE_4(reg, f1, v1, f2, v2, f3, v3, f4, v4) \
  187. REG_UPDATE_N(reg, 4, \
  188. FN(reg, f1), v1,\
  189. FN(reg, f2), v2, \
  190. FN(reg, f3), v3, \
  191. FN(reg, f4), v4)
  192. #define REG_UPDATE_5(reg, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5) \
  193. REG_UPDATE_N(reg, 5, \
  194. FN(reg, f1), v1,\
  195. FN(reg, f2), v2, \
  196. FN(reg, f3), v3, \
  197. FN(reg, f4), v4, \
  198. FN(reg, f5), v5)
  199. #define REG_UPDATE_6(reg, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5, f6, v6) \
  200. REG_UPDATE_N(reg, 6, \
  201. FN(reg, f1), v1,\
  202. FN(reg, f2), v2, \
  203. FN(reg, f3), v3, \
  204. FN(reg, f4), v4, \
  205. FN(reg, f5), v5, \
  206. FN(reg, f6), v6)
  207. #define REG_UPDATE_7(reg, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5, f6, v6, f7, v7) \
  208. REG_UPDATE_N(reg, 7, \
  209. FN(reg, f1), v1,\
  210. FN(reg, f2), v2, \
  211. FN(reg, f3), v3, \
  212. FN(reg, f4), v4, \
  213. FN(reg, f5), v5, \
  214. FN(reg, f6), v6, \
  215. FN(reg, f7), v7)
  216. #define REG_UPDATE_8(reg, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5, f6, v6, f7, v7, f8, v8) \
  217. REG_UPDATE_N(reg, 8, \
  218. FN(reg, f1), v1,\
  219. FN(reg, f2), v2, \
  220. FN(reg, f3), v3, \
  221. FN(reg, f4), v4, \
  222. FN(reg, f5), v5, \
  223. FN(reg, f6), v6, \
  224. FN(reg, f7), v7, \
  225. FN(reg, f8), v8)
  226. #define REG_UPDATE_9(reg, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5, f6, v6, f7, v7, f8, v8, f9, v9) \
  227. REG_UPDATE_N(reg, 9, \
  228. FN(reg, f1), v1,\
  229. FN(reg, f2), v2, \
  230. FN(reg, f3), v3, \
  231. FN(reg, f4), v4, \
  232. FN(reg, f5), v5, \
  233. FN(reg, f6), v6, \
  234. FN(reg, f7), v7, \
  235. FN(reg, f8), v8, \
  236. FN(reg, f9), v9)
  237. #define REG_UPDATE_10(reg, f1, v1, f2, v2, f3, v3, f4, v4, f5, v5, f6, v6, f7, v7, f8, v8, f9, v9, f10, v10) \
  238. REG_UPDATE_N(reg, 10, \
  239. FN(reg, f1), v1,\
  240. FN(reg, f2), v2, \
  241. FN(reg, f3), v3, \
  242. FN(reg, f4), v4, \
  243. FN(reg, f5), v5, \
  244. FN(reg, f6), v6, \
  245. FN(reg, f7), v7, \
  246. FN(reg, f8), v8, \
  247. FN(reg, f9), v9, \
  248. FN(reg, f10), v10)
  249. /* macro to update a register field to specified values in given sequences.
  250. * useful when toggling bits
  251. */
  252. #define REG_UPDATE_SEQ(reg, field, value1, value2) \
  253. { uint32_t val = REG_UPDATE(reg, field, value1); \
  254. REG_SET(reg, val, field, value2); }
  255. /* macro to update fields in register 1 field at a time in given order */
  256. #define REG_UPDATE_1BY1_2(reg, f1, v1, f2, v2) \
  257. { uint32_t val = REG_UPDATE(reg, f1, v1); \
  258. REG_SET(reg, val, f2, v2); }
  259. #define REG_UPDATE_1BY1_3(reg, f1, v1, f2, v2, f3, v3) \
  260. { uint32_t val = REG_UPDATE(reg, f1, v1); \
  261. val = REG_SET(reg, val, f2, v2); \
  262. REG_SET(reg, val, f3, v3); }
  263. uint32_t generic_reg_get(const struct dc_context *ctx, uint32_t addr,
  264. uint8_t shift, uint32_t mask, uint32_t *field_value);
  265. uint32_t generic_reg_get2(const struct dc_context *ctx, uint32_t addr,
  266. uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
  267. uint8_t shift2, uint32_t mask2, uint32_t *field_value2);
  268. uint32_t generic_reg_get3(const struct dc_context *ctx, uint32_t addr,
  269. uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
  270. uint8_t shift2, uint32_t mask2, uint32_t *field_value2,
  271. uint8_t shift3, uint32_t mask3, uint32_t *field_value3);
  272. uint32_t generic_reg_get4(const struct dc_context *ctx, uint32_t addr,
  273. uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
  274. uint8_t shift2, uint32_t mask2, uint32_t *field_value2,
  275. uint8_t shift3, uint32_t mask3, uint32_t *field_value3,
  276. uint8_t shift4, uint32_t mask4, uint32_t *field_value4);
  277. uint32_t generic_reg_get5(const struct dc_context *ctx, uint32_t addr,
  278. uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
  279. uint8_t shift2, uint32_t mask2, uint32_t *field_value2,
  280. uint8_t shift3, uint32_t mask3, uint32_t *field_value3,
  281. uint8_t shift4, uint32_t mask4, uint32_t *field_value4,
  282. uint8_t shift5, uint32_t mask5, uint32_t *field_value5);
  283. #endif /* DRIVERS_GPU_DRM_AMD_DC_DEV_DC_INC_REG_HELPER_H_ */