amdgpu_uvd.c 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Christian König <deathsimple@vodafone.de>
  29. */
  30. #include <linux/firmware.h>
  31. #include <linux/module.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm.h>
  34. #include "amdgpu.h"
  35. #include "amdgpu_pm.h"
  36. #include "amdgpu_uvd.h"
  37. #include "cikd.h"
  38. #include "uvd/uvd_4_2_d.h"
  39. /* 1 second timeout */
  40. #define UVD_IDLE_TIMEOUT_MS 1000
  41. /* Firmware Names */
  42. #ifdef CONFIG_DRM_AMDGPU_CIK
  43. #define FIRMWARE_BONAIRE "radeon/bonaire_uvd.bin"
  44. #define FIRMWARE_KABINI "radeon/kabini_uvd.bin"
  45. #define FIRMWARE_KAVERI "radeon/kaveri_uvd.bin"
  46. #define FIRMWARE_HAWAII "radeon/hawaii_uvd.bin"
  47. #define FIRMWARE_MULLINS "radeon/mullins_uvd.bin"
  48. #endif
  49. #define FIRMWARE_TONGA "amdgpu/tonga_uvd.bin"
  50. #define FIRMWARE_CARRIZO "amdgpu/carrizo_uvd.bin"
  51. #define FIRMWARE_FIJI "amdgpu/fiji_uvd.bin"
  52. #define FIRMWARE_STONEY "amdgpu/stoney_uvd.bin"
  53. /**
  54. * amdgpu_uvd_cs_ctx - Command submission parser context
  55. *
  56. * Used for emulating virtual memory support on UVD 4.2.
  57. */
  58. struct amdgpu_uvd_cs_ctx {
  59. struct amdgpu_cs_parser *parser;
  60. unsigned reg, count;
  61. unsigned data0, data1;
  62. unsigned idx;
  63. unsigned ib_idx;
  64. /* does the IB has a msg command */
  65. bool has_msg_cmd;
  66. /* minimum buffer sizes */
  67. unsigned *buf_sizes;
  68. };
  69. #ifdef CONFIG_DRM_AMDGPU_CIK
  70. MODULE_FIRMWARE(FIRMWARE_BONAIRE);
  71. MODULE_FIRMWARE(FIRMWARE_KABINI);
  72. MODULE_FIRMWARE(FIRMWARE_KAVERI);
  73. MODULE_FIRMWARE(FIRMWARE_HAWAII);
  74. MODULE_FIRMWARE(FIRMWARE_MULLINS);
  75. #endif
  76. MODULE_FIRMWARE(FIRMWARE_TONGA);
  77. MODULE_FIRMWARE(FIRMWARE_CARRIZO);
  78. MODULE_FIRMWARE(FIRMWARE_FIJI);
  79. MODULE_FIRMWARE(FIRMWARE_STONEY);
  80. static void amdgpu_uvd_note_usage(struct amdgpu_device *adev);
  81. static void amdgpu_uvd_idle_work_handler(struct work_struct *work);
  82. int amdgpu_uvd_sw_init(struct amdgpu_device *adev)
  83. {
  84. unsigned long bo_size;
  85. const char *fw_name;
  86. const struct common_firmware_header *hdr;
  87. unsigned version_major, version_minor, family_id;
  88. int i, r;
  89. INIT_DELAYED_WORK(&adev->uvd.idle_work, amdgpu_uvd_idle_work_handler);
  90. switch (adev->asic_type) {
  91. #ifdef CONFIG_DRM_AMDGPU_CIK
  92. case CHIP_BONAIRE:
  93. fw_name = FIRMWARE_BONAIRE;
  94. break;
  95. case CHIP_KABINI:
  96. fw_name = FIRMWARE_KABINI;
  97. break;
  98. case CHIP_KAVERI:
  99. fw_name = FIRMWARE_KAVERI;
  100. break;
  101. case CHIP_HAWAII:
  102. fw_name = FIRMWARE_HAWAII;
  103. break;
  104. case CHIP_MULLINS:
  105. fw_name = FIRMWARE_MULLINS;
  106. break;
  107. #endif
  108. case CHIP_TONGA:
  109. fw_name = FIRMWARE_TONGA;
  110. break;
  111. case CHIP_FIJI:
  112. fw_name = FIRMWARE_FIJI;
  113. break;
  114. case CHIP_CARRIZO:
  115. fw_name = FIRMWARE_CARRIZO;
  116. break;
  117. case CHIP_STONEY:
  118. fw_name = FIRMWARE_STONEY;
  119. break;
  120. default:
  121. return -EINVAL;
  122. }
  123. r = request_firmware(&adev->uvd.fw, fw_name, adev->dev);
  124. if (r) {
  125. dev_err(adev->dev, "amdgpu_uvd: Can't load firmware \"%s\"\n",
  126. fw_name);
  127. return r;
  128. }
  129. r = amdgpu_ucode_validate(adev->uvd.fw);
  130. if (r) {
  131. dev_err(adev->dev, "amdgpu_uvd: Can't validate firmware \"%s\"\n",
  132. fw_name);
  133. release_firmware(adev->uvd.fw);
  134. adev->uvd.fw = NULL;
  135. return r;
  136. }
  137. hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
  138. family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
  139. version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
  140. version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
  141. DRM_INFO("Found UVD firmware Version: %hu.%hu Family ID: %hu\n",
  142. version_major, version_minor, family_id);
  143. bo_size = AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8)
  144. + AMDGPU_UVD_STACK_SIZE + AMDGPU_UVD_HEAP_SIZE;
  145. r = amdgpu_bo_create(adev, bo_size, PAGE_SIZE, true,
  146. AMDGPU_GEM_DOMAIN_VRAM,
  147. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  148. NULL, NULL, &adev->uvd.vcpu_bo);
  149. if (r) {
  150. dev_err(adev->dev, "(%d) failed to allocate UVD bo\n", r);
  151. return r;
  152. }
  153. r = amdgpu_bo_reserve(adev->uvd.vcpu_bo, false);
  154. if (r) {
  155. amdgpu_bo_unref(&adev->uvd.vcpu_bo);
  156. dev_err(adev->dev, "(%d) failed to reserve UVD bo\n", r);
  157. return r;
  158. }
  159. r = amdgpu_bo_pin(adev->uvd.vcpu_bo, AMDGPU_GEM_DOMAIN_VRAM,
  160. &adev->uvd.gpu_addr);
  161. if (r) {
  162. amdgpu_bo_unreserve(adev->uvd.vcpu_bo);
  163. amdgpu_bo_unref(&adev->uvd.vcpu_bo);
  164. dev_err(adev->dev, "(%d) UVD bo pin failed\n", r);
  165. return r;
  166. }
  167. r = amdgpu_bo_kmap(adev->uvd.vcpu_bo, &adev->uvd.cpu_addr);
  168. if (r) {
  169. dev_err(adev->dev, "(%d) UVD map failed\n", r);
  170. return r;
  171. }
  172. amdgpu_bo_unreserve(adev->uvd.vcpu_bo);
  173. for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i) {
  174. atomic_set(&adev->uvd.handles[i], 0);
  175. adev->uvd.filp[i] = NULL;
  176. }
  177. /* from uvd v5.0 HW addressing capacity increased to 64 bits */
  178. if (!amdgpu_ip_block_version_cmp(adev, AMD_IP_BLOCK_TYPE_UVD, 5, 0))
  179. adev->uvd.address_64_bit = true;
  180. return 0;
  181. }
  182. int amdgpu_uvd_sw_fini(struct amdgpu_device *adev)
  183. {
  184. int r;
  185. if (adev->uvd.vcpu_bo == NULL)
  186. return 0;
  187. r = amdgpu_bo_reserve(adev->uvd.vcpu_bo, false);
  188. if (!r) {
  189. amdgpu_bo_kunmap(adev->uvd.vcpu_bo);
  190. amdgpu_bo_unpin(adev->uvd.vcpu_bo);
  191. amdgpu_bo_unreserve(adev->uvd.vcpu_bo);
  192. }
  193. amdgpu_bo_unref(&adev->uvd.vcpu_bo);
  194. amdgpu_ring_fini(&adev->uvd.ring);
  195. release_firmware(adev->uvd.fw);
  196. return 0;
  197. }
  198. int amdgpu_uvd_suspend(struct amdgpu_device *adev)
  199. {
  200. struct amdgpu_ring *ring = &adev->uvd.ring;
  201. int i, r;
  202. if (adev->uvd.vcpu_bo == NULL)
  203. return 0;
  204. for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i) {
  205. uint32_t handle = atomic_read(&adev->uvd.handles[i]);
  206. if (handle != 0) {
  207. struct fence *fence;
  208. amdgpu_uvd_note_usage(adev);
  209. r = amdgpu_uvd_get_destroy_msg(ring, handle, false, &fence);
  210. if (r) {
  211. DRM_ERROR("Error destroying UVD (%d)!\n", r);
  212. continue;
  213. }
  214. fence_wait(fence, false);
  215. fence_put(fence);
  216. adev->uvd.filp[i] = NULL;
  217. atomic_set(&adev->uvd.handles[i], 0);
  218. }
  219. }
  220. return 0;
  221. }
  222. int amdgpu_uvd_resume(struct amdgpu_device *adev)
  223. {
  224. unsigned size;
  225. void *ptr;
  226. const struct common_firmware_header *hdr;
  227. unsigned offset;
  228. if (adev->uvd.vcpu_bo == NULL)
  229. return -EINVAL;
  230. hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
  231. offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
  232. memcpy(adev->uvd.cpu_addr, (adev->uvd.fw->data) + offset,
  233. (adev->uvd.fw->size) - offset);
  234. size = amdgpu_bo_size(adev->uvd.vcpu_bo);
  235. size -= le32_to_cpu(hdr->ucode_size_bytes);
  236. ptr = adev->uvd.cpu_addr;
  237. ptr += le32_to_cpu(hdr->ucode_size_bytes);
  238. memset(ptr, 0, size);
  239. return 0;
  240. }
  241. void amdgpu_uvd_free_handles(struct amdgpu_device *adev, struct drm_file *filp)
  242. {
  243. struct amdgpu_ring *ring = &adev->uvd.ring;
  244. int i, r;
  245. for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i) {
  246. uint32_t handle = atomic_read(&adev->uvd.handles[i]);
  247. if (handle != 0 && adev->uvd.filp[i] == filp) {
  248. struct fence *fence;
  249. amdgpu_uvd_note_usage(adev);
  250. r = amdgpu_uvd_get_destroy_msg(ring, handle,
  251. false, &fence);
  252. if (r) {
  253. DRM_ERROR("Error destroying UVD (%d)!\n", r);
  254. continue;
  255. }
  256. fence_wait(fence, false);
  257. fence_put(fence);
  258. adev->uvd.filp[i] = NULL;
  259. atomic_set(&adev->uvd.handles[i], 0);
  260. }
  261. }
  262. }
  263. static void amdgpu_uvd_force_into_uvd_segment(struct amdgpu_bo *rbo)
  264. {
  265. int i;
  266. for (i = 0; i < rbo->placement.num_placement; ++i) {
  267. rbo->placements[i].fpfn = 0 >> PAGE_SHIFT;
  268. rbo->placements[i].lpfn = (256 * 1024 * 1024) >> PAGE_SHIFT;
  269. }
  270. }
  271. /**
  272. * amdgpu_uvd_cs_pass1 - first parsing round
  273. *
  274. * @ctx: UVD parser context
  275. *
  276. * Make sure UVD message and feedback buffers are in VRAM and
  277. * nobody is violating an 256MB boundary.
  278. */
  279. static int amdgpu_uvd_cs_pass1(struct amdgpu_uvd_cs_ctx *ctx)
  280. {
  281. struct amdgpu_bo_va_mapping *mapping;
  282. struct amdgpu_bo *bo;
  283. uint32_t cmd, lo, hi;
  284. uint64_t addr;
  285. int r = 0;
  286. lo = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data0);
  287. hi = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data1);
  288. addr = ((uint64_t)lo) | (((uint64_t)hi) << 32);
  289. mapping = amdgpu_cs_find_mapping(ctx->parser, addr, &bo);
  290. if (mapping == NULL) {
  291. DRM_ERROR("Can't find BO for addr 0x%08Lx\n", addr);
  292. return -EINVAL;
  293. }
  294. if (!ctx->parser->adev->uvd.address_64_bit) {
  295. /* check if it's a message or feedback command */
  296. cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx) >> 1;
  297. if (cmd == 0x0 || cmd == 0x3) {
  298. /* yes, force it into VRAM */
  299. uint32_t domain = AMDGPU_GEM_DOMAIN_VRAM;
  300. amdgpu_ttm_placement_from_domain(bo, domain);
  301. }
  302. amdgpu_uvd_force_into_uvd_segment(bo);
  303. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  304. }
  305. return r;
  306. }
  307. /**
  308. * amdgpu_uvd_cs_msg_decode - handle UVD decode message
  309. *
  310. * @msg: pointer to message structure
  311. * @buf_sizes: returned buffer sizes
  312. *
  313. * Peek into the decode message and calculate the necessary buffer sizes.
  314. */
  315. static int amdgpu_uvd_cs_msg_decode(uint32_t *msg, unsigned buf_sizes[])
  316. {
  317. unsigned stream_type = msg[4];
  318. unsigned width = msg[6];
  319. unsigned height = msg[7];
  320. unsigned dpb_size = msg[9];
  321. unsigned pitch = msg[28];
  322. unsigned level = msg[57];
  323. unsigned width_in_mb = width / 16;
  324. unsigned height_in_mb = ALIGN(height / 16, 2);
  325. unsigned fs_in_mb = width_in_mb * height_in_mb;
  326. unsigned image_size, tmp, min_dpb_size, num_dpb_buffer;
  327. unsigned min_ctx_size = 0;
  328. image_size = width * height;
  329. image_size += image_size / 2;
  330. image_size = ALIGN(image_size, 1024);
  331. switch (stream_type) {
  332. case 0: /* H264 */
  333. case 7: /* H264 Perf */
  334. switch(level) {
  335. case 30:
  336. num_dpb_buffer = 8100 / fs_in_mb;
  337. break;
  338. case 31:
  339. num_dpb_buffer = 18000 / fs_in_mb;
  340. break;
  341. case 32:
  342. num_dpb_buffer = 20480 / fs_in_mb;
  343. break;
  344. case 41:
  345. num_dpb_buffer = 32768 / fs_in_mb;
  346. break;
  347. case 42:
  348. num_dpb_buffer = 34816 / fs_in_mb;
  349. break;
  350. case 50:
  351. num_dpb_buffer = 110400 / fs_in_mb;
  352. break;
  353. case 51:
  354. num_dpb_buffer = 184320 / fs_in_mb;
  355. break;
  356. default:
  357. num_dpb_buffer = 184320 / fs_in_mb;
  358. break;
  359. }
  360. num_dpb_buffer++;
  361. if (num_dpb_buffer > 17)
  362. num_dpb_buffer = 17;
  363. /* reference picture buffer */
  364. min_dpb_size = image_size * num_dpb_buffer;
  365. /* macroblock context buffer */
  366. min_dpb_size += width_in_mb * height_in_mb * num_dpb_buffer * 192;
  367. /* IT surface buffer */
  368. min_dpb_size += width_in_mb * height_in_mb * 32;
  369. break;
  370. case 1: /* VC1 */
  371. /* reference picture buffer */
  372. min_dpb_size = image_size * 3;
  373. /* CONTEXT_BUFFER */
  374. min_dpb_size += width_in_mb * height_in_mb * 128;
  375. /* IT surface buffer */
  376. min_dpb_size += width_in_mb * 64;
  377. /* DB surface buffer */
  378. min_dpb_size += width_in_mb * 128;
  379. /* BP */
  380. tmp = max(width_in_mb, height_in_mb);
  381. min_dpb_size += ALIGN(tmp * 7 * 16, 64);
  382. break;
  383. case 3: /* MPEG2 */
  384. /* reference picture buffer */
  385. min_dpb_size = image_size * 3;
  386. break;
  387. case 4: /* MPEG4 */
  388. /* reference picture buffer */
  389. min_dpb_size = image_size * 3;
  390. /* CM */
  391. min_dpb_size += width_in_mb * height_in_mb * 64;
  392. /* IT surface buffer */
  393. min_dpb_size += ALIGN(width_in_mb * height_in_mb * 32, 64);
  394. break;
  395. case 16: /* H265 */
  396. image_size = (ALIGN(width, 16) * ALIGN(height, 16) * 3) / 2;
  397. image_size = ALIGN(image_size, 256);
  398. num_dpb_buffer = (le32_to_cpu(msg[59]) & 0xff) + 2;
  399. min_dpb_size = image_size * num_dpb_buffer;
  400. min_ctx_size = ((width + 255) / 16) * ((height + 255) / 16)
  401. * 16 * num_dpb_buffer + 52 * 1024;
  402. break;
  403. default:
  404. DRM_ERROR("UVD codec not handled %d!\n", stream_type);
  405. return -EINVAL;
  406. }
  407. if (width > pitch) {
  408. DRM_ERROR("Invalid UVD decoding target pitch!\n");
  409. return -EINVAL;
  410. }
  411. if (dpb_size < min_dpb_size) {
  412. DRM_ERROR("Invalid dpb_size in UVD message (%d / %d)!\n",
  413. dpb_size, min_dpb_size);
  414. return -EINVAL;
  415. }
  416. buf_sizes[0x1] = dpb_size;
  417. buf_sizes[0x2] = image_size;
  418. buf_sizes[0x4] = min_ctx_size;
  419. return 0;
  420. }
  421. /**
  422. * amdgpu_uvd_cs_msg - handle UVD message
  423. *
  424. * @ctx: UVD parser context
  425. * @bo: buffer object containing the message
  426. * @offset: offset into the buffer object
  427. *
  428. * Peek into the UVD message and extract the session id.
  429. * Make sure that we don't open up to many sessions.
  430. */
  431. static int amdgpu_uvd_cs_msg(struct amdgpu_uvd_cs_ctx *ctx,
  432. struct amdgpu_bo *bo, unsigned offset)
  433. {
  434. struct amdgpu_device *adev = ctx->parser->adev;
  435. int32_t *msg, msg_type, handle;
  436. void *ptr;
  437. long r;
  438. int i;
  439. if (offset & 0x3F) {
  440. DRM_ERROR("UVD messages must be 64 byte aligned!\n");
  441. return -EINVAL;
  442. }
  443. r = reservation_object_wait_timeout_rcu(bo->tbo.resv, true, false,
  444. MAX_SCHEDULE_TIMEOUT);
  445. if (r < 0) {
  446. DRM_ERROR("Failed waiting for UVD message (%ld)!\n", r);
  447. return r;
  448. }
  449. r = amdgpu_bo_kmap(bo, &ptr);
  450. if (r) {
  451. DRM_ERROR("Failed mapping the UVD message (%ld)!\n", r);
  452. return r;
  453. }
  454. msg = ptr + offset;
  455. msg_type = msg[1];
  456. handle = msg[2];
  457. if (handle == 0) {
  458. DRM_ERROR("Invalid UVD handle!\n");
  459. return -EINVAL;
  460. }
  461. switch (msg_type) {
  462. case 0:
  463. /* it's a create msg, calc image size (width * height) */
  464. amdgpu_bo_kunmap(bo);
  465. /* try to alloc a new handle */
  466. for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i) {
  467. if (atomic_read(&adev->uvd.handles[i]) == handle) {
  468. DRM_ERROR("Handle 0x%x already in use!\n", handle);
  469. return -EINVAL;
  470. }
  471. if (!atomic_cmpxchg(&adev->uvd.handles[i], 0, handle)) {
  472. adev->uvd.filp[i] = ctx->parser->filp;
  473. return 0;
  474. }
  475. }
  476. DRM_ERROR("No more free UVD handles!\n");
  477. return -EINVAL;
  478. case 1:
  479. /* it's a decode msg, calc buffer sizes */
  480. r = amdgpu_uvd_cs_msg_decode(msg, ctx->buf_sizes);
  481. amdgpu_bo_kunmap(bo);
  482. if (r)
  483. return r;
  484. /* validate the handle */
  485. for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i) {
  486. if (atomic_read(&adev->uvd.handles[i]) == handle) {
  487. if (adev->uvd.filp[i] != ctx->parser->filp) {
  488. DRM_ERROR("UVD handle collision detected!\n");
  489. return -EINVAL;
  490. }
  491. return 0;
  492. }
  493. }
  494. DRM_ERROR("Invalid UVD handle 0x%x!\n", handle);
  495. return -ENOENT;
  496. case 2:
  497. /* it's a destroy msg, free the handle */
  498. for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i)
  499. atomic_cmpxchg(&adev->uvd.handles[i], handle, 0);
  500. amdgpu_bo_kunmap(bo);
  501. return 0;
  502. default:
  503. DRM_ERROR("Illegal UVD message type (%d)!\n", msg_type);
  504. return -EINVAL;
  505. }
  506. BUG();
  507. return -EINVAL;
  508. }
  509. /**
  510. * amdgpu_uvd_cs_pass2 - second parsing round
  511. *
  512. * @ctx: UVD parser context
  513. *
  514. * Patch buffer addresses, make sure buffer sizes are correct.
  515. */
  516. static int amdgpu_uvd_cs_pass2(struct amdgpu_uvd_cs_ctx *ctx)
  517. {
  518. struct amdgpu_bo_va_mapping *mapping;
  519. struct amdgpu_bo *bo;
  520. uint32_t cmd, lo, hi;
  521. uint64_t start, end;
  522. uint64_t addr;
  523. int r;
  524. lo = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data0);
  525. hi = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data1);
  526. addr = ((uint64_t)lo) | (((uint64_t)hi) << 32);
  527. mapping = amdgpu_cs_find_mapping(ctx->parser, addr, &bo);
  528. if (mapping == NULL)
  529. return -EINVAL;
  530. start = amdgpu_bo_gpu_offset(bo);
  531. end = (mapping->it.last + 1 - mapping->it.start);
  532. end = end * AMDGPU_GPU_PAGE_SIZE + start;
  533. addr -= ((uint64_t)mapping->it.start) * AMDGPU_GPU_PAGE_SIZE;
  534. start += addr;
  535. amdgpu_set_ib_value(ctx->parser, ctx->ib_idx, ctx->data0,
  536. lower_32_bits(start));
  537. amdgpu_set_ib_value(ctx->parser, ctx->ib_idx, ctx->data1,
  538. upper_32_bits(start));
  539. cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx) >> 1;
  540. if (cmd < 0x4) {
  541. if ((end - start) < ctx->buf_sizes[cmd]) {
  542. DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
  543. (unsigned)(end - start),
  544. ctx->buf_sizes[cmd]);
  545. return -EINVAL;
  546. }
  547. } else if (cmd == 0x206) {
  548. if ((end - start) < ctx->buf_sizes[4]) {
  549. DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
  550. (unsigned)(end - start),
  551. ctx->buf_sizes[4]);
  552. return -EINVAL;
  553. }
  554. } else if ((cmd != 0x100) && (cmd != 0x204)) {
  555. DRM_ERROR("invalid UVD command %X!\n", cmd);
  556. return -EINVAL;
  557. }
  558. if (!ctx->parser->adev->uvd.address_64_bit) {
  559. if ((start >> 28) != ((end - 1) >> 28)) {
  560. DRM_ERROR("reloc %LX-%LX crossing 256MB boundary!\n",
  561. start, end);
  562. return -EINVAL;
  563. }
  564. if ((cmd == 0 || cmd == 0x3) &&
  565. (start >> 28) != (ctx->parser->adev->uvd.gpu_addr >> 28)) {
  566. DRM_ERROR("msg/fb buffer %LX-%LX out of 256MB segment!\n",
  567. start, end);
  568. return -EINVAL;
  569. }
  570. }
  571. if (cmd == 0) {
  572. ctx->has_msg_cmd = true;
  573. r = amdgpu_uvd_cs_msg(ctx, bo, addr);
  574. if (r)
  575. return r;
  576. } else if (!ctx->has_msg_cmd) {
  577. DRM_ERROR("Message needed before other commands are send!\n");
  578. return -EINVAL;
  579. }
  580. return 0;
  581. }
  582. /**
  583. * amdgpu_uvd_cs_reg - parse register writes
  584. *
  585. * @ctx: UVD parser context
  586. * @cb: callback function
  587. *
  588. * Parse the register writes, call cb on each complete command.
  589. */
  590. static int amdgpu_uvd_cs_reg(struct amdgpu_uvd_cs_ctx *ctx,
  591. int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
  592. {
  593. struct amdgpu_ib *ib = &ctx->parser->job->ibs[ctx->ib_idx];
  594. int i, r;
  595. ctx->idx++;
  596. for (i = 0; i <= ctx->count; ++i) {
  597. unsigned reg = ctx->reg + i;
  598. if (ctx->idx >= ib->length_dw) {
  599. DRM_ERROR("Register command after end of CS!\n");
  600. return -EINVAL;
  601. }
  602. switch (reg) {
  603. case mmUVD_GPCOM_VCPU_DATA0:
  604. ctx->data0 = ctx->idx;
  605. break;
  606. case mmUVD_GPCOM_VCPU_DATA1:
  607. ctx->data1 = ctx->idx;
  608. break;
  609. case mmUVD_GPCOM_VCPU_CMD:
  610. r = cb(ctx);
  611. if (r)
  612. return r;
  613. break;
  614. case mmUVD_ENGINE_CNTL:
  615. break;
  616. default:
  617. DRM_ERROR("Invalid reg 0x%X!\n", reg);
  618. return -EINVAL;
  619. }
  620. ctx->idx++;
  621. }
  622. return 0;
  623. }
  624. /**
  625. * amdgpu_uvd_cs_packets - parse UVD packets
  626. *
  627. * @ctx: UVD parser context
  628. * @cb: callback function
  629. *
  630. * Parse the command stream packets.
  631. */
  632. static int amdgpu_uvd_cs_packets(struct amdgpu_uvd_cs_ctx *ctx,
  633. int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
  634. {
  635. struct amdgpu_ib *ib = &ctx->parser->job->ibs[ctx->ib_idx];
  636. int r;
  637. for (ctx->idx = 0 ; ctx->idx < ib->length_dw; ) {
  638. uint32_t cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx);
  639. unsigned type = CP_PACKET_GET_TYPE(cmd);
  640. switch (type) {
  641. case PACKET_TYPE0:
  642. ctx->reg = CP_PACKET0_GET_REG(cmd);
  643. ctx->count = CP_PACKET_GET_COUNT(cmd);
  644. r = amdgpu_uvd_cs_reg(ctx, cb);
  645. if (r)
  646. return r;
  647. break;
  648. case PACKET_TYPE2:
  649. ++ctx->idx;
  650. break;
  651. default:
  652. DRM_ERROR("Unknown packet type %d !\n", type);
  653. return -EINVAL;
  654. }
  655. }
  656. return 0;
  657. }
  658. /**
  659. * amdgpu_uvd_ring_parse_cs - UVD command submission parser
  660. *
  661. * @parser: Command submission parser context
  662. *
  663. * Parse the command stream, patch in addresses as necessary.
  664. */
  665. int amdgpu_uvd_ring_parse_cs(struct amdgpu_cs_parser *parser, uint32_t ib_idx)
  666. {
  667. struct amdgpu_uvd_cs_ctx ctx = {};
  668. unsigned buf_sizes[] = {
  669. [0x00000000] = 2048,
  670. [0x00000001] = 0xFFFFFFFF,
  671. [0x00000002] = 0xFFFFFFFF,
  672. [0x00000003] = 2048,
  673. [0x00000004] = 0xFFFFFFFF,
  674. };
  675. struct amdgpu_ib *ib = &parser->job->ibs[ib_idx];
  676. int r;
  677. if (ib->length_dw % 16) {
  678. DRM_ERROR("UVD IB length (%d) not 16 dwords aligned!\n",
  679. ib->length_dw);
  680. return -EINVAL;
  681. }
  682. ctx.parser = parser;
  683. ctx.buf_sizes = buf_sizes;
  684. ctx.ib_idx = ib_idx;
  685. /* first round, make sure the buffers are actually in the UVD segment */
  686. r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass1);
  687. if (r)
  688. return r;
  689. /* second round, patch buffer addresses into the command stream */
  690. r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass2);
  691. if (r)
  692. return r;
  693. if (!ctx.has_msg_cmd) {
  694. DRM_ERROR("UVD-IBs need a msg command!\n");
  695. return -EINVAL;
  696. }
  697. amdgpu_uvd_note_usage(ctx.parser->adev);
  698. return 0;
  699. }
  700. static int amdgpu_uvd_send_msg(struct amdgpu_ring *ring, struct amdgpu_bo *bo,
  701. bool direct, struct fence **fence)
  702. {
  703. struct ttm_validate_buffer tv;
  704. struct ww_acquire_ctx ticket;
  705. struct list_head head;
  706. struct amdgpu_job *job;
  707. struct amdgpu_ib *ib;
  708. struct fence *f = NULL;
  709. struct amdgpu_device *adev = ring->adev;
  710. uint64_t addr;
  711. int i, r;
  712. memset(&tv, 0, sizeof(tv));
  713. tv.bo = &bo->tbo;
  714. INIT_LIST_HEAD(&head);
  715. list_add(&tv.head, &head);
  716. r = ttm_eu_reserve_buffers(&ticket, &head, true, NULL);
  717. if (r)
  718. return r;
  719. if (!bo->adev->uvd.address_64_bit) {
  720. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_VRAM);
  721. amdgpu_uvd_force_into_uvd_segment(bo);
  722. }
  723. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  724. if (r)
  725. goto err;
  726. r = amdgpu_job_alloc_with_ib(adev, 64, &job);
  727. if (r)
  728. goto err;
  729. ib = &job->ibs[0];
  730. addr = amdgpu_bo_gpu_offset(bo);
  731. ib->ptr[0] = PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0);
  732. ib->ptr[1] = addr;
  733. ib->ptr[2] = PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0);
  734. ib->ptr[3] = addr >> 32;
  735. ib->ptr[4] = PACKET0(mmUVD_GPCOM_VCPU_CMD, 0);
  736. ib->ptr[5] = 0;
  737. for (i = 6; i < 16; ++i)
  738. ib->ptr[i] = PACKET2(0);
  739. ib->length_dw = 16;
  740. if (direct) {
  741. r = amdgpu_ib_schedule(ring, 1, ib,
  742. AMDGPU_FENCE_OWNER_UNDEFINED, &f);
  743. if (r)
  744. goto err_free;
  745. amdgpu_job_free(job);
  746. } else {
  747. r = amdgpu_job_submit(job, ring,
  748. AMDGPU_FENCE_OWNER_UNDEFINED, &f);
  749. if (r)
  750. goto err_free;
  751. }
  752. ttm_eu_fence_buffer_objects(&ticket, &head, f);
  753. if (fence)
  754. *fence = fence_get(f);
  755. amdgpu_bo_unref(&bo);
  756. fence_put(f);
  757. return 0;
  758. err_free:
  759. amdgpu_job_free(job);
  760. err:
  761. ttm_eu_backoff_reservation(&ticket, &head);
  762. return r;
  763. }
  764. /* multiple fence commands without any stream commands in between can
  765. crash the vcpu so just try to emmit a dummy create/destroy msg to
  766. avoid this */
  767. int amdgpu_uvd_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  768. struct fence **fence)
  769. {
  770. struct amdgpu_device *adev = ring->adev;
  771. struct amdgpu_bo *bo;
  772. uint32_t *msg;
  773. int r, i;
  774. r = amdgpu_bo_create(adev, 1024, PAGE_SIZE, true,
  775. AMDGPU_GEM_DOMAIN_VRAM,
  776. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  777. NULL, NULL, &bo);
  778. if (r)
  779. return r;
  780. r = amdgpu_bo_reserve(bo, false);
  781. if (r) {
  782. amdgpu_bo_unref(&bo);
  783. return r;
  784. }
  785. r = amdgpu_bo_kmap(bo, (void **)&msg);
  786. if (r) {
  787. amdgpu_bo_unreserve(bo);
  788. amdgpu_bo_unref(&bo);
  789. return r;
  790. }
  791. /* stitch together an UVD create msg */
  792. msg[0] = cpu_to_le32(0x00000de4);
  793. msg[1] = cpu_to_le32(0x00000000);
  794. msg[2] = cpu_to_le32(handle);
  795. msg[3] = cpu_to_le32(0x00000000);
  796. msg[4] = cpu_to_le32(0x00000000);
  797. msg[5] = cpu_to_le32(0x00000000);
  798. msg[6] = cpu_to_le32(0x00000000);
  799. msg[7] = cpu_to_le32(0x00000780);
  800. msg[8] = cpu_to_le32(0x00000440);
  801. msg[9] = cpu_to_le32(0x00000000);
  802. msg[10] = cpu_to_le32(0x01b37000);
  803. for (i = 11; i < 1024; ++i)
  804. msg[i] = cpu_to_le32(0x0);
  805. amdgpu_bo_kunmap(bo);
  806. amdgpu_bo_unreserve(bo);
  807. return amdgpu_uvd_send_msg(ring, bo, true, fence);
  808. }
  809. int amdgpu_uvd_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  810. bool direct, struct fence **fence)
  811. {
  812. struct amdgpu_device *adev = ring->adev;
  813. struct amdgpu_bo *bo;
  814. uint32_t *msg;
  815. int r, i;
  816. r = amdgpu_bo_create(adev, 1024, PAGE_SIZE, true,
  817. AMDGPU_GEM_DOMAIN_VRAM,
  818. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  819. NULL, NULL, &bo);
  820. if (r)
  821. return r;
  822. r = amdgpu_bo_reserve(bo, false);
  823. if (r) {
  824. amdgpu_bo_unref(&bo);
  825. return r;
  826. }
  827. r = amdgpu_bo_kmap(bo, (void **)&msg);
  828. if (r) {
  829. amdgpu_bo_unreserve(bo);
  830. amdgpu_bo_unref(&bo);
  831. return r;
  832. }
  833. /* stitch together an UVD destroy msg */
  834. msg[0] = cpu_to_le32(0x00000de4);
  835. msg[1] = cpu_to_le32(0x00000002);
  836. msg[2] = cpu_to_le32(handle);
  837. msg[3] = cpu_to_le32(0x00000000);
  838. for (i = 4; i < 1024; ++i)
  839. msg[i] = cpu_to_le32(0x0);
  840. amdgpu_bo_kunmap(bo);
  841. amdgpu_bo_unreserve(bo);
  842. return amdgpu_uvd_send_msg(ring, bo, direct, fence);
  843. }
  844. static void amdgpu_uvd_idle_work_handler(struct work_struct *work)
  845. {
  846. struct amdgpu_device *adev =
  847. container_of(work, struct amdgpu_device, uvd.idle_work.work);
  848. unsigned i, fences, handles = 0;
  849. fences = amdgpu_fence_count_emitted(&adev->uvd.ring);
  850. for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i)
  851. if (atomic_read(&adev->uvd.handles[i]))
  852. ++handles;
  853. if (fences == 0 && handles == 0) {
  854. if (adev->pm.dpm_enabled) {
  855. amdgpu_dpm_enable_uvd(adev, false);
  856. } else {
  857. amdgpu_asic_set_uvd_clocks(adev, 0, 0);
  858. }
  859. } else {
  860. schedule_delayed_work(&adev->uvd.idle_work,
  861. msecs_to_jiffies(UVD_IDLE_TIMEOUT_MS));
  862. }
  863. }
  864. static void amdgpu_uvd_note_usage(struct amdgpu_device *adev)
  865. {
  866. bool set_clocks = !cancel_delayed_work_sync(&adev->uvd.idle_work);
  867. set_clocks &= schedule_delayed_work(&adev->uvd.idle_work,
  868. msecs_to_jiffies(UVD_IDLE_TIMEOUT_MS));
  869. if (set_clocks) {
  870. if (adev->pm.dpm_enabled) {
  871. amdgpu_dpm_enable_uvd(adev, true);
  872. } else {
  873. amdgpu_asic_set_uvd_clocks(adev, 53300, 40000);
  874. }
  875. }
  876. }