uvd_v6_0.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "vid.h"
  29. #include "uvd/uvd_6_0_d.h"
  30. #include "uvd/uvd_6_0_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. #include "smu/smu_7_1_3_d.h"
  34. #include "smu/smu_7_1_3_sh_mask.h"
  35. #include "bif/bif_5_1_d.h"
  36. #include "gmc/gmc_8_1_d.h"
  37. #include "vi.h"
  38. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev);
  39. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  40. static int uvd_v6_0_start(struct amdgpu_device *adev);
  41. static void uvd_v6_0_stop(struct amdgpu_device *adev);
  42. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev);
  43. static int uvd_v6_0_set_clockgating_state(void *handle,
  44. enum amd_clockgating_state state);
  45. static void uvd_v6_0_enable_mgcg(struct amdgpu_device *adev,
  46. bool enable);
  47. /**
  48. * uvd_v6_0_ring_get_rptr - get read pointer
  49. *
  50. * @ring: amdgpu_ring pointer
  51. *
  52. * Returns the current hardware read pointer
  53. */
  54. static uint64_t uvd_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
  55. {
  56. struct amdgpu_device *adev = ring->adev;
  57. return RREG32(mmUVD_RBC_RB_RPTR);
  58. }
  59. /**
  60. * uvd_v6_0_ring_get_wptr - get write pointer
  61. *
  62. * @ring: amdgpu_ring pointer
  63. *
  64. * Returns the current hardware write pointer
  65. */
  66. static uint64_t uvd_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
  67. {
  68. struct amdgpu_device *adev = ring->adev;
  69. return RREG32(mmUVD_RBC_RB_WPTR);
  70. }
  71. /**
  72. * uvd_v6_0_ring_set_wptr - set write pointer
  73. *
  74. * @ring: amdgpu_ring pointer
  75. *
  76. * Commits the write pointer to the hardware
  77. */
  78. static void uvd_v6_0_ring_set_wptr(struct amdgpu_ring *ring)
  79. {
  80. struct amdgpu_device *adev = ring->adev;
  81. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  82. }
  83. static int uvd_v6_0_early_init(void *handle)
  84. {
  85. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  86. uvd_v6_0_set_ring_funcs(adev);
  87. uvd_v6_0_set_irq_funcs(adev);
  88. return 0;
  89. }
  90. static int uvd_v6_0_sw_init(void *handle)
  91. {
  92. struct amdgpu_ring *ring;
  93. int r;
  94. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  95. /* UVD TRAP */
  96. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 124, &adev->uvd.irq);
  97. if (r)
  98. return r;
  99. r = amdgpu_uvd_sw_init(adev);
  100. if (r)
  101. return r;
  102. r = amdgpu_uvd_resume(adev);
  103. if (r)
  104. return r;
  105. ring = &adev->uvd.ring;
  106. sprintf(ring->name, "uvd");
  107. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.irq, 0);
  108. return r;
  109. }
  110. static int uvd_v6_0_sw_fini(void *handle)
  111. {
  112. int r;
  113. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  114. r = amdgpu_uvd_suspend(adev);
  115. if (r)
  116. return r;
  117. r = amdgpu_uvd_sw_fini(adev);
  118. if (r)
  119. return r;
  120. return r;
  121. }
  122. /**
  123. * uvd_v6_0_hw_init - start and test UVD block
  124. *
  125. * @adev: amdgpu_device pointer
  126. *
  127. * Initialize the hardware, boot up the VCPU and do some testing
  128. */
  129. static int uvd_v6_0_hw_init(void *handle)
  130. {
  131. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  132. struct amdgpu_ring *ring = &adev->uvd.ring;
  133. uint32_t tmp;
  134. int r;
  135. amdgpu_asic_set_uvd_clocks(adev, 10000, 10000);
  136. uvd_v6_0_set_clockgating_state(adev, AMD_CG_STATE_UNGATE);
  137. uvd_v6_0_enable_mgcg(adev, true);
  138. ring->ready = true;
  139. r = amdgpu_ring_test_ring(ring);
  140. if (r) {
  141. ring->ready = false;
  142. goto done;
  143. }
  144. r = amdgpu_ring_alloc(ring, 10);
  145. if (r) {
  146. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  147. goto done;
  148. }
  149. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  150. amdgpu_ring_write(ring, tmp);
  151. amdgpu_ring_write(ring, 0xFFFFF);
  152. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  153. amdgpu_ring_write(ring, tmp);
  154. amdgpu_ring_write(ring, 0xFFFFF);
  155. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  156. amdgpu_ring_write(ring, tmp);
  157. amdgpu_ring_write(ring, 0xFFFFF);
  158. /* Clear timeout status bits */
  159. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  160. amdgpu_ring_write(ring, 0x8);
  161. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  162. amdgpu_ring_write(ring, 3);
  163. amdgpu_ring_commit(ring);
  164. done:
  165. if (!r)
  166. DRM_INFO("UVD initialized successfully.\n");
  167. return r;
  168. }
  169. /**
  170. * uvd_v6_0_hw_fini - stop the hardware block
  171. *
  172. * @adev: amdgpu_device pointer
  173. *
  174. * Stop the UVD block, mark ring as not ready any more
  175. */
  176. static int uvd_v6_0_hw_fini(void *handle)
  177. {
  178. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  179. struct amdgpu_ring *ring = &adev->uvd.ring;
  180. if (RREG32(mmUVD_STATUS) != 0)
  181. uvd_v6_0_stop(adev);
  182. ring->ready = false;
  183. return 0;
  184. }
  185. static int uvd_v6_0_suspend(void *handle)
  186. {
  187. int r;
  188. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  189. r = uvd_v6_0_hw_fini(adev);
  190. if (r)
  191. return r;
  192. /* Skip this for APU for now */
  193. if (!(adev->flags & AMD_IS_APU)) {
  194. r = amdgpu_uvd_suspend(adev);
  195. if (r)
  196. return r;
  197. }
  198. return r;
  199. }
  200. static int uvd_v6_0_resume(void *handle)
  201. {
  202. int r;
  203. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  204. /* Skip this for APU for now */
  205. if (!(adev->flags & AMD_IS_APU)) {
  206. r = amdgpu_uvd_resume(adev);
  207. if (r)
  208. return r;
  209. }
  210. r = uvd_v6_0_hw_init(adev);
  211. if (r)
  212. return r;
  213. return r;
  214. }
  215. /**
  216. * uvd_v6_0_mc_resume - memory controller programming
  217. *
  218. * @adev: amdgpu_device pointer
  219. *
  220. * Let the UVD memory controller know it's offsets
  221. */
  222. static void uvd_v6_0_mc_resume(struct amdgpu_device *adev)
  223. {
  224. uint64_t offset;
  225. uint32_t size;
  226. /* programm memory controller bits 0-27 */
  227. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  228. lower_32_bits(adev->uvd.gpu_addr));
  229. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  230. upper_32_bits(adev->uvd.gpu_addr));
  231. offset = AMDGPU_UVD_FIRMWARE_OFFSET;
  232. size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4);
  233. WREG32(mmUVD_VCPU_CACHE_OFFSET0, offset >> 3);
  234. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  235. offset += size;
  236. size = AMDGPU_UVD_HEAP_SIZE;
  237. WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3);
  238. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  239. offset += size;
  240. size = AMDGPU_UVD_STACK_SIZE +
  241. (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles);
  242. WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3);
  243. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  244. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  245. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  246. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  247. WREG32(mmUVD_GP_SCRATCH4, adev->uvd.max_handles);
  248. }
  249. #if 0
  250. static void cz_set_uvd_clock_gating_branches(struct amdgpu_device *adev,
  251. bool enable)
  252. {
  253. u32 data, data1;
  254. data = RREG32(mmUVD_CGC_GATE);
  255. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  256. if (enable) {
  257. data |= UVD_CGC_GATE__SYS_MASK |
  258. UVD_CGC_GATE__UDEC_MASK |
  259. UVD_CGC_GATE__MPEG2_MASK |
  260. UVD_CGC_GATE__RBC_MASK |
  261. UVD_CGC_GATE__LMI_MC_MASK |
  262. UVD_CGC_GATE__IDCT_MASK |
  263. UVD_CGC_GATE__MPRD_MASK |
  264. UVD_CGC_GATE__MPC_MASK |
  265. UVD_CGC_GATE__LBSI_MASK |
  266. UVD_CGC_GATE__LRBBM_MASK |
  267. UVD_CGC_GATE__UDEC_RE_MASK |
  268. UVD_CGC_GATE__UDEC_CM_MASK |
  269. UVD_CGC_GATE__UDEC_IT_MASK |
  270. UVD_CGC_GATE__UDEC_DB_MASK |
  271. UVD_CGC_GATE__UDEC_MP_MASK |
  272. UVD_CGC_GATE__WCB_MASK |
  273. UVD_CGC_GATE__VCPU_MASK |
  274. UVD_CGC_GATE__SCPU_MASK;
  275. data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
  276. UVD_SUVD_CGC_GATE__SIT_MASK |
  277. UVD_SUVD_CGC_GATE__SMP_MASK |
  278. UVD_SUVD_CGC_GATE__SCM_MASK |
  279. UVD_SUVD_CGC_GATE__SDB_MASK |
  280. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  281. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  282. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  283. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  284. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  285. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  286. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  287. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
  288. } else {
  289. data &= ~(UVD_CGC_GATE__SYS_MASK |
  290. UVD_CGC_GATE__UDEC_MASK |
  291. UVD_CGC_GATE__MPEG2_MASK |
  292. UVD_CGC_GATE__RBC_MASK |
  293. UVD_CGC_GATE__LMI_MC_MASK |
  294. UVD_CGC_GATE__LMI_UMC_MASK |
  295. UVD_CGC_GATE__IDCT_MASK |
  296. UVD_CGC_GATE__MPRD_MASK |
  297. UVD_CGC_GATE__MPC_MASK |
  298. UVD_CGC_GATE__LBSI_MASK |
  299. UVD_CGC_GATE__LRBBM_MASK |
  300. UVD_CGC_GATE__UDEC_RE_MASK |
  301. UVD_CGC_GATE__UDEC_CM_MASK |
  302. UVD_CGC_GATE__UDEC_IT_MASK |
  303. UVD_CGC_GATE__UDEC_DB_MASK |
  304. UVD_CGC_GATE__UDEC_MP_MASK |
  305. UVD_CGC_GATE__WCB_MASK |
  306. UVD_CGC_GATE__VCPU_MASK |
  307. UVD_CGC_GATE__SCPU_MASK);
  308. data1 &= ~(UVD_SUVD_CGC_GATE__SRE_MASK |
  309. UVD_SUVD_CGC_GATE__SIT_MASK |
  310. UVD_SUVD_CGC_GATE__SMP_MASK |
  311. UVD_SUVD_CGC_GATE__SCM_MASK |
  312. UVD_SUVD_CGC_GATE__SDB_MASK |
  313. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  314. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  315. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  316. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  317. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  318. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  319. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  320. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK);
  321. }
  322. WREG32(mmUVD_CGC_GATE, data);
  323. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  324. }
  325. #endif
  326. /**
  327. * uvd_v6_0_start - start UVD block
  328. *
  329. * @adev: amdgpu_device pointer
  330. *
  331. * Setup and start the UVD block
  332. */
  333. static int uvd_v6_0_start(struct amdgpu_device *adev)
  334. {
  335. struct amdgpu_ring *ring = &adev->uvd.ring;
  336. uint32_t rb_bufsz, tmp;
  337. uint32_t lmi_swap_cntl;
  338. uint32_t mp_swap_cntl;
  339. int i, j, r;
  340. /* disable DPG */
  341. WREG32_P(mmUVD_POWER_STATUS, 0, ~UVD_POWER_STATUS__UVD_PG_MODE_MASK);
  342. /* disable byte swapping */
  343. lmi_swap_cntl = 0;
  344. mp_swap_cntl = 0;
  345. uvd_v6_0_mc_resume(adev);
  346. /* disable interupt */
  347. WREG32_FIELD(UVD_MASTINT_EN, VCPU_EN, 0);
  348. /* stall UMC and register bus before resetting VCPU */
  349. WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 1);
  350. mdelay(1);
  351. /* put LMI, VCPU, RBC etc... into reset */
  352. WREG32(mmUVD_SOFT_RESET,
  353. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  354. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  355. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  356. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  357. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  358. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  359. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  360. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  361. mdelay(5);
  362. /* take UVD block out of reset */
  363. WREG32_FIELD(SRBM_SOFT_RESET, SOFT_RESET_UVD, 0);
  364. mdelay(5);
  365. /* initialize UVD memory controller */
  366. WREG32(mmUVD_LMI_CTRL,
  367. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  368. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  369. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  370. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  371. UVD_LMI_CTRL__REQ_MODE_MASK |
  372. UVD_LMI_CTRL__DISABLE_ON_FWV_FAIL_MASK);
  373. #ifdef __BIG_ENDIAN
  374. /* swap (8 in 32) RB and IB */
  375. lmi_swap_cntl = 0xa;
  376. mp_swap_cntl = 0;
  377. #endif
  378. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  379. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  380. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  381. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  382. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  383. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  384. WREG32(mmUVD_MPC_SET_ALU, 0);
  385. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  386. /* take all subblocks out of reset, except VCPU */
  387. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  388. mdelay(5);
  389. /* enable VCPU clock */
  390. WREG32(mmUVD_VCPU_CNTL, UVD_VCPU_CNTL__CLK_EN_MASK);
  391. /* enable UMC */
  392. WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 0);
  393. /* boot up the VCPU */
  394. WREG32(mmUVD_SOFT_RESET, 0);
  395. mdelay(10);
  396. for (i = 0; i < 10; ++i) {
  397. uint32_t status;
  398. for (j = 0; j < 100; ++j) {
  399. status = RREG32(mmUVD_STATUS);
  400. if (status & 2)
  401. break;
  402. mdelay(10);
  403. }
  404. r = 0;
  405. if (status & 2)
  406. break;
  407. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  408. WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 1);
  409. mdelay(10);
  410. WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 0);
  411. mdelay(10);
  412. r = -1;
  413. }
  414. if (r) {
  415. DRM_ERROR("UVD not responding, giving up!!!\n");
  416. return r;
  417. }
  418. /* enable master interrupt */
  419. WREG32_P(mmUVD_MASTINT_EN,
  420. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  421. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  422. /* clear the bit 4 of UVD_STATUS */
  423. WREG32_P(mmUVD_STATUS, 0, ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  424. /* force RBC into idle state */
  425. rb_bufsz = order_base_2(ring->ring_size);
  426. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  427. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  428. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  429. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  430. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  431. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  432. WREG32(mmUVD_RBC_RB_CNTL, tmp);
  433. /* set the write pointer delay */
  434. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  435. /* set the wb address */
  436. WREG32(mmUVD_RBC_RB_RPTR_ADDR, (upper_32_bits(ring->gpu_addr) >> 2));
  437. /* programm the RB_BASE for ring buffer */
  438. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  439. lower_32_bits(ring->gpu_addr));
  440. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  441. upper_32_bits(ring->gpu_addr));
  442. /* Initialize the ring buffer's read and write pointers */
  443. WREG32(mmUVD_RBC_RB_RPTR, 0);
  444. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  445. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  446. WREG32_FIELD(UVD_RBC_RB_CNTL, RB_NO_FETCH, 0);
  447. return 0;
  448. }
  449. /**
  450. * uvd_v6_0_stop - stop UVD block
  451. *
  452. * @adev: amdgpu_device pointer
  453. *
  454. * stop the UVD block
  455. */
  456. static void uvd_v6_0_stop(struct amdgpu_device *adev)
  457. {
  458. /* force RBC into idle state */
  459. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  460. /* Stall UMC and register bus before resetting VCPU */
  461. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  462. mdelay(1);
  463. /* put VCPU into reset */
  464. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  465. mdelay(5);
  466. /* disable VCPU clock */
  467. WREG32(mmUVD_VCPU_CNTL, 0x0);
  468. /* Unstall UMC and register bus */
  469. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  470. WREG32(mmUVD_STATUS, 0);
  471. }
  472. /**
  473. * uvd_v6_0_ring_emit_fence - emit an fence & trap command
  474. *
  475. * @ring: amdgpu_ring pointer
  476. * @fence: fence to emit
  477. *
  478. * Write a fence and a trap command to the ring.
  479. */
  480. static void uvd_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  481. unsigned flags)
  482. {
  483. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  484. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  485. amdgpu_ring_write(ring, seq);
  486. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  487. amdgpu_ring_write(ring, addr & 0xffffffff);
  488. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  489. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  490. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  491. amdgpu_ring_write(ring, 0);
  492. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  493. amdgpu_ring_write(ring, 0);
  494. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  495. amdgpu_ring_write(ring, 0);
  496. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  497. amdgpu_ring_write(ring, 2);
  498. }
  499. /**
  500. * uvd_v6_0_ring_emit_hdp_flush - emit an hdp flush
  501. *
  502. * @ring: amdgpu_ring pointer
  503. *
  504. * Emits an hdp flush.
  505. */
  506. static void uvd_v6_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  507. {
  508. amdgpu_ring_write(ring, PACKET0(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  509. amdgpu_ring_write(ring, 0);
  510. }
  511. /**
  512. * uvd_v6_0_ring_hdp_invalidate - emit an hdp invalidate
  513. *
  514. * @ring: amdgpu_ring pointer
  515. *
  516. * Emits an hdp invalidate.
  517. */
  518. static void uvd_v6_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  519. {
  520. amdgpu_ring_write(ring, PACKET0(mmHDP_DEBUG0, 0));
  521. amdgpu_ring_write(ring, 1);
  522. }
  523. /**
  524. * uvd_v6_0_ring_test_ring - register write test
  525. *
  526. * @ring: amdgpu_ring pointer
  527. *
  528. * Test if we can successfully write to the context register
  529. */
  530. static int uvd_v6_0_ring_test_ring(struct amdgpu_ring *ring)
  531. {
  532. struct amdgpu_device *adev = ring->adev;
  533. uint32_t tmp = 0;
  534. unsigned i;
  535. int r;
  536. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  537. r = amdgpu_ring_alloc(ring, 3);
  538. if (r) {
  539. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  540. ring->idx, r);
  541. return r;
  542. }
  543. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  544. amdgpu_ring_write(ring, 0xDEADBEEF);
  545. amdgpu_ring_commit(ring);
  546. for (i = 0; i < adev->usec_timeout; i++) {
  547. tmp = RREG32(mmUVD_CONTEXT_ID);
  548. if (tmp == 0xDEADBEEF)
  549. break;
  550. DRM_UDELAY(1);
  551. }
  552. if (i < adev->usec_timeout) {
  553. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  554. ring->idx, i);
  555. } else {
  556. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  557. ring->idx, tmp);
  558. r = -EINVAL;
  559. }
  560. return r;
  561. }
  562. /**
  563. * uvd_v6_0_ring_emit_ib - execute indirect buffer
  564. *
  565. * @ring: amdgpu_ring pointer
  566. * @ib: indirect buffer to execute
  567. *
  568. * Write ring commands to execute the indirect buffer
  569. */
  570. static void uvd_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
  571. struct amdgpu_ib *ib,
  572. unsigned vm_id, bool ctx_switch)
  573. {
  574. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_VMID, 0));
  575. amdgpu_ring_write(ring, vm_id);
  576. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW, 0));
  577. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  578. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH, 0));
  579. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  580. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  581. amdgpu_ring_write(ring, ib->length_dw);
  582. }
  583. static void uvd_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  584. unsigned vm_id, uint64_t pd_addr)
  585. {
  586. uint32_t reg;
  587. if (vm_id < 8)
  588. reg = mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id;
  589. else
  590. reg = mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8;
  591. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  592. amdgpu_ring_write(ring, reg << 2);
  593. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  594. amdgpu_ring_write(ring, pd_addr >> 12);
  595. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  596. amdgpu_ring_write(ring, 0x8);
  597. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  598. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  599. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  600. amdgpu_ring_write(ring, 1 << vm_id);
  601. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  602. amdgpu_ring_write(ring, 0x8);
  603. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  604. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  605. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  606. amdgpu_ring_write(ring, 0);
  607. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
  608. amdgpu_ring_write(ring, 1 << vm_id); /* mask */
  609. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  610. amdgpu_ring_write(ring, 0xC);
  611. }
  612. static void uvd_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  613. {
  614. uint32_t seq = ring->fence_drv.sync_seq;
  615. uint64_t addr = ring->fence_drv.gpu_addr;
  616. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  617. amdgpu_ring_write(ring, lower_32_bits(addr));
  618. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  619. amdgpu_ring_write(ring, upper_32_bits(addr));
  620. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
  621. amdgpu_ring_write(ring, 0xffffffff); /* mask */
  622. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH9, 0));
  623. amdgpu_ring_write(ring, seq);
  624. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  625. amdgpu_ring_write(ring, 0xE);
  626. }
  627. static bool uvd_v6_0_is_idle(void *handle)
  628. {
  629. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  630. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  631. }
  632. static int uvd_v6_0_wait_for_idle(void *handle)
  633. {
  634. unsigned i;
  635. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  636. for (i = 0; i < adev->usec_timeout; i++) {
  637. if (uvd_v6_0_is_idle(handle))
  638. return 0;
  639. }
  640. return -ETIMEDOUT;
  641. }
  642. #define AMDGPU_UVD_STATUS_BUSY_MASK 0xfd
  643. static bool uvd_v6_0_check_soft_reset(void *handle)
  644. {
  645. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  646. u32 srbm_soft_reset = 0;
  647. u32 tmp = RREG32(mmSRBM_STATUS);
  648. if (REG_GET_FIELD(tmp, SRBM_STATUS, UVD_RQ_PENDING) ||
  649. REG_GET_FIELD(tmp, SRBM_STATUS, UVD_BUSY) ||
  650. (RREG32(mmUVD_STATUS) & AMDGPU_UVD_STATUS_BUSY_MASK))
  651. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  652. if (srbm_soft_reset) {
  653. adev->uvd.srbm_soft_reset = srbm_soft_reset;
  654. return true;
  655. } else {
  656. adev->uvd.srbm_soft_reset = 0;
  657. return false;
  658. }
  659. }
  660. static int uvd_v6_0_pre_soft_reset(void *handle)
  661. {
  662. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  663. if (!adev->uvd.srbm_soft_reset)
  664. return 0;
  665. uvd_v6_0_stop(adev);
  666. return 0;
  667. }
  668. static int uvd_v6_0_soft_reset(void *handle)
  669. {
  670. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  671. u32 srbm_soft_reset;
  672. if (!adev->uvd.srbm_soft_reset)
  673. return 0;
  674. srbm_soft_reset = adev->uvd.srbm_soft_reset;
  675. if (srbm_soft_reset) {
  676. u32 tmp;
  677. tmp = RREG32(mmSRBM_SOFT_RESET);
  678. tmp |= srbm_soft_reset;
  679. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  680. WREG32(mmSRBM_SOFT_RESET, tmp);
  681. tmp = RREG32(mmSRBM_SOFT_RESET);
  682. udelay(50);
  683. tmp &= ~srbm_soft_reset;
  684. WREG32(mmSRBM_SOFT_RESET, tmp);
  685. tmp = RREG32(mmSRBM_SOFT_RESET);
  686. /* Wait a little for things to settle down */
  687. udelay(50);
  688. }
  689. return 0;
  690. }
  691. static int uvd_v6_0_post_soft_reset(void *handle)
  692. {
  693. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  694. if (!adev->uvd.srbm_soft_reset)
  695. return 0;
  696. mdelay(5);
  697. return uvd_v6_0_start(adev);
  698. }
  699. static int uvd_v6_0_set_interrupt_state(struct amdgpu_device *adev,
  700. struct amdgpu_irq_src *source,
  701. unsigned type,
  702. enum amdgpu_interrupt_state state)
  703. {
  704. // TODO
  705. return 0;
  706. }
  707. static int uvd_v6_0_process_interrupt(struct amdgpu_device *adev,
  708. struct amdgpu_irq_src *source,
  709. struct amdgpu_iv_entry *entry)
  710. {
  711. DRM_DEBUG("IH: UVD TRAP\n");
  712. amdgpu_fence_process(&adev->uvd.ring);
  713. return 0;
  714. }
  715. static void uvd_v6_0_enable_clock_gating(struct amdgpu_device *adev, bool enable)
  716. {
  717. uint32_t data1, data3;
  718. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  719. data3 = RREG32(mmUVD_CGC_GATE);
  720. data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
  721. UVD_SUVD_CGC_GATE__SIT_MASK |
  722. UVD_SUVD_CGC_GATE__SMP_MASK |
  723. UVD_SUVD_CGC_GATE__SCM_MASK |
  724. UVD_SUVD_CGC_GATE__SDB_MASK |
  725. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  726. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  727. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  728. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  729. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  730. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  731. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  732. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
  733. if (enable) {
  734. data3 |= (UVD_CGC_GATE__SYS_MASK |
  735. UVD_CGC_GATE__UDEC_MASK |
  736. UVD_CGC_GATE__MPEG2_MASK |
  737. UVD_CGC_GATE__RBC_MASK |
  738. UVD_CGC_GATE__LMI_MC_MASK |
  739. UVD_CGC_GATE__LMI_UMC_MASK |
  740. UVD_CGC_GATE__IDCT_MASK |
  741. UVD_CGC_GATE__MPRD_MASK |
  742. UVD_CGC_GATE__MPC_MASK |
  743. UVD_CGC_GATE__LBSI_MASK |
  744. UVD_CGC_GATE__LRBBM_MASK |
  745. UVD_CGC_GATE__UDEC_RE_MASK |
  746. UVD_CGC_GATE__UDEC_CM_MASK |
  747. UVD_CGC_GATE__UDEC_IT_MASK |
  748. UVD_CGC_GATE__UDEC_DB_MASK |
  749. UVD_CGC_GATE__UDEC_MP_MASK |
  750. UVD_CGC_GATE__WCB_MASK |
  751. UVD_CGC_GATE__JPEG_MASK |
  752. UVD_CGC_GATE__SCPU_MASK |
  753. UVD_CGC_GATE__JPEG2_MASK);
  754. /* only in pg enabled, we can gate clock to vcpu*/
  755. if (adev->pg_flags & AMD_PG_SUPPORT_UVD)
  756. data3 |= UVD_CGC_GATE__VCPU_MASK;
  757. data3 &= ~UVD_CGC_GATE__REGS_MASK;
  758. } else {
  759. data3 = 0;
  760. }
  761. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  762. WREG32(mmUVD_CGC_GATE, data3);
  763. }
  764. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev)
  765. {
  766. uint32_t data, data2;
  767. data = RREG32(mmUVD_CGC_CTRL);
  768. data2 = RREG32(mmUVD_SUVD_CGC_CTRL);
  769. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  770. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  771. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  772. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  773. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  774. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  775. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  776. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  777. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  778. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  779. UVD_CGC_CTRL__SYS_MODE_MASK |
  780. UVD_CGC_CTRL__UDEC_MODE_MASK |
  781. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  782. UVD_CGC_CTRL__REGS_MODE_MASK |
  783. UVD_CGC_CTRL__RBC_MODE_MASK |
  784. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  785. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  786. UVD_CGC_CTRL__IDCT_MODE_MASK |
  787. UVD_CGC_CTRL__MPRD_MODE_MASK |
  788. UVD_CGC_CTRL__MPC_MODE_MASK |
  789. UVD_CGC_CTRL__LBSI_MODE_MASK |
  790. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  791. UVD_CGC_CTRL__WCB_MODE_MASK |
  792. UVD_CGC_CTRL__VCPU_MODE_MASK |
  793. UVD_CGC_CTRL__JPEG_MODE_MASK |
  794. UVD_CGC_CTRL__SCPU_MODE_MASK |
  795. UVD_CGC_CTRL__JPEG2_MODE_MASK);
  796. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  797. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  798. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  799. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  800. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  801. WREG32(mmUVD_CGC_CTRL, data);
  802. WREG32(mmUVD_SUVD_CGC_CTRL, data2);
  803. }
  804. #if 0
  805. static void uvd_v6_0_set_hw_clock_gating(struct amdgpu_device *adev)
  806. {
  807. uint32_t data, data1, cgc_flags, suvd_flags;
  808. data = RREG32(mmUVD_CGC_GATE);
  809. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  810. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  811. UVD_CGC_GATE__UDEC_MASK |
  812. UVD_CGC_GATE__MPEG2_MASK |
  813. UVD_CGC_GATE__RBC_MASK |
  814. UVD_CGC_GATE__LMI_MC_MASK |
  815. UVD_CGC_GATE__IDCT_MASK |
  816. UVD_CGC_GATE__MPRD_MASK |
  817. UVD_CGC_GATE__MPC_MASK |
  818. UVD_CGC_GATE__LBSI_MASK |
  819. UVD_CGC_GATE__LRBBM_MASK |
  820. UVD_CGC_GATE__UDEC_RE_MASK |
  821. UVD_CGC_GATE__UDEC_CM_MASK |
  822. UVD_CGC_GATE__UDEC_IT_MASK |
  823. UVD_CGC_GATE__UDEC_DB_MASK |
  824. UVD_CGC_GATE__UDEC_MP_MASK |
  825. UVD_CGC_GATE__WCB_MASK |
  826. UVD_CGC_GATE__VCPU_MASK |
  827. UVD_CGC_GATE__SCPU_MASK |
  828. UVD_CGC_GATE__JPEG_MASK |
  829. UVD_CGC_GATE__JPEG2_MASK;
  830. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  831. UVD_SUVD_CGC_GATE__SIT_MASK |
  832. UVD_SUVD_CGC_GATE__SMP_MASK |
  833. UVD_SUVD_CGC_GATE__SCM_MASK |
  834. UVD_SUVD_CGC_GATE__SDB_MASK;
  835. data |= cgc_flags;
  836. data1 |= suvd_flags;
  837. WREG32(mmUVD_CGC_GATE, data);
  838. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  839. }
  840. #endif
  841. static void uvd_v6_0_enable_mgcg(struct amdgpu_device *adev,
  842. bool enable)
  843. {
  844. u32 orig, data;
  845. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG)) {
  846. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  847. data |= 0xfff;
  848. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  849. orig = data = RREG32(mmUVD_CGC_CTRL);
  850. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  851. if (orig != data)
  852. WREG32(mmUVD_CGC_CTRL, data);
  853. } else {
  854. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  855. data &= ~0xfff;
  856. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  857. orig = data = RREG32(mmUVD_CGC_CTRL);
  858. data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  859. if (orig != data)
  860. WREG32(mmUVD_CGC_CTRL, data);
  861. }
  862. }
  863. static int uvd_v6_0_set_clockgating_state(void *handle,
  864. enum amd_clockgating_state state)
  865. {
  866. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  867. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  868. if (enable) {
  869. /* wait for STATUS to clear */
  870. if (uvd_v6_0_wait_for_idle(handle))
  871. return -EBUSY;
  872. uvd_v6_0_enable_clock_gating(adev, true);
  873. /* enable HW gates because UVD is idle */
  874. /* uvd_v6_0_set_hw_clock_gating(adev); */
  875. } else {
  876. /* disable HW gating and enable Sw gating */
  877. uvd_v6_0_enable_clock_gating(adev, false);
  878. }
  879. uvd_v6_0_set_sw_clock_gating(adev);
  880. return 0;
  881. }
  882. static int uvd_v6_0_set_powergating_state(void *handle,
  883. enum amd_powergating_state state)
  884. {
  885. /* This doesn't actually powergate the UVD block.
  886. * That's done in the dpm code via the SMC. This
  887. * just re-inits the block as necessary. The actual
  888. * gating still happens in the dpm code. We should
  889. * revisit this when there is a cleaner line between
  890. * the smc and the hw blocks
  891. */
  892. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  893. int ret = 0;
  894. WREG32(mmUVD_POWER_STATUS, UVD_POWER_STATUS__UVD_PG_EN_MASK);
  895. if (state == AMD_PG_STATE_GATE) {
  896. uvd_v6_0_stop(adev);
  897. } else {
  898. ret = uvd_v6_0_start(adev);
  899. if (ret)
  900. goto out;
  901. }
  902. out:
  903. return ret;
  904. }
  905. static void uvd_v6_0_get_clockgating_state(void *handle, u32 *flags)
  906. {
  907. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  908. int data;
  909. mutex_lock(&adev->pm.mutex);
  910. if (RREG32_SMC(ixCURRENT_PG_STATUS) &
  911. CURRENT_PG_STATUS__UVD_PG_STATUS_MASK) {
  912. DRM_INFO("Cannot get clockgating state when UVD is powergated.\n");
  913. goto out;
  914. }
  915. /* AMD_CG_SUPPORT_UVD_MGCG */
  916. data = RREG32(mmUVD_CGC_CTRL);
  917. if (data & UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK)
  918. *flags |= AMD_CG_SUPPORT_UVD_MGCG;
  919. out:
  920. mutex_unlock(&adev->pm.mutex);
  921. }
  922. static const struct amd_ip_funcs uvd_v6_0_ip_funcs = {
  923. .name = "uvd_v6_0",
  924. .early_init = uvd_v6_0_early_init,
  925. .late_init = NULL,
  926. .sw_init = uvd_v6_0_sw_init,
  927. .sw_fini = uvd_v6_0_sw_fini,
  928. .hw_init = uvd_v6_0_hw_init,
  929. .hw_fini = uvd_v6_0_hw_fini,
  930. .suspend = uvd_v6_0_suspend,
  931. .resume = uvd_v6_0_resume,
  932. .is_idle = uvd_v6_0_is_idle,
  933. .wait_for_idle = uvd_v6_0_wait_for_idle,
  934. .check_soft_reset = uvd_v6_0_check_soft_reset,
  935. .pre_soft_reset = uvd_v6_0_pre_soft_reset,
  936. .soft_reset = uvd_v6_0_soft_reset,
  937. .post_soft_reset = uvd_v6_0_post_soft_reset,
  938. .set_clockgating_state = uvd_v6_0_set_clockgating_state,
  939. .set_powergating_state = uvd_v6_0_set_powergating_state,
  940. .get_clockgating_state = uvd_v6_0_get_clockgating_state,
  941. };
  942. static const struct amdgpu_ring_funcs uvd_v6_0_ring_phys_funcs = {
  943. .type = AMDGPU_RING_TYPE_UVD,
  944. .align_mask = 0xf,
  945. .nop = PACKET0(mmUVD_NO_OP, 0),
  946. .support_64bit_ptrs = false,
  947. .get_rptr = uvd_v6_0_ring_get_rptr,
  948. .get_wptr = uvd_v6_0_ring_get_wptr,
  949. .set_wptr = uvd_v6_0_ring_set_wptr,
  950. .parse_cs = amdgpu_uvd_ring_parse_cs,
  951. .emit_frame_size =
  952. 2 + /* uvd_v6_0_ring_emit_hdp_flush */
  953. 2 + /* uvd_v6_0_ring_emit_hdp_invalidate */
  954. 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
  955. 14, /* uvd_v6_0_ring_emit_fence x1 no user fence */
  956. .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
  957. .emit_ib = uvd_v6_0_ring_emit_ib,
  958. .emit_fence = uvd_v6_0_ring_emit_fence,
  959. .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
  960. .emit_hdp_invalidate = uvd_v6_0_ring_emit_hdp_invalidate,
  961. .test_ring = uvd_v6_0_ring_test_ring,
  962. .test_ib = amdgpu_uvd_ring_test_ib,
  963. .insert_nop = amdgpu_ring_insert_nop,
  964. .pad_ib = amdgpu_ring_generic_pad_ib,
  965. .begin_use = amdgpu_uvd_ring_begin_use,
  966. .end_use = amdgpu_uvd_ring_end_use,
  967. };
  968. static const struct amdgpu_ring_funcs uvd_v6_0_ring_vm_funcs = {
  969. .type = AMDGPU_RING_TYPE_UVD,
  970. .align_mask = 0xf,
  971. .nop = PACKET0(mmUVD_NO_OP, 0),
  972. .support_64bit_ptrs = false,
  973. .get_rptr = uvd_v6_0_ring_get_rptr,
  974. .get_wptr = uvd_v6_0_ring_get_wptr,
  975. .set_wptr = uvd_v6_0_ring_set_wptr,
  976. .emit_frame_size =
  977. 2 + /* uvd_v6_0_ring_emit_hdp_flush */
  978. 2 + /* uvd_v6_0_ring_emit_hdp_invalidate */
  979. 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
  980. 20 + /* uvd_v6_0_ring_emit_vm_flush */
  981. 14 + 14, /* uvd_v6_0_ring_emit_fence x2 vm fence */
  982. .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
  983. .emit_ib = uvd_v6_0_ring_emit_ib,
  984. .emit_fence = uvd_v6_0_ring_emit_fence,
  985. .emit_vm_flush = uvd_v6_0_ring_emit_vm_flush,
  986. .emit_pipeline_sync = uvd_v6_0_ring_emit_pipeline_sync,
  987. .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
  988. .emit_hdp_invalidate = uvd_v6_0_ring_emit_hdp_invalidate,
  989. .test_ring = uvd_v6_0_ring_test_ring,
  990. .test_ib = amdgpu_uvd_ring_test_ib,
  991. .insert_nop = amdgpu_ring_insert_nop,
  992. .pad_ib = amdgpu_ring_generic_pad_ib,
  993. .begin_use = amdgpu_uvd_ring_begin_use,
  994. .end_use = amdgpu_uvd_ring_end_use,
  995. };
  996. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev)
  997. {
  998. if (adev->asic_type >= CHIP_POLARIS10) {
  999. adev->uvd.ring.funcs = &uvd_v6_0_ring_vm_funcs;
  1000. DRM_INFO("UVD is enabled in VM mode\n");
  1001. } else {
  1002. adev->uvd.ring.funcs = &uvd_v6_0_ring_phys_funcs;
  1003. DRM_INFO("UVD is enabled in physical mode\n");
  1004. }
  1005. }
  1006. static const struct amdgpu_irq_src_funcs uvd_v6_0_irq_funcs = {
  1007. .set = uvd_v6_0_set_interrupt_state,
  1008. .process = uvd_v6_0_process_interrupt,
  1009. };
  1010. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  1011. {
  1012. adev->uvd.irq.num_types = 1;
  1013. adev->uvd.irq.funcs = &uvd_v6_0_irq_funcs;
  1014. }
  1015. const struct amdgpu_ip_block_version uvd_v6_0_ip_block =
  1016. {
  1017. .type = AMD_IP_BLOCK_TYPE_UVD,
  1018. .major = 6,
  1019. .minor = 0,
  1020. .rev = 0,
  1021. .funcs = &uvd_v6_0_ip_funcs,
  1022. };
  1023. const struct amdgpu_ip_block_version uvd_v6_2_ip_block =
  1024. {
  1025. .type = AMD_IP_BLOCK_TYPE_UVD,
  1026. .major = 6,
  1027. .minor = 2,
  1028. .rev = 0,
  1029. .funcs = &uvd_v6_0_ip_funcs,
  1030. };
  1031. const struct amdgpu_ip_block_version uvd_v6_3_ip_block =
  1032. {
  1033. .type = AMD_IP_BLOCK_TYPE_UVD,
  1034. .major = 6,
  1035. .minor = 3,
  1036. .rev = 0,
  1037. .funcs = &uvd_v6_0_ip_funcs,
  1038. };