uvd_v5_0.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "vid.h"
  29. #include "uvd/uvd_5_0_d.h"
  30. #include "uvd/uvd_5_0_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. #include "bif/bif_5_0_d.h"
  34. #include "vi.h"
  35. #include "smu/smu_7_1_2_d.h"
  36. #include "smu/smu_7_1_2_sh_mask.h"
  37. static void uvd_v5_0_set_ring_funcs(struct amdgpu_device *adev);
  38. static void uvd_v5_0_set_irq_funcs(struct amdgpu_device *adev);
  39. static int uvd_v5_0_start(struct amdgpu_device *adev);
  40. static void uvd_v5_0_stop(struct amdgpu_device *adev);
  41. static int uvd_v5_0_set_clockgating_state(void *handle,
  42. enum amd_clockgating_state state);
  43. static void uvd_v5_0_enable_mgcg(struct amdgpu_device *adev,
  44. bool enable);
  45. /**
  46. * uvd_v5_0_ring_get_rptr - get read pointer
  47. *
  48. * @ring: amdgpu_ring pointer
  49. *
  50. * Returns the current hardware read pointer
  51. */
  52. static uint64_t uvd_v5_0_ring_get_rptr(struct amdgpu_ring *ring)
  53. {
  54. struct amdgpu_device *adev = ring->adev;
  55. return RREG32(mmUVD_RBC_RB_RPTR);
  56. }
  57. /**
  58. * uvd_v5_0_ring_get_wptr - get write pointer
  59. *
  60. * @ring: amdgpu_ring pointer
  61. *
  62. * Returns the current hardware write pointer
  63. */
  64. static uint64_t uvd_v5_0_ring_get_wptr(struct amdgpu_ring *ring)
  65. {
  66. struct amdgpu_device *adev = ring->adev;
  67. return RREG32(mmUVD_RBC_RB_WPTR);
  68. }
  69. /**
  70. * uvd_v5_0_ring_set_wptr - set write pointer
  71. *
  72. * @ring: amdgpu_ring pointer
  73. *
  74. * Commits the write pointer to the hardware
  75. */
  76. static void uvd_v5_0_ring_set_wptr(struct amdgpu_ring *ring)
  77. {
  78. struct amdgpu_device *adev = ring->adev;
  79. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  80. }
  81. static int uvd_v5_0_early_init(void *handle)
  82. {
  83. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  84. uvd_v5_0_set_ring_funcs(adev);
  85. uvd_v5_0_set_irq_funcs(adev);
  86. return 0;
  87. }
  88. static int uvd_v5_0_sw_init(void *handle)
  89. {
  90. struct amdgpu_ring *ring;
  91. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  92. int r;
  93. /* UVD TRAP */
  94. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 124, &adev->uvd.irq);
  95. if (r)
  96. return r;
  97. r = amdgpu_uvd_sw_init(adev);
  98. if (r)
  99. return r;
  100. r = amdgpu_uvd_resume(adev);
  101. if (r)
  102. return r;
  103. ring = &adev->uvd.ring;
  104. sprintf(ring->name, "uvd");
  105. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.irq, 0);
  106. return r;
  107. }
  108. static int uvd_v5_0_sw_fini(void *handle)
  109. {
  110. int r;
  111. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  112. r = amdgpu_uvd_suspend(adev);
  113. if (r)
  114. return r;
  115. r = amdgpu_uvd_sw_fini(adev);
  116. if (r)
  117. return r;
  118. return r;
  119. }
  120. /**
  121. * uvd_v5_0_hw_init - start and test UVD block
  122. *
  123. * @adev: amdgpu_device pointer
  124. *
  125. * Initialize the hardware, boot up the VCPU and do some testing
  126. */
  127. static int uvd_v5_0_hw_init(void *handle)
  128. {
  129. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  130. struct amdgpu_ring *ring = &adev->uvd.ring;
  131. uint32_t tmp;
  132. int r;
  133. amdgpu_asic_set_uvd_clocks(adev, 10000, 10000);
  134. uvd_v5_0_set_clockgating_state(adev, AMD_CG_STATE_UNGATE);
  135. uvd_v5_0_enable_mgcg(adev, true);
  136. ring->ready = true;
  137. r = amdgpu_ring_test_ring(ring);
  138. if (r) {
  139. ring->ready = false;
  140. goto done;
  141. }
  142. r = amdgpu_ring_alloc(ring, 10);
  143. if (r) {
  144. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  145. goto done;
  146. }
  147. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  148. amdgpu_ring_write(ring, tmp);
  149. amdgpu_ring_write(ring, 0xFFFFF);
  150. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  151. amdgpu_ring_write(ring, tmp);
  152. amdgpu_ring_write(ring, 0xFFFFF);
  153. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  154. amdgpu_ring_write(ring, tmp);
  155. amdgpu_ring_write(ring, 0xFFFFF);
  156. /* Clear timeout status bits */
  157. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  158. amdgpu_ring_write(ring, 0x8);
  159. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  160. amdgpu_ring_write(ring, 3);
  161. amdgpu_ring_commit(ring);
  162. done:
  163. if (!r)
  164. DRM_INFO("UVD initialized successfully.\n");
  165. return r;
  166. }
  167. /**
  168. * uvd_v5_0_hw_fini - stop the hardware block
  169. *
  170. * @adev: amdgpu_device pointer
  171. *
  172. * Stop the UVD block, mark ring as not ready any more
  173. */
  174. static int uvd_v5_0_hw_fini(void *handle)
  175. {
  176. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  177. struct amdgpu_ring *ring = &adev->uvd.ring;
  178. if (RREG32(mmUVD_STATUS) != 0)
  179. uvd_v5_0_stop(adev);
  180. ring->ready = false;
  181. return 0;
  182. }
  183. static int uvd_v5_0_suspend(void *handle)
  184. {
  185. int r;
  186. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  187. r = uvd_v5_0_hw_fini(adev);
  188. if (r)
  189. return r;
  190. uvd_v5_0_set_clockgating_state(adev, AMD_CG_STATE_GATE);
  191. r = amdgpu_uvd_suspend(adev);
  192. if (r)
  193. return r;
  194. return r;
  195. }
  196. static int uvd_v5_0_resume(void *handle)
  197. {
  198. int r;
  199. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  200. r = amdgpu_uvd_resume(adev);
  201. if (r)
  202. return r;
  203. r = uvd_v5_0_hw_init(adev);
  204. if (r)
  205. return r;
  206. return r;
  207. }
  208. /**
  209. * uvd_v5_0_mc_resume - memory controller programming
  210. *
  211. * @adev: amdgpu_device pointer
  212. *
  213. * Let the UVD memory controller know it's offsets
  214. */
  215. static void uvd_v5_0_mc_resume(struct amdgpu_device *adev)
  216. {
  217. uint64_t offset;
  218. uint32_t size;
  219. /* programm memory controller bits 0-27 */
  220. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  221. lower_32_bits(adev->uvd.gpu_addr));
  222. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  223. upper_32_bits(adev->uvd.gpu_addr));
  224. offset = AMDGPU_UVD_FIRMWARE_OFFSET;
  225. size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4);
  226. WREG32(mmUVD_VCPU_CACHE_OFFSET0, offset >> 3);
  227. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  228. offset += size;
  229. size = AMDGPU_UVD_HEAP_SIZE;
  230. WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3);
  231. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  232. offset += size;
  233. size = AMDGPU_UVD_STACK_SIZE +
  234. (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles);
  235. WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3);
  236. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  237. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  238. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  239. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  240. }
  241. /**
  242. * uvd_v5_0_start - start UVD block
  243. *
  244. * @adev: amdgpu_device pointer
  245. *
  246. * Setup and start the UVD block
  247. */
  248. static int uvd_v5_0_start(struct amdgpu_device *adev)
  249. {
  250. struct amdgpu_ring *ring = &adev->uvd.ring;
  251. uint32_t rb_bufsz, tmp;
  252. uint32_t lmi_swap_cntl;
  253. uint32_t mp_swap_cntl;
  254. int i, j, r;
  255. /*disable DPG */
  256. WREG32_P(mmUVD_POWER_STATUS, 0, ~(1 << 2));
  257. /* disable byte swapping */
  258. lmi_swap_cntl = 0;
  259. mp_swap_cntl = 0;
  260. uvd_v5_0_mc_resume(adev);
  261. /* disable interupt */
  262. WREG32_P(mmUVD_MASTINT_EN, 0, ~(1 << 1));
  263. /* stall UMC and register bus before resetting VCPU */
  264. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  265. mdelay(1);
  266. /* put LMI, VCPU, RBC etc... into reset */
  267. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  268. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK | UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  269. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK | UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  270. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK | UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  271. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  272. mdelay(5);
  273. /* take UVD block out of reset */
  274. WREG32_P(mmSRBM_SOFT_RESET, 0, ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  275. mdelay(5);
  276. /* initialize UVD memory controller */
  277. WREG32(mmUVD_LMI_CTRL, 0x40 | (1 << 8) | (1 << 13) |
  278. (1 << 21) | (1 << 9) | (1 << 20));
  279. #ifdef __BIG_ENDIAN
  280. /* swap (8 in 32) RB and IB */
  281. lmi_swap_cntl = 0xa;
  282. mp_swap_cntl = 0;
  283. #endif
  284. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  285. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  286. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  287. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  288. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  289. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  290. WREG32(mmUVD_MPC_SET_ALU, 0);
  291. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  292. /* take all subblocks out of reset, except VCPU */
  293. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  294. mdelay(5);
  295. /* enable VCPU clock */
  296. WREG32(mmUVD_VCPU_CNTL, 1 << 9);
  297. /* enable UMC */
  298. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  299. /* boot up the VCPU */
  300. WREG32(mmUVD_SOFT_RESET, 0);
  301. mdelay(10);
  302. for (i = 0; i < 10; ++i) {
  303. uint32_t status;
  304. for (j = 0; j < 100; ++j) {
  305. status = RREG32(mmUVD_STATUS);
  306. if (status & 2)
  307. break;
  308. mdelay(10);
  309. }
  310. r = 0;
  311. if (status & 2)
  312. break;
  313. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  314. WREG32_P(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  315. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  316. mdelay(10);
  317. WREG32_P(mmUVD_SOFT_RESET, 0, ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  318. mdelay(10);
  319. r = -1;
  320. }
  321. if (r) {
  322. DRM_ERROR("UVD not responding, giving up!!!\n");
  323. return r;
  324. }
  325. /* enable master interrupt */
  326. WREG32_P(mmUVD_MASTINT_EN, 3 << 1, ~(3 << 1));
  327. /* clear the bit 4 of UVD_STATUS */
  328. WREG32_P(mmUVD_STATUS, 0, ~(2 << 1));
  329. rb_bufsz = order_base_2(ring->ring_size);
  330. tmp = 0;
  331. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  332. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  333. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  334. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  335. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  336. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  337. /* force RBC into idle state */
  338. WREG32(mmUVD_RBC_RB_CNTL, tmp);
  339. /* set the write pointer delay */
  340. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  341. /* set the wb address */
  342. WREG32(mmUVD_RBC_RB_RPTR_ADDR, (upper_32_bits(ring->gpu_addr) >> 2));
  343. /* programm the RB_BASE for ring buffer */
  344. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  345. lower_32_bits(ring->gpu_addr));
  346. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  347. upper_32_bits(ring->gpu_addr));
  348. /* Initialize the ring buffer's read and write pointers */
  349. WREG32(mmUVD_RBC_RB_RPTR, 0);
  350. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  351. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  352. WREG32_P(mmUVD_RBC_RB_CNTL, 0, ~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
  353. return 0;
  354. }
  355. /**
  356. * uvd_v5_0_stop - stop UVD block
  357. *
  358. * @adev: amdgpu_device pointer
  359. *
  360. * stop the UVD block
  361. */
  362. static void uvd_v5_0_stop(struct amdgpu_device *adev)
  363. {
  364. /* force RBC into idle state */
  365. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  366. /* Stall UMC and register bus before resetting VCPU */
  367. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  368. mdelay(1);
  369. /* put VCPU into reset */
  370. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  371. mdelay(5);
  372. /* disable VCPU clock */
  373. WREG32(mmUVD_VCPU_CNTL, 0x0);
  374. /* Unstall UMC and register bus */
  375. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  376. WREG32(mmUVD_STATUS, 0);
  377. }
  378. /**
  379. * uvd_v5_0_ring_emit_fence - emit an fence & trap command
  380. *
  381. * @ring: amdgpu_ring pointer
  382. * @fence: fence to emit
  383. *
  384. * Write a fence and a trap command to the ring.
  385. */
  386. static void uvd_v5_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  387. unsigned flags)
  388. {
  389. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  390. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  391. amdgpu_ring_write(ring, seq);
  392. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  393. amdgpu_ring_write(ring, addr & 0xffffffff);
  394. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  395. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  396. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  397. amdgpu_ring_write(ring, 0);
  398. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  399. amdgpu_ring_write(ring, 0);
  400. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  401. amdgpu_ring_write(ring, 0);
  402. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  403. amdgpu_ring_write(ring, 2);
  404. }
  405. /**
  406. * uvd_v5_0_ring_emit_hdp_flush - emit an hdp flush
  407. *
  408. * @ring: amdgpu_ring pointer
  409. *
  410. * Emits an hdp flush.
  411. */
  412. static void uvd_v5_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  413. {
  414. amdgpu_ring_write(ring, PACKET0(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  415. amdgpu_ring_write(ring, 0);
  416. }
  417. /**
  418. * uvd_v5_0_ring_hdp_invalidate - emit an hdp invalidate
  419. *
  420. * @ring: amdgpu_ring pointer
  421. *
  422. * Emits an hdp invalidate.
  423. */
  424. static void uvd_v5_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  425. {
  426. amdgpu_ring_write(ring, PACKET0(mmHDP_DEBUG0, 0));
  427. amdgpu_ring_write(ring, 1);
  428. }
  429. /**
  430. * uvd_v5_0_ring_test_ring - register write test
  431. *
  432. * @ring: amdgpu_ring pointer
  433. *
  434. * Test if we can successfully write to the context register
  435. */
  436. static int uvd_v5_0_ring_test_ring(struct amdgpu_ring *ring)
  437. {
  438. struct amdgpu_device *adev = ring->adev;
  439. uint32_t tmp = 0;
  440. unsigned i;
  441. int r;
  442. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  443. r = amdgpu_ring_alloc(ring, 3);
  444. if (r) {
  445. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  446. ring->idx, r);
  447. return r;
  448. }
  449. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  450. amdgpu_ring_write(ring, 0xDEADBEEF);
  451. amdgpu_ring_commit(ring);
  452. for (i = 0; i < adev->usec_timeout; i++) {
  453. tmp = RREG32(mmUVD_CONTEXT_ID);
  454. if (tmp == 0xDEADBEEF)
  455. break;
  456. DRM_UDELAY(1);
  457. }
  458. if (i < adev->usec_timeout) {
  459. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  460. ring->idx, i);
  461. } else {
  462. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  463. ring->idx, tmp);
  464. r = -EINVAL;
  465. }
  466. return r;
  467. }
  468. /**
  469. * uvd_v5_0_ring_emit_ib - execute indirect buffer
  470. *
  471. * @ring: amdgpu_ring pointer
  472. * @ib: indirect buffer to execute
  473. *
  474. * Write ring commands to execute the indirect buffer
  475. */
  476. static void uvd_v5_0_ring_emit_ib(struct amdgpu_ring *ring,
  477. struct amdgpu_ib *ib,
  478. unsigned vm_id, bool ctx_switch)
  479. {
  480. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW, 0));
  481. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  482. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH, 0));
  483. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  484. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  485. amdgpu_ring_write(ring, ib->length_dw);
  486. }
  487. static bool uvd_v5_0_is_idle(void *handle)
  488. {
  489. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  490. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  491. }
  492. static int uvd_v5_0_wait_for_idle(void *handle)
  493. {
  494. unsigned i;
  495. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  496. for (i = 0; i < adev->usec_timeout; i++) {
  497. if (!(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK))
  498. return 0;
  499. }
  500. return -ETIMEDOUT;
  501. }
  502. static int uvd_v5_0_soft_reset(void *handle)
  503. {
  504. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  505. uvd_v5_0_stop(adev);
  506. WREG32_P(mmSRBM_SOFT_RESET, SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK,
  507. ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  508. mdelay(5);
  509. return uvd_v5_0_start(adev);
  510. }
  511. static int uvd_v5_0_set_interrupt_state(struct amdgpu_device *adev,
  512. struct amdgpu_irq_src *source,
  513. unsigned type,
  514. enum amdgpu_interrupt_state state)
  515. {
  516. // TODO
  517. return 0;
  518. }
  519. static int uvd_v5_0_process_interrupt(struct amdgpu_device *adev,
  520. struct amdgpu_irq_src *source,
  521. struct amdgpu_iv_entry *entry)
  522. {
  523. DRM_DEBUG("IH: UVD TRAP\n");
  524. amdgpu_fence_process(&adev->uvd.ring);
  525. return 0;
  526. }
  527. static void uvd_v5_0_enable_clock_gating(struct amdgpu_device *adev, bool enable)
  528. {
  529. uint32_t data1, data3, suvd_flags;
  530. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  531. data3 = RREG32(mmUVD_CGC_GATE);
  532. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  533. UVD_SUVD_CGC_GATE__SIT_MASK |
  534. UVD_SUVD_CGC_GATE__SMP_MASK |
  535. UVD_SUVD_CGC_GATE__SCM_MASK |
  536. UVD_SUVD_CGC_GATE__SDB_MASK;
  537. if (enable) {
  538. data3 |= (UVD_CGC_GATE__SYS_MASK |
  539. UVD_CGC_GATE__UDEC_MASK |
  540. UVD_CGC_GATE__MPEG2_MASK |
  541. UVD_CGC_GATE__RBC_MASK |
  542. UVD_CGC_GATE__LMI_MC_MASK |
  543. UVD_CGC_GATE__IDCT_MASK |
  544. UVD_CGC_GATE__MPRD_MASK |
  545. UVD_CGC_GATE__MPC_MASK |
  546. UVD_CGC_GATE__LBSI_MASK |
  547. UVD_CGC_GATE__LRBBM_MASK |
  548. UVD_CGC_GATE__UDEC_RE_MASK |
  549. UVD_CGC_GATE__UDEC_CM_MASK |
  550. UVD_CGC_GATE__UDEC_IT_MASK |
  551. UVD_CGC_GATE__UDEC_DB_MASK |
  552. UVD_CGC_GATE__UDEC_MP_MASK |
  553. UVD_CGC_GATE__WCB_MASK |
  554. UVD_CGC_GATE__JPEG_MASK |
  555. UVD_CGC_GATE__SCPU_MASK);
  556. /* only in pg enabled, we can gate clock to vcpu*/
  557. if (adev->pg_flags & AMD_PG_SUPPORT_UVD)
  558. data3 |= UVD_CGC_GATE__VCPU_MASK;
  559. data3 &= ~UVD_CGC_GATE__REGS_MASK;
  560. data1 |= suvd_flags;
  561. } else {
  562. data3 = 0;
  563. data1 = 0;
  564. }
  565. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  566. WREG32(mmUVD_CGC_GATE, data3);
  567. }
  568. static void uvd_v5_0_set_sw_clock_gating(struct amdgpu_device *adev)
  569. {
  570. uint32_t data, data2;
  571. data = RREG32(mmUVD_CGC_CTRL);
  572. data2 = RREG32(mmUVD_SUVD_CGC_CTRL);
  573. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  574. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  575. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  576. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  577. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  578. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  579. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  580. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  581. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  582. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  583. UVD_CGC_CTRL__SYS_MODE_MASK |
  584. UVD_CGC_CTRL__UDEC_MODE_MASK |
  585. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  586. UVD_CGC_CTRL__REGS_MODE_MASK |
  587. UVD_CGC_CTRL__RBC_MODE_MASK |
  588. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  589. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  590. UVD_CGC_CTRL__IDCT_MODE_MASK |
  591. UVD_CGC_CTRL__MPRD_MODE_MASK |
  592. UVD_CGC_CTRL__MPC_MODE_MASK |
  593. UVD_CGC_CTRL__LBSI_MODE_MASK |
  594. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  595. UVD_CGC_CTRL__WCB_MODE_MASK |
  596. UVD_CGC_CTRL__VCPU_MODE_MASK |
  597. UVD_CGC_CTRL__JPEG_MODE_MASK |
  598. UVD_CGC_CTRL__SCPU_MODE_MASK);
  599. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  600. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  601. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  602. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  603. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  604. WREG32(mmUVD_CGC_CTRL, data);
  605. WREG32(mmUVD_SUVD_CGC_CTRL, data2);
  606. }
  607. #if 0
  608. static void uvd_v5_0_set_hw_clock_gating(struct amdgpu_device *adev)
  609. {
  610. uint32_t data, data1, cgc_flags, suvd_flags;
  611. data = RREG32(mmUVD_CGC_GATE);
  612. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  613. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  614. UVD_CGC_GATE__UDEC_MASK |
  615. UVD_CGC_GATE__MPEG2_MASK |
  616. UVD_CGC_GATE__RBC_MASK |
  617. UVD_CGC_GATE__LMI_MC_MASK |
  618. UVD_CGC_GATE__IDCT_MASK |
  619. UVD_CGC_GATE__MPRD_MASK |
  620. UVD_CGC_GATE__MPC_MASK |
  621. UVD_CGC_GATE__LBSI_MASK |
  622. UVD_CGC_GATE__LRBBM_MASK |
  623. UVD_CGC_GATE__UDEC_RE_MASK |
  624. UVD_CGC_GATE__UDEC_CM_MASK |
  625. UVD_CGC_GATE__UDEC_IT_MASK |
  626. UVD_CGC_GATE__UDEC_DB_MASK |
  627. UVD_CGC_GATE__UDEC_MP_MASK |
  628. UVD_CGC_GATE__WCB_MASK |
  629. UVD_CGC_GATE__VCPU_MASK |
  630. UVD_CGC_GATE__SCPU_MASK;
  631. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  632. UVD_SUVD_CGC_GATE__SIT_MASK |
  633. UVD_SUVD_CGC_GATE__SMP_MASK |
  634. UVD_SUVD_CGC_GATE__SCM_MASK |
  635. UVD_SUVD_CGC_GATE__SDB_MASK;
  636. data |= cgc_flags;
  637. data1 |= suvd_flags;
  638. WREG32(mmUVD_CGC_GATE, data);
  639. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  640. }
  641. #endif
  642. static void uvd_v5_0_enable_mgcg(struct amdgpu_device *adev,
  643. bool enable)
  644. {
  645. u32 orig, data;
  646. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG)) {
  647. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  648. data |= 0xfff;
  649. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  650. orig = data = RREG32(mmUVD_CGC_CTRL);
  651. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  652. if (orig != data)
  653. WREG32(mmUVD_CGC_CTRL, data);
  654. } else {
  655. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  656. data &= ~0xfff;
  657. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  658. orig = data = RREG32(mmUVD_CGC_CTRL);
  659. data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  660. if (orig != data)
  661. WREG32(mmUVD_CGC_CTRL, data);
  662. }
  663. }
  664. static int uvd_v5_0_set_clockgating_state(void *handle,
  665. enum amd_clockgating_state state)
  666. {
  667. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  668. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  669. if (enable) {
  670. /* wait for STATUS to clear */
  671. if (uvd_v5_0_wait_for_idle(handle))
  672. return -EBUSY;
  673. uvd_v5_0_enable_clock_gating(adev, true);
  674. /* enable HW gates because UVD is idle */
  675. /* uvd_v5_0_set_hw_clock_gating(adev); */
  676. } else {
  677. uvd_v5_0_enable_clock_gating(adev, false);
  678. }
  679. uvd_v5_0_set_sw_clock_gating(adev);
  680. return 0;
  681. }
  682. static int uvd_v5_0_set_powergating_state(void *handle,
  683. enum amd_powergating_state state)
  684. {
  685. /* This doesn't actually powergate the UVD block.
  686. * That's done in the dpm code via the SMC. This
  687. * just re-inits the block as necessary. The actual
  688. * gating still happens in the dpm code. We should
  689. * revisit this when there is a cleaner line between
  690. * the smc and the hw blocks
  691. */
  692. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  693. int ret = 0;
  694. if (state == AMD_PG_STATE_GATE) {
  695. uvd_v5_0_stop(adev);
  696. } else {
  697. ret = uvd_v5_0_start(adev);
  698. if (ret)
  699. goto out;
  700. }
  701. out:
  702. return ret;
  703. }
  704. static void uvd_v5_0_get_clockgating_state(void *handle, u32 *flags)
  705. {
  706. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  707. int data;
  708. mutex_lock(&adev->pm.mutex);
  709. if (RREG32_SMC(ixCURRENT_PG_STATUS) &
  710. CURRENT_PG_STATUS__UVD_PG_STATUS_MASK) {
  711. DRM_INFO("Cannot get clockgating state when UVD is powergated.\n");
  712. goto out;
  713. }
  714. /* AMD_CG_SUPPORT_UVD_MGCG */
  715. data = RREG32(mmUVD_CGC_CTRL);
  716. if (data & UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK)
  717. *flags |= AMD_CG_SUPPORT_UVD_MGCG;
  718. out:
  719. mutex_unlock(&adev->pm.mutex);
  720. }
  721. static const struct amd_ip_funcs uvd_v5_0_ip_funcs = {
  722. .name = "uvd_v5_0",
  723. .early_init = uvd_v5_0_early_init,
  724. .late_init = NULL,
  725. .sw_init = uvd_v5_0_sw_init,
  726. .sw_fini = uvd_v5_0_sw_fini,
  727. .hw_init = uvd_v5_0_hw_init,
  728. .hw_fini = uvd_v5_0_hw_fini,
  729. .suspend = uvd_v5_0_suspend,
  730. .resume = uvd_v5_0_resume,
  731. .is_idle = uvd_v5_0_is_idle,
  732. .wait_for_idle = uvd_v5_0_wait_for_idle,
  733. .soft_reset = uvd_v5_0_soft_reset,
  734. .set_clockgating_state = uvd_v5_0_set_clockgating_state,
  735. .set_powergating_state = uvd_v5_0_set_powergating_state,
  736. .get_clockgating_state = uvd_v5_0_get_clockgating_state,
  737. };
  738. static const struct amdgpu_ring_funcs uvd_v5_0_ring_funcs = {
  739. .type = AMDGPU_RING_TYPE_UVD,
  740. .align_mask = 0xf,
  741. .nop = PACKET0(mmUVD_NO_OP, 0),
  742. .support_64bit_ptrs = false,
  743. .get_rptr = uvd_v5_0_ring_get_rptr,
  744. .get_wptr = uvd_v5_0_ring_get_wptr,
  745. .set_wptr = uvd_v5_0_ring_set_wptr,
  746. .parse_cs = amdgpu_uvd_ring_parse_cs,
  747. .emit_frame_size =
  748. 2 + /* uvd_v5_0_ring_emit_hdp_flush */
  749. 2 + /* uvd_v5_0_ring_emit_hdp_invalidate */
  750. 14, /* uvd_v5_0_ring_emit_fence x1 no user fence */
  751. .emit_ib_size = 6, /* uvd_v5_0_ring_emit_ib */
  752. .emit_ib = uvd_v5_0_ring_emit_ib,
  753. .emit_fence = uvd_v5_0_ring_emit_fence,
  754. .emit_hdp_flush = uvd_v5_0_ring_emit_hdp_flush,
  755. .emit_hdp_invalidate = uvd_v5_0_ring_emit_hdp_invalidate,
  756. .test_ring = uvd_v5_0_ring_test_ring,
  757. .test_ib = amdgpu_uvd_ring_test_ib,
  758. .insert_nop = amdgpu_ring_insert_nop,
  759. .pad_ib = amdgpu_ring_generic_pad_ib,
  760. .begin_use = amdgpu_uvd_ring_begin_use,
  761. .end_use = amdgpu_uvd_ring_end_use,
  762. };
  763. static void uvd_v5_0_set_ring_funcs(struct amdgpu_device *adev)
  764. {
  765. adev->uvd.ring.funcs = &uvd_v5_0_ring_funcs;
  766. }
  767. static const struct amdgpu_irq_src_funcs uvd_v5_0_irq_funcs = {
  768. .set = uvd_v5_0_set_interrupt_state,
  769. .process = uvd_v5_0_process_interrupt,
  770. };
  771. static void uvd_v5_0_set_irq_funcs(struct amdgpu_device *adev)
  772. {
  773. adev->uvd.irq.num_types = 1;
  774. adev->uvd.irq.funcs = &uvd_v5_0_irq_funcs;
  775. }
  776. const struct amdgpu_ip_block_version uvd_v5_0_ip_block =
  777. {
  778. .type = AMD_IP_BLOCK_TYPE_UVD,
  779. .major = 5,
  780. .minor = 0,
  781. .rev = 0,
  782. .funcs = &uvd_v5_0_ip_funcs,
  783. };