sdma_v3_0.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "vi.h"
  30. #include "vid.h"
  31. #include "oss/oss_3_0_d.h"
  32. #include "oss/oss_3_0_sh_mask.h"
  33. #include "gmc/gmc_8_1_d.h"
  34. #include "gmc/gmc_8_1_sh_mask.h"
  35. #include "gca/gfx_8_0_d.h"
  36. #include "gca/gfx_8_0_enum.h"
  37. #include "gca/gfx_8_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "tonga_sdma_pkt_open.h"
  41. static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev);
  42. static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev);
  43. static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev);
  44. static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev);
  45. MODULE_FIRMWARE("amdgpu/tonga_sdma.bin");
  46. MODULE_FIRMWARE("amdgpu/tonga_sdma1.bin");
  47. MODULE_FIRMWARE("amdgpu/carrizo_sdma.bin");
  48. MODULE_FIRMWARE("amdgpu/carrizo_sdma1.bin");
  49. MODULE_FIRMWARE("amdgpu/fiji_sdma.bin");
  50. MODULE_FIRMWARE("amdgpu/fiji_sdma1.bin");
  51. MODULE_FIRMWARE("amdgpu/stoney_sdma.bin");
  52. MODULE_FIRMWARE("amdgpu/polaris10_sdma.bin");
  53. MODULE_FIRMWARE("amdgpu/polaris10_sdma1.bin");
  54. MODULE_FIRMWARE("amdgpu/polaris11_sdma.bin");
  55. MODULE_FIRMWARE("amdgpu/polaris11_sdma1.bin");
  56. MODULE_FIRMWARE("amdgpu/polaris12_sdma.bin");
  57. MODULE_FIRMWARE("amdgpu/polaris12_sdma1.bin");
  58. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  59. {
  60. SDMA0_REGISTER_OFFSET,
  61. SDMA1_REGISTER_OFFSET
  62. };
  63. static const u32 golden_settings_tonga_a11[] =
  64. {
  65. mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
  66. mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
  67. mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
  68. mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
  69. mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
  70. mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
  71. mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
  72. mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
  73. mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
  74. mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
  75. };
  76. static const u32 tonga_mgcg_cgcg_init[] =
  77. {
  78. mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
  79. mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
  80. };
  81. static const u32 golden_settings_fiji_a10[] =
  82. {
  83. mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
  84. mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
  85. mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
  86. mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
  87. mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
  88. mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
  89. mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
  90. mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
  91. };
  92. static const u32 fiji_mgcg_cgcg_init[] =
  93. {
  94. mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
  95. mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
  96. };
  97. static const u32 golden_settings_polaris11_a11[] =
  98. {
  99. mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
  100. mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
  101. mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
  102. mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
  103. mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
  104. mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
  105. mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
  106. mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
  107. mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
  108. mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
  109. };
  110. static const u32 golden_settings_polaris10_a11[] =
  111. {
  112. mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
  113. mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
  114. mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
  115. mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
  116. mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
  117. mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
  118. mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
  119. mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
  120. mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
  121. mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
  122. };
  123. static const u32 cz_golden_settings_a11[] =
  124. {
  125. mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
  126. mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
  127. mmSDMA0_GFX_IB_CNTL, 0x00000100, 0x00000100,
  128. mmSDMA0_POWER_CNTL, 0x00000800, 0x0003c800,
  129. mmSDMA0_RLC0_IB_CNTL, 0x00000100, 0x00000100,
  130. mmSDMA0_RLC1_IB_CNTL, 0x00000100, 0x00000100,
  131. mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
  132. mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
  133. mmSDMA1_GFX_IB_CNTL, 0x00000100, 0x00000100,
  134. mmSDMA1_POWER_CNTL, 0x00000800, 0x0003c800,
  135. mmSDMA1_RLC0_IB_CNTL, 0x00000100, 0x00000100,
  136. mmSDMA1_RLC1_IB_CNTL, 0x00000100, 0x00000100,
  137. };
  138. static const u32 cz_mgcg_cgcg_init[] =
  139. {
  140. mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
  141. mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
  142. };
  143. static const u32 stoney_golden_settings_a11[] =
  144. {
  145. mmSDMA0_GFX_IB_CNTL, 0x00000100, 0x00000100,
  146. mmSDMA0_POWER_CNTL, 0x00000800, 0x0003c800,
  147. mmSDMA0_RLC0_IB_CNTL, 0x00000100, 0x00000100,
  148. mmSDMA0_RLC1_IB_CNTL, 0x00000100, 0x00000100,
  149. };
  150. static const u32 stoney_mgcg_cgcg_init[] =
  151. {
  152. mmSDMA0_CLK_CTRL, 0xffffffff, 0x00000100,
  153. };
  154. /*
  155. * sDMA - System DMA
  156. * Starting with CIK, the GPU has new asynchronous
  157. * DMA engines. These engines are used for compute
  158. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  159. * and each one supports 1 ring buffer used for gfx
  160. * and 2 queues used for compute.
  161. *
  162. * The programming model is very similar to the CP
  163. * (ring buffer, IBs, etc.), but sDMA has it's own
  164. * packet format that is different from the PM4 format
  165. * used by the CP. sDMA supports copying data, writing
  166. * embedded data, solid fills, and a number of other
  167. * things. It also has support for tiling/detiling of
  168. * buffers.
  169. */
  170. static void sdma_v3_0_init_golden_registers(struct amdgpu_device *adev)
  171. {
  172. switch (adev->asic_type) {
  173. case CHIP_FIJI:
  174. amdgpu_program_register_sequence(adev,
  175. fiji_mgcg_cgcg_init,
  176. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  177. amdgpu_program_register_sequence(adev,
  178. golden_settings_fiji_a10,
  179. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  180. break;
  181. case CHIP_TONGA:
  182. amdgpu_program_register_sequence(adev,
  183. tonga_mgcg_cgcg_init,
  184. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  185. amdgpu_program_register_sequence(adev,
  186. golden_settings_tonga_a11,
  187. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  188. break;
  189. case CHIP_POLARIS11:
  190. case CHIP_POLARIS12:
  191. amdgpu_program_register_sequence(adev,
  192. golden_settings_polaris11_a11,
  193. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  194. break;
  195. case CHIP_POLARIS10:
  196. amdgpu_program_register_sequence(adev,
  197. golden_settings_polaris10_a11,
  198. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  199. break;
  200. case CHIP_CARRIZO:
  201. amdgpu_program_register_sequence(adev,
  202. cz_mgcg_cgcg_init,
  203. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  204. amdgpu_program_register_sequence(adev,
  205. cz_golden_settings_a11,
  206. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  207. break;
  208. case CHIP_STONEY:
  209. amdgpu_program_register_sequence(adev,
  210. stoney_mgcg_cgcg_init,
  211. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  212. amdgpu_program_register_sequence(adev,
  213. stoney_golden_settings_a11,
  214. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  215. break;
  216. default:
  217. break;
  218. }
  219. }
  220. static void sdma_v3_0_free_microcode(struct amdgpu_device *adev)
  221. {
  222. int i;
  223. for (i = 0; i < adev->sdma.num_instances; i++) {
  224. release_firmware(adev->sdma.instance[i].fw);
  225. adev->sdma.instance[i].fw = NULL;
  226. }
  227. }
  228. /**
  229. * sdma_v3_0_init_microcode - load ucode images from disk
  230. *
  231. * @adev: amdgpu_device pointer
  232. *
  233. * Use the firmware interface to load the ucode images into
  234. * the driver (not loaded into hw).
  235. * Returns 0 on success, error on failure.
  236. */
  237. static int sdma_v3_0_init_microcode(struct amdgpu_device *adev)
  238. {
  239. const char *chip_name;
  240. char fw_name[30];
  241. int err = 0, i;
  242. struct amdgpu_firmware_info *info = NULL;
  243. const struct common_firmware_header *header = NULL;
  244. const struct sdma_firmware_header_v1_0 *hdr;
  245. DRM_DEBUG("\n");
  246. switch (adev->asic_type) {
  247. case CHIP_TONGA:
  248. chip_name = "tonga";
  249. break;
  250. case CHIP_FIJI:
  251. chip_name = "fiji";
  252. break;
  253. case CHIP_POLARIS11:
  254. chip_name = "polaris11";
  255. break;
  256. case CHIP_POLARIS10:
  257. chip_name = "polaris10";
  258. break;
  259. case CHIP_POLARIS12:
  260. chip_name = "polaris12";
  261. break;
  262. case CHIP_CARRIZO:
  263. chip_name = "carrizo";
  264. break;
  265. case CHIP_STONEY:
  266. chip_name = "stoney";
  267. break;
  268. default: BUG();
  269. }
  270. for (i = 0; i < adev->sdma.num_instances; i++) {
  271. if (i == 0)
  272. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
  273. else
  274. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
  275. err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
  276. if (err)
  277. goto out;
  278. err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
  279. if (err)
  280. goto out;
  281. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  282. adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  283. adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  284. if (adev->sdma.instance[i].feature_version >= 20)
  285. adev->sdma.instance[i].burst_nop = true;
  286. if (adev->firmware.smu_load) {
  287. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
  288. info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
  289. info->fw = adev->sdma.instance[i].fw;
  290. header = (const struct common_firmware_header *)info->fw->data;
  291. adev->firmware.fw_size +=
  292. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  293. }
  294. }
  295. out:
  296. if (err) {
  297. pr_err("sdma_v3_0: Failed to load firmware \"%s\"\n", fw_name);
  298. for (i = 0; i < adev->sdma.num_instances; i++) {
  299. release_firmware(adev->sdma.instance[i].fw);
  300. adev->sdma.instance[i].fw = NULL;
  301. }
  302. }
  303. return err;
  304. }
  305. /**
  306. * sdma_v3_0_ring_get_rptr - get the current read pointer
  307. *
  308. * @ring: amdgpu ring pointer
  309. *
  310. * Get the current rptr from the hardware (VI+).
  311. */
  312. static uint64_t sdma_v3_0_ring_get_rptr(struct amdgpu_ring *ring)
  313. {
  314. /* XXX check if swapping is necessary on BE */
  315. return ring->adev->wb.wb[ring->rptr_offs] >> 2;
  316. }
  317. /**
  318. * sdma_v3_0_ring_get_wptr - get the current write pointer
  319. *
  320. * @ring: amdgpu ring pointer
  321. *
  322. * Get the current wptr from the hardware (VI+).
  323. */
  324. static uint64_t sdma_v3_0_ring_get_wptr(struct amdgpu_ring *ring)
  325. {
  326. struct amdgpu_device *adev = ring->adev;
  327. u32 wptr;
  328. if (ring->use_doorbell) {
  329. /* XXX check if swapping is necessary on BE */
  330. wptr = ring->adev->wb.wb[ring->wptr_offs] >> 2;
  331. } else {
  332. int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
  333. wptr = RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) >> 2;
  334. }
  335. return wptr;
  336. }
  337. /**
  338. * sdma_v3_0_ring_set_wptr - commit the write pointer
  339. *
  340. * @ring: amdgpu ring pointer
  341. *
  342. * Write the wptr back to the hardware (VI+).
  343. */
  344. static void sdma_v3_0_ring_set_wptr(struct amdgpu_ring *ring)
  345. {
  346. struct amdgpu_device *adev = ring->adev;
  347. if (ring->use_doorbell) {
  348. /* XXX check if swapping is necessary on BE */
  349. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr) << 2;
  350. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr) << 2);
  351. } else {
  352. int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
  353. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], lower_32_bits(ring->wptr) << 2);
  354. }
  355. }
  356. static void sdma_v3_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  357. {
  358. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  359. int i;
  360. for (i = 0; i < count; i++)
  361. if (sdma && sdma->burst_nop && (i == 0))
  362. amdgpu_ring_write(ring, ring->funcs->nop |
  363. SDMA_PKT_NOP_HEADER_COUNT(count - 1));
  364. else
  365. amdgpu_ring_write(ring, ring->funcs->nop);
  366. }
  367. /**
  368. * sdma_v3_0_ring_emit_ib - Schedule an IB on the DMA engine
  369. *
  370. * @ring: amdgpu ring pointer
  371. * @ib: IB object to schedule
  372. *
  373. * Schedule an IB in the DMA ring (VI).
  374. */
  375. static void sdma_v3_0_ring_emit_ib(struct amdgpu_ring *ring,
  376. struct amdgpu_ib *ib,
  377. unsigned vm_id, bool ctx_switch)
  378. {
  379. u32 vmid = vm_id & 0xf;
  380. /* IB packet must end on a 8 DW boundary */
  381. sdma_v3_0_ring_insert_nop(ring, (10 - (lower_32_bits(ring->wptr) & 7)) % 8);
  382. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
  383. SDMA_PKT_INDIRECT_HEADER_VMID(vmid));
  384. /* base must be 32 byte aligned */
  385. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
  386. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  387. amdgpu_ring_write(ring, ib->length_dw);
  388. amdgpu_ring_write(ring, 0);
  389. amdgpu_ring_write(ring, 0);
  390. }
  391. /**
  392. * sdma_v3_0_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
  393. *
  394. * @ring: amdgpu ring pointer
  395. *
  396. * Emit an hdp flush packet on the requested DMA ring.
  397. */
  398. static void sdma_v3_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  399. {
  400. u32 ref_and_mask = 0;
  401. if (ring == &ring->adev->sdma.instance[0].ring)
  402. ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA0, 1);
  403. else
  404. ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA1, 1);
  405. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  406. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
  407. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
  408. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  409. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  410. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  411. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  412. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  413. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  414. }
  415. static void sdma_v3_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  416. {
  417. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  418. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  419. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  420. amdgpu_ring_write(ring, 1);
  421. }
  422. /**
  423. * sdma_v3_0_ring_emit_fence - emit a fence on the DMA ring
  424. *
  425. * @ring: amdgpu ring pointer
  426. * @fence: amdgpu fence object
  427. *
  428. * Add a DMA fence packet to the ring to write
  429. * the fence seq number and DMA trap packet to generate
  430. * an interrupt if needed (VI).
  431. */
  432. static void sdma_v3_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  433. unsigned flags)
  434. {
  435. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  436. /* write the fence */
  437. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  438. amdgpu_ring_write(ring, lower_32_bits(addr));
  439. amdgpu_ring_write(ring, upper_32_bits(addr));
  440. amdgpu_ring_write(ring, lower_32_bits(seq));
  441. /* optionally write high bits as well */
  442. if (write64bit) {
  443. addr += 4;
  444. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  445. amdgpu_ring_write(ring, lower_32_bits(addr));
  446. amdgpu_ring_write(ring, upper_32_bits(addr));
  447. amdgpu_ring_write(ring, upper_32_bits(seq));
  448. }
  449. /* generate an interrupt */
  450. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
  451. amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
  452. }
  453. /**
  454. * sdma_v3_0_gfx_stop - stop the gfx async dma engines
  455. *
  456. * @adev: amdgpu_device pointer
  457. *
  458. * Stop the gfx async dma ring buffers (VI).
  459. */
  460. static void sdma_v3_0_gfx_stop(struct amdgpu_device *adev)
  461. {
  462. struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
  463. struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
  464. u32 rb_cntl, ib_cntl;
  465. int i;
  466. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  467. (adev->mman.buffer_funcs_ring == sdma1))
  468. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  469. for (i = 0; i < adev->sdma.num_instances; i++) {
  470. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  471. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
  472. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  473. ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
  474. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
  475. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  476. }
  477. sdma0->ready = false;
  478. sdma1->ready = false;
  479. }
  480. /**
  481. * sdma_v3_0_rlc_stop - stop the compute async dma engines
  482. *
  483. * @adev: amdgpu_device pointer
  484. *
  485. * Stop the compute async dma queues (VI).
  486. */
  487. static void sdma_v3_0_rlc_stop(struct amdgpu_device *adev)
  488. {
  489. /* XXX todo */
  490. }
  491. /**
  492. * sdma_v3_0_ctx_switch_enable - stop the async dma engines context switch
  493. *
  494. * @adev: amdgpu_device pointer
  495. * @enable: enable/disable the DMA MEs context switch.
  496. *
  497. * Halt or unhalt the async dma engines context switch (VI).
  498. */
  499. static void sdma_v3_0_ctx_switch_enable(struct amdgpu_device *adev, bool enable)
  500. {
  501. u32 f32_cntl;
  502. int i;
  503. for (i = 0; i < adev->sdma.num_instances; i++) {
  504. f32_cntl = RREG32(mmSDMA0_CNTL + sdma_offsets[i]);
  505. if (enable)
  506. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
  507. AUTO_CTXSW_ENABLE, 1);
  508. else
  509. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
  510. AUTO_CTXSW_ENABLE, 0);
  511. WREG32(mmSDMA0_CNTL + sdma_offsets[i], f32_cntl);
  512. }
  513. }
  514. /**
  515. * sdma_v3_0_enable - stop the async dma engines
  516. *
  517. * @adev: amdgpu_device pointer
  518. * @enable: enable/disable the DMA MEs.
  519. *
  520. * Halt or unhalt the async dma engines (VI).
  521. */
  522. static void sdma_v3_0_enable(struct amdgpu_device *adev, bool enable)
  523. {
  524. u32 f32_cntl;
  525. int i;
  526. if (!enable) {
  527. sdma_v3_0_gfx_stop(adev);
  528. sdma_v3_0_rlc_stop(adev);
  529. }
  530. for (i = 0; i < adev->sdma.num_instances; i++) {
  531. f32_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  532. if (enable)
  533. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 0);
  534. else
  535. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 1);
  536. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], f32_cntl);
  537. }
  538. }
  539. /**
  540. * sdma_v3_0_gfx_resume - setup and start the async dma engines
  541. *
  542. * @adev: amdgpu_device pointer
  543. *
  544. * Set up the gfx DMA ring buffers and enable them (VI).
  545. * Returns 0 for success, error for failure.
  546. */
  547. static int sdma_v3_0_gfx_resume(struct amdgpu_device *adev)
  548. {
  549. struct amdgpu_ring *ring;
  550. u32 rb_cntl, ib_cntl;
  551. u32 rb_bufsz;
  552. u32 wb_offset;
  553. u32 doorbell;
  554. int i, j, r;
  555. for (i = 0; i < adev->sdma.num_instances; i++) {
  556. ring = &adev->sdma.instance[i].ring;
  557. amdgpu_ring_clear_ring(ring);
  558. wb_offset = (ring->rptr_offs * 4);
  559. mutex_lock(&adev->srbm_mutex);
  560. for (j = 0; j < 16; j++) {
  561. vi_srbm_select(adev, 0, 0, 0, j);
  562. /* SDMA GFX */
  563. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  564. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  565. }
  566. vi_srbm_select(adev, 0, 0, 0, 0);
  567. mutex_unlock(&adev->srbm_mutex);
  568. WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
  569. adev->gfx.config.gb_addr_config & 0x70);
  570. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  571. /* Set ring buffer size in dwords */
  572. rb_bufsz = order_base_2(ring->ring_size / 4);
  573. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  574. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
  575. #ifdef __BIG_ENDIAN
  576. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
  577. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
  578. RPTR_WRITEBACK_SWAP_ENABLE, 1);
  579. #endif
  580. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  581. /* Initialize the ring buffer's read and write pointers */
  582. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  583. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  584. WREG32(mmSDMA0_GFX_IB_RPTR + sdma_offsets[i], 0);
  585. WREG32(mmSDMA0_GFX_IB_OFFSET + sdma_offsets[i], 0);
  586. /* set the wb address whether it's enabled or not */
  587. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  588. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  589. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  590. lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC);
  591. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
  592. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  593. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  594. ring->wptr = 0;
  595. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], lower_32_bits(ring->wptr) << 2);
  596. doorbell = RREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i]);
  597. if (ring->use_doorbell) {
  598. doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL,
  599. OFFSET, ring->doorbell_index);
  600. doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 1);
  601. } else {
  602. doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 0);
  603. }
  604. WREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i], doorbell);
  605. /* enable DMA RB */
  606. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
  607. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  608. ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
  609. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
  610. #ifdef __BIG_ENDIAN
  611. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
  612. #endif
  613. /* enable DMA IBs */
  614. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  615. ring->ready = true;
  616. }
  617. /* unhalt the MEs */
  618. sdma_v3_0_enable(adev, true);
  619. /* enable sdma ring preemption */
  620. sdma_v3_0_ctx_switch_enable(adev, true);
  621. for (i = 0; i < adev->sdma.num_instances; i++) {
  622. ring = &adev->sdma.instance[i].ring;
  623. r = amdgpu_ring_test_ring(ring);
  624. if (r) {
  625. ring->ready = false;
  626. return r;
  627. }
  628. if (adev->mman.buffer_funcs_ring == ring)
  629. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  630. }
  631. return 0;
  632. }
  633. /**
  634. * sdma_v3_0_rlc_resume - setup and start the async dma engines
  635. *
  636. * @adev: amdgpu_device pointer
  637. *
  638. * Set up the compute DMA queues and enable them (VI).
  639. * Returns 0 for success, error for failure.
  640. */
  641. static int sdma_v3_0_rlc_resume(struct amdgpu_device *adev)
  642. {
  643. /* XXX todo */
  644. return 0;
  645. }
  646. /**
  647. * sdma_v3_0_load_microcode - load the sDMA ME ucode
  648. *
  649. * @adev: amdgpu_device pointer
  650. *
  651. * Loads the sDMA0/1 ucode.
  652. * Returns 0 for success, -EINVAL if the ucode is not available.
  653. */
  654. static int sdma_v3_0_load_microcode(struct amdgpu_device *adev)
  655. {
  656. const struct sdma_firmware_header_v1_0 *hdr;
  657. const __le32 *fw_data;
  658. u32 fw_size;
  659. int i, j;
  660. /* halt the MEs */
  661. sdma_v3_0_enable(adev, false);
  662. for (i = 0; i < adev->sdma.num_instances; i++) {
  663. if (!adev->sdma.instance[i].fw)
  664. return -EINVAL;
  665. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  666. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  667. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  668. fw_data = (const __le32 *)
  669. (adev->sdma.instance[i].fw->data +
  670. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  671. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  672. for (j = 0; j < fw_size; j++)
  673. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  674. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
  675. }
  676. return 0;
  677. }
  678. /**
  679. * sdma_v3_0_start - setup and start the async dma engines
  680. *
  681. * @adev: amdgpu_device pointer
  682. *
  683. * Set up the DMA engines and enable them (VI).
  684. * Returns 0 for success, error for failure.
  685. */
  686. static int sdma_v3_0_start(struct amdgpu_device *adev)
  687. {
  688. int r, i;
  689. if (!adev->pp_enabled) {
  690. if (!adev->firmware.smu_load) {
  691. r = sdma_v3_0_load_microcode(adev);
  692. if (r)
  693. return r;
  694. } else {
  695. for (i = 0; i < adev->sdma.num_instances; i++) {
  696. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  697. (i == 0) ?
  698. AMDGPU_UCODE_ID_SDMA0 :
  699. AMDGPU_UCODE_ID_SDMA1);
  700. if (r)
  701. return -EINVAL;
  702. }
  703. }
  704. }
  705. /* disable sdma engine before programing it */
  706. sdma_v3_0_ctx_switch_enable(adev, false);
  707. sdma_v3_0_enable(adev, false);
  708. /* start the gfx rings and rlc compute queues */
  709. r = sdma_v3_0_gfx_resume(adev);
  710. if (r)
  711. return r;
  712. r = sdma_v3_0_rlc_resume(adev);
  713. if (r)
  714. return r;
  715. return 0;
  716. }
  717. /**
  718. * sdma_v3_0_ring_test_ring - simple async dma engine test
  719. *
  720. * @ring: amdgpu_ring structure holding ring information
  721. *
  722. * Test the DMA engine by writing using it to write an
  723. * value to memory. (VI).
  724. * Returns 0 for success, error for failure.
  725. */
  726. static int sdma_v3_0_ring_test_ring(struct amdgpu_ring *ring)
  727. {
  728. struct amdgpu_device *adev = ring->adev;
  729. unsigned i;
  730. unsigned index;
  731. int r;
  732. u32 tmp;
  733. u64 gpu_addr;
  734. r = amdgpu_wb_get(adev, &index);
  735. if (r) {
  736. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  737. return r;
  738. }
  739. gpu_addr = adev->wb.gpu_addr + (index * 4);
  740. tmp = 0xCAFEDEAD;
  741. adev->wb.wb[index] = cpu_to_le32(tmp);
  742. r = amdgpu_ring_alloc(ring, 5);
  743. if (r) {
  744. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  745. amdgpu_wb_free(adev, index);
  746. return r;
  747. }
  748. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  749. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
  750. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  751. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  752. amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
  753. amdgpu_ring_write(ring, 0xDEADBEEF);
  754. amdgpu_ring_commit(ring);
  755. for (i = 0; i < adev->usec_timeout; i++) {
  756. tmp = le32_to_cpu(adev->wb.wb[index]);
  757. if (tmp == 0xDEADBEEF)
  758. break;
  759. DRM_UDELAY(1);
  760. }
  761. if (i < adev->usec_timeout) {
  762. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  763. } else {
  764. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  765. ring->idx, tmp);
  766. r = -EINVAL;
  767. }
  768. amdgpu_wb_free(adev, index);
  769. return r;
  770. }
  771. /**
  772. * sdma_v3_0_ring_test_ib - test an IB on the DMA engine
  773. *
  774. * @ring: amdgpu_ring structure holding ring information
  775. *
  776. * Test a simple IB in the DMA ring (VI).
  777. * Returns 0 on success, error on failure.
  778. */
  779. static int sdma_v3_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  780. {
  781. struct amdgpu_device *adev = ring->adev;
  782. struct amdgpu_ib ib;
  783. struct dma_fence *f = NULL;
  784. unsigned index;
  785. u32 tmp = 0;
  786. u64 gpu_addr;
  787. long r;
  788. r = amdgpu_wb_get(adev, &index);
  789. if (r) {
  790. dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
  791. return r;
  792. }
  793. gpu_addr = adev->wb.gpu_addr + (index * 4);
  794. tmp = 0xCAFEDEAD;
  795. adev->wb.wb[index] = cpu_to_le32(tmp);
  796. memset(&ib, 0, sizeof(ib));
  797. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  798. if (r) {
  799. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  800. goto err0;
  801. }
  802. ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  803. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
  804. ib.ptr[1] = lower_32_bits(gpu_addr);
  805. ib.ptr[2] = upper_32_bits(gpu_addr);
  806. ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1);
  807. ib.ptr[4] = 0xDEADBEEF;
  808. ib.ptr[5] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
  809. ib.ptr[6] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
  810. ib.ptr[7] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
  811. ib.length_dw = 8;
  812. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  813. if (r)
  814. goto err1;
  815. r = dma_fence_wait_timeout(f, false, timeout);
  816. if (r == 0) {
  817. DRM_ERROR("amdgpu: IB test timed out\n");
  818. r = -ETIMEDOUT;
  819. goto err1;
  820. } else if (r < 0) {
  821. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  822. goto err1;
  823. }
  824. tmp = le32_to_cpu(adev->wb.wb[index]);
  825. if (tmp == 0xDEADBEEF) {
  826. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  827. r = 0;
  828. } else {
  829. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  830. r = -EINVAL;
  831. }
  832. err1:
  833. amdgpu_ib_free(adev, &ib, NULL);
  834. dma_fence_put(f);
  835. err0:
  836. amdgpu_wb_free(adev, index);
  837. return r;
  838. }
  839. /**
  840. * sdma_v3_0_vm_copy_pte - update PTEs by copying them from the GART
  841. *
  842. * @ib: indirect buffer to fill with commands
  843. * @pe: addr of the page entry
  844. * @src: src addr to copy from
  845. * @count: number of page entries to update
  846. *
  847. * Update PTEs by copying them from the GART using sDMA (CIK).
  848. */
  849. static void sdma_v3_0_vm_copy_pte(struct amdgpu_ib *ib,
  850. uint64_t pe, uint64_t src,
  851. unsigned count)
  852. {
  853. unsigned bytes = count * 8;
  854. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  855. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  856. ib->ptr[ib->length_dw++] = bytes;
  857. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  858. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  859. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  860. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  861. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  862. }
  863. /**
  864. * sdma_v3_0_vm_write_pte - update PTEs by writing them manually
  865. *
  866. * @ib: indirect buffer to fill with commands
  867. * @pe: addr of the page entry
  868. * @value: dst addr to write into pe
  869. * @count: number of page entries to update
  870. * @incr: increase next addr by incr bytes
  871. *
  872. * Update PTEs by writing them manually using sDMA (CIK).
  873. */
  874. static void sdma_v3_0_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
  875. uint64_t value, unsigned count,
  876. uint32_t incr)
  877. {
  878. unsigned ndw = count * 2;
  879. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  880. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
  881. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  882. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  883. ib->ptr[ib->length_dw++] = ndw;
  884. for (; ndw > 0; ndw -= 2) {
  885. ib->ptr[ib->length_dw++] = lower_32_bits(value);
  886. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  887. value += incr;
  888. }
  889. }
  890. /**
  891. * sdma_v3_0_vm_set_pte_pde - update the page tables using sDMA
  892. *
  893. * @ib: indirect buffer to fill with commands
  894. * @pe: addr of the page entry
  895. * @addr: dst addr to write into pe
  896. * @count: number of page entries to update
  897. * @incr: increase next addr by incr bytes
  898. * @flags: access flags
  899. *
  900. * Update the page tables using sDMA (CIK).
  901. */
  902. static void sdma_v3_0_vm_set_pte_pde(struct amdgpu_ib *ib, uint64_t pe,
  903. uint64_t addr, unsigned count,
  904. uint32_t incr, uint32_t flags)
  905. {
  906. /* for physically contiguous pages (vram) */
  907. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_GEN_PTEPDE);
  908. ib->ptr[ib->length_dw++] = lower_32_bits(pe); /* dst addr */
  909. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  910. ib->ptr[ib->length_dw++] = flags; /* mask */
  911. ib->ptr[ib->length_dw++] = 0;
  912. ib->ptr[ib->length_dw++] = lower_32_bits(addr); /* value */
  913. ib->ptr[ib->length_dw++] = upper_32_bits(addr);
  914. ib->ptr[ib->length_dw++] = incr; /* increment size */
  915. ib->ptr[ib->length_dw++] = 0;
  916. ib->ptr[ib->length_dw++] = count; /* number of entries */
  917. }
  918. /**
  919. * sdma_v3_0_ring_pad_ib - pad the IB to the required number of dw
  920. *
  921. * @ib: indirect buffer to fill with padding
  922. *
  923. */
  924. static void sdma_v3_0_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  925. {
  926. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  927. u32 pad_count;
  928. int i;
  929. pad_count = (8 - (ib->length_dw & 0x7)) % 8;
  930. for (i = 0; i < pad_count; i++)
  931. if (sdma && sdma->burst_nop && (i == 0))
  932. ib->ptr[ib->length_dw++] =
  933. SDMA_PKT_HEADER_OP(SDMA_OP_NOP) |
  934. SDMA_PKT_NOP_HEADER_COUNT(pad_count - 1);
  935. else
  936. ib->ptr[ib->length_dw++] =
  937. SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  938. }
  939. /**
  940. * sdma_v3_0_ring_emit_pipeline_sync - sync the pipeline
  941. *
  942. * @ring: amdgpu_ring pointer
  943. *
  944. * Make sure all previous operations are completed (CIK).
  945. */
  946. static void sdma_v3_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  947. {
  948. uint32_t seq = ring->fence_drv.sync_seq;
  949. uint64_t addr = ring->fence_drv.gpu_addr;
  950. /* wait for idle */
  951. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  952. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
  953. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3) | /* equal */
  954. SDMA_PKT_POLL_REGMEM_HEADER_MEM_POLL(1));
  955. amdgpu_ring_write(ring, addr & 0xfffffffc);
  956. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  957. amdgpu_ring_write(ring, seq); /* reference */
  958. amdgpu_ring_write(ring, 0xfffffff); /* mask */
  959. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  960. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(4)); /* retry count, poll interval */
  961. }
  962. /**
  963. * sdma_v3_0_ring_emit_vm_flush - cik vm flush using sDMA
  964. *
  965. * @ring: amdgpu_ring pointer
  966. * @vm: amdgpu_vm pointer
  967. *
  968. * Update the page table base and flush the VM TLB
  969. * using sDMA (VI).
  970. */
  971. static void sdma_v3_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  972. unsigned vm_id, uint64_t pd_addr)
  973. {
  974. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  975. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  976. if (vm_id < 8) {
  977. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  978. } else {
  979. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  980. }
  981. amdgpu_ring_write(ring, pd_addr >> 12);
  982. /* flush TLB */
  983. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  984. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  985. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  986. amdgpu_ring_write(ring, 1 << vm_id);
  987. /* wait for flush */
  988. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  989. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
  990. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(0)); /* always */
  991. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  992. amdgpu_ring_write(ring, 0);
  993. amdgpu_ring_write(ring, 0); /* reference */
  994. amdgpu_ring_write(ring, 0); /* mask */
  995. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  996. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  997. }
  998. static int sdma_v3_0_early_init(void *handle)
  999. {
  1000. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1001. switch (adev->asic_type) {
  1002. case CHIP_STONEY:
  1003. adev->sdma.num_instances = 1;
  1004. break;
  1005. default:
  1006. adev->sdma.num_instances = SDMA_MAX_INSTANCE;
  1007. break;
  1008. }
  1009. sdma_v3_0_set_ring_funcs(adev);
  1010. sdma_v3_0_set_buffer_funcs(adev);
  1011. sdma_v3_0_set_vm_pte_funcs(adev);
  1012. sdma_v3_0_set_irq_funcs(adev);
  1013. return 0;
  1014. }
  1015. static int sdma_v3_0_sw_init(void *handle)
  1016. {
  1017. struct amdgpu_ring *ring;
  1018. int r, i;
  1019. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1020. /* SDMA trap event */
  1021. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 224,
  1022. &adev->sdma.trap_irq);
  1023. if (r)
  1024. return r;
  1025. /* SDMA Privileged inst */
  1026. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 241,
  1027. &adev->sdma.illegal_inst_irq);
  1028. if (r)
  1029. return r;
  1030. /* SDMA Privileged inst */
  1031. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 247,
  1032. &adev->sdma.illegal_inst_irq);
  1033. if (r)
  1034. return r;
  1035. r = sdma_v3_0_init_microcode(adev);
  1036. if (r) {
  1037. DRM_ERROR("Failed to load sdma firmware!\n");
  1038. return r;
  1039. }
  1040. for (i = 0; i < adev->sdma.num_instances; i++) {
  1041. ring = &adev->sdma.instance[i].ring;
  1042. ring->ring_obj = NULL;
  1043. ring->use_doorbell = true;
  1044. ring->doorbell_index = (i == 0) ?
  1045. AMDGPU_DOORBELL_sDMA_ENGINE0 : AMDGPU_DOORBELL_sDMA_ENGINE1;
  1046. sprintf(ring->name, "sdma%d", i);
  1047. r = amdgpu_ring_init(adev, ring, 1024,
  1048. &adev->sdma.trap_irq,
  1049. (i == 0) ?
  1050. AMDGPU_SDMA_IRQ_TRAP0 :
  1051. AMDGPU_SDMA_IRQ_TRAP1);
  1052. if (r)
  1053. return r;
  1054. }
  1055. return r;
  1056. }
  1057. static int sdma_v3_0_sw_fini(void *handle)
  1058. {
  1059. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1060. int i;
  1061. for (i = 0; i < adev->sdma.num_instances; i++)
  1062. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  1063. sdma_v3_0_free_microcode(adev);
  1064. return 0;
  1065. }
  1066. static int sdma_v3_0_hw_init(void *handle)
  1067. {
  1068. int r;
  1069. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1070. sdma_v3_0_init_golden_registers(adev);
  1071. r = sdma_v3_0_start(adev);
  1072. if (r)
  1073. return r;
  1074. return r;
  1075. }
  1076. static int sdma_v3_0_hw_fini(void *handle)
  1077. {
  1078. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1079. sdma_v3_0_ctx_switch_enable(adev, false);
  1080. sdma_v3_0_enable(adev, false);
  1081. return 0;
  1082. }
  1083. static int sdma_v3_0_suspend(void *handle)
  1084. {
  1085. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1086. return sdma_v3_0_hw_fini(adev);
  1087. }
  1088. static int sdma_v3_0_resume(void *handle)
  1089. {
  1090. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1091. return sdma_v3_0_hw_init(adev);
  1092. }
  1093. static bool sdma_v3_0_is_idle(void *handle)
  1094. {
  1095. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1096. u32 tmp = RREG32(mmSRBM_STATUS2);
  1097. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  1098. SRBM_STATUS2__SDMA1_BUSY_MASK))
  1099. return false;
  1100. return true;
  1101. }
  1102. static int sdma_v3_0_wait_for_idle(void *handle)
  1103. {
  1104. unsigned i;
  1105. u32 tmp;
  1106. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1107. for (i = 0; i < adev->usec_timeout; i++) {
  1108. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  1109. SRBM_STATUS2__SDMA1_BUSY_MASK);
  1110. if (!tmp)
  1111. return 0;
  1112. udelay(1);
  1113. }
  1114. return -ETIMEDOUT;
  1115. }
  1116. static bool sdma_v3_0_check_soft_reset(void *handle)
  1117. {
  1118. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1119. u32 srbm_soft_reset = 0;
  1120. u32 tmp = RREG32(mmSRBM_STATUS2);
  1121. if ((tmp & SRBM_STATUS2__SDMA_BUSY_MASK) ||
  1122. (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK)) {
  1123. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  1124. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  1125. }
  1126. if (srbm_soft_reset) {
  1127. adev->sdma.srbm_soft_reset = srbm_soft_reset;
  1128. return true;
  1129. } else {
  1130. adev->sdma.srbm_soft_reset = 0;
  1131. return false;
  1132. }
  1133. }
  1134. static int sdma_v3_0_pre_soft_reset(void *handle)
  1135. {
  1136. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1137. u32 srbm_soft_reset = 0;
  1138. if (!adev->sdma.srbm_soft_reset)
  1139. return 0;
  1140. srbm_soft_reset = adev->sdma.srbm_soft_reset;
  1141. if (REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA) ||
  1142. REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA1)) {
  1143. sdma_v3_0_ctx_switch_enable(adev, false);
  1144. sdma_v3_0_enable(adev, false);
  1145. }
  1146. return 0;
  1147. }
  1148. static int sdma_v3_0_post_soft_reset(void *handle)
  1149. {
  1150. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1151. u32 srbm_soft_reset = 0;
  1152. if (!adev->sdma.srbm_soft_reset)
  1153. return 0;
  1154. srbm_soft_reset = adev->sdma.srbm_soft_reset;
  1155. if (REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA) ||
  1156. REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA1)) {
  1157. sdma_v3_0_gfx_resume(adev);
  1158. sdma_v3_0_rlc_resume(adev);
  1159. }
  1160. return 0;
  1161. }
  1162. static int sdma_v3_0_soft_reset(void *handle)
  1163. {
  1164. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1165. u32 srbm_soft_reset = 0;
  1166. u32 tmp;
  1167. if (!adev->sdma.srbm_soft_reset)
  1168. return 0;
  1169. srbm_soft_reset = adev->sdma.srbm_soft_reset;
  1170. if (srbm_soft_reset) {
  1171. tmp = RREG32(mmSRBM_SOFT_RESET);
  1172. tmp |= srbm_soft_reset;
  1173. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1174. WREG32(mmSRBM_SOFT_RESET, tmp);
  1175. tmp = RREG32(mmSRBM_SOFT_RESET);
  1176. udelay(50);
  1177. tmp &= ~srbm_soft_reset;
  1178. WREG32(mmSRBM_SOFT_RESET, tmp);
  1179. tmp = RREG32(mmSRBM_SOFT_RESET);
  1180. /* Wait a little for things to settle down */
  1181. udelay(50);
  1182. }
  1183. return 0;
  1184. }
  1185. static int sdma_v3_0_set_trap_irq_state(struct amdgpu_device *adev,
  1186. struct amdgpu_irq_src *source,
  1187. unsigned type,
  1188. enum amdgpu_interrupt_state state)
  1189. {
  1190. u32 sdma_cntl;
  1191. switch (type) {
  1192. case AMDGPU_SDMA_IRQ_TRAP0:
  1193. switch (state) {
  1194. case AMDGPU_IRQ_STATE_DISABLE:
  1195. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  1196. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
  1197. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1198. break;
  1199. case AMDGPU_IRQ_STATE_ENABLE:
  1200. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  1201. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
  1202. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1203. break;
  1204. default:
  1205. break;
  1206. }
  1207. break;
  1208. case AMDGPU_SDMA_IRQ_TRAP1:
  1209. switch (state) {
  1210. case AMDGPU_IRQ_STATE_DISABLE:
  1211. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1212. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
  1213. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1214. break;
  1215. case AMDGPU_IRQ_STATE_ENABLE:
  1216. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1217. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
  1218. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1219. break;
  1220. default:
  1221. break;
  1222. }
  1223. break;
  1224. default:
  1225. break;
  1226. }
  1227. return 0;
  1228. }
  1229. static int sdma_v3_0_process_trap_irq(struct amdgpu_device *adev,
  1230. struct amdgpu_irq_src *source,
  1231. struct amdgpu_iv_entry *entry)
  1232. {
  1233. u8 instance_id, queue_id;
  1234. instance_id = (entry->ring_id & 0x3) >> 0;
  1235. queue_id = (entry->ring_id & 0xc) >> 2;
  1236. DRM_DEBUG("IH: SDMA trap\n");
  1237. switch (instance_id) {
  1238. case 0:
  1239. switch (queue_id) {
  1240. case 0:
  1241. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  1242. break;
  1243. case 1:
  1244. /* XXX compute */
  1245. break;
  1246. case 2:
  1247. /* XXX compute */
  1248. break;
  1249. }
  1250. break;
  1251. case 1:
  1252. switch (queue_id) {
  1253. case 0:
  1254. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  1255. break;
  1256. case 1:
  1257. /* XXX compute */
  1258. break;
  1259. case 2:
  1260. /* XXX compute */
  1261. break;
  1262. }
  1263. break;
  1264. }
  1265. return 0;
  1266. }
  1267. static int sdma_v3_0_process_illegal_inst_irq(struct amdgpu_device *adev,
  1268. struct amdgpu_irq_src *source,
  1269. struct amdgpu_iv_entry *entry)
  1270. {
  1271. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1272. schedule_work(&adev->reset_work);
  1273. return 0;
  1274. }
  1275. static void sdma_v3_0_update_sdma_medium_grain_clock_gating(
  1276. struct amdgpu_device *adev,
  1277. bool enable)
  1278. {
  1279. uint32_t temp, data;
  1280. int i;
  1281. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
  1282. for (i = 0; i < adev->sdma.num_instances; i++) {
  1283. temp = data = RREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i]);
  1284. data &= ~(SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
  1285. SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
  1286. SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
  1287. SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
  1288. SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
  1289. SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
  1290. SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
  1291. SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK);
  1292. if (data != temp)
  1293. WREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i], data);
  1294. }
  1295. } else {
  1296. for (i = 0; i < adev->sdma.num_instances; i++) {
  1297. temp = data = RREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i]);
  1298. data |= SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
  1299. SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
  1300. SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
  1301. SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
  1302. SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
  1303. SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
  1304. SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
  1305. SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK;
  1306. if (data != temp)
  1307. WREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i], data);
  1308. }
  1309. }
  1310. }
  1311. static void sdma_v3_0_update_sdma_medium_grain_light_sleep(
  1312. struct amdgpu_device *adev,
  1313. bool enable)
  1314. {
  1315. uint32_t temp, data;
  1316. int i;
  1317. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
  1318. for (i = 0; i < adev->sdma.num_instances; i++) {
  1319. temp = data = RREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i]);
  1320. data |= SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
  1321. if (temp != data)
  1322. WREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i], data);
  1323. }
  1324. } else {
  1325. for (i = 0; i < adev->sdma.num_instances; i++) {
  1326. temp = data = RREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i]);
  1327. data &= ~SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
  1328. if (temp != data)
  1329. WREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i], data);
  1330. }
  1331. }
  1332. }
  1333. static int sdma_v3_0_set_clockgating_state(void *handle,
  1334. enum amd_clockgating_state state)
  1335. {
  1336. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1337. if (amdgpu_sriov_vf(adev))
  1338. return 0;
  1339. switch (adev->asic_type) {
  1340. case CHIP_FIJI:
  1341. case CHIP_CARRIZO:
  1342. case CHIP_STONEY:
  1343. sdma_v3_0_update_sdma_medium_grain_clock_gating(adev,
  1344. state == AMD_CG_STATE_GATE ? true : false);
  1345. sdma_v3_0_update_sdma_medium_grain_light_sleep(adev,
  1346. state == AMD_CG_STATE_GATE ? true : false);
  1347. break;
  1348. default:
  1349. break;
  1350. }
  1351. return 0;
  1352. }
  1353. static int sdma_v3_0_set_powergating_state(void *handle,
  1354. enum amd_powergating_state state)
  1355. {
  1356. return 0;
  1357. }
  1358. static void sdma_v3_0_get_clockgating_state(void *handle, u32 *flags)
  1359. {
  1360. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1361. int data;
  1362. if (amdgpu_sriov_vf(adev))
  1363. *flags = 0;
  1364. /* AMD_CG_SUPPORT_SDMA_MGCG */
  1365. data = RREG32(mmSDMA0_CLK_CTRL + sdma_offsets[0]);
  1366. if (!(data & SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK))
  1367. *flags |= AMD_CG_SUPPORT_SDMA_MGCG;
  1368. /* AMD_CG_SUPPORT_SDMA_LS */
  1369. data = RREG32(mmSDMA0_POWER_CNTL + sdma_offsets[0]);
  1370. if (data & SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK)
  1371. *flags |= AMD_CG_SUPPORT_SDMA_LS;
  1372. }
  1373. static const struct amd_ip_funcs sdma_v3_0_ip_funcs = {
  1374. .name = "sdma_v3_0",
  1375. .early_init = sdma_v3_0_early_init,
  1376. .late_init = NULL,
  1377. .sw_init = sdma_v3_0_sw_init,
  1378. .sw_fini = sdma_v3_0_sw_fini,
  1379. .hw_init = sdma_v3_0_hw_init,
  1380. .hw_fini = sdma_v3_0_hw_fini,
  1381. .suspend = sdma_v3_0_suspend,
  1382. .resume = sdma_v3_0_resume,
  1383. .is_idle = sdma_v3_0_is_idle,
  1384. .wait_for_idle = sdma_v3_0_wait_for_idle,
  1385. .check_soft_reset = sdma_v3_0_check_soft_reset,
  1386. .pre_soft_reset = sdma_v3_0_pre_soft_reset,
  1387. .post_soft_reset = sdma_v3_0_post_soft_reset,
  1388. .soft_reset = sdma_v3_0_soft_reset,
  1389. .set_clockgating_state = sdma_v3_0_set_clockgating_state,
  1390. .set_powergating_state = sdma_v3_0_set_powergating_state,
  1391. .get_clockgating_state = sdma_v3_0_get_clockgating_state,
  1392. };
  1393. static const struct amdgpu_ring_funcs sdma_v3_0_ring_funcs = {
  1394. .type = AMDGPU_RING_TYPE_SDMA,
  1395. .align_mask = 0xf,
  1396. .nop = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP),
  1397. .support_64bit_ptrs = false,
  1398. .get_rptr = sdma_v3_0_ring_get_rptr,
  1399. .get_wptr = sdma_v3_0_ring_get_wptr,
  1400. .set_wptr = sdma_v3_0_ring_set_wptr,
  1401. .emit_frame_size =
  1402. 6 + /* sdma_v3_0_ring_emit_hdp_flush */
  1403. 3 + /* sdma_v3_0_ring_emit_hdp_invalidate */
  1404. 6 + /* sdma_v3_0_ring_emit_pipeline_sync */
  1405. 12 + /* sdma_v3_0_ring_emit_vm_flush */
  1406. 10 + 10 + 10, /* sdma_v3_0_ring_emit_fence x3 for user fence, vm fence */
  1407. .emit_ib_size = 7 + 6, /* sdma_v3_0_ring_emit_ib */
  1408. .emit_ib = sdma_v3_0_ring_emit_ib,
  1409. .emit_fence = sdma_v3_0_ring_emit_fence,
  1410. .emit_pipeline_sync = sdma_v3_0_ring_emit_pipeline_sync,
  1411. .emit_vm_flush = sdma_v3_0_ring_emit_vm_flush,
  1412. .emit_hdp_flush = sdma_v3_0_ring_emit_hdp_flush,
  1413. .emit_hdp_invalidate = sdma_v3_0_ring_emit_hdp_invalidate,
  1414. .test_ring = sdma_v3_0_ring_test_ring,
  1415. .test_ib = sdma_v3_0_ring_test_ib,
  1416. .insert_nop = sdma_v3_0_ring_insert_nop,
  1417. .pad_ib = sdma_v3_0_ring_pad_ib,
  1418. };
  1419. static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev)
  1420. {
  1421. int i;
  1422. for (i = 0; i < adev->sdma.num_instances; i++)
  1423. adev->sdma.instance[i].ring.funcs = &sdma_v3_0_ring_funcs;
  1424. }
  1425. static const struct amdgpu_irq_src_funcs sdma_v3_0_trap_irq_funcs = {
  1426. .set = sdma_v3_0_set_trap_irq_state,
  1427. .process = sdma_v3_0_process_trap_irq,
  1428. };
  1429. static const struct amdgpu_irq_src_funcs sdma_v3_0_illegal_inst_irq_funcs = {
  1430. .process = sdma_v3_0_process_illegal_inst_irq,
  1431. };
  1432. static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev)
  1433. {
  1434. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1435. adev->sdma.trap_irq.funcs = &sdma_v3_0_trap_irq_funcs;
  1436. adev->sdma.illegal_inst_irq.funcs = &sdma_v3_0_illegal_inst_irq_funcs;
  1437. }
  1438. /**
  1439. * sdma_v3_0_emit_copy_buffer - copy buffer using the sDMA engine
  1440. *
  1441. * @ring: amdgpu_ring structure holding ring information
  1442. * @src_offset: src GPU address
  1443. * @dst_offset: dst GPU address
  1444. * @byte_count: number of bytes to xfer
  1445. *
  1446. * Copy GPU buffers using the DMA engine (VI).
  1447. * Used by the amdgpu ttm implementation to move pages if
  1448. * registered as the asic copy callback.
  1449. */
  1450. static void sdma_v3_0_emit_copy_buffer(struct amdgpu_ib *ib,
  1451. uint64_t src_offset,
  1452. uint64_t dst_offset,
  1453. uint32_t byte_count)
  1454. {
  1455. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  1456. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  1457. ib->ptr[ib->length_dw++] = byte_count;
  1458. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1459. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1460. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1461. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1462. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1463. }
  1464. /**
  1465. * sdma_v3_0_emit_fill_buffer - fill buffer using the sDMA engine
  1466. *
  1467. * @ring: amdgpu_ring structure holding ring information
  1468. * @src_data: value to write to buffer
  1469. * @dst_offset: dst GPU address
  1470. * @byte_count: number of bytes to xfer
  1471. *
  1472. * Fill GPU buffers using the DMA engine (VI).
  1473. */
  1474. static void sdma_v3_0_emit_fill_buffer(struct amdgpu_ib *ib,
  1475. uint32_t src_data,
  1476. uint64_t dst_offset,
  1477. uint32_t byte_count)
  1478. {
  1479. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL);
  1480. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1481. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1482. ib->ptr[ib->length_dw++] = src_data;
  1483. ib->ptr[ib->length_dw++] = byte_count;
  1484. }
  1485. static const struct amdgpu_buffer_funcs sdma_v3_0_buffer_funcs = {
  1486. .copy_max_bytes = 0x1fffff,
  1487. .copy_num_dw = 7,
  1488. .emit_copy_buffer = sdma_v3_0_emit_copy_buffer,
  1489. .fill_max_bytes = 0x1fffff,
  1490. .fill_num_dw = 5,
  1491. .emit_fill_buffer = sdma_v3_0_emit_fill_buffer,
  1492. };
  1493. static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev)
  1494. {
  1495. if (adev->mman.buffer_funcs == NULL) {
  1496. adev->mman.buffer_funcs = &sdma_v3_0_buffer_funcs;
  1497. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  1498. }
  1499. }
  1500. static const struct amdgpu_vm_pte_funcs sdma_v3_0_vm_pte_funcs = {
  1501. .copy_pte = sdma_v3_0_vm_copy_pte,
  1502. .write_pte = sdma_v3_0_vm_write_pte,
  1503. .set_pte_pde = sdma_v3_0_vm_set_pte_pde,
  1504. };
  1505. static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev)
  1506. {
  1507. unsigned i;
  1508. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1509. adev->vm_manager.vm_pte_funcs = &sdma_v3_0_vm_pte_funcs;
  1510. for (i = 0; i < adev->sdma.num_instances; i++)
  1511. adev->vm_manager.vm_pte_rings[i] =
  1512. &adev->sdma.instance[i].ring;
  1513. adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
  1514. }
  1515. }
  1516. const struct amdgpu_ip_block_version sdma_v3_0_ip_block =
  1517. {
  1518. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1519. .major = 3,
  1520. .minor = 0,
  1521. .rev = 0,
  1522. .funcs = &sdma_v3_0_ip_funcs,
  1523. };
  1524. const struct amdgpu_ip_block_version sdma_v3_1_ip_block =
  1525. {
  1526. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1527. .major = 3,
  1528. .minor = 1,
  1529. .rev = 0,
  1530. .funcs = &sdma_v3_0_ip_funcs,
  1531. };