gfx_v8_0.c 246 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vi_structs.h"
  29. #include "vid.h"
  30. #include "amdgpu_ucode.h"
  31. #include "amdgpu_atombios.h"
  32. #include "atombios_i2c.h"
  33. #include "clearstate_vi.h"
  34. #include "gmc/gmc_8_2_d.h"
  35. #include "gmc/gmc_8_2_sh_mask.h"
  36. #include "oss/oss_3_0_d.h"
  37. #include "oss/oss_3_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "gca/gfx_8_0_d.h"
  41. #include "gca/gfx_8_0_enum.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "gca/gfx_8_0_enum.h"
  44. #include "dce/dce_10_0_d.h"
  45. #include "dce/dce_10_0_sh_mask.h"
  46. #include "smu/smu_7_1_3_d.h"
  47. #define GFX8_NUM_GFX_RINGS 1
  48. #define GFX8_NUM_COMPUTE_RINGS 8
  49. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  51. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  52. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  53. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  54. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  55. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  56. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  57. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  58. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  59. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  60. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  61. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  62. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  63. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  64. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  66. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  67. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  68. /* BPM SERDES CMD */
  69. #define SET_BPM_SERDES_CMD 1
  70. #define CLE_BPM_SERDES_CMD 0
  71. /* BPM Register Address*/
  72. enum {
  73. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  74. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  75. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  76. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  77. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  78. BPM_REG_FGCG_MAX
  79. };
  80. #define RLC_FormatDirectRegListLength 14
  81. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  121. MODULE_FIRMWARE("amdgpu/polaris12_ce.bin");
  122. MODULE_FIRMWARE("amdgpu/polaris12_pfp.bin");
  123. MODULE_FIRMWARE("amdgpu/polaris12_me.bin");
  124. MODULE_FIRMWARE("amdgpu/polaris12_mec.bin");
  125. MODULE_FIRMWARE("amdgpu/polaris12_mec2.bin");
  126. MODULE_FIRMWARE("amdgpu/polaris12_rlc.bin");
  127. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  128. {
  129. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  130. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  131. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  132. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  133. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  134. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  135. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  136. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  137. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  138. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  139. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  140. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  141. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  142. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  143. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  144. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  145. };
  146. static const u32 golden_settings_tonga_a11[] =
  147. {
  148. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  149. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  150. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  151. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  152. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  153. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  154. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  155. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  156. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  157. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  158. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  159. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  160. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  161. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  162. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  163. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  164. };
  165. static const u32 tonga_golden_common_all[] =
  166. {
  167. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  168. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  169. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  170. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  171. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  172. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  173. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  174. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  175. };
  176. static const u32 tonga_mgcg_cgcg_init[] =
  177. {
  178. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  179. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  180. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  181. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  185. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  187. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  188. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  189. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  190. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  191. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  192. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  194. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  195. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  196. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  197. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  198. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  199. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  200. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  201. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  202. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  203. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  204. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  205. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  206. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  207. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  208. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  209. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  210. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  211. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  212. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  213. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  214. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  215. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  216. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  217. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  218. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  219. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  220. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  221. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  222. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  223. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  224. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  225. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  226. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  227. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  228. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  229. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  230. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  231. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  232. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  233. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  234. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  235. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  236. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  237. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  238. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  239. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  240. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  241. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  242. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  243. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  244. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  245. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  246. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  247. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  248. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  249. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  250. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  251. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  252. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  253. };
  254. static const u32 golden_settings_polaris11_a11[] =
  255. {
  256. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  257. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  258. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  259. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  260. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  261. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  262. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  263. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  264. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  265. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  266. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  267. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  268. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  269. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  270. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  271. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  272. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  273. };
  274. static const u32 polaris11_golden_common_all[] =
  275. {
  276. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  277. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  278. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  279. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  280. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  281. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  282. };
  283. static const u32 golden_settings_polaris10_a11[] =
  284. {
  285. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  286. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  287. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  288. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  289. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  290. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  291. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  292. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  293. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  294. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  295. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  296. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  297. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  298. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  299. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  300. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  301. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  302. };
  303. static const u32 polaris10_golden_common_all[] =
  304. {
  305. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  306. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  307. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  308. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  309. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  310. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  311. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  312. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  313. };
  314. static const u32 fiji_golden_common_all[] =
  315. {
  316. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  317. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  318. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  319. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  320. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  321. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  322. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  323. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  324. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  325. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  326. };
  327. static const u32 golden_settings_fiji_a10[] =
  328. {
  329. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  330. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  331. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  332. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  333. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  334. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  335. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  336. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  337. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  338. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  339. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  340. };
  341. static const u32 fiji_mgcg_cgcg_init[] =
  342. {
  343. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  344. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  345. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  346. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  350. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  352. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  353. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  354. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  355. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  356. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  357. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  358. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  359. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  360. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  361. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  362. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  363. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  364. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  365. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  366. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  367. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  368. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  369. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  370. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  371. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  372. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  373. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  374. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  375. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  376. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  377. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  378. };
  379. static const u32 golden_settings_iceland_a11[] =
  380. {
  381. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  382. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  383. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  384. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  385. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  386. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  387. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  388. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  389. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  390. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  391. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  392. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  393. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  394. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  395. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  396. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  397. };
  398. static const u32 iceland_golden_common_all[] =
  399. {
  400. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  401. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  402. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  403. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  404. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  405. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  406. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  407. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  408. };
  409. static const u32 iceland_mgcg_cgcg_init[] =
  410. {
  411. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  412. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  413. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  414. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  416. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  417. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  418. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  420. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  421. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  422. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  423. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  424. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  425. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  426. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  427. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  428. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  429. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  430. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  431. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  432. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  433. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  434. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  435. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  436. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  437. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  438. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  439. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  440. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  441. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  442. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  443. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  444. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  445. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  446. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  447. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  448. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  449. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  450. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  451. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  452. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  453. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  454. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  455. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  456. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  457. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  458. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  459. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  460. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  461. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  462. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  463. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  464. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  465. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  466. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  467. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  468. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  469. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  470. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  471. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  472. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  473. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  474. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  475. };
  476. static const u32 cz_golden_settings_a11[] =
  477. {
  478. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  479. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  480. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  481. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  482. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  483. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  484. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  485. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  486. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  487. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  488. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  489. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  490. };
  491. static const u32 cz_golden_common_all[] =
  492. {
  493. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  494. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  495. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  496. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  497. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  498. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  499. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  500. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  501. };
  502. static const u32 cz_mgcg_cgcg_init[] =
  503. {
  504. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  505. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  506. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  507. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  510. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  511. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  512. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  513. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  514. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  515. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  516. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  517. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  518. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  519. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  520. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  521. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  522. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  523. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  524. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  525. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  526. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  527. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  528. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  529. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  530. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  531. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  532. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  533. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  534. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  535. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  536. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  537. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  538. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  539. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  540. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  541. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  542. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  543. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  544. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  545. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  546. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  547. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  548. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  549. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  550. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  551. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  552. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  553. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  554. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  555. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  556. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  557. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  558. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  559. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  560. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  561. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  562. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  563. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  564. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  565. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  566. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  567. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  568. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  569. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  570. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  571. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  572. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  573. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  574. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  575. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  576. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  577. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  578. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  579. };
  580. static const u32 stoney_golden_settings_a11[] =
  581. {
  582. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  583. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  584. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  585. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  586. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  587. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  588. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  589. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  590. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  591. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  592. };
  593. static const u32 stoney_golden_common_all[] =
  594. {
  595. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  596. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  597. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  598. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  599. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  600. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  601. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  602. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  603. };
  604. static const u32 stoney_mgcg_cgcg_init[] =
  605. {
  606. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  607. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  608. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  609. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  610. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  611. };
  612. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  613. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  614. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  615. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  616. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  617. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  618. static void gfx_v8_0_ring_emit_ce_meta_init(struct amdgpu_ring *ring, uint64_t addr);
  619. static void gfx_v8_0_ring_emit_de_meta_init(struct amdgpu_ring *ring, uint64_t addr);
  620. static int gfx_v8_0_compute_mqd_soft_init(struct amdgpu_device *adev);
  621. static void gfx_v8_0_compute_mqd_soft_fini(struct amdgpu_device *adev);
  622. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  623. {
  624. switch (adev->asic_type) {
  625. case CHIP_TOPAZ:
  626. amdgpu_program_register_sequence(adev,
  627. iceland_mgcg_cgcg_init,
  628. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  629. amdgpu_program_register_sequence(adev,
  630. golden_settings_iceland_a11,
  631. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  632. amdgpu_program_register_sequence(adev,
  633. iceland_golden_common_all,
  634. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  635. break;
  636. case CHIP_FIJI:
  637. amdgpu_program_register_sequence(adev,
  638. fiji_mgcg_cgcg_init,
  639. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  640. amdgpu_program_register_sequence(adev,
  641. golden_settings_fiji_a10,
  642. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  643. amdgpu_program_register_sequence(adev,
  644. fiji_golden_common_all,
  645. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  646. break;
  647. case CHIP_TONGA:
  648. amdgpu_program_register_sequence(adev,
  649. tonga_mgcg_cgcg_init,
  650. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  651. amdgpu_program_register_sequence(adev,
  652. golden_settings_tonga_a11,
  653. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  654. amdgpu_program_register_sequence(adev,
  655. tonga_golden_common_all,
  656. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  657. break;
  658. case CHIP_POLARIS11:
  659. case CHIP_POLARIS12:
  660. amdgpu_program_register_sequence(adev,
  661. golden_settings_polaris11_a11,
  662. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  663. amdgpu_program_register_sequence(adev,
  664. polaris11_golden_common_all,
  665. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  666. break;
  667. case CHIP_POLARIS10:
  668. amdgpu_program_register_sequence(adev,
  669. golden_settings_polaris10_a11,
  670. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  671. amdgpu_program_register_sequence(adev,
  672. polaris10_golden_common_all,
  673. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  674. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  675. if (adev->pdev->revision == 0xc7 &&
  676. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  677. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  678. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  679. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  680. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  681. }
  682. break;
  683. case CHIP_CARRIZO:
  684. amdgpu_program_register_sequence(adev,
  685. cz_mgcg_cgcg_init,
  686. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  687. amdgpu_program_register_sequence(adev,
  688. cz_golden_settings_a11,
  689. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  690. amdgpu_program_register_sequence(adev,
  691. cz_golden_common_all,
  692. (const u32)ARRAY_SIZE(cz_golden_common_all));
  693. break;
  694. case CHIP_STONEY:
  695. amdgpu_program_register_sequence(adev,
  696. stoney_mgcg_cgcg_init,
  697. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  698. amdgpu_program_register_sequence(adev,
  699. stoney_golden_settings_a11,
  700. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  701. amdgpu_program_register_sequence(adev,
  702. stoney_golden_common_all,
  703. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  704. break;
  705. default:
  706. break;
  707. }
  708. }
  709. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  710. {
  711. adev->gfx.scratch.num_reg = 7;
  712. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  713. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  714. }
  715. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  716. {
  717. struct amdgpu_device *adev = ring->adev;
  718. uint32_t scratch;
  719. uint32_t tmp = 0;
  720. unsigned i;
  721. int r;
  722. r = amdgpu_gfx_scratch_get(adev, &scratch);
  723. if (r) {
  724. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  725. return r;
  726. }
  727. WREG32(scratch, 0xCAFEDEAD);
  728. r = amdgpu_ring_alloc(ring, 3);
  729. if (r) {
  730. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  731. ring->idx, r);
  732. amdgpu_gfx_scratch_free(adev, scratch);
  733. return r;
  734. }
  735. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  736. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  737. amdgpu_ring_write(ring, 0xDEADBEEF);
  738. amdgpu_ring_commit(ring);
  739. for (i = 0; i < adev->usec_timeout; i++) {
  740. tmp = RREG32(scratch);
  741. if (tmp == 0xDEADBEEF)
  742. break;
  743. DRM_UDELAY(1);
  744. }
  745. if (i < adev->usec_timeout) {
  746. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  747. ring->idx, i);
  748. } else {
  749. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  750. ring->idx, scratch, tmp);
  751. r = -EINVAL;
  752. }
  753. amdgpu_gfx_scratch_free(adev, scratch);
  754. return r;
  755. }
  756. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  757. {
  758. struct amdgpu_device *adev = ring->adev;
  759. struct amdgpu_ib ib;
  760. struct dma_fence *f = NULL;
  761. uint32_t scratch;
  762. uint32_t tmp = 0;
  763. long r;
  764. r = amdgpu_gfx_scratch_get(adev, &scratch);
  765. if (r) {
  766. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  767. return r;
  768. }
  769. WREG32(scratch, 0xCAFEDEAD);
  770. memset(&ib, 0, sizeof(ib));
  771. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  772. if (r) {
  773. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  774. goto err1;
  775. }
  776. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  777. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  778. ib.ptr[2] = 0xDEADBEEF;
  779. ib.length_dw = 3;
  780. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  781. if (r)
  782. goto err2;
  783. r = dma_fence_wait_timeout(f, false, timeout);
  784. if (r == 0) {
  785. DRM_ERROR("amdgpu: IB test timed out.\n");
  786. r = -ETIMEDOUT;
  787. goto err2;
  788. } else if (r < 0) {
  789. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  790. goto err2;
  791. }
  792. tmp = RREG32(scratch);
  793. if (tmp == 0xDEADBEEF) {
  794. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  795. r = 0;
  796. } else {
  797. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  798. scratch, tmp);
  799. r = -EINVAL;
  800. }
  801. err2:
  802. amdgpu_ib_free(adev, &ib, NULL);
  803. dma_fence_put(f);
  804. err1:
  805. amdgpu_gfx_scratch_free(adev, scratch);
  806. return r;
  807. }
  808. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev) {
  809. release_firmware(adev->gfx.pfp_fw);
  810. adev->gfx.pfp_fw = NULL;
  811. release_firmware(adev->gfx.me_fw);
  812. adev->gfx.me_fw = NULL;
  813. release_firmware(adev->gfx.ce_fw);
  814. adev->gfx.ce_fw = NULL;
  815. release_firmware(adev->gfx.rlc_fw);
  816. adev->gfx.rlc_fw = NULL;
  817. release_firmware(adev->gfx.mec_fw);
  818. adev->gfx.mec_fw = NULL;
  819. if ((adev->asic_type != CHIP_STONEY) &&
  820. (adev->asic_type != CHIP_TOPAZ))
  821. release_firmware(adev->gfx.mec2_fw);
  822. adev->gfx.mec2_fw = NULL;
  823. kfree(adev->gfx.rlc.register_list_format);
  824. }
  825. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  826. {
  827. const char *chip_name;
  828. char fw_name[30];
  829. int err;
  830. struct amdgpu_firmware_info *info = NULL;
  831. const struct common_firmware_header *header = NULL;
  832. const struct gfx_firmware_header_v1_0 *cp_hdr;
  833. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  834. unsigned int *tmp = NULL, i;
  835. DRM_DEBUG("\n");
  836. switch (adev->asic_type) {
  837. case CHIP_TOPAZ:
  838. chip_name = "topaz";
  839. break;
  840. case CHIP_TONGA:
  841. chip_name = "tonga";
  842. break;
  843. case CHIP_CARRIZO:
  844. chip_name = "carrizo";
  845. break;
  846. case CHIP_FIJI:
  847. chip_name = "fiji";
  848. break;
  849. case CHIP_POLARIS11:
  850. chip_name = "polaris11";
  851. break;
  852. case CHIP_POLARIS10:
  853. chip_name = "polaris10";
  854. break;
  855. case CHIP_POLARIS12:
  856. chip_name = "polaris12";
  857. break;
  858. case CHIP_STONEY:
  859. chip_name = "stoney";
  860. break;
  861. default:
  862. BUG();
  863. }
  864. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  865. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  866. if (err)
  867. goto out;
  868. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  869. if (err)
  870. goto out;
  871. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  872. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  873. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  874. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  875. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  876. if (err)
  877. goto out;
  878. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  879. if (err)
  880. goto out;
  881. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  882. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  883. /* chain ib ucode isn't formal released, just disable it by far
  884. * TODO: when ucod ready we should use ucode version to judge if
  885. * chain-ib support or not.
  886. */
  887. adev->virt.chained_ib_support = false;
  888. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  889. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  890. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  891. if (err)
  892. goto out;
  893. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  894. if (err)
  895. goto out;
  896. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  897. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  898. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  899. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  900. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  901. if (err)
  902. goto out;
  903. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  904. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  905. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  906. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  907. adev->gfx.rlc.save_and_restore_offset =
  908. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  909. adev->gfx.rlc.clear_state_descriptor_offset =
  910. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  911. adev->gfx.rlc.avail_scratch_ram_locations =
  912. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  913. adev->gfx.rlc.reg_restore_list_size =
  914. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  915. adev->gfx.rlc.reg_list_format_start =
  916. le32_to_cpu(rlc_hdr->reg_list_format_start);
  917. adev->gfx.rlc.reg_list_format_separate_start =
  918. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  919. adev->gfx.rlc.starting_offsets_start =
  920. le32_to_cpu(rlc_hdr->starting_offsets_start);
  921. adev->gfx.rlc.reg_list_format_size_bytes =
  922. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  923. adev->gfx.rlc.reg_list_size_bytes =
  924. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  925. adev->gfx.rlc.register_list_format =
  926. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  927. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  928. if (!adev->gfx.rlc.register_list_format) {
  929. err = -ENOMEM;
  930. goto out;
  931. }
  932. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  933. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  934. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  935. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  936. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  937. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  938. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  939. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  940. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  941. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  942. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  943. if (err)
  944. goto out;
  945. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  946. if (err)
  947. goto out;
  948. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  949. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  950. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  951. if ((adev->asic_type != CHIP_STONEY) &&
  952. (adev->asic_type != CHIP_TOPAZ)) {
  953. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  954. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  955. if (!err) {
  956. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  957. if (err)
  958. goto out;
  959. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  960. adev->gfx.mec2_fw->data;
  961. adev->gfx.mec2_fw_version =
  962. le32_to_cpu(cp_hdr->header.ucode_version);
  963. adev->gfx.mec2_feature_version =
  964. le32_to_cpu(cp_hdr->ucode_feature_version);
  965. } else {
  966. err = 0;
  967. adev->gfx.mec2_fw = NULL;
  968. }
  969. }
  970. if (adev->firmware.smu_load) {
  971. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  972. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  973. info->fw = adev->gfx.pfp_fw;
  974. header = (const struct common_firmware_header *)info->fw->data;
  975. adev->firmware.fw_size +=
  976. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  977. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  978. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  979. info->fw = adev->gfx.me_fw;
  980. header = (const struct common_firmware_header *)info->fw->data;
  981. adev->firmware.fw_size +=
  982. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  983. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  984. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  985. info->fw = adev->gfx.ce_fw;
  986. header = (const struct common_firmware_header *)info->fw->data;
  987. adev->firmware.fw_size +=
  988. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  989. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  990. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  991. info->fw = adev->gfx.rlc_fw;
  992. header = (const struct common_firmware_header *)info->fw->data;
  993. adev->firmware.fw_size +=
  994. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  995. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  996. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  997. info->fw = adev->gfx.mec_fw;
  998. header = (const struct common_firmware_header *)info->fw->data;
  999. adev->firmware.fw_size +=
  1000. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1001. /* we need account JT in */
  1002. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1003. adev->firmware.fw_size +=
  1004. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  1005. if (amdgpu_sriov_vf(adev)) {
  1006. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  1007. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  1008. info->fw = adev->gfx.mec_fw;
  1009. adev->firmware.fw_size +=
  1010. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  1011. }
  1012. if (adev->gfx.mec2_fw) {
  1013. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  1014. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1015. info->fw = adev->gfx.mec2_fw;
  1016. header = (const struct common_firmware_header *)info->fw->data;
  1017. adev->firmware.fw_size +=
  1018. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1019. }
  1020. }
  1021. out:
  1022. if (err) {
  1023. dev_err(adev->dev,
  1024. "gfx8: Failed to load firmware \"%s\"\n",
  1025. fw_name);
  1026. release_firmware(adev->gfx.pfp_fw);
  1027. adev->gfx.pfp_fw = NULL;
  1028. release_firmware(adev->gfx.me_fw);
  1029. adev->gfx.me_fw = NULL;
  1030. release_firmware(adev->gfx.ce_fw);
  1031. adev->gfx.ce_fw = NULL;
  1032. release_firmware(adev->gfx.rlc_fw);
  1033. adev->gfx.rlc_fw = NULL;
  1034. release_firmware(adev->gfx.mec_fw);
  1035. adev->gfx.mec_fw = NULL;
  1036. release_firmware(adev->gfx.mec2_fw);
  1037. adev->gfx.mec2_fw = NULL;
  1038. }
  1039. return err;
  1040. }
  1041. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1042. volatile u32 *buffer)
  1043. {
  1044. u32 count = 0, i;
  1045. const struct cs_section_def *sect = NULL;
  1046. const struct cs_extent_def *ext = NULL;
  1047. if (adev->gfx.rlc.cs_data == NULL)
  1048. return;
  1049. if (buffer == NULL)
  1050. return;
  1051. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1052. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1053. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1054. buffer[count++] = cpu_to_le32(0x80000000);
  1055. buffer[count++] = cpu_to_le32(0x80000000);
  1056. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1057. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1058. if (sect->id == SECT_CONTEXT) {
  1059. buffer[count++] =
  1060. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1061. buffer[count++] = cpu_to_le32(ext->reg_index -
  1062. PACKET3_SET_CONTEXT_REG_START);
  1063. for (i = 0; i < ext->reg_count; i++)
  1064. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1065. } else {
  1066. return;
  1067. }
  1068. }
  1069. }
  1070. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1071. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1072. PACKET3_SET_CONTEXT_REG_START);
  1073. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1074. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1075. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1076. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1077. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1078. buffer[count++] = cpu_to_le32(0);
  1079. }
  1080. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1081. {
  1082. const __le32 *fw_data;
  1083. volatile u32 *dst_ptr;
  1084. int me, i, max_me = 4;
  1085. u32 bo_offset = 0;
  1086. u32 table_offset, table_size;
  1087. if (adev->asic_type == CHIP_CARRIZO)
  1088. max_me = 5;
  1089. /* write the cp table buffer */
  1090. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1091. for (me = 0; me < max_me; me++) {
  1092. if (me == 0) {
  1093. const struct gfx_firmware_header_v1_0 *hdr =
  1094. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1095. fw_data = (const __le32 *)
  1096. (adev->gfx.ce_fw->data +
  1097. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1098. table_offset = le32_to_cpu(hdr->jt_offset);
  1099. table_size = le32_to_cpu(hdr->jt_size);
  1100. } else if (me == 1) {
  1101. const struct gfx_firmware_header_v1_0 *hdr =
  1102. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1103. fw_data = (const __le32 *)
  1104. (adev->gfx.pfp_fw->data +
  1105. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1106. table_offset = le32_to_cpu(hdr->jt_offset);
  1107. table_size = le32_to_cpu(hdr->jt_size);
  1108. } else if (me == 2) {
  1109. const struct gfx_firmware_header_v1_0 *hdr =
  1110. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1111. fw_data = (const __le32 *)
  1112. (adev->gfx.me_fw->data +
  1113. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1114. table_offset = le32_to_cpu(hdr->jt_offset);
  1115. table_size = le32_to_cpu(hdr->jt_size);
  1116. } else if (me == 3) {
  1117. const struct gfx_firmware_header_v1_0 *hdr =
  1118. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1119. fw_data = (const __le32 *)
  1120. (adev->gfx.mec_fw->data +
  1121. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1122. table_offset = le32_to_cpu(hdr->jt_offset);
  1123. table_size = le32_to_cpu(hdr->jt_size);
  1124. } else if (me == 4) {
  1125. const struct gfx_firmware_header_v1_0 *hdr =
  1126. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1127. fw_data = (const __le32 *)
  1128. (adev->gfx.mec2_fw->data +
  1129. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1130. table_offset = le32_to_cpu(hdr->jt_offset);
  1131. table_size = le32_to_cpu(hdr->jt_size);
  1132. }
  1133. for (i = 0; i < table_size; i ++) {
  1134. dst_ptr[bo_offset + i] =
  1135. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1136. }
  1137. bo_offset += table_size;
  1138. }
  1139. }
  1140. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1141. {
  1142. int r;
  1143. /* clear state block */
  1144. if (adev->gfx.rlc.clear_state_obj) {
  1145. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1146. if (unlikely(r != 0))
  1147. dev_warn(adev->dev, "(%d) reserve RLC cbs bo failed\n", r);
  1148. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1149. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1150. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1151. adev->gfx.rlc.clear_state_obj = NULL;
  1152. }
  1153. /* jump table block */
  1154. if (adev->gfx.rlc.cp_table_obj) {
  1155. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1156. if (unlikely(r != 0))
  1157. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1158. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1159. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1160. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1161. adev->gfx.rlc.cp_table_obj = NULL;
  1162. }
  1163. }
  1164. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1165. {
  1166. volatile u32 *dst_ptr;
  1167. u32 dws;
  1168. const struct cs_section_def *cs_data;
  1169. int r;
  1170. adev->gfx.rlc.cs_data = vi_cs_data;
  1171. cs_data = adev->gfx.rlc.cs_data;
  1172. if (cs_data) {
  1173. /* clear state block */
  1174. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1175. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1176. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1177. AMDGPU_GEM_DOMAIN_VRAM,
  1178. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1179. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1180. NULL, NULL,
  1181. &adev->gfx.rlc.clear_state_obj);
  1182. if (r) {
  1183. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1184. gfx_v8_0_rlc_fini(adev);
  1185. return r;
  1186. }
  1187. }
  1188. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1189. if (unlikely(r != 0)) {
  1190. gfx_v8_0_rlc_fini(adev);
  1191. return r;
  1192. }
  1193. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1194. &adev->gfx.rlc.clear_state_gpu_addr);
  1195. if (r) {
  1196. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1197. dev_warn(adev->dev, "(%d) pin RLC cbs bo failed\n", r);
  1198. gfx_v8_0_rlc_fini(adev);
  1199. return r;
  1200. }
  1201. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1202. if (r) {
  1203. dev_warn(adev->dev, "(%d) map RLC cbs bo failed\n", r);
  1204. gfx_v8_0_rlc_fini(adev);
  1205. return r;
  1206. }
  1207. /* set up the cs buffer */
  1208. dst_ptr = adev->gfx.rlc.cs_ptr;
  1209. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1210. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1211. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1212. }
  1213. if ((adev->asic_type == CHIP_CARRIZO) ||
  1214. (adev->asic_type == CHIP_STONEY)) {
  1215. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1216. if (adev->gfx.rlc.cp_table_obj == NULL) {
  1217. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  1218. AMDGPU_GEM_DOMAIN_VRAM,
  1219. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1220. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1221. NULL, NULL,
  1222. &adev->gfx.rlc.cp_table_obj);
  1223. if (r) {
  1224. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1225. return r;
  1226. }
  1227. }
  1228. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1229. if (unlikely(r != 0)) {
  1230. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1231. return r;
  1232. }
  1233. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1234. &adev->gfx.rlc.cp_table_gpu_addr);
  1235. if (r) {
  1236. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1237. dev_warn(adev->dev, "(%d) pin RLC cp table bo failed\n", r);
  1238. return r;
  1239. }
  1240. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  1241. if (r) {
  1242. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  1243. return r;
  1244. }
  1245. cz_init_cp_jump_table(adev);
  1246. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1247. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1248. }
  1249. return 0;
  1250. }
  1251. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1252. {
  1253. int r;
  1254. if (adev->gfx.mec.hpd_eop_obj) {
  1255. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1256. if (unlikely(r != 0))
  1257. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1258. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1259. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1260. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1261. adev->gfx.mec.hpd_eop_obj = NULL;
  1262. }
  1263. }
  1264. static int gfx_v8_0_kiq_init_ring(struct amdgpu_device *adev,
  1265. struct amdgpu_ring *ring,
  1266. struct amdgpu_irq_src *irq)
  1267. {
  1268. int r = 0;
  1269. r = amdgpu_wb_get(adev, &adev->virt.reg_val_offs);
  1270. if (r)
  1271. return r;
  1272. ring->adev = NULL;
  1273. ring->ring_obj = NULL;
  1274. ring->use_doorbell = true;
  1275. ring->doorbell_index = AMDGPU_DOORBELL_KIQ;
  1276. if (adev->gfx.mec2_fw) {
  1277. ring->me = 2;
  1278. ring->pipe = 0;
  1279. } else {
  1280. ring->me = 1;
  1281. ring->pipe = 1;
  1282. }
  1283. ring->queue = 0;
  1284. sprintf(ring->name, "kiq %d.%d.%d", ring->me, ring->pipe, ring->queue);
  1285. r = amdgpu_ring_init(adev, ring, 1024,
  1286. irq, AMDGPU_CP_KIQ_IRQ_DRIVER0);
  1287. if (r)
  1288. dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r);
  1289. return r;
  1290. }
  1291. static void gfx_v8_0_kiq_free_ring(struct amdgpu_ring *ring,
  1292. struct amdgpu_irq_src *irq)
  1293. {
  1294. amdgpu_wb_free(ring->adev, ring->adev->virt.reg_val_offs);
  1295. amdgpu_ring_fini(ring);
  1296. }
  1297. #define MEC_HPD_SIZE 2048
  1298. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1299. {
  1300. int r;
  1301. u32 *hpd;
  1302. /*
  1303. * we assign only 1 pipe because all other pipes will
  1304. * be handled by KFD
  1305. */
  1306. adev->gfx.mec.num_mec = 1;
  1307. adev->gfx.mec.num_pipe = 1;
  1308. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  1309. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1310. r = amdgpu_bo_create(adev,
  1311. adev->gfx.mec.num_queue * MEC_HPD_SIZE,
  1312. PAGE_SIZE, true,
  1313. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1314. &adev->gfx.mec.hpd_eop_obj);
  1315. if (r) {
  1316. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1317. return r;
  1318. }
  1319. }
  1320. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1321. if (unlikely(r != 0)) {
  1322. gfx_v8_0_mec_fini(adev);
  1323. return r;
  1324. }
  1325. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1326. &adev->gfx.mec.hpd_eop_gpu_addr);
  1327. if (r) {
  1328. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1329. gfx_v8_0_mec_fini(adev);
  1330. return r;
  1331. }
  1332. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1333. if (r) {
  1334. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1335. gfx_v8_0_mec_fini(adev);
  1336. return r;
  1337. }
  1338. memset(hpd, 0, adev->gfx.mec.num_queue * MEC_HPD_SIZE);
  1339. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1340. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1341. return 0;
  1342. }
  1343. static void gfx_v8_0_kiq_fini(struct amdgpu_device *adev)
  1344. {
  1345. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1346. amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL);
  1347. }
  1348. static int gfx_v8_0_kiq_init(struct amdgpu_device *adev)
  1349. {
  1350. int r;
  1351. u32 *hpd;
  1352. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1353. r = amdgpu_bo_create_kernel(adev, MEC_HPD_SIZE, PAGE_SIZE,
  1354. AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj,
  1355. &kiq->eop_gpu_addr, (void **)&hpd);
  1356. if (r) {
  1357. dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r);
  1358. return r;
  1359. }
  1360. memset(hpd, 0, MEC_HPD_SIZE);
  1361. amdgpu_bo_kunmap(kiq->eop_obj);
  1362. return 0;
  1363. }
  1364. static const u32 vgpr_init_compute_shader[] =
  1365. {
  1366. 0x7e000209, 0x7e020208,
  1367. 0x7e040207, 0x7e060206,
  1368. 0x7e080205, 0x7e0a0204,
  1369. 0x7e0c0203, 0x7e0e0202,
  1370. 0x7e100201, 0x7e120200,
  1371. 0x7e140209, 0x7e160208,
  1372. 0x7e180207, 0x7e1a0206,
  1373. 0x7e1c0205, 0x7e1e0204,
  1374. 0x7e200203, 0x7e220202,
  1375. 0x7e240201, 0x7e260200,
  1376. 0x7e280209, 0x7e2a0208,
  1377. 0x7e2c0207, 0x7e2e0206,
  1378. 0x7e300205, 0x7e320204,
  1379. 0x7e340203, 0x7e360202,
  1380. 0x7e380201, 0x7e3a0200,
  1381. 0x7e3c0209, 0x7e3e0208,
  1382. 0x7e400207, 0x7e420206,
  1383. 0x7e440205, 0x7e460204,
  1384. 0x7e480203, 0x7e4a0202,
  1385. 0x7e4c0201, 0x7e4e0200,
  1386. 0x7e500209, 0x7e520208,
  1387. 0x7e540207, 0x7e560206,
  1388. 0x7e580205, 0x7e5a0204,
  1389. 0x7e5c0203, 0x7e5e0202,
  1390. 0x7e600201, 0x7e620200,
  1391. 0x7e640209, 0x7e660208,
  1392. 0x7e680207, 0x7e6a0206,
  1393. 0x7e6c0205, 0x7e6e0204,
  1394. 0x7e700203, 0x7e720202,
  1395. 0x7e740201, 0x7e760200,
  1396. 0x7e780209, 0x7e7a0208,
  1397. 0x7e7c0207, 0x7e7e0206,
  1398. 0xbf8a0000, 0xbf810000,
  1399. };
  1400. static const u32 sgpr_init_compute_shader[] =
  1401. {
  1402. 0xbe8a0100, 0xbe8c0102,
  1403. 0xbe8e0104, 0xbe900106,
  1404. 0xbe920108, 0xbe940100,
  1405. 0xbe960102, 0xbe980104,
  1406. 0xbe9a0106, 0xbe9c0108,
  1407. 0xbe9e0100, 0xbea00102,
  1408. 0xbea20104, 0xbea40106,
  1409. 0xbea60108, 0xbea80100,
  1410. 0xbeaa0102, 0xbeac0104,
  1411. 0xbeae0106, 0xbeb00108,
  1412. 0xbeb20100, 0xbeb40102,
  1413. 0xbeb60104, 0xbeb80106,
  1414. 0xbeba0108, 0xbebc0100,
  1415. 0xbebe0102, 0xbec00104,
  1416. 0xbec20106, 0xbec40108,
  1417. 0xbec60100, 0xbec80102,
  1418. 0xbee60004, 0xbee70005,
  1419. 0xbeea0006, 0xbeeb0007,
  1420. 0xbee80008, 0xbee90009,
  1421. 0xbefc0000, 0xbf8a0000,
  1422. 0xbf810000, 0x00000000,
  1423. };
  1424. static const u32 vgpr_init_regs[] =
  1425. {
  1426. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1427. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1428. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1429. mmCOMPUTE_NUM_THREAD_Y, 1,
  1430. mmCOMPUTE_NUM_THREAD_Z, 1,
  1431. mmCOMPUTE_PGM_RSRC2, 20,
  1432. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1433. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1434. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1435. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1436. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1437. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1438. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1439. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1440. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1441. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1442. };
  1443. static const u32 sgpr1_init_regs[] =
  1444. {
  1445. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1446. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1447. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1448. mmCOMPUTE_NUM_THREAD_Y, 1,
  1449. mmCOMPUTE_NUM_THREAD_Z, 1,
  1450. mmCOMPUTE_PGM_RSRC2, 20,
  1451. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1452. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1453. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1454. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1455. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1456. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1457. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1458. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1459. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1460. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1461. };
  1462. static const u32 sgpr2_init_regs[] =
  1463. {
  1464. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1465. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1466. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1467. mmCOMPUTE_NUM_THREAD_Y, 1,
  1468. mmCOMPUTE_NUM_THREAD_Z, 1,
  1469. mmCOMPUTE_PGM_RSRC2, 20,
  1470. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1471. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1472. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1473. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1474. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1475. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1476. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1477. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1478. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1479. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1480. };
  1481. static const u32 sec_ded_counter_registers[] =
  1482. {
  1483. mmCPC_EDC_ATC_CNT,
  1484. mmCPC_EDC_SCRATCH_CNT,
  1485. mmCPC_EDC_UCODE_CNT,
  1486. mmCPF_EDC_ATC_CNT,
  1487. mmCPF_EDC_ROQ_CNT,
  1488. mmCPF_EDC_TAG_CNT,
  1489. mmCPG_EDC_ATC_CNT,
  1490. mmCPG_EDC_DMA_CNT,
  1491. mmCPG_EDC_TAG_CNT,
  1492. mmDC_EDC_CSINVOC_CNT,
  1493. mmDC_EDC_RESTORE_CNT,
  1494. mmDC_EDC_STATE_CNT,
  1495. mmGDS_EDC_CNT,
  1496. mmGDS_EDC_GRBM_CNT,
  1497. mmGDS_EDC_OA_DED,
  1498. mmSPI_EDC_CNT,
  1499. mmSQC_ATC_EDC_GATCL1_CNT,
  1500. mmSQC_EDC_CNT,
  1501. mmSQ_EDC_DED_CNT,
  1502. mmSQ_EDC_INFO,
  1503. mmSQ_EDC_SEC_CNT,
  1504. mmTCC_EDC_CNT,
  1505. mmTCP_ATC_EDC_GATCL1_CNT,
  1506. mmTCP_EDC_CNT,
  1507. mmTD_EDC_CNT
  1508. };
  1509. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1510. {
  1511. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1512. struct amdgpu_ib ib;
  1513. struct dma_fence *f = NULL;
  1514. int r, i;
  1515. u32 tmp;
  1516. unsigned total_size, vgpr_offset, sgpr_offset;
  1517. u64 gpu_addr;
  1518. /* only supported on CZ */
  1519. if (adev->asic_type != CHIP_CARRIZO)
  1520. return 0;
  1521. /* bail if the compute ring is not ready */
  1522. if (!ring->ready)
  1523. return 0;
  1524. tmp = RREG32(mmGB_EDC_MODE);
  1525. WREG32(mmGB_EDC_MODE, 0);
  1526. total_size =
  1527. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1528. total_size +=
  1529. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1530. total_size +=
  1531. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1532. total_size = ALIGN(total_size, 256);
  1533. vgpr_offset = total_size;
  1534. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1535. sgpr_offset = total_size;
  1536. total_size += sizeof(sgpr_init_compute_shader);
  1537. /* allocate an indirect buffer to put the commands in */
  1538. memset(&ib, 0, sizeof(ib));
  1539. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1540. if (r) {
  1541. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1542. return r;
  1543. }
  1544. /* load the compute shaders */
  1545. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1546. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1547. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1548. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1549. /* init the ib length to 0 */
  1550. ib.length_dw = 0;
  1551. /* VGPR */
  1552. /* write the register state for the compute dispatch */
  1553. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1554. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1555. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1556. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1557. }
  1558. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1559. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1560. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1561. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1562. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1563. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1564. /* write dispatch packet */
  1565. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1566. ib.ptr[ib.length_dw++] = 8; /* x */
  1567. ib.ptr[ib.length_dw++] = 1; /* y */
  1568. ib.ptr[ib.length_dw++] = 1; /* z */
  1569. ib.ptr[ib.length_dw++] =
  1570. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1571. /* write CS partial flush packet */
  1572. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1573. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1574. /* SGPR1 */
  1575. /* write the register state for the compute dispatch */
  1576. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1577. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1578. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1579. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1580. }
  1581. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1582. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1583. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1584. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1585. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1586. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1587. /* write dispatch packet */
  1588. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1589. ib.ptr[ib.length_dw++] = 8; /* x */
  1590. ib.ptr[ib.length_dw++] = 1; /* y */
  1591. ib.ptr[ib.length_dw++] = 1; /* z */
  1592. ib.ptr[ib.length_dw++] =
  1593. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1594. /* write CS partial flush packet */
  1595. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1596. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1597. /* SGPR2 */
  1598. /* write the register state for the compute dispatch */
  1599. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1600. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1601. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1602. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1603. }
  1604. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1605. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1606. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1607. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1608. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1609. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1610. /* write dispatch packet */
  1611. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1612. ib.ptr[ib.length_dw++] = 8; /* x */
  1613. ib.ptr[ib.length_dw++] = 1; /* y */
  1614. ib.ptr[ib.length_dw++] = 1; /* z */
  1615. ib.ptr[ib.length_dw++] =
  1616. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1617. /* write CS partial flush packet */
  1618. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1619. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1620. /* shedule the ib on the ring */
  1621. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1622. if (r) {
  1623. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1624. goto fail;
  1625. }
  1626. /* wait for the GPU to finish processing the IB */
  1627. r = dma_fence_wait(f, false);
  1628. if (r) {
  1629. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1630. goto fail;
  1631. }
  1632. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1633. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1634. WREG32(mmGB_EDC_MODE, tmp);
  1635. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1636. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1637. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1638. /* read back registers to clear the counters */
  1639. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1640. RREG32(sec_ded_counter_registers[i]);
  1641. fail:
  1642. amdgpu_ib_free(adev, &ib, NULL);
  1643. dma_fence_put(f);
  1644. return r;
  1645. }
  1646. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1647. {
  1648. u32 gb_addr_config;
  1649. u32 mc_shared_chmap, mc_arb_ramcfg;
  1650. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1651. u32 tmp;
  1652. int ret;
  1653. switch (adev->asic_type) {
  1654. case CHIP_TOPAZ:
  1655. adev->gfx.config.max_shader_engines = 1;
  1656. adev->gfx.config.max_tile_pipes = 2;
  1657. adev->gfx.config.max_cu_per_sh = 6;
  1658. adev->gfx.config.max_sh_per_se = 1;
  1659. adev->gfx.config.max_backends_per_se = 2;
  1660. adev->gfx.config.max_texture_channel_caches = 2;
  1661. adev->gfx.config.max_gprs = 256;
  1662. adev->gfx.config.max_gs_threads = 32;
  1663. adev->gfx.config.max_hw_contexts = 8;
  1664. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1665. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1666. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1667. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1668. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1669. break;
  1670. case CHIP_FIJI:
  1671. adev->gfx.config.max_shader_engines = 4;
  1672. adev->gfx.config.max_tile_pipes = 16;
  1673. adev->gfx.config.max_cu_per_sh = 16;
  1674. adev->gfx.config.max_sh_per_se = 1;
  1675. adev->gfx.config.max_backends_per_se = 4;
  1676. adev->gfx.config.max_texture_channel_caches = 16;
  1677. adev->gfx.config.max_gprs = 256;
  1678. adev->gfx.config.max_gs_threads = 32;
  1679. adev->gfx.config.max_hw_contexts = 8;
  1680. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1681. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1682. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1683. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1684. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1685. break;
  1686. case CHIP_POLARIS11:
  1687. case CHIP_POLARIS12:
  1688. ret = amdgpu_atombios_get_gfx_info(adev);
  1689. if (ret)
  1690. return ret;
  1691. adev->gfx.config.max_gprs = 256;
  1692. adev->gfx.config.max_gs_threads = 32;
  1693. adev->gfx.config.max_hw_contexts = 8;
  1694. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1695. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1696. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1697. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1698. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1699. break;
  1700. case CHIP_POLARIS10:
  1701. ret = amdgpu_atombios_get_gfx_info(adev);
  1702. if (ret)
  1703. return ret;
  1704. adev->gfx.config.max_gprs = 256;
  1705. adev->gfx.config.max_gs_threads = 32;
  1706. adev->gfx.config.max_hw_contexts = 8;
  1707. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1708. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1709. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1710. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1711. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1712. break;
  1713. case CHIP_TONGA:
  1714. adev->gfx.config.max_shader_engines = 4;
  1715. adev->gfx.config.max_tile_pipes = 8;
  1716. adev->gfx.config.max_cu_per_sh = 8;
  1717. adev->gfx.config.max_sh_per_se = 1;
  1718. adev->gfx.config.max_backends_per_se = 2;
  1719. adev->gfx.config.max_texture_channel_caches = 8;
  1720. adev->gfx.config.max_gprs = 256;
  1721. adev->gfx.config.max_gs_threads = 32;
  1722. adev->gfx.config.max_hw_contexts = 8;
  1723. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1724. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1725. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1726. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1727. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1728. break;
  1729. case CHIP_CARRIZO:
  1730. adev->gfx.config.max_shader_engines = 1;
  1731. adev->gfx.config.max_tile_pipes = 2;
  1732. adev->gfx.config.max_sh_per_se = 1;
  1733. adev->gfx.config.max_backends_per_se = 2;
  1734. switch (adev->pdev->revision) {
  1735. case 0xc4:
  1736. case 0x84:
  1737. case 0xc8:
  1738. case 0xcc:
  1739. case 0xe1:
  1740. case 0xe3:
  1741. /* B10 */
  1742. adev->gfx.config.max_cu_per_sh = 8;
  1743. break;
  1744. case 0xc5:
  1745. case 0x81:
  1746. case 0x85:
  1747. case 0xc9:
  1748. case 0xcd:
  1749. case 0xe2:
  1750. case 0xe4:
  1751. /* B8 */
  1752. adev->gfx.config.max_cu_per_sh = 6;
  1753. break;
  1754. case 0xc6:
  1755. case 0xca:
  1756. case 0xce:
  1757. case 0x88:
  1758. /* B6 */
  1759. adev->gfx.config.max_cu_per_sh = 6;
  1760. break;
  1761. case 0xc7:
  1762. case 0x87:
  1763. case 0xcb:
  1764. case 0xe5:
  1765. case 0x89:
  1766. default:
  1767. /* B4 */
  1768. adev->gfx.config.max_cu_per_sh = 4;
  1769. break;
  1770. }
  1771. adev->gfx.config.max_texture_channel_caches = 2;
  1772. adev->gfx.config.max_gprs = 256;
  1773. adev->gfx.config.max_gs_threads = 32;
  1774. adev->gfx.config.max_hw_contexts = 8;
  1775. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1776. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1777. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1778. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1779. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1780. break;
  1781. case CHIP_STONEY:
  1782. adev->gfx.config.max_shader_engines = 1;
  1783. adev->gfx.config.max_tile_pipes = 2;
  1784. adev->gfx.config.max_sh_per_se = 1;
  1785. adev->gfx.config.max_backends_per_se = 1;
  1786. switch (adev->pdev->revision) {
  1787. case 0xc0:
  1788. case 0xc1:
  1789. case 0xc2:
  1790. case 0xc4:
  1791. case 0xc8:
  1792. case 0xc9:
  1793. adev->gfx.config.max_cu_per_sh = 3;
  1794. break;
  1795. case 0xd0:
  1796. case 0xd1:
  1797. case 0xd2:
  1798. default:
  1799. adev->gfx.config.max_cu_per_sh = 2;
  1800. break;
  1801. }
  1802. adev->gfx.config.max_texture_channel_caches = 2;
  1803. adev->gfx.config.max_gprs = 256;
  1804. adev->gfx.config.max_gs_threads = 16;
  1805. adev->gfx.config.max_hw_contexts = 8;
  1806. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1807. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1808. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1809. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1810. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1811. break;
  1812. default:
  1813. adev->gfx.config.max_shader_engines = 2;
  1814. adev->gfx.config.max_tile_pipes = 4;
  1815. adev->gfx.config.max_cu_per_sh = 2;
  1816. adev->gfx.config.max_sh_per_se = 1;
  1817. adev->gfx.config.max_backends_per_se = 2;
  1818. adev->gfx.config.max_texture_channel_caches = 4;
  1819. adev->gfx.config.max_gprs = 256;
  1820. adev->gfx.config.max_gs_threads = 32;
  1821. adev->gfx.config.max_hw_contexts = 8;
  1822. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1823. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1824. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1825. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1826. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1827. break;
  1828. }
  1829. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1830. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1831. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1832. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1833. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1834. if (adev->flags & AMD_IS_APU) {
  1835. /* Get memory bank mapping mode. */
  1836. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1837. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1838. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1839. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1840. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1841. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1842. /* Validate settings in case only one DIMM installed. */
  1843. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1844. dimm00_addr_map = 0;
  1845. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1846. dimm01_addr_map = 0;
  1847. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1848. dimm10_addr_map = 0;
  1849. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1850. dimm11_addr_map = 0;
  1851. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1852. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1853. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1854. adev->gfx.config.mem_row_size_in_kb = 2;
  1855. else
  1856. adev->gfx.config.mem_row_size_in_kb = 1;
  1857. } else {
  1858. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1859. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1860. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1861. adev->gfx.config.mem_row_size_in_kb = 4;
  1862. }
  1863. adev->gfx.config.shader_engine_tile_size = 32;
  1864. adev->gfx.config.num_gpus = 1;
  1865. adev->gfx.config.multi_gpu_tile_size = 64;
  1866. /* fix up row size */
  1867. switch (adev->gfx.config.mem_row_size_in_kb) {
  1868. case 1:
  1869. default:
  1870. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1871. break;
  1872. case 2:
  1873. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1874. break;
  1875. case 4:
  1876. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1877. break;
  1878. }
  1879. adev->gfx.config.gb_addr_config = gb_addr_config;
  1880. return 0;
  1881. }
  1882. static int gfx_v8_0_sw_init(void *handle)
  1883. {
  1884. int i, r;
  1885. struct amdgpu_ring *ring;
  1886. struct amdgpu_kiq *kiq;
  1887. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1888. /* KIQ event */
  1889. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 178, &adev->gfx.kiq.irq);
  1890. if (r)
  1891. return r;
  1892. /* EOP Event */
  1893. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  1894. if (r)
  1895. return r;
  1896. /* Privileged reg */
  1897. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184,
  1898. &adev->gfx.priv_reg_irq);
  1899. if (r)
  1900. return r;
  1901. /* Privileged inst */
  1902. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185,
  1903. &adev->gfx.priv_inst_irq);
  1904. if (r)
  1905. return r;
  1906. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1907. gfx_v8_0_scratch_init(adev);
  1908. r = gfx_v8_0_init_microcode(adev);
  1909. if (r) {
  1910. DRM_ERROR("Failed to load gfx firmware!\n");
  1911. return r;
  1912. }
  1913. r = gfx_v8_0_rlc_init(adev);
  1914. if (r) {
  1915. DRM_ERROR("Failed to init rlc BOs!\n");
  1916. return r;
  1917. }
  1918. r = gfx_v8_0_mec_init(adev);
  1919. if (r) {
  1920. DRM_ERROR("Failed to init MEC BOs!\n");
  1921. return r;
  1922. }
  1923. /* set up the gfx ring */
  1924. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1925. ring = &adev->gfx.gfx_ring[i];
  1926. ring->ring_obj = NULL;
  1927. sprintf(ring->name, "gfx");
  1928. /* no gfx doorbells on iceland */
  1929. if (adev->asic_type != CHIP_TOPAZ) {
  1930. ring->use_doorbell = true;
  1931. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1932. }
  1933. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1934. AMDGPU_CP_IRQ_GFX_EOP);
  1935. if (r)
  1936. return r;
  1937. }
  1938. /* set up the compute queues */
  1939. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1940. unsigned irq_type;
  1941. /* max 32 queues per MEC */
  1942. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1943. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1944. break;
  1945. }
  1946. ring = &adev->gfx.compute_ring[i];
  1947. ring->ring_obj = NULL;
  1948. ring->use_doorbell = true;
  1949. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1950. ring->me = 1; /* first MEC */
  1951. ring->pipe = i / 8;
  1952. ring->queue = i % 8;
  1953. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1954. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1955. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1956. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1957. irq_type);
  1958. if (r)
  1959. return r;
  1960. }
  1961. if (amdgpu_sriov_vf(adev)) {
  1962. r = gfx_v8_0_kiq_init(adev);
  1963. if (r) {
  1964. DRM_ERROR("Failed to init KIQ BOs!\n");
  1965. return r;
  1966. }
  1967. kiq = &adev->gfx.kiq;
  1968. r = gfx_v8_0_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1969. if (r)
  1970. return r;
  1971. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1972. r = gfx_v8_0_compute_mqd_soft_init(adev);
  1973. if (r)
  1974. return r;
  1975. }
  1976. /* reserve GDS, GWS and OA resource for gfx */
  1977. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1978. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1979. &adev->gds.gds_gfx_bo, NULL, NULL);
  1980. if (r)
  1981. return r;
  1982. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1983. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1984. &adev->gds.gws_gfx_bo, NULL, NULL);
  1985. if (r)
  1986. return r;
  1987. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1988. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1989. &adev->gds.oa_gfx_bo, NULL, NULL);
  1990. if (r)
  1991. return r;
  1992. adev->gfx.ce_ram_size = 0x8000;
  1993. r = gfx_v8_0_gpu_early_init(adev);
  1994. if (r)
  1995. return r;
  1996. return 0;
  1997. }
  1998. static int gfx_v8_0_sw_fini(void *handle)
  1999. {
  2000. int i;
  2001. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2002. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  2003. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  2004. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  2005. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2006. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  2007. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2008. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  2009. if (amdgpu_sriov_vf(adev)) {
  2010. gfx_v8_0_compute_mqd_soft_fini(adev);
  2011. gfx_v8_0_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  2012. gfx_v8_0_kiq_fini(adev);
  2013. }
  2014. gfx_v8_0_mec_fini(adev);
  2015. gfx_v8_0_rlc_fini(adev);
  2016. gfx_v8_0_free_microcode(adev);
  2017. return 0;
  2018. }
  2019. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  2020. {
  2021. uint32_t *modearray, *mod2array;
  2022. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  2023. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  2024. u32 reg_offset;
  2025. modearray = adev->gfx.config.tile_mode_array;
  2026. mod2array = adev->gfx.config.macrotile_mode_array;
  2027. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2028. modearray[reg_offset] = 0;
  2029. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2030. mod2array[reg_offset] = 0;
  2031. switch (adev->asic_type) {
  2032. case CHIP_TOPAZ:
  2033. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2034. PIPE_CONFIG(ADDR_SURF_P2) |
  2035. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2036. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2037. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2038. PIPE_CONFIG(ADDR_SURF_P2) |
  2039. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2040. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2041. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2042. PIPE_CONFIG(ADDR_SURF_P2) |
  2043. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2044. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2045. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2046. PIPE_CONFIG(ADDR_SURF_P2) |
  2047. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2048. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2049. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2050. PIPE_CONFIG(ADDR_SURF_P2) |
  2051. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2052. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2053. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2054. PIPE_CONFIG(ADDR_SURF_P2) |
  2055. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2056. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2057. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2058. PIPE_CONFIG(ADDR_SURF_P2) |
  2059. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2060. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2061. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2062. PIPE_CONFIG(ADDR_SURF_P2));
  2063. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2064. PIPE_CONFIG(ADDR_SURF_P2) |
  2065. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2066. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2067. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2068. PIPE_CONFIG(ADDR_SURF_P2) |
  2069. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2070. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2071. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2072. PIPE_CONFIG(ADDR_SURF_P2) |
  2073. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2074. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2075. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2076. PIPE_CONFIG(ADDR_SURF_P2) |
  2077. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2078. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2079. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2080. PIPE_CONFIG(ADDR_SURF_P2) |
  2081. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2082. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2083. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2084. PIPE_CONFIG(ADDR_SURF_P2) |
  2085. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2086. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2087. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2088. PIPE_CONFIG(ADDR_SURF_P2) |
  2089. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2090. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2091. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2092. PIPE_CONFIG(ADDR_SURF_P2) |
  2093. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2094. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2095. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2096. PIPE_CONFIG(ADDR_SURF_P2) |
  2097. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2098. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2099. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2100. PIPE_CONFIG(ADDR_SURF_P2) |
  2101. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2102. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2103. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2104. PIPE_CONFIG(ADDR_SURF_P2) |
  2105. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2106. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2107. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2108. PIPE_CONFIG(ADDR_SURF_P2) |
  2109. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2110. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2111. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2112. PIPE_CONFIG(ADDR_SURF_P2) |
  2113. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2114. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2115. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2116. PIPE_CONFIG(ADDR_SURF_P2) |
  2117. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2118. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2119. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2120. PIPE_CONFIG(ADDR_SURF_P2) |
  2121. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2122. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2123. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2124. PIPE_CONFIG(ADDR_SURF_P2) |
  2125. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2126. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2127. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2128. PIPE_CONFIG(ADDR_SURF_P2) |
  2129. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2130. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2131. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2132. PIPE_CONFIG(ADDR_SURF_P2) |
  2133. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2134. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2135. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2136. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2137. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2138. NUM_BANKS(ADDR_SURF_8_BANK));
  2139. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2140. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2141. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2142. NUM_BANKS(ADDR_SURF_8_BANK));
  2143. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2144. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2145. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2146. NUM_BANKS(ADDR_SURF_8_BANK));
  2147. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2148. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2149. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2150. NUM_BANKS(ADDR_SURF_8_BANK));
  2151. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2152. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2153. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2154. NUM_BANKS(ADDR_SURF_8_BANK));
  2155. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2156. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2157. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2158. NUM_BANKS(ADDR_SURF_8_BANK));
  2159. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2160. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2161. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2162. NUM_BANKS(ADDR_SURF_8_BANK));
  2163. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2164. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2165. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2166. NUM_BANKS(ADDR_SURF_16_BANK));
  2167. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2168. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2169. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2170. NUM_BANKS(ADDR_SURF_16_BANK));
  2171. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2172. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2173. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2174. NUM_BANKS(ADDR_SURF_16_BANK));
  2175. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2176. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2177. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2178. NUM_BANKS(ADDR_SURF_16_BANK));
  2179. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2180. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2181. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2182. NUM_BANKS(ADDR_SURF_16_BANK));
  2183. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2184. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2185. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2186. NUM_BANKS(ADDR_SURF_16_BANK));
  2187. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2188. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2189. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2190. NUM_BANKS(ADDR_SURF_8_BANK));
  2191. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2192. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2193. reg_offset != 23)
  2194. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2195. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2196. if (reg_offset != 7)
  2197. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2198. break;
  2199. case CHIP_FIJI:
  2200. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2201. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2202. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2203. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2204. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2205. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2206. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2207. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2208. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2209. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2210. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2211. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2212. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2213. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2214. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2215. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2216. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2217. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2218. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2219. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2220. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2221. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2222. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2223. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2224. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2225. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2226. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2227. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2228. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2229. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2230. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2231. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2232. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2233. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2234. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2235. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2236. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2237. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2238. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2239. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2240. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2241. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2242. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2243. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2244. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2245. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2246. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2247. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2248. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2249. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2250. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2251. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2252. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2253. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2254. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2255. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2256. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2257. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2258. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2259. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2260. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2261. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2262. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2263. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2264. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2265. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2266. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2267. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2268. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2269. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2270. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2271. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2272. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2273. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2274. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2275. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2276. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2277. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2278. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2279. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2280. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2281. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2282. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2283. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2284. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2285. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2286. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2287. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2288. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2289. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2290. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2291. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2292. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2293. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2294. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2295. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2296. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2297. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2298. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2299. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2300. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2301. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2302. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2303. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2304. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2305. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2306. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2307. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2308. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2309. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2310. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2311. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2312. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2313. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2314. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2315. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2316. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2317. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2318. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2319. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2320. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2321. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2322. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2323. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2324. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2325. NUM_BANKS(ADDR_SURF_8_BANK));
  2326. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2327. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2328. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2329. NUM_BANKS(ADDR_SURF_8_BANK));
  2330. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2331. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2332. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2333. NUM_BANKS(ADDR_SURF_8_BANK));
  2334. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2335. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2336. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2337. NUM_BANKS(ADDR_SURF_8_BANK));
  2338. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2339. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2340. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2341. NUM_BANKS(ADDR_SURF_8_BANK));
  2342. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2343. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2344. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2345. NUM_BANKS(ADDR_SURF_8_BANK));
  2346. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2347. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2348. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2349. NUM_BANKS(ADDR_SURF_8_BANK));
  2350. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2351. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2352. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2353. NUM_BANKS(ADDR_SURF_8_BANK));
  2354. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2355. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2356. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2357. NUM_BANKS(ADDR_SURF_8_BANK));
  2358. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2359. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2360. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2361. NUM_BANKS(ADDR_SURF_8_BANK));
  2362. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2363. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2364. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2365. NUM_BANKS(ADDR_SURF_8_BANK));
  2366. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2367. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2368. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2369. NUM_BANKS(ADDR_SURF_8_BANK));
  2370. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2371. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2372. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2373. NUM_BANKS(ADDR_SURF_8_BANK));
  2374. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2375. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2376. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2377. NUM_BANKS(ADDR_SURF_4_BANK));
  2378. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2379. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2380. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2381. if (reg_offset != 7)
  2382. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2383. break;
  2384. case CHIP_TONGA:
  2385. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2386. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2387. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2388. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2389. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2390. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2391. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2392. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2393. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2394. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2395. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2396. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2397. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2398. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2399. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2400. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2401. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2402. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2403. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2404. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2405. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2406. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2407. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2408. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2409. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2410. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2411. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2412. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2413. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2414. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2415. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2416. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2417. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2418. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2419. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2420. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2421. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2422. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2423. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2424. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2425. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2426. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2427. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2428. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2429. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2430. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2431. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2432. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2433. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2434. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2435. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2436. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2437. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2438. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2439. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2440. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2441. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2442. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2443. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2444. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2445. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2446. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2447. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2448. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2449. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2450. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2451. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2452. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2453. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2454. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2455. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2456. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2457. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2458. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2459. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2460. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2461. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2462. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2463. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2464. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2465. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2466. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2467. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2468. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2469. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2470. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2471. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2472. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2473. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2474. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2475. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2476. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2477. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2478. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2479. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2480. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2481. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2482. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2483. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2484. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2485. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2486. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2487. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2488. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2489. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2490. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2491. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2492. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2493. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2494. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2495. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2496. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2497. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2498. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2499. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2500. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2501. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2502. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2503. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2504. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2505. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2506. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2507. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2508. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2509. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2510. NUM_BANKS(ADDR_SURF_16_BANK));
  2511. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2512. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2513. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2514. NUM_BANKS(ADDR_SURF_16_BANK));
  2515. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2516. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2517. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2518. NUM_BANKS(ADDR_SURF_16_BANK));
  2519. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2520. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2521. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2522. NUM_BANKS(ADDR_SURF_16_BANK));
  2523. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2524. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2525. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2526. NUM_BANKS(ADDR_SURF_16_BANK));
  2527. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2528. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2529. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2530. NUM_BANKS(ADDR_SURF_16_BANK));
  2531. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2532. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2533. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2534. NUM_BANKS(ADDR_SURF_16_BANK));
  2535. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2536. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2537. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2538. NUM_BANKS(ADDR_SURF_16_BANK));
  2539. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2540. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2541. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2542. NUM_BANKS(ADDR_SURF_16_BANK));
  2543. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2544. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2545. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2546. NUM_BANKS(ADDR_SURF_16_BANK));
  2547. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2548. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2549. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2550. NUM_BANKS(ADDR_SURF_16_BANK));
  2551. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2552. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2553. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2554. NUM_BANKS(ADDR_SURF_8_BANK));
  2555. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2556. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2557. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2558. NUM_BANKS(ADDR_SURF_4_BANK));
  2559. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2560. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2561. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2562. NUM_BANKS(ADDR_SURF_4_BANK));
  2563. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2564. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2565. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2566. if (reg_offset != 7)
  2567. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2568. break;
  2569. case CHIP_POLARIS11:
  2570. case CHIP_POLARIS12:
  2571. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2572. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2573. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2574. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2575. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2576. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2577. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2578. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2579. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2580. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2581. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2582. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2583. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2584. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2585. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2586. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2587. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2588. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2589. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2590. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2591. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2592. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2593. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2594. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2595. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2596. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2597. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2598. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2599. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2600. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2601. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2602. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2603. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2604. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2605. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2606. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2607. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2608. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2609. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2610. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2611. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2612. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2613. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2614. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2615. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2616. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2617. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2618. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2619. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2620. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2621. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2622. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2623. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2624. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2625. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2626. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2627. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2628. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2629. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2630. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2631. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2632. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2633. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2634. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2635. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2636. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2637. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2638. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2639. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2640. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2641. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2642. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2643. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2644. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2645. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2646. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2647. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2648. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2649. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2650. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2651. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2652. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2653. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2654. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2655. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2656. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2657. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2658. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2659. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2660. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2661. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2662. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2663. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2664. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2665. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2666. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2667. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2668. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2669. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2670. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2671. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2672. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2673. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2674. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2675. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2676. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2677. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2678. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2679. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2680. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2681. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2682. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2683. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2684. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2685. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2686. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2687. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2688. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2689. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2690. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2691. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2692. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2693. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2694. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2695. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2696. NUM_BANKS(ADDR_SURF_16_BANK));
  2697. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2698. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2699. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2700. NUM_BANKS(ADDR_SURF_16_BANK));
  2701. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2702. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2703. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2704. NUM_BANKS(ADDR_SURF_16_BANK));
  2705. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2706. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2707. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2708. NUM_BANKS(ADDR_SURF_16_BANK));
  2709. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2710. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2711. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2712. NUM_BANKS(ADDR_SURF_16_BANK));
  2713. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2714. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2715. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2716. NUM_BANKS(ADDR_SURF_16_BANK));
  2717. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2718. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2719. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2720. NUM_BANKS(ADDR_SURF_16_BANK));
  2721. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2722. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2723. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2724. NUM_BANKS(ADDR_SURF_16_BANK));
  2725. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2726. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2727. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2728. NUM_BANKS(ADDR_SURF_16_BANK));
  2729. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2730. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2731. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2732. NUM_BANKS(ADDR_SURF_16_BANK));
  2733. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2734. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2735. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2736. NUM_BANKS(ADDR_SURF_16_BANK));
  2737. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2738. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2739. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2740. NUM_BANKS(ADDR_SURF_16_BANK));
  2741. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2742. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2743. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2744. NUM_BANKS(ADDR_SURF_8_BANK));
  2745. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2746. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2747. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2748. NUM_BANKS(ADDR_SURF_4_BANK));
  2749. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2750. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2751. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2752. if (reg_offset != 7)
  2753. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2754. break;
  2755. case CHIP_POLARIS10:
  2756. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2757. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2758. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2759. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2760. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2761. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2762. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2763. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2764. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2765. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2766. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2767. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2768. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2769. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2770. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2771. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2772. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2773. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2774. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2775. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2776. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2777. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2778. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2779. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2780. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2781. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2782. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2783. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2784. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2785. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2786. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2787. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2788. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2789. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2790. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2791. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2792. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2793. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2794. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2795. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2796. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2797. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2798. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2799. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2800. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2801. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2802. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2803. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2804. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2805. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2806. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2807. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2808. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2809. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2810. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2811. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2812. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2813. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2814. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2815. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2816. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2817. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2818. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2819. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2820. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2821. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2822. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2823. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2824. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2825. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2826. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2827. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2828. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2829. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2830. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2831. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2832. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2833. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2834. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2835. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2836. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2837. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2838. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2839. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2840. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2841. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2842. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2843. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2844. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2845. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2846. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2847. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2848. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2849. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2850. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2851. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2852. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2853. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2854. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2855. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2856. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2857. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2858. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2859. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2860. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2861. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2862. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2863. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2864. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2865. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2866. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2867. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2868. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2869. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2870. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2871. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2872. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2873. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2874. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2875. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2876. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2877. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2878. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2879. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2880. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2881. NUM_BANKS(ADDR_SURF_16_BANK));
  2882. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2883. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2884. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2885. NUM_BANKS(ADDR_SURF_16_BANK));
  2886. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2887. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2888. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2889. NUM_BANKS(ADDR_SURF_16_BANK));
  2890. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2891. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2892. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2893. NUM_BANKS(ADDR_SURF_16_BANK));
  2894. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2895. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2896. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2897. NUM_BANKS(ADDR_SURF_16_BANK));
  2898. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2899. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2900. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2901. NUM_BANKS(ADDR_SURF_16_BANK));
  2902. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2903. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2904. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2905. NUM_BANKS(ADDR_SURF_16_BANK));
  2906. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2907. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2908. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2909. NUM_BANKS(ADDR_SURF_16_BANK));
  2910. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2911. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2912. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2913. NUM_BANKS(ADDR_SURF_16_BANK));
  2914. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2915. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2916. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2917. NUM_BANKS(ADDR_SURF_16_BANK));
  2918. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2919. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2920. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2921. NUM_BANKS(ADDR_SURF_16_BANK));
  2922. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2923. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2924. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2925. NUM_BANKS(ADDR_SURF_8_BANK));
  2926. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2927. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2928. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2929. NUM_BANKS(ADDR_SURF_4_BANK));
  2930. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2931. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2932. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2933. NUM_BANKS(ADDR_SURF_4_BANK));
  2934. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2935. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2936. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2937. if (reg_offset != 7)
  2938. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2939. break;
  2940. case CHIP_STONEY:
  2941. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2942. PIPE_CONFIG(ADDR_SURF_P2) |
  2943. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2944. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2945. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2946. PIPE_CONFIG(ADDR_SURF_P2) |
  2947. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2948. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2949. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2950. PIPE_CONFIG(ADDR_SURF_P2) |
  2951. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2952. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2953. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2954. PIPE_CONFIG(ADDR_SURF_P2) |
  2955. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2956. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2957. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2958. PIPE_CONFIG(ADDR_SURF_P2) |
  2959. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2960. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2961. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2962. PIPE_CONFIG(ADDR_SURF_P2) |
  2963. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2964. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2965. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2966. PIPE_CONFIG(ADDR_SURF_P2) |
  2967. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2968. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2969. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2970. PIPE_CONFIG(ADDR_SURF_P2));
  2971. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2972. PIPE_CONFIG(ADDR_SURF_P2) |
  2973. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2974. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2975. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2976. PIPE_CONFIG(ADDR_SURF_P2) |
  2977. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2978. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2979. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2980. PIPE_CONFIG(ADDR_SURF_P2) |
  2981. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2982. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2983. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2984. PIPE_CONFIG(ADDR_SURF_P2) |
  2985. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2986. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2987. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2988. PIPE_CONFIG(ADDR_SURF_P2) |
  2989. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2990. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2991. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2992. PIPE_CONFIG(ADDR_SURF_P2) |
  2993. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2994. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2995. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2996. PIPE_CONFIG(ADDR_SURF_P2) |
  2997. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2998. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2999. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3000. PIPE_CONFIG(ADDR_SURF_P2) |
  3001. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3002. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3003. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3004. PIPE_CONFIG(ADDR_SURF_P2) |
  3005. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3006. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3007. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3008. PIPE_CONFIG(ADDR_SURF_P2) |
  3009. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3010. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3011. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3012. PIPE_CONFIG(ADDR_SURF_P2) |
  3013. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3014. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3015. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3016. PIPE_CONFIG(ADDR_SURF_P2) |
  3017. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3018. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3019. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3020. PIPE_CONFIG(ADDR_SURF_P2) |
  3021. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3022. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3023. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3024. PIPE_CONFIG(ADDR_SURF_P2) |
  3025. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3026. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3027. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3028. PIPE_CONFIG(ADDR_SURF_P2) |
  3029. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3030. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3031. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3032. PIPE_CONFIG(ADDR_SURF_P2) |
  3033. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3034. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3035. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3036. PIPE_CONFIG(ADDR_SURF_P2) |
  3037. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3038. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3039. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3040. PIPE_CONFIG(ADDR_SURF_P2) |
  3041. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3042. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3043. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3044. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3045. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3046. NUM_BANKS(ADDR_SURF_8_BANK));
  3047. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3048. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3049. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3050. NUM_BANKS(ADDR_SURF_8_BANK));
  3051. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3052. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3053. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3054. NUM_BANKS(ADDR_SURF_8_BANK));
  3055. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3056. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3057. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3058. NUM_BANKS(ADDR_SURF_8_BANK));
  3059. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3060. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3061. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3062. NUM_BANKS(ADDR_SURF_8_BANK));
  3063. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3064. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3065. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3066. NUM_BANKS(ADDR_SURF_8_BANK));
  3067. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3068. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3069. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3070. NUM_BANKS(ADDR_SURF_8_BANK));
  3071. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3072. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3073. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3074. NUM_BANKS(ADDR_SURF_16_BANK));
  3075. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3076. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3077. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3078. NUM_BANKS(ADDR_SURF_16_BANK));
  3079. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3080. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3081. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3082. NUM_BANKS(ADDR_SURF_16_BANK));
  3083. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3084. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3085. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3086. NUM_BANKS(ADDR_SURF_16_BANK));
  3087. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3088. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3089. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3090. NUM_BANKS(ADDR_SURF_16_BANK));
  3091. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3092. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3093. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3094. NUM_BANKS(ADDR_SURF_16_BANK));
  3095. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3096. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3097. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3098. NUM_BANKS(ADDR_SURF_8_BANK));
  3099. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3100. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3101. reg_offset != 23)
  3102. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3103. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3104. if (reg_offset != 7)
  3105. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3106. break;
  3107. default:
  3108. dev_warn(adev->dev,
  3109. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3110. adev->asic_type);
  3111. case CHIP_CARRIZO:
  3112. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3113. PIPE_CONFIG(ADDR_SURF_P2) |
  3114. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3115. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3116. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3117. PIPE_CONFIG(ADDR_SURF_P2) |
  3118. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3119. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3120. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3121. PIPE_CONFIG(ADDR_SURF_P2) |
  3122. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3123. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3124. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3125. PIPE_CONFIG(ADDR_SURF_P2) |
  3126. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3127. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3128. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3129. PIPE_CONFIG(ADDR_SURF_P2) |
  3130. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3131. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3132. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3133. PIPE_CONFIG(ADDR_SURF_P2) |
  3134. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3135. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3136. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3137. PIPE_CONFIG(ADDR_SURF_P2) |
  3138. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3139. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3140. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3141. PIPE_CONFIG(ADDR_SURF_P2));
  3142. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3143. PIPE_CONFIG(ADDR_SURF_P2) |
  3144. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3145. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3146. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3147. PIPE_CONFIG(ADDR_SURF_P2) |
  3148. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3149. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3150. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3151. PIPE_CONFIG(ADDR_SURF_P2) |
  3152. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3153. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3154. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3155. PIPE_CONFIG(ADDR_SURF_P2) |
  3156. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3157. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3158. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3159. PIPE_CONFIG(ADDR_SURF_P2) |
  3160. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3161. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3162. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3163. PIPE_CONFIG(ADDR_SURF_P2) |
  3164. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3165. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3166. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3167. PIPE_CONFIG(ADDR_SURF_P2) |
  3168. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3169. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3170. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3171. PIPE_CONFIG(ADDR_SURF_P2) |
  3172. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3173. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3174. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3175. PIPE_CONFIG(ADDR_SURF_P2) |
  3176. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3177. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3178. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3179. PIPE_CONFIG(ADDR_SURF_P2) |
  3180. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3181. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3182. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3183. PIPE_CONFIG(ADDR_SURF_P2) |
  3184. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3185. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3186. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3187. PIPE_CONFIG(ADDR_SURF_P2) |
  3188. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3189. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3190. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3191. PIPE_CONFIG(ADDR_SURF_P2) |
  3192. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3193. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3194. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3195. PIPE_CONFIG(ADDR_SURF_P2) |
  3196. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3197. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3198. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3199. PIPE_CONFIG(ADDR_SURF_P2) |
  3200. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3201. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3202. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3203. PIPE_CONFIG(ADDR_SURF_P2) |
  3204. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3205. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3206. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3207. PIPE_CONFIG(ADDR_SURF_P2) |
  3208. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3209. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3210. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3211. PIPE_CONFIG(ADDR_SURF_P2) |
  3212. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3213. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3214. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3215. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3216. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3217. NUM_BANKS(ADDR_SURF_8_BANK));
  3218. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3219. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3220. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3221. NUM_BANKS(ADDR_SURF_8_BANK));
  3222. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3223. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3224. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3225. NUM_BANKS(ADDR_SURF_8_BANK));
  3226. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3227. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3228. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3229. NUM_BANKS(ADDR_SURF_8_BANK));
  3230. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3231. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3232. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3233. NUM_BANKS(ADDR_SURF_8_BANK));
  3234. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3235. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3236. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3237. NUM_BANKS(ADDR_SURF_8_BANK));
  3238. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3239. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3240. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3241. NUM_BANKS(ADDR_SURF_8_BANK));
  3242. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3243. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3244. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3245. NUM_BANKS(ADDR_SURF_16_BANK));
  3246. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3247. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3248. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3249. NUM_BANKS(ADDR_SURF_16_BANK));
  3250. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3251. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3252. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3253. NUM_BANKS(ADDR_SURF_16_BANK));
  3254. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3255. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3256. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3257. NUM_BANKS(ADDR_SURF_16_BANK));
  3258. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3259. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3260. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3261. NUM_BANKS(ADDR_SURF_16_BANK));
  3262. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3263. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3264. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3265. NUM_BANKS(ADDR_SURF_16_BANK));
  3266. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3267. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3268. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3269. NUM_BANKS(ADDR_SURF_8_BANK));
  3270. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3271. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3272. reg_offset != 23)
  3273. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3274. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3275. if (reg_offset != 7)
  3276. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3277. break;
  3278. }
  3279. }
  3280. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3281. u32 se_num, u32 sh_num, u32 instance)
  3282. {
  3283. u32 data;
  3284. if (instance == 0xffffffff)
  3285. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3286. else
  3287. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3288. if (se_num == 0xffffffff)
  3289. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3290. else
  3291. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3292. if (sh_num == 0xffffffff)
  3293. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3294. else
  3295. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3296. WREG32(mmGRBM_GFX_INDEX, data);
  3297. }
  3298. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  3299. {
  3300. return (u32)((1ULL << bit_width) - 1);
  3301. }
  3302. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3303. {
  3304. u32 data, mask;
  3305. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3306. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3307. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3308. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  3309. adev->gfx.config.max_sh_per_se);
  3310. return (~data) & mask;
  3311. }
  3312. static void
  3313. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3314. {
  3315. switch (adev->asic_type) {
  3316. case CHIP_FIJI:
  3317. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3318. RB_XSEL2(1) | PKR_MAP(2) |
  3319. PKR_XSEL(1) | PKR_YSEL(1) |
  3320. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3321. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3322. SE_PAIR_YSEL(2);
  3323. break;
  3324. case CHIP_TONGA:
  3325. case CHIP_POLARIS10:
  3326. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3327. SE_XSEL(1) | SE_YSEL(1);
  3328. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3329. SE_PAIR_YSEL(2);
  3330. break;
  3331. case CHIP_TOPAZ:
  3332. case CHIP_CARRIZO:
  3333. *rconf |= RB_MAP_PKR0(2);
  3334. *rconf1 |= 0x0;
  3335. break;
  3336. case CHIP_POLARIS11:
  3337. case CHIP_POLARIS12:
  3338. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3339. SE_XSEL(1) | SE_YSEL(1);
  3340. *rconf1 |= 0x0;
  3341. break;
  3342. case CHIP_STONEY:
  3343. *rconf |= 0x0;
  3344. *rconf1 |= 0x0;
  3345. break;
  3346. default:
  3347. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3348. break;
  3349. }
  3350. }
  3351. static void
  3352. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3353. u32 raster_config, u32 raster_config_1,
  3354. unsigned rb_mask, unsigned num_rb)
  3355. {
  3356. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3357. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3358. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3359. unsigned rb_per_se = num_rb / num_se;
  3360. unsigned se_mask[4];
  3361. unsigned se;
  3362. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3363. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3364. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3365. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3366. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3367. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3368. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3369. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3370. (!se_mask[2] && !se_mask[3]))) {
  3371. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3372. if (!se_mask[0] && !se_mask[1]) {
  3373. raster_config_1 |=
  3374. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3375. } else {
  3376. raster_config_1 |=
  3377. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3378. }
  3379. }
  3380. for (se = 0; se < num_se; se++) {
  3381. unsigned raster_config_se = raster_config;
  3382. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3383. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3384. int idx = (se / 2) * 2;
  3385. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3386. raster_config_se &= ~SE_MAP_MASK;
  3387. if (!se_mask[idx]) {
  3388. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3389. } else {
  3390. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3391. }
  3392. }
  3393. pkr0_mask &= rb_mask;
  3394. pkr1_mask &= rb_mask;
  3395. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3396. raster_config_se &= ~PKR_MAP_MASK;
  3397. if (!pkr0_mask) {
  3398. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3399. } else {
  3400. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3401. }
  3402. }
  3403. if (rb_per_se >= 2) {
  3404. unsigned rb0_mask = 1 << (se * rb_per_se);
  3405. unsigned rb1_mask = rb0_mask << 1;
  3406. rb0_mask &= rb_mask;
  3407. rb1_mask &= rb_mask;
  3408. if (!rb0_mask || !rb1_mask) {
  3409. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3410. if (!rb0_mask) {
  3411. raster_config_se |=
  3412. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3413. } else {
  3414. raster_config_se |=
  3415. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3416. }
  3417. }
  3418. if (rb_per_se > 2) {
  3419. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3420. rb1_mask = rb0_mask << 1;
  3421. rb0_mask &= rb_mask;
  3422. rb1_mask &= rb_mask;
  3423. if (!rb0_mask || !rb1_mask) {
  3424. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3425. if (!rb0_mask) {
  3426. raster_config_se |=
  3427. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3428. } else {
  3429. raster_config_se |=
  3430. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3431. }
  3432. }
  3433. }
  3434. }
  3435. /* GRBM_GFX_INDEX has a different offset on VI */
  3436. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3437. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3438. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3439. }
  3440. /* GRBM_GFX_INDEX has a different offset on VI */
  3441. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3442. }
  3443. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3444. {
  3445. int i, j;
  3446. u32 data;
  3447. u32 raster_config = 0, raster_config_1 = 0;
  3448. u32 active_rbs = 0;
  3449. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3450. adev->gfx.config.max_sh_per_se;
  3451. unsigned num_rb_pipes;
  3452. mutex_lock(&adev->grbm_idx_mutex);
  3453. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3454. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3455. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3456. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3457. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3458. rb_bitmap_width_per_sh);
  3459. }
  3460. }
  3461. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3462. adev->gfx.config.backend_enable_mask = active_rbs;
  3463. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3464. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3465. adev->gfx.config.max_shader_engines, 16);
  3466. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3467. if (!adev->gfx.config.backend_enable_mask ||
  3468. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3469. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3470. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3471. } else {
  3472. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3473. adev->gfx.config.backend_enable_mask,
  3474. num_rb_pipes);
  3475. }
  3476. /* cache the values for userspace */
  3477. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3478. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3479. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3480. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3481. RREG32(mmCC_RB_BACKEND_DISABLE);
  3482. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3483. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3484. adev->gfx.config.rb_config[i][j].raster_config =
  3485. RREG32(mmPA_SC_RASTER_CONFIG);
  3486. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3487. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3488. }
  3489. }
  3490. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3491. mutex_unlock(&adev->grbm_idx_mutex);
  3492. }
  3493. /**
  3494. * gfx_v8_0_init_compute_vmid - gart enable
  3495. *
  3496. * @rdev: amdgpu_device pointer
  3497. *
  3498. * Initialize compute vmid sh_mem registers
  3499. *
  3500. */
  3501. #define DEFAULT_SH_MEM_BASES (0x6000)
  3502. #define FIRST_COMPUTE_VMID (8)
  3503. #define LAST_COMPUTE_VMID (16)
  3504. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3505. {
  3506. int i;
  3507. uint32_t sh_mem_config;
  3508. uint32_t sh_mem_bases;
  3509. /*
  3510. * Configure apertures:
  3511. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3512. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3513. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3514. */
  3515. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3516. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3517. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3518. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3519. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3520. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3521. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3522. mutex_lock(&adev->srbm_mutex);
  3523. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3524. vi_srbm_select(adev, 0, 0, 0, i);
  3525. /* CP and shaders */
  3526. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3527. WREG32(mmSH_MEM_APE1_BASE, 1);
  3528. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3529. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3530. }
  3531. vi_srbm_select(adev, 0, 0, 0, 0);
  3532. mutex_unlock(&adev->srbm_mutex);
  3533. }
  3534. static void gfx_v8_0_config_init(struct amdgpu_device *adev)
  3535. {
  3536. switch (adev->asic_type) {
  3537. default:
  3538. adev->gfx.config.double_offchip_lds_buf = 1;
  3539. break;
  3540. case CHIP_CARRIZO:
  3541. case CHIP_STONEY:
  3542. adev->gfx.config.double_offchip_lds_buf = 0;
  3543. break;
  3544. }
  3545. }
  3546. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3547. {
  3548. u32 tmp, sh_static_mem_cfg;
  3549. int i;
  3550. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3551. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3552. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3553. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3554. gfx_v8_0_tiling_mode_table_init(adev);
  3555. gfx_v8_0_setup_rb(adev);
  3556. gfx_v8_0_get_cu_info(adev);
  3557. gfx_v8_0_config_init(adev);
  3558. /* XXX SH_MEM regs */
  3559. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3560. sh_static_mem_cfg = REG_SET_FIELD(0, SH_STATIC_MEM_CONFIG,
  3561. SWIZZLE_ENABLE, 1);
  3562. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3563. ELEMENT_SIZE, 1);
  3564. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3565. INDEX_STRIDE, 3);
  3566. mutex_lock(&adev->srbm_mutex);
  3567. for (i = 0; i < adev->vm_manager.num_ids; i++) {
  3568. vi_srbm_select(adev, 0, 0, 0, i);
  3569. /* CP and shaders */
  3570. if (i == 0) {
  3571. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3572. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3573. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3574. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3575. WREG32(mmSH_MEM_CONFIG, tmp);
  3576. WREG32(mmSH_MEM_BASES, 0);
  3577. } else {
  3578. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3579. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3580. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3581. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3582. WREG32(mmSH_MEM_CONFIG, tmp);
  3583. tmp = adev->mc.shared_aperture_start >> 48;
  3584. WREG32(mmSH_MEM_BASES, tmp);
  3585. }
  3586. WREG32(mmSH_MEM_APE1_BASE, 1);
  3587. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3588. WREG32(mmSH_STATIC_MEM_CONFIG, sh_static_mem_cfg);
  3589. }
  3590. vi_srbm_select(adev, 0, 0, 0, 0);
  3591. mutex_unlock(&adev->srbm_mutex);
  3592. gfx_v8_0_init_compute_vmid(adev);
  3593. mutex_lock(&adev->grbm_idx_mutex);
  3594. /*
  3595. * making sure that the following register writes will be broadcasted
  3596. * to all the shaders
  3597. */
  3598. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3599. WREG32(mmPA_SC_FIFO_SIZE,
  3600. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3601. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3602. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3603. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3604. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3605. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3606. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3607. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3608. tmp = RREG32(mmSPI_ARB_PRIORITY);
  3609. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  3610. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  3611. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  3612. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  3613. WREG32(mmSPI_ARB_PRIORITY, tmp);
  3614. mutex_unlock(&adev->grbm_idx_mutex);
  3615. }
  3616. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3617. {
  3618. u32 i, j, k;
  3619. u32 mask;
  3620. mutex_lock(&adev->grbm_idx_mutex);
  3621. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3622. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3623. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3624. for (k = 0; k < adev->usec_timeout; k++) {
  3625. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3626. break;
  3627. udelay(1);
  3628. }
  3629. }
  3630. }
  3631. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3632. mutex_unlock(&adev->grbm_idx_mutex);
  3633. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3634. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3635. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3636. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3637. for (k = 0; k < adev->usec_timeout; k++) {
  3638. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3639. break;
  3640. udelay(1);
  3641. }
  3642. }
  3643. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3644. bool enable)
  3645. {
  3646. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3647. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3648. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3649. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3650. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3651. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3652. }
  3653. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3654. {
  3655. /* csib */
  3656. WREG32(mmRLC_CSIB_ADDR_HI,
  3657. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3658. WREG32(mmRLC_CSIB_ADDR_LO,
  3659. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3660. WREG32(mmRLC_CSIB_LENGTH,
  3661. adev->gfx.rlc.clear_state_size);
  3662. }
  3663. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3664. int ind_offset,
  3665. int list_size,
  3666. int *unique_indices,
  3667. int *indices_count,
  3668. int max_indices,
  3669. int *ind_start_offsets,
  3670. int *offset_count,
  3671. int max_offset)
  3672. {
  3673. int indices;
  3674. bool new_entry = true;
  3675. for (; ind_offset < list_size; ind_offset++) {
  3676. if (new_entry) {
  3677. new_entry = false;
  3678. ind_start_offsets[*offset_count] = ind_offset;
  3679. *offset_count = *offset_count + 1;
  3680. BUG_ON(*offset_count >= max_offset);
  3681. }
  3682. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3683. new_entry = true;
  3684. continue;
  3685. }
  3686. ind_offset += 2;
  3687. /* look for the matching indice */
  3688. for (indices = 0;
  3689. indices < *indices_count;
  3690. indices++) {
  3691. if (unique_indices[indices] ==
  3692. register_list_format[ind_offset])
  3693. break;
  3694. }
  3695. if (indices >= *indices_count) {
  3696. unique_indices[*indices_count] =
  3697. register_list_format[ind_offset];
  3698. indices = *indices_count;
  3699. *indices_count = *indices_count + 1;
  3700. BUG_ON(*indices_count >= max_indices);
  3701. }
  3702. register_list_format[ind_offset] = indices;
  3703. }
  3704. }
  3705. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3706. {
  3707. int i, temp, data;
  3708. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3709. int indices_count = 0;
  3710. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3711. int offset_count = 0;
  3712. int list_size;
  3713. unsigned int *register_list_format =
  3714. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3715. if (!register_list_format)
  3716. return -ENOMEM;
  3717. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3718. adev->gfx.rlc.reg_list_format_size_bytes);
  3719. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3720. RLC_FormatDirectRegListLength,
  3721. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3722. unique_indices,
  3723. &indices_count,
  3724. sizeof(unique_indices) / sizeof(int),
  3725. indirect_start_offsets,
  3726. &offset_count,
  3727. sizeof(indirect_start_offsets)/sizeof(int));
  3728. /* save and restore list */
  3729. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3730. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3731. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3732. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3733. /* indirect list */
  3734. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3735. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3736. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3737. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3738. list_size = list_size >> 1;
  3739. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3740. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3741. /* starting offsets starts */
  3742. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3743. adev->gfx.rlc.starting_offsets_start);
  3744. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3745. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3746. indirect_start_offsets[i]);
  3747. /* unique indices */
  3748. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3749. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3750. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3751. if (unique_indices[i] != 0) {
  3752. WREG32(temp + i, unique_indices[i] & 0x3FFFF);
  3753. WREG32(data + i, unique_indices[i] >> 20);
  3754. }
  3755. }
  3756. kfree(register_list_format);
  3757. return 0;
  3758. }
  3759. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3760. {
  3761. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3762. }
  3763. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3764. {
  3765. uint32_t data;
  3766. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3767. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3768. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3769. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3770. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3771. WREG32(mmRLC_PG_DELAY, data);
  3772. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3773. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3774. }
  3775. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3776. bool enable)
  3777. {
  3778. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3779. }
  3780. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3781. bool enable)
  3782. {
  3783. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3784. }
  3785. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3786. {
  3787. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1);
  3788. }
  3789. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3790. {
  3791. if ((adev->asic_type == CHIP_CARRIZO) ||
  3792. (adev->asic_type == CHIP_STONEY)) {
  3793. gfx_v8_0_init_csb(adev);
  3794. gfx_v8_0_init_save_restore_list(adev);
  3795. gfx_v8_0_enable_save_restore_machine(adev);
  3796. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3797. gfx_v8_0_init_power_gating(adev);
  3798. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3799. } else if ((adev->asic_type == CHIP_POLARIS11) ||
  3800. (adev->asic_type == CHIP_POLARIS12)) {
  3801. gfx_v8_0_init_csb(adev);
  3802. gfx_v8_0_init_save_restore_list(adev);
  3803. gfx_v8_0_enable_save_restore_machine(adev);
  3804. gfx_v8_0_init_power_gating(adev);
  3805. }
  3806. }
  3807. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3808. {
  3809. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3810. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3811. gfx_v8_0_wait_for_rlc_serdes(adev);
  3812. }
  3813. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3814. {
  3815. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3816. udelay(50);
  3817. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3818. udelay(50);
  3819. }
  3820. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3821. {
  3822. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3823. /* carrizo do enable cp interrupt after cp inited */
  3824. if (!(adev->flags & AMD_IS_APU))
  3825. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3826. udelay(50);
  3827. }
  3828. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3829. {
  3830. const struct rlc_firmware_header_v2_0 *hdr;
  3831. const __le32 *fw_data;
  3832. unsigned i, fw_size;
  3833. if (!adev->gfx.rlc_fw)
  3834. return -EINVAL;
  3835. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3836. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3837. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3838. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3839. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3840. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3841. for (i = 0; i < fw_size; i++)
  3842. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3843. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3844. return 0;
  3845. }
  3846. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3847. {
  3848. int r;
  3849. u32 tmp;
  3850. gfx_v8_0_rlc_stop(adev);
  3851. /* disable CG */
  3852. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3853. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3854. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3855. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3856. if (adev->asic_type == CHIP_POLARIS11 ||
  3857. adev->asic_type == CHIP_POLARIS10 ||
  3858. adev->asic_type == CHIP_POLARIS12) {
  3859. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3860. tmp &= ~0x3;
  3861. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3862. }
  3863. /* disable PG */
  3864. WREG32(mmRLC_PG_CNTL, 0);
  3865. gfx_v8_0_rlc_reset(adev);
  3866. gfx_v8_0_init_pg(adev);
  3867. if (!adev->pp_enabled) {
  3868. if (!adev->firmware.smu_load) {
  3869. /* legacy rlc firmware loading */
  3870. r = gfx_v8_0_rlc_load_microcode(adev);
  3871. if (r)
  3872. return r;
  3873. } else {
  3874. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3875. AMDGPU_UCODE_ID_RLC_G);
  3876. if (r)
  3877. return -EINVAL;
  3878. }
  3879. }
  3880. gfx_v8_0_rlc_start(adev);
  3881. return 0;
  3882. }
  3883. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3884. {
  3885. int i;
  3886. u32 tmp = RREG32(mmCP_ME_CNTL);
  3887. if (enable) {
  3888. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3889. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3890. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3891. } else {
  3892. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3893. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3894. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3895. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3896. adev->gfx.gfx_ring[i].ready = false;
  3897. }
  3898. WREG32(mmCP_ME_CNTL, tmp);
  3899. udelay(50);
  3900. }
  3901. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3902. {
  3903. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3904. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3905. const struct gfx_firmware_header_v1_0 *me_hdr;
  3906. const __le32 *fw_data;
  3907. unsigned i, fw_size;
  3908. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3909. return -EINVAL;
  3910. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3911. adev->gfx.pfp_fw->data;
  3912. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3913. adev->gfx.ce_fw->data;
  3914. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3915. adev->gfx.me_fw->data;
  3916. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3917. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3918. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3919. gfx_v8_0_cp_gfx_enable(adev, false);
  3920. /* PFP */
  3921. fw_data = (const __le32 *)
  3922. (adev->gfx.pfp_fw->data +
  3923. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3924. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3925. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3926. for (i = 0; i < fw_size; i++)
  3927. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3928. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3929. /* CE */
  3930. fw_data = (const __le32 *)
  3931. (adev->gfx.ce_fw->data +
  3932. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3933. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3934. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3935. for (i = 0; i < fw_size; i++)
  3936. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3937. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3938. /* ME */
  3939. fw_data = (const __le32 *)
  3940. (adev->gfx.me_fw->data +
  3941. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3942. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3943. WREG32(mmCP_ME_RAM_WADDR, 0);
  3944. for (i = 0; i < fw_size; i++)
  3945. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3946. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3947. return 0;
  3948. }
  3949. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3950. {
  3951. u32 count = 0;
  3952. const struct cs_section_def *sect = NULL;
  3953. const struct cs_extent_def *ext = NULL;
  3954. /* begin clear state */
  3955. count += 2;
  3956. /* context control state */
  3957. count += 3;
  3958. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3959. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3960. if (sect->id == SECT_CONTEXT)
  3961. count += 2 + ext->reg_count;
  3962. else
  3963. return 0;
  3964. }
  3965. }
  3966. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3967. count += 4;
  3968. /* end clear state */
  3969. count += 2;
  3970. /* clear state */
  3971. count += 2;
  3972. return count;
  3973. }
  3974. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3975. {
  3976. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3977. const struct cs_section_def *sect = NULL;
  3978. const struct cs_extent_def *ext = NULL;
  3979. int r, i;
  3980. /* init the CP */
  3981. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3982. WREG32(mmCP_ENDIAN_SWAP, 0);
  3983. WREG32(mmCP_DEVICE_ID, 1);
  3984. gfx_v8_0_cp_gfx_enable(adev, true);
  3985. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3986. if (r) {
  3987. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3988. return r;
  3989. }
  3990. /* clear state buffer */
  3991. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3992. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3993. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3994. amdgpu_ring_write(ring, 0x80000000);
  3995. amdgpu_ring_write(ring, 0x80000000);
  3996. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3997. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3998. if (sect->id == SECT_CONTEXT) {
  3999. amdgpu_ring_write(ring,
  4000. PACKET3(PACKET3_SET_CONTEXT_REG,
  4001. ext->reg_count));
  4002. amdgpu_ring_write(ring,
  4003. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  4004. for (i = 0; i < ext->reg_count; i++)
  4005. amdgpu_ring_write(ring, ext->extent[i]);
  4006. }
  4007. }
  4008. }
  4009. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  4010. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  4011. switch (adev->asic_type) {
  4012. case CHIP_TONGA:
  4013. case CHIP_POLARIS10:
  4014. amdgpu_ring_write(ring, 0x16000012);
  4015. amdgpu_ring_write(ring, 0x0000002A);
  4016. break;
  4017. case CHIP_POLARIS11:
  4018. case CHIP_POLARIS12:
  4019. amdgpu_ring_write(ring, 0x16000012);
  4020. amdgpu_ring_write(ring, 0x00000000);
  4021. break;
  4022. case CHIP_FIJI:
  4023. amdgpu_ring_write(ring, 0x3a00161a);
  4024. amdgpu_ring_write(ring, 0x0000002e);
  4025. break;
  4026. case CHIP_CARRIZO:
  4027. amdgpu_ring_write(ring, 0x00000002);
  4028. amdgpu_ring_write(ring, 0x00000000);
  4029. break;
  4030. case CHIP_TOPAZ:
  4031. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  4032. 0x00000000 : 0x00000002);
  4033. amdgpu_ring_write(ring, 0x00000000);
  4034. break;
  4035. case CHIP_STONEY:
  4036. amdgpu_ring_write(ring, 0x00000000);
  4037. amdgpu_ring_write(ring, 0x00000000);
  4038. break;
  4039. default:
  4040. BUG();
  4041. }
  4042. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  4043. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  4044. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  4045. amdgpu_ring_write(ring, 0);
  4046. /* init the CE partitions */
  4047. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  4048. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  4049. amdgpu_ring_write(ring, 0x8000);
  4050. amdgpu_ring_write(ring, 0x8000);
  4051. amdgpu_ring_commit(ring);
  4052. return 0;
  4053. }
  4054. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  4055. {
  4056. struct amdgpu_ring *ring;
  4057. u32 tmp;
  4058. u32 rb_bufsz;
  4059. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  4060. int r;
  4061. /* Set the write pointer delay */
  4062. WREG32(mmCP_RB_WPTR_DELAY, 0);
  4063. /* set the RB to use vmid 0 */
  4064. WREG32(mmCP_RB_VMID, 0);
  4065. /* Set ring buffer size */
  4066. ring = &adev->gfx.gfx_ring[0];
  4067. rb_bufsz = order_base_2(ring->ring_size / 8);
  4068. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  4069. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  4070. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  4071. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  4072. #ifdef __BIG_ENDIAN
  4073. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  4074. #endif
  4075. WREG32(mmCP_RB0_CNTL, tmp);
  4076. /* Initialize the ring buffer's read and write pointers */
  4077. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  4078. ring->wptr = 0;
  4079. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  4080. /* set the wb address wether it's enabled or not */
  4081. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4082. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  4083. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  4084. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4085. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  4086. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  4087. mdelay(1);
  4088. WREG32(mmCP_RB0_CNTL, tmp);
  4089. rb_addr = ring->gpu_addr >> 8;
  4090. WREG32(mmCP_RB0_BASE, rb_addr);
  4091. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  4092. /* no gfx doorbells on iceland */
  4093. if (adev->asic_type != CHIP_TOPAZ) {
  4094. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  4095. if (ring->use_doorbell) {
  4096. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4097. DOORBELL_OFFSET, ring->doorbell_index);
  4098. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4099. DOORBELL_HIT, 0);
  4100. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4101. DOORBELL_EN, 1);
  4102. } else {
  4103. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4104. DOORBELL_EN, 0);
  4105. }
  4106. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  4107. if (adev->asic_type == CHIP_TONGA) {
  4108. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  4109. DOORBELL_RANGE_LOWER,
  4110. AMDGPU_DOORBELL_GFX_RING0);
  4111. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  4112. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  4113. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  4114. }
  4115. }
  4116. /* start the ring */
  4117. amdgpu_ring_clear_ring(ring);
  4118. gfx_v8_0_cp_gfx_start(adev);
  4119. ring->ready = true;
  4120. r = amdgpu_ring_test_ring(ring);
  4121. if (r)
  4122. ring->ready = false;
  4123. return r;
  4124. }
  4125. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4126. {
  4127. int i;
  4128. if (enable) {
  4129. WREG32(mmCP_MEC_CNTL, 0);
  4130. } else {
  4131. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4132. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4133. adev->gfx.compute_ring[i].ready = false;
  4134. }
  4135. udelay(50);
  4136. }
  4137. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4138. {
  4139. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4140. const __le32 *fw_data;
  4141. unsigned i, fw_size;
  4142. if (!adev->gfx.mec_fw)
  4143. return -EINVAL;
  4144. gfx_v8_0_cp_compute_enable(adev, false);
  4145. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4146. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4147. fw_data = (const __le32 *)
  4148. (adev->gfx.mec_fw->data +
  4149. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4150. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4151. /* MEC1 */
  4152. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4153. for (i = 0; i < fw_size; i++)
  4154. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4155. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4156. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4157. if (adev->gfx.mec2_fw) {
  4158. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4159. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4160. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4161. fw_data = (const __le32 *)
  4162. (adev->gfx.mec2_fw->data +
  4163. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4164. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4165. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4166. for (i = 0; i < fw_size; i++)
  4167. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4168. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4169. }
  4170. return 0;
  4171. }
  4172. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  4173. {
  4174. int i, r;
  4175. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4176. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4177. if (ring->mqd_obj) {
  4178. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4179. if (unlikely(r != 0))
  4180. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  4181. amdgpu_bo_unpin(ring->mqd_obj);
  4182. amdgpu_bo_unreserve(ring->mqd_obj);
  4183. amdgpu_bo_unref(&ring->mqd_obj);
  4184. ring->mqd_obj = NULL;
  4185. ring->mqd_ptr = NULL;
  4186. ring->mqd_gpu_addr = 0;
  4187. }
  4188. }
  4189. }
  4190. /* KIQ functions */
  4191. static void gfx_v8_0_kiq_setting(struct amdgpu_ring *ring)
  4192. {
  4193. uint32_t tmp;
  4194. struct amdgpu_device *adev = ring->adev;
  4195. /* tell RLC which is KIQ queue */
  4196. tmp = RREG32(mmRLC_CP_SCHEDULERS);
  4197. tmp &= 0xffffff00;
  4198. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  4199. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4200. tmp |= 0x80;
  4201. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4202. }
  4203. static void gfx_v8_0_kiq_enable(struct amdgpu_ring *ring)
  4204. {
  4205. amdgpu_ring_alloc(ring, 8);
  4206. /* set resources */
  4207. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  4208. amdgpu_ring_write(ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  4209. amdgpu_ring_write(ring, 0x000000FF); /* queue mask lo */
  4210. amdgpu_ring_write(ring, 0); /* queue mask hi */
  4211. amdgpu_ring_write(ring, 0); /* gws mask lo */
  4212. amdgpu_ring_write(ring, 0); /* gws mask hi */
  4213. amdgpu_ring_write(ring, 0); /* oac mask */
  4214. amdgpu_ring_write(ring, 0); /* gds heap base:0, gds heap size:0 */
  4215. amdgpu_ring_commit(ring);
  4216. udelay(50);
  4217. }
  4218. static void gfx_v8_0_map_queue_enable(struct amdgpu_ring *kiq_ring,
  4219. struct amdgpu_ring *ring)
  4220. {
  4221. struct amdgpu_device *adev = kiq_ring->adev;
  4222. uint64_t mqd_addr, wptr_addr;
  4223. mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  4224. wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4225. amdgpu_ring_alloc(kiq_ring, 8);
  4226. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  4227. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  4228. amdgpu_ring_write(kiq_ring, 0x21010000);
  4229. amdgpu_ring_write(kiq_ring, (ring->doorbell_index << 2) |
  4230. (ring->queue << 26) |
  4231. (ring->pipe << 29) |
  4232. ((ring->me == 1 ? 0 : 1) << 31)); /* doorbell */
  4233. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  4234. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  4235. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  4236. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  4237. amdgpu_ring_commit(kiq_ring);
  4238. udelay(50);
  4239. }
  4240. static int gfx_v8_0_mqd_init(struct amdgpu_device *adev,
  4241. struct vi_mqd *mqd,
  4242. uint64_t mqd_gpu_addr,
  4243. uint64_t eop_gpu_addr,
  4244. struct amdgpu_ring *ring)
  4245. {
  4246. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  4247. uint32_t tmp;
  4248. mqd->header = 0xC0310800;
  4249. mqd->compute_pipelinestat_enable = 0x00000001;
  4250. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4251. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4252. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4253. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4254. mqd->compute_misc_reserved = 0x00000003;
  4255. eop_base_addr = eop_gpu_addr >> 8;
  4256. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  4257. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  4258. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4259. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4260. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4261. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4262. mqd->cp_hqd_eop_control = tmp;
  4263. /* enable doorbell? */
  4264. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4265. if (ring->use_doorbell)
  4266. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4267. DOORBELL_EN, 1);
  4268. else
  4269. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4270. DOORBELL_EN, 0);
  4271. mqd->cp_hqd_pq_doorbell_control = tmp;
  4272. /* disable the queue if it's active */
  4273. mqd->cp_hqd_dequeue_request = 0;
  4274. mqd->cp_hqd_pq_rptr = 0;
  4275. mqd->cp_hqd_pq_wptr = 0;
  4276. /* set the pointer to the MQD */
  4277. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  4278. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4279. /* set MQD vmid to 0 */
  4280. tmp = RREG32(mmCP_MQD_CONTROL);
  4281. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4282. mqd->cp_mqd_control = tmp;
  4283. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4284. hqd_gpu_addr = ring->gpu_addr >> 8;
  4285. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4286. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4287. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4288. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4289. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4290. (order_base_2(ring->ring_size / 4) - 1));
  4291. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4292. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4293. #ifdef __BIG_ENDIAN
  4294. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4295. #endif
  4296. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4297. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4298. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4299. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4300. mqd->cp_hqd_pq_control = tmp;
  4301. /* set the wb address whether it's enabled or not */
  4302. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4303. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4304. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4305. upper_32_bits(wb_gpu_addr) & 0xffff;
  4306. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4307. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4308. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4309. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4310. tmp = 0;
  4311. /* enable the doorbell if requested */
  4312. if (ring->use_doorbell) {
  4313. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4314. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4315. DOORBELL_OFFSET, ring->doorbell_index);
  4316. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4317. DOORBELL_EN, 1);
  4318. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4319. DOORBELL_SOURCE, 0);
  4320. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4321. DOORBELL_HIT, 0);
  4322. }
  4323. mqd->cp_hqd_pq_doorbell_control = tmp;
  4324. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4325. ring->wptr = 0;
  4326. mqd->cp_hqd_pq_wptr = ring->wptr;
  4327. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4328. /* set the vmid for the queue */
  4329. mqd->cp_hqd_vmid = 0;
  4330. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4331. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4332. mqd->cp_hqd_persistent_state = tmp;
  4333. /* activate the queue */
  4334. mqd->cp_hqd_active = 1;
  4335. return 0;
  4336. }
  4337. static int gfx_v8_0_kiq_init_register(struct amdgpu_device *adev,
  4338. struct vi_mqd *mqd,
  4339. struct amdgpu_ring *ring)
  4340. {
  4341. uint32_t tmp;
  4342. int j;
  4343. /* disable wptr polling */
  4344. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  4345. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4346. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  4347. WREG32(mmCP_HQD_EOP_BASE_ADDR, mqd->cp_hqd_eop_base_addr_lo);
  4348. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, mqd->cp_hqd_eop_base_addr_hi);
  4349. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4350. WREG32(mmCP_HQD_EOP_CONTROL, mqd->cp_hqd_eop_control);
  4351. /* enable doorbell? */
  4352. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, mqd->cp_hqd_pq_doorbell_control);
  4353. /* disable the queue if it's active */
  4354. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  4355. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4356. for (j = 0; j < adev->usec_timeout; j++) {
  4357. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  4358. break;
  4359. udelay(1);
  4360. }
  4361. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4362. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4363. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4364. }
  4365. /* set the pointer to the MQD */
  4366. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4367. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4368. /* set MQD vmid to 0 */
  4369. WREG32(mmCP_MQD_CONTROL, mqd->cp_mqd_control);
  4370. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4371. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4372. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4373. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4374. WREG32(mmCP_HQD_PQ_CONTROL, mqd->cp_hqd_pq_control);
  4375. /* set the wb address whether it's enabled or not */
  4376. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4377. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4378. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4379. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4380. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4381. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr_lo);
  4382. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI, mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4383. /* enable the doorbell if requested */
  4384. if (ring->use_doorbell) {
  4385. if ((adev->asic_type == CHIP_CARRIZO) ||
  4386. (adev->asic_type == CHIP_FIJI) ||
  4387. (adev->asic_type == CHIP_STONEY)) {
  4388. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  4389. AMDGPU_DOORBELL_KIQ << 2);
  4390. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  4391. AMDGPU_DOORBELL_MEC_RING7 << 2);
  4392. }
  4393. }
  4394. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, mqd->cp_hqd_pq_doorbell_control);
  4395. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4396. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4397. /* set the vmid for the queue */
  4398. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4399. WREG32(mmCP_HQD_PERSISTENT_STATE, mqd->cp_hqd_persistent_state);
  4400. /* activate the queue */
  4401. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4402. if (ring->use_doorbell) {
  4403. tmp = RREG32(mmCP_PQ_STATUS);
  4404. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4405. WREG32(mmCP_PQ_STATUS, tmp);
  4406. }
  4407. return 0;
  4408. }
  4409. static int gfx_v8_0_kiq_init_queue(struct amdgpu_ring *ring,
  4410. struct vi_mqd *mqd,
  4411. u64 mqd_gpu_addr)
  4412. {
  4413. struct amdgpu_device *adev = ring->adev;
  4414. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  4415. uint64_t eop_gpu_addr;
  4416. bool is_kiq = (ring->funcs->type == AMDGPU_RING_TYPE_KIQ);
  4417. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  4418. if (is_kiq) {
  4419. eop_gpu_addr = kiq->eop_gpu_addr;
  4420. gfx_v8_0_kiq_setting(&kiq->ring);
  4421. } else {
  4422. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr +
  4423. ring->queue * MEC_HPD_SIZE;
  4424. mqd_idx = ring - &adev->gfx.compute_ring[0];
  4425. }
  4426. if (!adev->gfx.in_reset) {
  4427. memset((void *)mqd, 0, sizeof(*mqd));
  4428. mutex_lock(&adev->srbm_mutex);
  4429. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4430. gfx_v8_0_mqd_init(adev, mqd, mqd_gpu_addr, eop_gpu_addr, ring);
  4431. if (is_kiq)
  4432. gfx_v8_0_kiq_init_register(adev, mqd, ring);
  4433. vi_srbm_select(adev, 0, 0, 0, 0);
  4434. mutex_unlock(&adev->srbm_mutex);
  4435. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4436. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  4437. } else { /* for GPU_RESET case */
  4438. /* reset MQD to a clean status */
  4439. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4440. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  4441. /* reset ring buffer */
  4442. ring->wptr = 0;
  4443. amdgpu_ring_clear_ring(ring);
  4444. if (is_kiq) {
  4445. mutex_lock(&adev->srbm_mutex);
  4446. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4447. gfx_v8_0_kiq_init_register(adev, mqd, ring);
  4448. vi_srbm_select(adev, 0, 0, 0, 0);
  4449. mutex_unlock(&adev->srbm_mutex);
  4450. }
  4451. }
  4452. if (is_kiq)
  4453. gfx_v8_0_kiq_enable(ring);
  4454. else
  4455. gfx_v8_0_map_queue_enable(&kiq->ring, ring);
  4456. return 0;
  4457. }
  4458. static int gfx_v8_0_kiq_resume(struct amdgpu_device *adev)
  4459. {
  4460. struct amdgpu_ring *ring = NULL;
  4461. int r = 0, i;
  4462. gfx_v8_0_cp_compute_enable(adev, true);
  4463. ring = &adev->gfx.kiq.ring;
  4464. if (!amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr)) {
  4465. r = gfx_v8_0_kiq_init_queue(ring,
  4466. (struct vi_mqd *)ring->mqd_ptr,
  4467. ring->mqd_gpu_addr);
  4468. amdgpu_bo_kunmap(ring->mqd_obj);
  4469. ring->mqd_ptr = NULL;
  4470. if (r)
  4471. return r;
  4472. } else {
  4473. return r;
  4474. }
  4475. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4476. ring = &adev->gfx.compute_ring[i];
  4477. if (!amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr)) {
  4478. r = gfx_v8_0_kiq_init_queue(ring,
  4479. (struct vi_mqd *)ring->mqd_ptr,
  4480. ring->mqd_gpu_addr);
  4481. amdgpu_bo_kunmap(ring->mqd_obj);
  4482. ring->mqd_ptr = NULL;
  4483. if (r)
  4484. return r;
  4485. } else {
  4486. return r;
  4487. }
  4488. }
  4489. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4490. ring = &adev->gfx.compute_ring[i];
  4491. ring->ready = true;
  4492. r = amdgpu_ring_test_ring(ring);
  4493. if (r)
  4494. ring->ready = false;
  4495. }
  4496. ring = &adev->gfx.kiq.ring;
  4497. ring->ready = true;
  4498. r = amdgpu_ring_test_ring(ring);
  4499. if (r)
  4500. ring->ready = false;
  4501. return 0;
  4502. }
  4503. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  4504. {
  4505. int r, i, j;
  4506. u32 tmp;
  4507. bool use_doorbell = true;
  4508. u64 hqd_gpu_addr;
  4509. u64 mqd_gpu_addr;
  4510. u64 eop_gpu_addr;
  4511. u64 wb_gpu_addr;
  4512. u32 *buf;
  4513. struct vi_mqd *mqd;
  4514. /* init the queues. */
  4515. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4516. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4517. if (ring->mqd_obj == NULL) {
  4518. r = amdgpu_bo_create(adev,
  4519. sizeof(struct vi_mqd),
  4520. PAGE_SIZE, true,
  4521. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  4522. NULL, &ring->mqd_obj);
  4523. if (r) {
  4524. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  4525. return r;
  4526. }
  4527. }
  4528. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4529. if (unlikely(r != 0)) {
  4530. gfx_v8_0_cp_compute_fini(adev);
  4531. return r;
  4532. }
  4533. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  4534. &mqd_gpu_addr);
  4535. if (r) {
  4536. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  4537. gfx_v8_0_cp_compute_fini(adev);
  4538. return r;
  4539. }
  4540. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  4541. if (r) {
  4542. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  4543. gfx_v8_0_cp_compute_fini(adev);
  4544. return r;
  4545. }
  4546. /* init the mqd struct */
  4547. memset(buf, 0, sizeof(struct vi_mqd));
  4548. mqd = (struct vi_mqd *)buf;
  4549. mqd->header = 0xC0310800;
  4550. mqd->compute_pipelinestat_enable = 0x00000001;
  4551. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4552. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4553. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4554. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4555. mqd->compute_misc_reserved = 0x00000003;
  4556. mutex_lock(&adev->srbm_mutex);
  4557. vi_srbm_select(adev, ring->me,
  4558. ring->pipe,
  4559. ring->queue, 0);
  4560. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  4561. eop_gpu_addr >>= 8;
  4562. /* write the EOP addr */
  4563. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  4564. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  4565. /* set the VMID assigned */
  4566. WREG32(mmCP_HQD_VMID, 0);
  4567. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4568. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4569. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4570. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4571. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  4572. /* disable wptr polling */
  4573. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  4574. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4575. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  4576. mqd->cp_hqd_eop_base_addr_lo =
  4577. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  4578. mqd->cp_hqd_eop_base_addr_hi =
  4579. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  4580. /* enable doorbell? */
  4581. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4582. if (use_doorbell) {
  4583. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4584. } else {
  4585. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4586. }
  4587. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  4588. mqd->cp_hqd_pq_doorbell_control = tmp;
  4589. /* disable the queue if it's active */
  4590. mqd->cp_hqd_dequeue_request = 0;
  4591. mqd->cp_hqd_pq_rptr = 0;
  4592. mqd->cp_hqd_pq_wptr= 0;
  4593. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  4594. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4595. for (j = 0; j < adev->usec_timeout; j++) {
  4596. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  4597. break;
  4598. udelay(1);
  4599. }
  4600. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4601. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4602. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4603. }
  4604. /* set the pointer to the MQD */
  4605. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  4606. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4607. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4608. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4609. /* set MQD vmid to 0 */
  4610. tmp = RREG32(mmCP_MQD_CONTROL);
  4611. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4612. WREG32(mmCP_MQD_CONTROL, tmp);
  4613. mqd->cp_mqd_control = tmp;
  4614. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4615. hqd_gpu_addr = ring->gpu_addr >> 8;
  4616. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4617. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4618. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4619. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4620. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4621. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4622. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4623. (order_base_2(ring->ring_size / 4) - 1));
  4624. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4625. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4626. #ifdef __BIG_ENDIAN
  4627. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4628. #endif
  4629. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4630. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4631. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4632. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4633. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  4634. mqd->cp_hqd_pq_control = tmp;
  4635. /* set the wb address wether it's enabled or not */
  4636. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4637. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4638. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4639. upper_32_bits(wb_gpu_addr) & 0xffff;
  4640. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4641. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4642. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4643. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4644. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4645. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4646. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4647. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4648. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr_lo);
  4649. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4650. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4651. /* enable the doorbell if requested */
  4652. if (use_doorbell) {
  4653. if ((adev->asic_type == CHIP_CARRIZO) ||
  4654. (adev->asic_type == CHIP_FIJI) ||
  4655. (adev->asic_type == CHIP_STONEY) ||
  4656. (adev->asic_type == CHIP_POLARIS11) ||
  4657. (adev->asic_type == CHIP_POLARIS10) ||
  4658. (adev->asic_type == CHIP_POLARIS12)) {
  4659. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  4660. AMDGPU_DOORBELL_KIQ << 2);
  4661. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  4662. AMDGPU_DOORBELL_MEC_RING7 << 2);
  4663. }
  4664. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4665. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4666. DOORBELL_OFFSET, ring->doorbell_index);
  4667. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4668. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  4669. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  4670. mqd->cp_hqd_pq_doorbell_control = tmp;
  4671. } else {
  4672. mqd->cp_hqd_pq_doorbell_control = 0;
  4673. }
  4674. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  4675. mqd->cp_hqd_pq_doorbell_control);
  4676. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4677. ring->wptr = 0;
  4678. mqd->cp_hqd_pq_wptr = lower_32_bits(ring->wptr);
  4679. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4680. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4681. /* set the vmid for the queue */
  4682. mqd->cp_hqd_vmid = 0;
  4683. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4684. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4685. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4686. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  4687. mqd->cp_hqd_persistent_state = tmp;
  4688. if (adev->asic_type == CHIP_STONEY ||
  4689. adev->asic_type == CHIP_POLARIS11 ||
  4690. adev->asic_type == CHIP_POLARIS10 ||
  4691. adev->asic_type == CHIP_POLARIS12) {
  4692. tmp = RREG32(mmCP_ME1_PIPE3_INT_CNTL);
  4693. tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE3_INT_CNTL, GENERIC2_INT_ENABLE, 1);
  4694. WREG32(mmCP_ME1_PIPE3_INT_CNTL, tmp);
  4695. }
  4696. /* activate the queue */
  4697. mqd->cp_hqd_active = 1;
  4698. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4699. vi_srbm_select(adev, 0, 0, 0, 0);
  4700. mutex_unlock(&adev->srbm_mutex);
  4701. amdgpu_bo_kunmap(ring->mqd_obj);
  4702. amdgpu_bo_unreserve(ring->mqd_obj);
  4703. }
  4704. if (use_doorbell) {
  4705. tmp = RREG32(mmCP_PQ_STATUS);
  4706. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4707. WREG32(mmCP_PQ_STATUS, tmp);
  4708. }
  4709. gfx_v8_0_cp_compute_enable(adev, true);
  4710. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4711. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4712. ring->ready = true;
  4713. r = amdgpu_ring_test_ring(ring);
  4714. if (r)
  4715. ring->ready = false;
  4716. }
  4717. return 0;
  4718. }
  4719. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4720. {
  4721. int r;
  4722. if (!(adev->flags & AMD_IS_APU))
  4723. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4724. if (!adev->pp_enabled) {
  4725. if (!adev->firmware.smu_load) {
  4726. /* legacy firmware loading */
  4727. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4728. if (r)
  4729. return r;
  4730. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4731. if (r)
  4732. return r;
  4733. } else {
  4734. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4735. AMDGPU_UCODE_ID_CP_CE);
  4736. if (r)
  4737. return -EINVAL;
  4738. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4739. AMDGPU_UCODE_ID_CP_PFP);
  4740. if (r)
  4741. return -EINVAL;
  4742. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4743. AMDGPU_UCODE_ID_CP_ME);
  4744. if (r)
  4745. return -EINVAL;
  4746. if (adev->asic_type == CHIP_TOPAZ) {
  4747. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4748. if (r)
  4749. return r;
  4750. } else {
  4751. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4752. AMDGPU_UCODE_ID_CP_MEC1);
  4753. if (r)
  4754. return -EINVAL;
  4755. }
  4756. }
  4757. }
  4758. r = gfx_v8_0_cp_gfx_resume(adev);
  4759. if (r)
  4760. return r;
  4761. if (amdgpu_sriov_vf(adev))
  4762. r = gfx_v8_0_kiq_resume(adev);
  4763. else
  4764. r = gfx_v8_0_cp_compute_resume(adev);
  4765. if (r)
  4766. return r;
  4767. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4768. return 0;
  4769. }
  4770. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4771. {
  4772. gfx_v8_0_cp_gfx_enable(adev, enable);
  4773. gfx_v8_0_cp_compute_enable(adev, enable);
  4774. }
  4775. static int gfx_v8_0_hw_init(void *handle)
  4776. {
  4777. int r;
  4778. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4779. gfx_v8_0_init_golden_registers(adev);
  4780. gfx_v8_0_gpu_init(adev);
  4781. r = gfx_v8_0_rlc_resume(adev);
  4782. if (r)
  4783. return r;
  4784. r = gfx_v8_0_cp_resume(adev);
  4785. return r;
  4786. }
  4787. static int gfx_v8_0_hw_fini(void *handle)
  4788. {
  4789. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4790. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4791. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4792. if (amdgpu_sriov_vf(adev)) {
  4793. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4794. return 0;
  4795. }
  4796. gfx_v8_0_cp_enable(adev, false);
  4797. gfx_v8_0_rlc_stop(adev);
  4798. gfx_v8_0_cp_compute_fini(adev);
  4799. amdgpu_set_powergating_state(adev,
  4800. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4801. return 0;
  4802. }
  4803. static int gfx_v8_0_suspend(void *handle)
  4804. {
  4805. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4806. return gfx_v8_0_hw_fini(adev);
  4807. }
  4808. static int gfx_v8_0_resume(void *handle)
  4809. {
  4810. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4811. return gfx_v8_0_hw_init(adev);
  4812. }
  4813. static bool gfx_v8_0_is_idle(void *handle)
  4814. {
  4815. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4816. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4817. return false;
  4818. else
  4819. return true;
  4820. }
  4821. static int gfx_v8_0_wait_for_idle(void *handle)
  4822. {
  4823. unsigned i;
  4824. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4825. for (i = 0; i < adev->usec_timeout; i++) {
  4826. if (gfx_v8_0_is_idle(handle))
  4827. return 0;
  4828. udelay(1);
  4829. }
  4830. return -ETIMEDOUT;
  4831. }
  4832. static bool gfx_v8_0_check_soft_reset(void *handle)
  4833. {
  4834. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4835. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4836. u32 tmp;
  4837. /* GRBM_STATUS */
  4838. tmp = RREG32(mmGRBM_STATUS);
  4839. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4840. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4841. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4842. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4843. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4844. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4845. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4846. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4847. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4848. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4849. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4850. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4851. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4852. }
  4853. /* GRBM_STATUS2 */
  4854. tmp = RREG32(mmGRBM_STATUS2);
  4855. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4856. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4857. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4858. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4859. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4860. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4861. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4862. SOFT_RESET_CPF, 1);
  4863. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4864. SOFT_RESET_CPC, 1);
  4865. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4866. SOFT_RESET_CPG, 1);
  4867. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4868. SOFT_RESET_GRBM, 1);
  4869. }
  4870. /* SRBM_STATUS */
  4871. tmp = RREG32(mmSRBM_STATUS);
  4872. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4873. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4874. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4875. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4876. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4877. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4878. if (grbm_soft_reset || srbm_soft_reset) {
  4879. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4880. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4881. return true;
  4882. } else {
  4883. adev->gfx.grbm_soft_reset = 0;
  4884. adev->gfx.srbm_soft_reset = 0;
  4885. return false;
  4886. }
  4887. }
  4888. static void gfx_v8_0_inactive_hqd(struct amdgpu_device *adev,
  4889. struct amdgpu_ring *ring)
  4890. {
  4891. int i;
  4892. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4893. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4894. u32 tmp;
  4895. tmp = RREG32(mmCP_HQD_DEQUEUE_REQUEST);
  4896. tmp = REG_SET_FIELD(tmp, CP_HQD_DEQUEUE_REQUEST,
  4897. DEQUEUE_REQ, 2);
  4898. WREG32(mmCP_HQD_DEQUEUE_REQUEST, tmp);
  4899. for (i = 0; i < adev->usec_timeout; i++) {
  4900. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4901. break;
  4902. udelay(1);
  4903. }
  4904. }
  4905. }
  4906. static int gfx_v8_0_pre_soft_reset(void *handle)
  4907. {
  4908. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4909. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4910. if ((!adev->gfx.grbm_soft_reset) &&
  4911. (!adev->gfx.srbm_soft_reset))
  4912. return 0;
  4913. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4914. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4915. /* stop the rlc */
  4916. gfx_v8_0_rlc_stop(adev);
  4917. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4918. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4919. /* Disable GFX parsing/prefetching */
  4920. gfx_v8_0_cp_gfx_enable(adev, false);
  4921. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4922. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4923. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4924. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4925. int i;
  4926. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4927. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4928. gfx_v8_0_inactive_hqd(adev, ring);
  4929. }
  4930. /* Disable MEC parsing/prefetching */
  4931. gfx_v8_0_cp_compute_enable(adev, false);
  4932. }
  4933. return 0;
  4934. }
  4935. static int gfx_v8_0_soft_reset(void *handle)
  4936. {
  4937. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4938. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4939. u32 tmp;
  4940. if ((!adev->gfx.grbm_soft_reset) &&
  4941. (!adev->gfx.srbm_soft_reset))
  4942. return 0;
  4943. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4944. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4945. if (grbm_soft_reset || srbm_soft_reset) {
  4946. tmp = RREG32(mmGMCON_DEBUG);
  4947. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4948. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4949. WREG32(mmGMCON_DEBUG, tmp);
  4950. udelay(50);
  4951. }
  4952. if (grbm_soft_reset) {
  4953. tmp = RREG32(mmGRBM_SOFT_RESET);
  4954. tmp |= grbm_soft_reset;
  4955. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4956. WREG32(mmGRBM_SOFT_RESET, tmp);
  4957. tmp = RREG32(mmGRBM_SOFT_RESET);
  4958. udelay(50);
  4959. tmp &= ~grbm_soft_reset;
  4960. WREG32(mmGRBM_SOFT_RESET, tmp);
  4961. tmp = RREG32(mmGRBM_SOFT_RESET);
  4962. }
  4963. if (srbm_soft_reset) {
  4964. tmp = RREG32(mmSRBM_SOFT_RESET);
  4965. tmp |= srbm_soft_reset;
  4966. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4967. WREG32(mmSRBM_SOFT_RESET, tmp);
  4968. tmp = RREG32(mmSRBM_SOFT_RESET);
  4969. udelay(50);
  4970. tmp &= ~srbm_soft_reset;
  4971. WREG32(mmSRBM_SOFT_RESET, tmp);
  4972. tmp = RREG32(mmSRBM_SOFT_RESET);
  4973. }
  4974. if (grbm_soft_reset || srbm_soft_reset) {
  4975. tmp = RREG32(mmGMCON_DEBUG);
  4976. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4977. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4978. WREG32(mmGMCON_DEBUG, tmp);
  4979. }
  4980. /* Wait a little for things to settle down */
  4981. udelay(50);
  4982. return 0;
  4983. }
  4984. static void gfx_v8_0_init_hqd(struct amdgpu_device *adev,
  4985. struct amdgpu_ring *ring)
  4986. {
  4987. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4988. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4989. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4990. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4991. vi_srbm_select(adev, 0, 0, 0, 0);
  4992. }
  4993. static int gfx_v8_0_post_soft_reset(void *handle)
  4994. {
  4995. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4996. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4997. if ((!adev->gfx.grbm_soft_reset) &&
  4998. (!adev->gfx.srbm_soft_reset))
  4999. return 0;
  5000. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  5001. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  5002. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  5003. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  5004. gfx_v8_0_cp_gfx_resume(adev);
  5005. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  5006. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  5007. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  5008. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  5009. int i;
  5010. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5011. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  5012. gfx_v8_0_init_hqd(adev, ring);
  5013. }
  5014. gfx_v8_0_cp_compute_resume(adev);
  5015. }
  5016. gfx_v8_0_rlc_start(adev);
  5017. return 0;
  5018. }
  5019. /**
  5020. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  5021. *
  5022. * @adev: amdgpu_device pointer
  5023. *
  5024. * Fetches a GPU clock counter snapshot.
  5025. * Returns the 64 bit clock counter snapshot.
  5026. */
  5027. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  5028. {
  5029. uint64_t clock;
  5030. mutex_lock(&adev->gfx.gpu_clock_mutex);
  5031. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  5032. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  5033. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  5034. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  5035. return clock;
  5036. }
  5037. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  5038. uint32_t vmid,
  5039. uint32_t gds_base, uint32_t gds_size,
  5040. uint32_t gws_base, uint32_t gws_size,
  5041. uint32_t oa_base, uint32_t oa_size)
  5042. {
  5043. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  5044. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  5045. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  5046. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  5047. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  5048. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  5049. /* GDS Base */
  5050. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5051. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5052. WRITE_DATA_DST_SEL(0)));
  5053. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  5054. amdgpu_ring_write(ring, 0);
  5055. amdgpu_ring_write(ring, gds_base);
  5056. /* GDS Size */
  5057. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5058. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5059. WRITE_DATA_DST_SEL(0)));
  5060. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  5061. amdgpu_ring_write(ring, 0);
  5062. amdgpu_ring_write(ring, gds_size);
  5063. /* GWS */
  5064. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5065. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5066. WRITE_DATA_DST_SEL(0)));
  5067. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  5068. amdgpu_ring_write(ring, 0);
  5069. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  5070. /* OA */
  5071. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5072. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5073. WRITE_DATA_DST_SEL(0)));
  5074. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  5075. amdgpu_ring_write(ring, 0);
  5076. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  5077. }
  5078. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  5079. {
  5080. WREG32(mmSQ_IND_INDEX,
  5081. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  5082. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  5083. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  5084. (SQ_IND_INDEX__FORCE_READ_MASK));
  5085. return RREG32(mmSQ_IND_DATA);
  5086. }
  5087. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  5088. uint32_t wave, uint32_t thread,
  5089. uint32_t regno, uint32_t num, uint32_t *out)
  5090. {
  5091. WREG32(mmSQ_IND_INDEX,
  5092. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  5093. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  5094. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  5095. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  5096. (SQ_IND_INDEX__FORCE_READ_MASK) |
  5097. (SQ_IND_INDEX__AUTO_INCR_MASK));
  5098. while (num--)
  5099. *(out++) = RREG32(mmSQ_IND_DATA);
  5100. }
  5101. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  5102. {
  5103. /* type 0 wave data */
  5104. dst[(*no_fields)++] = 0;
  5105. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  5106. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  5107. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  5108. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  5109. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  5110. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  5111. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  5112. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  5113. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  5114. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  5115. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  5116. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  5117. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  5118. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  5119. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  5120. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  5121. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  5122. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  5123. }
  5124. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  5125. uint32_t wave, uint32_t start,
  5126. uint32_t size, uint32_t *dst)
  5127. {
  5128. wave_read_regs(
  5129. adev, simd, wave, 0,
  5130. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  5131. }
  5132. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  5133. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  5134. .select_se_sh = &gfx_v8_0_select_se_sh,
  5135. .read_wave_data = &gfx_v8_0_read_wave_data,
  5136. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  5137. };
  5138. static int gfx_v8_0_early_init(void *handle)
  5139. {
  5140. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5141. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  5142. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  5143. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  5144. gfx_v8_0_set_ring_funcs(adev);
  5145. gfx_v8_0_set_irq_funcs(adev);
  5146. gfx_v8_0_set_gds_init(adev);
  5147. gfx_v8_0_set_rlc_funcs(adev);
  5148. return 0;
  5149. }
  5150. static int gfx_v8_0_late_init(void *handle)
  5151. {
  5152. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5153. int r;
  5154. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  5155. if (r)
  5156. return r;
  5157. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  5158. if (r)
  5159. return r;
  5160. /* requires IBs so do in late init after IB pool is initialized */
  5161. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  5162. if (r)
  5163. return r;
  5164. amdgpu_set_powergating_state(adev,
  5165. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  5166. return 0;
  5167. }
  5168. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  5169. bool enable)
  5170. {
  5171. if ((adev->asic_type == CHIP_POLARIS11) ||
  5172. (adev->asic_type == CHIP_POLARIS12))
  5173. /* Send msg to SMU via Powerplay */
  5174. amdgpu_set_powergating_state(adev,
  5175. AMD_IP_BLOCK_TYPE_SMC,
  5176. enable ?
  5177. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  5178. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  5179. }
  5180. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  5181. bool enable)
  5182. {
  5183. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  5184. }
  5185. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  5186. bool enable)
  5187. {
  5188. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  5189. }
  5190. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  5191. bool enable)
  5192. {
  5193. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  5194. }
  5195. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  5196. bool enable)
  5197. {
  5198. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  5199. /* Read any GFX register to wake up GFX. */
  5200. if (!enable)
  5201. RREG32(mmDB_RENDER_CONTROL);
  5202. }
  5203. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  5204. bool enable)
  5205. {
  5206. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  5207. cz_enable_gfx_cg_power_gating(adev, true);
  5208. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  5209. cz_enable_gfx_pipeline_power_gating(adev, true);
  5210. } else {
  5211. cz_enable_gfx_cg_power_gating(adev, false);
  5212. cz_enable_gfx_pipeline_power_gating(adev, false);
  5213. }
  5214. }
  5215. static int gfx_v8_0_set_powergating_state(void *handle,
  5216. enum amd_powergating_state state)
  5217. {
  5218. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5219. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  5220. if (amdgpu_sriov_vf(adev))
  5221. return 0;
  5222. switch (adev->asic_type) {
  5223. case CHIP_CARRIZO:
  5224. case CHIP_STONEY:
  5225. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  5226. cz_enable_sck_slow_down_on_power_up(adev, true);
  5227. cz_enable_sck_slow_down_on_power_down(adev, true);
  5228. } else {
  5229. cz_enable_sck_slow_down_on_power_up(adev, false);
  5230. cz_enable_sck_slow_down_on_power_down(adev, false);
  5231. }
  5232. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  5233. cz_enable_cp_power_gating(adev, true);
  5234. else
  5235. cz_enable_cp_power_gating(adev, false);
  5236. cz_update_gfx_cg_power_gating(adev, enable);
  5237. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5238. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5239. else
  5240. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5241. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5242. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5243. else
  5244. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5245. break;
  5246. case CHIP_POLARIS11:
  5247. case CHIP_POLARIS12:
  5248. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5249. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5250. else
  5251. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5252. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5253. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5254. else
  5255. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5256. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  5257. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  5258. else
  5259. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  5260. break;
  5261. default:
  5262. break;
  5263. }
  5264. return 0;
  5265. }
  5266. static void gfx_v8_0_get_clockgating_state(void *handle, u32 *flags)
  5267. {
  5268. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5269. int data;
  5270. if (amdgpu_sriov_vf(adev))
  5271. *flags = 0;
  5272. /* AMD_CG_SUPPORT_GFX_MGCG */
  5273. data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5274. if (!(data & RLC_CGTT_MGCG_OVERRIDE__CPF_MASK))
  5275. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  5276. /* AMD_CG_SUPPORT_GFX_CGLG */
  5277. data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5278. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  5279. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  5280. /* AMD_CG_SUPPORT_GFX_CGLS */
  5281. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  5282. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  5283. /* AMD_CG_SUPPORT_GFX_CGTS */
  5284. data = RREG32(mmCGTS_SM_CTRL_REG);
  5285. if (!(data & CGTS_SM_CTRL_REG__OVERRIDE_MASK))
  5286. *flags |= AMD_CG_SUPPORT_GFX_CGTS;
  5287. /* AMD_CG_SUPPORT_GFX_CGTS_LS */
  5288. if (!(data & CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK))
  5289. *flags |= AMD_CG_SUPPORT_GFX_CGTS_LS;
  5290. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  5291. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5292. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  5293. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5294. /* AMD_CG_SUPPORT_GFX_CP_LS */
  5295. data = RREG32(mmCP_MEM_SLP_CNTL);
  5296. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  5297. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5298. }
  5299. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5300. uint32_t reg_addr, uint32_t cmd)
  5301. {
  5302. uint32_t data;
  5303. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5304. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5305. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5306. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5307. if (adev->asic_type == CHIP_STONEY)
  5308. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5309. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5310. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5311. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5312. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5313. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5314. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5315. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5316. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5317. else
  5318. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5319. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5320. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5321. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5322. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5323. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5324. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5325. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5326. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5327. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5328. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5329. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5330. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5331. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5332. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5333. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5334. }
  5335. #define MSG_ENTER_RLC_SAFE_MODE 1
  5336. #define MSG_EXIT_RLC_SAFE_MODE 0
  5337. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5338. #define RLC_GPR_REG2__REQ__SHIFT 0
  5339. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5340. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5341. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5342. {
  5343. u32 data;
  5344. unsigned i;
  5345. data = RREG32(mmRLC_CNTL);
  5346. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5347. return;
  5348. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5349. data |= RLC_SAFE_MODE__CMD_MASK;
  5350. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5351. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5352. WREG32(mmRLC_SAFE_MODE, data);
  5353. for (i = 0; i < adev->usec_timeout; i++) {
  5354. if ((RREG32(mmRLC_GPM_STAT) &
  5355. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5356. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5357. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5358. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5359. break;
  5360. udelay(1);
  5361. }
  5362. for (i = 0; i < adev->usec_timeout; i++) {
  5363. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5364. break;
  5365. udelay(1);
  5366. }
  5367. adev->gfx.rlc.in_safe_mode = true;
  5368. }
  5369. }
  5370. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5371. {
  5372. u32 data = 0;
  5373. unsigned i;
  5374. data = RREG32(mmRLC_CNTL);
  5375. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5376. return;
  5377. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5378. if (adev->gfx.rlc.in_safe_mode) {
  5379. data |= RLC_SAFE_MODE__CMD_MASK;
  5380. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5381. WREG32(mmRLC_SAFE_MODE, data);
  5382. adev->gfx.rlc.in_safe_mode = false;
  5383. }
  5384. }
  5385. for (i = 0; i < adev->usec_timeout; i++) {
  5386. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5387. break;
  5388. udelay(1);
  5389. }
  5390. }
  5391. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5392. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5393. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5394. };
  5395. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5396. bool enable)
  5397. {
  5398. uint32_t temp, data;
  5399. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5400. /* It is disabled by HW by default */
  5401. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5402. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5403. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5404. /* 1 - RLC memory Light sleep */
  5405. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5406. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5407. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5408. }
  5409. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5410. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5411. if (adev->flags & AMD_IS_APU)
  5412. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5413. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5414. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5415. else
  5416. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5417. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5418. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5419. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5420. if (temp != data)
  5421. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5422. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5423. gfx_v8_0_wait_for_rlc_serdes(adev);
  5424. /* 5 - clear mgcg override */
  5425. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5426. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5427. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5428. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5429. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5430. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5431. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5432. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5433. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5434. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5435. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5436. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5437. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5438. if (temp != data)
  5439. WREG32(mmCGTS_SM_CTRL_REG, data);
  5440. }
  5441. udelay(50);
  5442. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5443. gfx_v8_0_wait_for_rlc_serdes(adev);
  5444. } else {
  5445. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5446. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5447. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5448. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5449. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5450. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5451. if (temp != data)
  5452. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5453. /* 2 - disable MGLS in RLC */
  5454. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5455. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5456. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5457. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5458. }
  5459. /* 3 - disable MGLS in CP */
  5460. data = RREG32(mmCP_MEM_SLP_CNTL);
  5461. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5462. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5463. WREG32(mmCP_MEM_SLP_CNTL, data);
  5464. }
  5465. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5466. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5467. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5468. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5469. if (temp != data)
  5470. WREG32(mmCGTS_SM_CTRL_REG, data);
  5471. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5472. gfx_v8_0_wait_for_rlc_serdes(adev);
  5473. /* 6 - set mgcg override */
  5474. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5475. udelay(50);
  5476. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5477. gfx_v8_0_wait_for_rlc_serdes(adev);
  5478. }
  5479. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5480. }
  5481. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5482. bool enable)
  5483. {
  5484. uint32_t temp, temp1, data, data1;
  5485. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5486. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5487. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5488. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5489. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5490. if (temp1 != data1)
  5491. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5492. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5493. gfx_v8_0_wait_for_rlc_serdes(adev);
  5494. /* 2 - clear cgcg override */
  5495. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5496. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5497. gfx_v8_0_wait_for_rlc_serdes(adev);
  5498. /* 3 - write cmd to set CGLS */
  5499. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5500. /* 4 - enable cgcg */
  5501. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5502. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5503. /* enable cgls*/
  5504. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5505. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5506. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5507. if (temp1 != data1)
  5508. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5509. } else {
  5510. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5511. }
  5512. if (temp != data)
  5513. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5514. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5515. * Cmp_busy/GFX_Idle interrupts
  5516. */
  5517. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5518. } else {
  5519. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5520. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5521. /* TEST CGCG */
  5522. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5523. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5524. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5525. if (temp1 != data1)
  5526. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5527. /* read gfx register to wake up cgcg */
  5528. RREG32(mmCB_CGTT_SCLK_CTRL);
  5529. RREG32(mmCB_CGTT_SCLK_CTRL);
  5530. RREG32(mmCB_CGTT_SCLK_CTRL);
  5531. RREG32(mmCB_CGTT_SCLK_CTRL);
  5532. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5533. gfx_v8_0_wait_for_rlc_serdes(adev);
  5534. /* write cmd to Set CGCG Overrride */
  5535. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5536. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5537. gfx_v8_0_wait_for_rlc_serdes(adev);
  5538. /* write cmd to Clear CGLS */
  5539. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5540. /* disable cgcg, cgls should be disabled too. */
  5541. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5542. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5543. if (temp != data)
  5544. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5545. }
  5546. gfx_v8_0_wait_for_rlc_serdes(adev);
  5547. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5548. }
  5549. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5550. bool enable)
  5551. {
  5552. if (enable) {
  5553. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5554. * === MGCG + MGLS + TS(CG/LS) ===
  5555. */
  5556. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5557. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5558. } else {
  5559. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5560. * === CGCG + CGLS ===
  5561. */
  5562. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5563. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5564. }
  5565. return 0;
  5566. }
  5567. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5568. enum amd_clockgating_state state)
  5569. {
  5570. uint32_t msg_id, pp_state = 0;
  5571. uint32_t pp_support_state = 0;
  5572. void *pp_handle = adev->powerplay.pp_handle;
  5573. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5574. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5575. pp_support_state = PP_STATE_SUPPORT_LS;
  5576. pp_state = PP_STATE_LS;
  5577. }
  5578. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5579. pp_support_state |= PP_STATE_SUPPORT_CG;
  5580. pp_state |= PP_STATE_CG;
  5581. }
  5582. if (state == AMD_CG_STATE_UNGATE)
  5583. pp_state = 0;
  5584. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5585. PP_BLOCK_GFX_CG,
  5586. pp_support_state,
  5587. pp_state);
  5588. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5589. }
  5590. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5591. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5592. pp_support_state = PP_STATE_SUPPORT_LS;
  5593. pp_state = PP_STATE_LS;
  5594. }
  5595. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5596. pp_support_state |= PP_STATE_SUPPORT_CG;
  5597. pp_state |= PP_STATE_CG;
  5598. }
  5599. if (state == AMD_CG_STATE_UNGATE)
  5600. pp_state = 0;
  5601. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5602. PP_BLOCK_GFX_MG,
  5603. pp_support_state,
  5604. pp_state);
  5605. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5606. }
  5607. return 0;
  5608. }
  5609. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5610. enum amd_clockgating_state state)
  5611. {
  5612. uint32_t msg_id, pp_state = 0;
  5613. uint32_t pp_support_state = 0;
  5614. void *pp_handle = adev->powerplay.pp_handle;
  5615. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5616. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5617. pp_support_state = PP_STATE_SUPPORT_LS;
  5618. pp_state = PP_STATE_LS;
  5619. }
  5620. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5621. pp_support_state |= PP_STATE_SUPPORT_CG;
  5622. pp_state |= PP_STATE_CG;
  5623. }
  5624. if (state == AMD_CG_STATE_UNGATE)
  5625. pp_state = 0;
  5626. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5627. PP_BLOCK_GFX_CG,
  5628. pp_support_state,
  5629. pp_state);
  5630. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5631. }
  5632. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)) {
  5633. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
  5634. pp_support_state = PP_STATE_SUPPORT_LS;
  5635. pp_state = PP_STATE_LS;
  5636. }
  5637. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
  5638. pp_support_state |= PP_STATE_SUPPORT_CG;
  5639. pp_state |= PP_STATE_CG;
  5640. }
  5641. if (state == AMD_CG_STATE_UNGATE)
  5642. pp_state = 0;
  5643. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5644. PP_BLOCK_GFX_3D,
  5645. pp_support_state,
  5646. pp_state);
  5647. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5648. }
  5649. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5650. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5651. pp_support_state = PP_STATE_SUPPORT_LS;
  5652. pp_state = PP_STATE_LS;
  5653. }
  5654. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5655. pp_support_state |= PP_STATE_SUPPORT_CG;
  5656. pp_state |= PP_STATE_CG;
  5657. }
  5658. if (state == AMD_CG_STATE_UNGATE)
  5659. pp_state = 0;
  5660. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5661. PP_BLOCK_GFX_MG,
  5662. pp_support_state,
  5663. pp_state);
  5664. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5665. }
  5666. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5667. pp_support_state = PP_STATE_SUPPORT_LS;
  5668. if (state == AMD_CG_STATE_UNGATE)
  5669. pp_state = 0;
  5670. else
  5671. pp_state = PP_STATE_LS;
  5672. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5673. PP_BLOCK_GFX_RLC,
  5674. pp_support_state,
  5675. pp_state);
  5676. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5677. }
  5678. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5679. pp_support_state = PP_STATE_SUPPORT_LS;
  5680. if (state == AMD_CG_STATE_UNGATE)
  5681. pp_state = 0;
  5682. else
  5683. pp_state = PP_STATE_LS;
  5684. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5685. PP_BLOCK_GFX_CP,
  5686. pp_support_state,
  5687. pp_state);
  5688. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5689. }
  5690. return 0;
  5691. }
  5692. static int gfx_v8_0_set_clockgating_state(void *handle,
  5693. enum amd_clockgating_state state)
  5694. {
  5695. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5696. if (amdgpu_sriov_vf(adev))
  5697. return 0;
  5698. switch (adev->asic_type) {
  5699. case CHIP_FIJI:
  5700. case CHIP_CARRIZO:
  5701. case CHIP_STONEY:
  5702. gfx_v8_0_update_gfx_clock_gating(adev,
  5703. state == AMD_CG_STATE_GATE ? true : false);
  5704. break;
  5705. case CHIP_TONGA:
  5706. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5707. break;
  5708. case CHIP_POLARIS10:
  5709. case CHIP_POLARIS11:
  5710. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5711. break;
  5712. default:
  5713. break;
  5714. }
  5715. return 0;
  5716. }
  5717. static u64 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5718. {
  5719. return ring->adev->wb.wb[ring->rptr_offs];
  5720. }
  5721. static u64 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5722. {
  5723. struct amdgpu_device *adev = ring->adev;
  5724. if (ring->use_doorbell)
  5725. /* XXX check if swapping is necessary on BE */
  5726. return ring->adev->wb.wb[ring->wptr_offs];
  5727. else
  5728. return RREG32(mmCP_RB0_WPTR);
  5729. }
  5730. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5731. {
  5732. struct amdgpu_device *adev = ring->adev;
  5733. if (ring->use_doorbell) {
  5734. /* XXX check if swapping is necessary on BE */
  5735. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5736. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5737. } else {
  5738. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  5739. (void)RREG32(mmCP_RB0_WPTR);
  5740. }
  5741. }
  5742. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5743. {
  5744. u32 ref_and_mask, reg_mem_engine;
  5745. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) ||
  5746. (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)) {
  5747. switch (ring->me) {
  5748. case 1:
  5749. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5750. break;
  5751. case 2:
  5752. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5753. break;
  5754. default:
  5755. return;
  5756. }
  5757. reg_mem_engine = 0;
  5758. } else {
  5759. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5760. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5761. }
  5762. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5763. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5764. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5765. reg_mem_engine));
  5766. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5767. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5768. amdgpu_ring_write(ring, ref_and_mask);
  5769. amdgpu_ring_write(ring, ref_and_mask);
  5770. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5771. }
  5772. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5773. {
  5774. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5775. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5776. EVENT_INDEX(4));
  5777. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5778. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5779. EVENT_INDEX(0));
  5780. }
  5781. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5782. {
  5783. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5784. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5785. WRITE_DATA_DST_SEL(0) |
  5786. WR_CONFIRM));
  5787. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5788. amdgpu_ring_write(ring, 0);
  5789. amdgpu_ring_write(ring, 1);
  5790. }
  5791. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5792. struct amdgpu_ib *ib,
  5793. unsigned vm_id, bool ctx_switch)
  5794. {
  5795. u32 header, control = 0;
  5796. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5797. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5798. else
  5799. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5800. control |= ib->length_dw | (vm_id << 24);
  5801. amdgpu_ring_write(ring, header);
  5802. amdgpu_ring_write(ring,
  5803. #ifdef __BIG_ENDIAN
  5804. (2 << 0) |
  5805. #endif
  5806. (ib->gpu_addr & 0xFFFFFFFC));
  5807. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5808. amdgpu_ring_write(ring, control);
  5809. }
  5810. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5811. struct amdgpu_ib *ib,
  5812. unsigned vm_id, bool ctx_switch)
  5813. {
  5814. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5815. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5816. amdgpu_ring_write(ring,
  5817. #ifdef __BIG_ENDIAN
  5818. (2 << 0) |
  5819. #endif
  5820. (ib->gpu_addr & 0xFFFFFFFC));
  5821. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5822. amdgpu_ring_write(ring, control);
  5823. }
  5824. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5825. u64 seq, unsigned flags)
  5826. {
  5827. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5828. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5829. /* EVENT_WRITE_EOP - flush caches, send int */
  5830. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5831. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5832. EOP_TC_ACTION_EN |
  5833. EOP_TC_WB_ACTION_EN |
  5834. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5835. EVENT_INDEX(5)));
  5836. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5837. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5838. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5839. amdgpu_ring_write(ring, lower_32_bits(seq));
  5840. amdgpu_ring_write(ring, upper_32_bits(seq));
  5841. }
  5842. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5843. {
  5844. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5845. uint32_t seq = ring->fence_drv.sync_seq;
  5846. uint64_t addr = ring->fence_drv.gpu_addr;
  5847. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5848. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5849. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5850. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5851. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5852. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5853. amdgpu_ring_write(ring, seq);
  5854. amdgpu_ring_write(ring, 0xffffffff);
  5855. amdgpu_ring_write(ring, 4); /* poll interval */
  5856. }
  5857. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5858. unsigned vm_id, uint64_t pd_addr)
  5859. {
  5860. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5861. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5862. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5863. WRITE_DATA_DST_SEL(0)) |
  5864. WR_CONFIRM);
  5865. if (vm_id < 8) {
  5866. amdgpu_ring_write(ring,
  5867. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5868. } else {
  5869. amdgpu_ring_write(ring,
  5870. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5871. }
  5872. amdgpu_ring_write(ring, 0);
  5873. amdgpu_ring_write(ring, pd_addr >> 12);
  5874. /* bits 0-15 are the VM contexts0-15 */
  5875. /* invalidate the cache */
  5876. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5877. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5878. WRITE_DATA_DST_SEL(0)));
  5879. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5880. amdgpu_ring_write(ring, 0);
  5881. amdgpu_ring_write(ring, 1 << vm_id);
  5882. /* wait for the invalidate to complete */
  5883. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5884. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5885. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5886. WAIT_REG_MEM_ENGINE(0))); /* me */
  5887. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5888. amdgpu_ring_write(ring, 0);
  5889. amdgpu_ring_write(ring, 0); /* ref */
  5890. amdgpu_ring_write(ring, 0); /* mask */
  5891. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5892. /* compute doesn't have PFP */
  5893. if (usepfp) {
  5894. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5895. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5896. amdgpu_ring_write(ring, 0x0);
  5897. /* GFX8 emits 128 dw nop to prevent CE access VM before vm_flush finish */
  5898. amdgpu_ring_insert_nop(ring, 128);
  5899. }
  5900. }
  5901. static u64 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5902. {
  5903. return ring->adev->wb.wb[ring->wptr_offs];
  5904. }
  5905. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5906. {
  5907. struct amdgpu_device *adev = ring->adev;
  5908. /* XXX check if swapping is necessary on BE */
  5909. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5910. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5911. }
  5912. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5913. u64 addr, u64 seq,
  5914. unsigned flags)
  5915. {
  5916. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5917. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5918. /* RELEASE_MEM - flush caches, send int */
  5919. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5920. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5921. EOP_TC_ACTION_EN |
  5922. EOP_TC_WB_ACTION_EN |
  5923. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5924. EVENT_INDEX(5)));
  5925. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5926. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5927. amdgpu_ring_write(ring, upper_32_bits(addr));
  5928. amdgpu_ring_write(ring, lower_32_bits(seq));
  5929. amdgpu_ring_write(ring, upper_32_bits(seq));
  5930. }
  5931. static void gfx_v8_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  5932. u64 seq, unsigned int flags)
  5933. {
  5934. /* we only allocate 32bit for each seq wb address */
  5935. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  5936. /* write fence seq to the "addr" */
  5937. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5938. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5939. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  5940. amdgpu_ring_write(ring, lower_32_bits(addr));
  5941. amdgpu_ring_write(ring, upper_32_bits(addr));
  5942. amdgpu_ring_write(ring, lower_32_bits(seq));
  5943. if (flags & AMDGPU_FENCE_FLAG_INT) {
  5944. /* set register to trigger INT */
  5945. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5946. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5947. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  5948. amdgpu_ring_write(ring, mmCPC_INT_STATUS);
  5949. amdgpu_ring_write(ring, 0);
  5950. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  5951. }
  5952. }
  5953. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5954. {
  5955. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5956. amdgpu_ring_write(ring, 0);
  5957. }
  5958. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5959. {
  5960. uint32_t dw2 = 0;
  5961. if (amdgpu_sriov_vf(ring->adev))
  5962. gfx_v8_0_ring_emit_ce_meta_init(ring,
  5963. (flags & AMDGPU_VM_DOMAIN) ? AMDGPU_CSA_VADDR : ring->adev->virt.csa_vmid0_addr);
  5964. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5965. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5966. gfx_v8_0_ring_emit_vgt_flush(ring);
  5967. /* set load_global_config & load_global_uconfig */
  5968. dw2 |= 0x8001;
  5969. /* set load_cs_sh_regs */
  5970. dw2 |= 0x01000000;
  5971. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5972. dw2 |= 0x10002;
  5973. /* set load_ce_ram if preamble presented */
  5974. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5975. dw2 |= 0x10000000;
  5976. } else {
  5977. /* still load_ce_ram if this is the first time preamble presented
  5978. * although there is no context switch happens.
  5979. */
  5980. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5981. dw2 |= 0x10000000;
  5982. }
  5983. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5984. amdgpu_ring_write(ring, dw2);
  5985. amdgpu_ring_write(ring, 0);
  5986. if (amdgpu_sriov_vf(ring->adev))
  5987. gfx_v8_0_ring_emit_de_meta_init(ring,
  5988. (flags & AMDGPU_VM_DOMAIN) ? AMDGPU_CSA_VADDR : ring->adev->virt.csa_vmid0_addr);
  5989. }
  5990. static void gfx_v8_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  5991. {
  5992. struct amdgpu_device *adev = ring->adev;
  5993. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  5994. amdgpu_ring_write(ring, 0 | /* src: register*/
  5995. (5 << 8) | /* dst: memory */
  5996. (1 << 20)); /* write confirm */
  5997. amdgpu_ring_write(ring, reg);
  5998. amdgpu_ring_write(ring, 0);
  5999. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  6000. adev->virt.reg_val_offs * 4));
  6001. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  6002. adev->virt.reg_val_offs * 4));
  6003. }
  6004. static void gfx_v8_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  6005. uint32_t val)
  6006. {
  6007. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  6008. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  6009. amdgpu_ring_write(ring, reg);
  6010. amdgpu_ring_write(ring, 0);
  6011. amdgpu_ring_write(ring, val);
  6012. }
  6013. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  6014. enum amdgpu_interrupt_state state)
  6015. {
  6016. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  6017. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6018. }
  6019. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  6020. int me, int pipe,
  6021. enum amdgpu_interrupt_state state)
  6022. {
  6023. /*
  6024. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  6025. * handles the setting of interrupts for this specific pipe. All other
  6026. * pipes' interrupts are set by amdkfd.
  6027. */
  6028. if (me == 1) {
  6029. switch (pipe) {
  6030. case 0:
  6031. break;
  6032. default:
  6033. DRM_DEBUG("invalid pipe %d\n", pipe);
  6034. return;
  6035. }
  6036. } else {
  6037. DRM_DEBUG("invalid me %d\n", me);
  6038. return;
  6039. }
  6040. WREG32_FIELD(CP_ME1_PIPE0_INT_CNTL, TIME_STAMP_INT_ENABLE,
  6041. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6042. }
  6043. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  6044. struct amdgpu_irq_src *source,
  6045. unsigned type,
  6046. enum amdgpu_interrupt_state state)
  6047. {
  6048. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  6049. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6050. return 0;
  6051. }
  6052. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  6053. struct amdgpu_irq_src *source,
  6054. unsigned type,
  6055. enum amdgpu_interrupt_state state)
  6056. {
  6057. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  6058. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6059. return 0;
  6060. }
  6061. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  6062. struct amdgpu_irq_src *src,
  6063. unsigned type,
  6064. enum amdgpu_interrupt_state state)
  6065. {
  6066. switch (type) {
  6067. case AMDGPU_CP_IRQ_GFX_EOP:
  6068. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  6069. break;
  6070. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  6071. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  6072. break;
  6073. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  6074. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  6075. break;
  6076. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  6077. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  6078. break;
  6079. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  6080. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  6081. break;
  6082. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  6083. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  6084. break;
  6085. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  6086. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  6087. break;
  6088. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  6089. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  6090. break;
  6091. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  6092. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  6093. break;
  6094. default:
  6095. break;
  6096. }
  6097. return 0;
  6098. }
  6099. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  6100. struct amdgpu_irq_src *source,
  6101. struct amdgpu_iv_entry *entry)
  6102. {
  6103. int i;
  6104. u8 me_id, pipe_id, queue_id;
  6105. struct amdgpu_ring *ring;
  6106. DRM_DEBUG("IH: CP EOP\n");
  6107. me_id = (entry->ring_id & 0x0c) >> 2;
  6108. pipe_id = (entry->ring_id & 0x03) >> 0;
  6109. queue_id = (entry->ring_id & 0x70) >> 4;
  6110. switch (me_id) {
  6111. case 0:
  6112. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  6113. break;
  6114. case 1:
  6115. case 2:
  6116. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6117. ring = &adev->gfx.compute_ring[i];
  6118. /* Per-queue interrupt is supported for MEC starting from VI.
  6119. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  6120. */
  6121. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  6122. amdgpu_fence_process(ring);
  6123. }
  6124. break;
  6125. }
  6126. return 0;
  6127. }
  6128. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  6129. struct amdgpu_irq_src *source,
  6130. struct amdgpu_iv_entry *entry)
  6131. {
  6132. DRM_ERROR("Illegal register access in command stream\n");
  6133. schedule_work(&adev->reset_work);
  6134. return 0;
  6135. }
  6136. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  6137. struct amdgpu_irq_src *source,
  6138. struct amdgpu_iv_entry *entry)
  6139. {
  6140. DRM_ERROR("Illegal instruction in command stream\n");
  6141. schedule_work(&adev->reset_work);
  6142. return 0;
  6143. }
  6144. static int gfx_v8_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  6145. struct amdgpu_irq_src *src,
  6146. unsigned int type,
  6147. enum amdgpu_interrupt_state state)
  6148. {
  6149. uint32_t tmp, target;
  6150. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6151. BUG_ON(ring->funcs->type != AMDGPU_RING_TYPE_KIQ);
  6152. if (ring->me == 1)
  6153. target = mmCP_ME1_PIPE0_INT_CNTL;
  6154. else
  6155. target = mmCP_ME2_PIPE0_INT_CNTL;
  6156. target += ring->pipe;
  6157. switch (type) {
  6158. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  6159. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  6160. tmp = RREG32(mmCPC_INT_CNTL);
  6161. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  6162. GENERIC2_INT_ENABLE, 0);
  6163. WREG32(mmCPC_INT_CNTL, tmp);
  6164. tmp = RREG32(target);
  6165. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  6166. GENERIC2_INT_ENABLE, 0);
  6167. WREG32(target, tmp);
  6168. } else {
  6169. tmp = RREG32(mmCPC_INT_CNTL);
  6170. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  6171. GENERIC2_INT_ENABLE, 1);
  6172. WREG32(mmCPC_INT_CNTL, tmp);
  6173. tmp = RREG32(target);
  6174. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  6175. GENERIC2_INT_ENABLE, 1);
  6176. WREG32(target, tmp);
  6177. }
  6178. break;
  6179. default:
  6180. BUG(); /* kiq only support GENERIC2_INT now */
  6181. break;
  6182. }
  6183. return 0;
  6184. }
  6185. static int gfx_v8_0_kiq_irq(struct amdgpu_device *adev,
  6186. struct amdgpu_irq_src *source,
  6187. struct amdgpu_iv_entry *entry)
  6188. {
  6189. u8 me_id, pipe_id, queue_id;
  6190. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6191. BUG_ON(ring->funcs->type != AMDGPU_RING_TYPE_KIQ);
  6192. me_id = (entry->ring_id & 0x0c) >> 2;
  6193. pipe_id = (entry->ring_id & 0x03) >> 0;
  6194. queue_id = (entry->ring_id & 0x70) >> 4;
  6195. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  6196. me_id, pipe_id, queue_id);
  6197. amdgpu_fence_process(ring);
  6198. return 0;
  6199. }
  6200. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  6201. .name = "gfx_v8_0",
  6202. .early_init = gfx_v8_0_early_init,
  6203. .late_init = gfx_v8_0_late_init,
  6204. .sw_init = gfx_v8_0_sw_init,
  6205. .sw_fini = gfx_v8_0_sw_fini,
  6206. .hw_init = gfx_v8_0_hw_init,
  6207. .hw_fini = gfx_v8_0_hw_fini,
  6208. .suspend = gfx_v8_0_suspend,
  6209. .resume = gfx_v8_0_resume,
  6210. .is_idle = gfx_v8_0_is_idle,
  6211. .wait_for_idle = gfx_v8_0_wait_for_idle,
  6212. .check_soft_reset = gfx_v8_0_check_soft_reset,
  6213. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  6214. .soft_reset = gfx_v8_0_soft_reset,
  6215. .post_soft_reset = gfx_v8_0_post_soft_reset,
  6216. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  6217. .set_powergating_state = gfx_v8_0_set_powergating_state,
  6218. .get_clockgating_state = gfx_v8_0_get_clockgating_state,
  6219. };
  6220. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  6221. .type = AMDGPU_RING_TYPE_GFX,
  6222. .align_mask = 0xff,
  6223. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6224. .support_64bit_ptrs = false,
  6225. .get_rptr = gfx_v8_0_ring_get_rptr,
  6226. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  6227. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  6228. .emit_frame_size =
  6229. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6230. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6231. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6232. 6 + 6 + 6 +/* gfx_v8_0_ring_emit_fence_gfx x3 for user fence, vm fence */
  6233. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6234. 128 + 19 + /* gfx_v8_0_ring_emit_vm_flush */
  6235. 2 + /* gfx_v8_ring_emit_sb */
  6236. 3 + 4 + 29, /* gfx_v8_ring_emit_cntxcntl including vgt flush/meta-data */
  6237. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  6238. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  6239. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  6240. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6241. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6242. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6243. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6244. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6245. .test_ring = gfx_v8_0_ring_test_ring,
  6246. .test_ib = gfx_v8_0_ring_test_ib,
  6247. .insert_nop = amdgpu_ring_insert_nop,
  6248. .pad_ib = amdgpu_ring_generic_pad_ib,
  6249. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  6250. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  6251. };
  6252. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  6253. .type = AMDGPU_RING_TYPE_COMPUTE,
  6254. .align_mask = 0xff,
  6255. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6256. .support_64bit_ptrs = false,
  6257. .get_rptr = gfx_v8_0_ring_get_rptr,
  6258. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6259. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6260. .emit_frame_size =
  6261. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6262. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6263. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6264. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6265. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6266. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  6267. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6268. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6269. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  6270. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6271. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6272. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6273. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6274. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6275. .test_ring = gfx_v8_0_ring_test_ring,
  6276. .test_ib = gfx_v8_0_ring_test_ib,
  6277. .insert_nop = amdgpu_ring_insert_nop,
  6278. .pad_ib = amdgpu_ring_generic_pad_ib,
  6279. };
  6280. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_kiq = {
  6281. .type = AMDGPU_RING_TYPE_KIQ,
  6282. .align_mask = 0xff,
  6283. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6284. .support_64bit_ptrs = false,
  6285. .get_rptr = gfx_v8_0_ring_get_rptr,
  6286. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6287. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6288. .emit_frame_size =
  6289. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6290. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6291. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6292. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6293. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6294. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  6295. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6296. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6297. .emit_fence = gfx_v8_0_ring_emit_fence_kiq,
  6298. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6299. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6300. .test_ring = gfx_v8_0_ring_test_ring,
  6301. .test_ib = gfx_v8_0_ring_test_ib,
  6302. .insert_nop = amdgpu_ring_insert_nop,
  6303. .pad_ib = amdgpu_ring_generic_pad_ib,
  6304. .emit_rreg = gfx_v8_0_ring_emit_rreg,
  6305. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6306. };
  6307. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  6308. {
  6309. int i;
  6310. adev->gfx.kiq.ring.funcs = &gfx_v8_0_ring_funcs_kiq;
  6311. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  6312. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  6313. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6314. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  6315. }
  6316. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  6317. .set = gfx_v8_0_set_eop_interrupt_state,
  6318. .process = gfx_v8_0_eop_irq,
  6319. };
  6320. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  6321. .set = gfx_v8_0_set_priv_reg_fault_state,
  6322. .process = gfx_v8_0_priv_reg_irq,
  6323. };
  6324. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  6325. .set = gfx_v8_0_set_priv_inst_fault_state,
  6326. .process = gfx_v8_0_priv_inst_irq,
  6327. };
  6328. static const struct amdgpu_irq_src_funcs gfx_v8_0_kiq_irq_funcs = {
  6329. .set = gfx_v8_0_kiq_set_interrupt_state,
  6330. .process = gfx_v8_0_kiq_irq,
  6331. };
  6332. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  6333. {
  6334. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  6335. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  6336. adev->gfx.priv_reg_irq.num_types = 1;
  6337. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  6338. adev->gfx.priv_inst_irq.num_types = 1;
  6339. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  6340. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  6341. adev->gfx.kiq.irq.funcs = &gfx_v8_0_kiq_irq_funcs;
  6342. }
  6343. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  6344. {
  6345. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  6346. }
  6347. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  6348. {
  6349. /* init asci gds info */
  6350. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  6351. adev->gds.gws.total_size = 64;
  6352. adev->gds.oa.total_size = 16;
  6353. if (adev->gds.mem.total_size == 64 * 1024) {
  6354. adev->gds.mem.gfx_partition_size = 4096;
  6355. adev->gds.mem.cs_partition_size = 4096;
  6356. adev->gds.gws.gfx_partition_size = 4;
  6357. adev->gds.gws.cs_partition_size = 4;
  6358. adev->gds.oa.gfx_partition_size = 4;
  6359. adev->gds.oa.cs_partition_size = 1;
  6360. } else {
  6361. adev->gds.mem.gfx_partition_size = 1024;
  6362. adev->gds.mem.cs_partition_size = 1024;
  6363. adev->gds.gws.gfx_partition_size = 16;
  6364. adev->gds.gws.cs_partition_size = 16;
  6365. adev->gds.oa.gfx_partition_size = 4;
  6366. adev->gds.oa.cs_partition_size = 4;
  6367. }
  6368. }
  6369. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  6370. u32 bitmap)
  6371. {
  6372. u32 data;
  6373. if (!bitmap)
  6374. return;
  6375. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  6376. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  6377. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  6378. }
  6379. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  6380. {
  6381. u32 data, mask;
  6382. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  6383. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  6384. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6385. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6386. }
  6387. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6388. {
  6389. int i, j, k, counter, active_cu_number = 0;
  6390. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6391. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6392. unsigned disable_masks[4 * 2];
  6393. memset(cu_info, 0, sizeof(*cu_info));
  6394. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6395. mutex_lock(&adev->grbm_idx_mutex);
  6396. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6397. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6398. mask = 1;
  6399. ao_bitmap = 0;
  6400. counter = 0;
  6401. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6402. if (i < 4 && j < 2)
  6403. gfx_v8_0_set_user_cu_inactive_bitmap(
  6404. adev, disable_masks[i * 2 + j]);
  6405. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6406. cu_info->bitmap[i][j] = bitmap;
  6407. for (k = 0; k < 16; k ++) {
  6408. if (bitmap & mask) {
  6409. if (counter < 2)
  6410. ao_bitmap |= mask;
  6411. counter ++;
  6412. }
  6413. mask <<= 1;
  6414. }
  6415. active_cu_number += counter;
  6416. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6417. }
  6418. }
  6419. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6420. mutex_unlock(&adev->grbm_idx_mutex);
  6421. cu_info->number = active_cu_number;
  6422. cu_info->ao_cu_mask = ao_cu_mask;
  6423. }
  6424. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  6425. {
  6426. .type = AMD_IP_BLOCK_TYPE_GFX,
  6427. .major = 8,
  6428. .minor = 0,
  6429. .rev = 0,
  6430. .funcs = &gfx_v8_0_ip_funcs,
  6431. };
  6432. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  6433. {
  6434. .type = AMD_IP_BLOCK_TYPE_GFX,
  6435. .major = 8,
  6436. .minor = 1,
  6437. .rev = 0,
  6438. .funcs = &gfx_v8_0_ip_funcs,
  6439. };
  6440. static void gfx_v8_0_ring_emit_ce_meta_init(struct amdgpu_ring *ring, uint64_t csa_addr)
  6441. {
  6442. uint64_t ce_payload_addr;
  6443. int cnt_ce;
  6444. static union {
  6445. struct vi_ce_ib_state regular;
  6446. struct vi_ce_ib_state_chained_ib chained;
  6447. } ce_payload = {};
  6448. if (ring->adev->virt.chained_ib_support) {
  6449. ce_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data_chained_ib, ce_payload);
  6450. cnt_ce = (sizeof(ce_payload.chained) >> 2) + 4 - 2;
  6451. } else {
  6452. ce_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data, ce_payload);
  6453. cnt_ce = (sizeof(ce_payload.regular) >> 2) + 4 - 2;
  6454. }
  6455. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_ce));
  6456. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  6457. WRITE_DATA_DST_SEL(8) |
  6458. WR_CONFIRM) |
  6459. WRITE_DATA_CACHE_POLICY(0));
  6460. amdgpu_ring_write(ring, lower_32_bits(ce_payload_addr));
  6461. amdgpu_ring_write(ring, upper_32_bits(ce_payload_addr));
  6462. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, cnt_ce - 2);
  6463. }
  6464. static void gfx_v8_0_ring_emit_de_meta_init(struct amdgpu_ring *ring, uint64_t csa_addr)
  6465. {
  6466. uint64_t de_payload_addr, gds_addr;
  6467. int cnt_de;
  6468. static union {
  6469. struct vi_de_ib_state regular;
  6470. struct vi_de_ib_state_chained_ib chained;
  6471. } de_payload = {};
  6472. gds_addr = csa_addr + 4096;
  6473. if (ring->adev->virt.chained_ib_support) {
  6474. de_payload.chained.gds_backup_addrlo = lower_32_bits(gds_addr);
  6475. de_payload.chained.gds_backup_addrhi = upper_32_bits(gds_addr);
  6476. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data_chained_ib, de_payload);
  6477. cnt_de = (sizeof(de_payload.chained) >> 2) + 4 - 2;
  6478. } else {
  6479. de_payload.regular.gds_backup_addrlo = lower_32_bits(gds_addr);
  6480. de_payload.regular.gds_backup_addrhi = upper_32_bits(gds_addr);
  6481. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data, de_payload);
  6482. cnt_de = (sizeof(de_payload.regular) >> 2) + 4 - 2;
  6483. }
  6484. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_de));
  6485. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  6486. WRITE_DATA_DST_SEL(8) |
  6487. WR_CONFIRM) |
  6488. WRITE_DATA_CACHE_POLICY(0));
  6489. amdgpu_ring_write(ring, lower_32_bits(de_payload_addr));
  6490. amdgpu_ring_write(ring, upper_32_bits(de_payload_addr));
  6491. amdgpu_ring_write_multiple(ring, (void *)&de_payload, cnt_de - 2);
  6492. }
  6493. /* create MQD for each compute queue */
  6494. static int gfx_v8_0_compute_mqd_soft_init(struct amdgpu_device *adev)
  6495. {
  6496. struct amdgpu_ring *ring = NULL;
  6497. int r, i;
  6498. /* create MQD for KIQ */
  6499. ring = &adev->gfx.kiq.ring;
  6500. if (!ring->mqd_obj) {
  6501. r = amdgpu_bo_create_kernel(adev, sizeof(struct vi_mqd), PAGE_SIZE,
  6502. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  6503. &ring->mqd_gpu_addr, &ring->mqd_ptr);
  6504. if (r) {
  6505. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  6506. return r;
  6507. }
  6508. /* prepare MQD backup */
  6509. adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS] = kmalloc(sizeof(struct vi_mqd), GFP_KERNEL);
  6510. if (!adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS])
  6511. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  6512. }
  6513. /* create MQD for each KCQ */
  6514. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6515. {
  6516. ring = &adev->gfx.compute_ring[i];
  6517. if (!ring->mqd_obj) {
  6518. r = amdgpu_bo_create_kernel(adev, sizeof(struct vi_mqd), PAGE_SIZE,
  6519. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  6520. &ring->mqd_gpu_addr, &ring->mqd_ptr);
  6521. if (r) {
  6522. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  6523. return r;
  6524. }
  6525. /* prepare MQD backup */
  6526. adev->gfx.mec.mqd_backup[i] = kmalloc(sizeof(struct vi_mqd), GFP_KERNEL);
  6527. if (!adev->gfx.mec.mqd_backup[i])
  6528. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  6529. }
  6530. }
  6531. return 0;
  6532. }
  6533. static void gfx_v8_0_compute_mqd_soft_fini(struct amdgpu_device *adev)
  6534. {
  6535. struct amdgpu_ring *ring = NULL;
  6536. int i;
  6537. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6538. ring = &adev->gfx.compute_ring[i];
  6539. kfree(adev->gfx.mec.mqd_backup[i]);
  6540. amdgpu_bo_free_kernel(&ring->mqd_obj,
  6541. &ring->mqd_gpu_addr,
  6542. &ring->mqd_ptr);
  6543. }
  6544. ring = &adev->gfx.kiq.ring;
  6545. kfree(adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS]);
  6546. amdgpu_bo_free_kernel(&ring->mqd_obj,
  6547. &ring->mqd_gpu_addr,
  6548. &ring->mqd_ptr);
  6549. }