gfx_v7_0.c 161 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_ih.h"
  27. #include "amdgpu_gfx.h"
  28. #include "cikd.h"
  29. #include "cik.h"
  30. #include "atom.h"
  31. #include "amdgpu_ucode.h"
  32. #include "clearstate_ci.h"
  33. #include "dce/dce_8_0_d.h"
  34. #include "dce/dce_8_0_sh_mask.h"
  35. #include "bif/bif_4_1_d.h"
  36. #include "bif/bif_4_1_sh_mask.h"
  37. #include "gca/gfx_7_0_d.h"
  38. #include "gca/gfx_7_2_enum.h"
  39. #include "gca/gfx_7_2_sh_mask.h"
  40. #include "gmc/gmc_7_0_d.h"
  41. #include "gmc/gmc_7_0_sh_mask.h"
  42. #include "oss/oss_2_0_d.h"
  43. #include "oss/oss_2_0_sh_mask.h"
  44. #define GFX7_NUM_GFX_RINGS 1
  45. #define GFX7_NUM_COMPUTE_RINGS 8
  46. static void gfx_v7_0_set_ring_funcs(struct amdgpu_device *adev);
  47. static void gfx_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  48. static void gfx_v7_0_set_gds_init(struct amdgpu_device *adev);
  49. MODULE_FIRMWARE("radeon/bonaire_pfp.bin");
  50. MODULE_FIRMWARE("radeon/bonaire_me.bin");
  51. MODULE_FIRMWARE("radeon/bonaire_ce.bin");
  52. MODULE_FIRMWARE("radeon/bonaire_rlc.bin");
  53. MODULE_FIRMWARE("radeon/bonaire_mec.bin");
  54. MODULE_FIRMWARE("radeon/hawaii_pfp.bin");
  55. MODULE_FIRMWARE("radeon/hawaii_me.bin");
  56. MODULE_FIRMWARE("radeon/hawaii_ce.bin");
  57. MODULE_FIRMWARE("radeon/hawaii_rlc.bin");
  58. MODULE_FIRMWARE("radeon/hawaii_mec.bin");
  59. MODULE_FIRMWARE("radeon/kaveri_pfp.bin");
  60. MODULE_FIRMWARE("radeon/kaveri_me.bin");
  61. MODULE_FIRMWARE("radeon/kaveri_ce.bin");
  62. MODULE_FIRMWARE("radeon/kaveri_rlc.bin");
  63. MODULE_FIRMWARE("radeon/kaveri_mec.bin");
  64. MODULE_FIRMWARE("radeon/kaveri_mec2.bin");
  65. MODULE_FIRMWARE("radeon/kabini_pfp.bin");
  66. MODULE_FIRMWARE("radeon/kabini_me.bin");
  67. MODULE_FIRMWARE("radeon/kabini_ce.bin");
  68. MODULE_FIRMWARE("radeon/kabini_rlc.bin");
  69. MODULE_FIRMWARE("radeon/kabini_mec.bin");
  70. MODULE_FIRMWARE("radeon/mullins_pfp.bin");
  71. MODULE_FIRMWARE("radeon/mullins_me.bin");
  72. MODULE_FIRMWARE("radeon/mullins_ce.bin");
  73. MODULE_FIRMWARE("radeon/mullins_rlc.bin");
  74. MODULE_FIRMWARE("radeon/mullins_mec.bin");
  75. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  76. {
  77. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  78. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  79. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  80. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  81. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  82. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  83. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  84. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  85. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  86. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  87. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  88. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  89. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  90. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  91. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  92. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  93. };
  94. static const u32 spectre_rlc_save_restore_register_list[] =
  95. {
  96. (0x0e00 << 16) | (0xc12c >> 2),
  97. 0x00000000,
  98. (0x0e00 << 16) | (0xc140 >> 2),
  99. 0x00000000,
  100. (0x0e00 << 16) | (0xc150 >> 2),
  101. 0x00000000,
  102. (0x0e00 << 16) | (0xc15c >> 2),
  103. 0x00000000,
  104. (0x0e00 << 16) | (0xc168 >> 2),
  105. 0x00000000,
  106. (0x0e00 << 16) | (0xc170 >> 2),
  107. 0x00000000,
  108. (0x0e00 << 16) | (0xc178 >> 2),
  109. 0x00000000,
  110. (0x0e00 << 16) | (0xc204 >> 2),
  111. 0x00000000,
  112. (0x0e00 << 16) | (0xc2b4 >> 2),
  113. 0x00000000,
  114. (0x0e00 << 16) | (0xc2b8 >> 2),
  115. 0x00000000,
  116. (0x0e00 << 16) | (0xc2bc >> 2),
  117. 0x00000000,
  118. (0x0e00 << 16) | (0xc2c0 >> 2),
  119. 0x00000000,
  120. (0x0e00 << 16) | (0x8228 >> 2),
  121. 0x00000000,
  122. (0x0e00 << 16) | (0x829c >> 2),
  123. 0x00000000,
  124. (0x0e00 << 16) | (0x869c >> 2),
  125. 0x00000000,
  126. (0x0600 << 16) | (0x98f4 >> 2),
  127. 0x00000000,
  128. (0x0e00 << 16) | (0x98f8 >> 2),
  129. 0x00000000,
  130. (0x0e00 << 16) | (0x9900 >> 2),
  131. 0x00000000,
  132. (0x0e00 << 16) | (0xc260 >> 2),
  133. 0x00000000,
  134. (0x0e00 << 16) | (0x90e8 >> 2),
  135. 0x00000000,
  136. (0x0e00 << 16) | (0x3c000 >> 2),
  137. 0x00000000,
  138. (0x0e00 << 16) | (0x3c00c >> 2),
  139. 0x00000000,
  140. (0x0e00 << 16) | (0x8c1c >> 2),
  141. 0x00000000,
  142. (0x0e00 << 16) | (0x9700 >> 2),
  143. 0x00000000,
  144. (0x0e00 << 16) | (0xcd20 >> 2),
  145. 0x00000000,
  146. (0x4e00 << 16) | (0xcd20 >> 2),
  147. 0x00000000,
  148. (0x5e00 << 16) | (0xcd20 >> 2),
  149. 0x00000000,
  150. (0x6e00 << 16) | (0xcd20 >> 2),
  151. 0x00000000,
  152. (0x7e00 << 16) | (0xcd20 >> 2),
  153. 0x00000000,
  154. (0x8e00 << 16) | (0xcd20 >> 2),
  155. 0x00000000,
  156. (0x9e00 << 16) | (0xcd20 >> 2),
  157. 0x00000000,
  158. (0xae00 << 16) | (0xcd20 >> 2),
  159. 0x00000000,
  160. (0xbe00 << 16) | (0xcd20 >> 2),
  161. 0x00000000,
  162. (0x0e00 << 16) | (0x89bc >> 2),
  163. 0x00000000,
  164. (0x0e00 << 16) | (0x8900 >> 2),
  165. 0x00000000,
  166. 0x3,
  167. (0x0e00 << 16) | (0xc130 >> 2),
  168. 0x00000000,
  169. (0x0e00 << 16) | (0xc134 >> 2),
  170. 0x00000000,
  171. (0x0e00 << 16) | (0xc1fc >> 2),
  172. 0x00000000,
  173. (0x0e00 << 16) | (0xc208 >> 2),
  174. 0x00000000,
  175. (0x0e00 << 16) | (0xc264 >> 2),
  176. 0x00000000,
  177. (0x0e00 << 16) | (0xc268 >> 2),
  178. 0x00000000,
  179. (0x0e00 << 16) | (0xc26c >> 2),
  180. 0x00000000,
  181. (0x0e00 << 16) | (0xc270 >> 2),
  182. 0x00000000,
  183. (0x0e00 << 16) | (0xc274 >> 2),
  184. 0x00000000,
  185. (0x0e00 << 16) | (0xc278 >> 2),
  186. 0x00000000,
  187. (0x0e00 << 16) | (0xc27c >> 2),
  188. 0x00000000,
  189. (0x0e00 << 16) | (0xc280 >> 2),
  190. 0x00000000,
  191. (0x0e00 << 16) | (0xc284 >> 2),
  192. 0x00000000,
  193. (0x0e00 << 16) | (0xc288 >> 2),
  194. 0x00000000,
  195. (0x0e00 << 16) | (0xc28c >> 2),
  196. 0x00000000,
  197. (0x0e00 << 16) | (0xc290 >> 2),
  198. 0x00000000,
  199. (0x0e00 << 16) | (0xc294 >> 2),
  200. 0x00000000,
  201. (0x0e00 << 16) | (0xc298 >> 2),
  202. 0x00000000,
  203. (0x0e00 << 16) | (0xc29c >> 2),
  204. 0x00000000,
  205. (0x0e00 << 16) | (0xc2a0 >> 2),
  206. 0x00000000,
  207. (0x0e00 << 16) | (0xc2a4 >> 2),
  208. 0x00000000,
  209. (0x0e00 << 16) | (0xc2a8 >> 2),
  210. 0x00000000,
  211. (0x0e00 << 16) | (0xc2ac >> 2),
  212. 0x00000000,
  213. (0x0e00 << 16) | (0xc2b0 >> 2),
  214. 0x00000000,
  215. (0x0e00 << 16) | (0x301d0 >> 2),
  216. 0x00000000,
  217. (0x0e00 << 16) | (0x30238 >> 2),
  218. 0x00000000,
  219. (0x0e00 << 16) | (0x30250 >> 2),
  220. 0x00000000,
  221. (0x0e00 << 16) | (0x30254 >> 2),
  222. 0x00000000,
  223. (0x0e00 << 16) | (0x30258 >> 2),
  224. 0x00000000,
  225. (0x0e00 << 16) | (0x3025c >> 2),
  226. 0x00000000,
  227. (0x4e00 << 16) | (0xc900 >> 2),
  228. 0x00000000,
  229. (0x5e00 << 16) | (0xc900 >> 2),
  230. 0x00000000,
  231. (0x6e00 << 16) | (0xc900 >> 2),
  232. 0x00000000,
  233. (0x7e00 << 16) | (0xc900 >> 2),
  234. 0x00000000,
  235. (0x8e00 << 16) | (0xc900 >> 2),
  236. 0x00000000,
  237. (0x9e00 << 16) | (0xc900 >> 2),
  238. 0x00000000,
  239. (0xae00 << 16) | (0xc900 >> 2),
  240. 0x00000000,
  241. (0xbe00 << 16) | (0xc900 >> 2),
  242. 0x00000000,
  243. (0x4e00 << 16) | (0xc904 >> 2),
  244. 0x00000000,
  245. (0x5e00 << 16) | (0xc904 >> 2),
  246. 0x00000000,
  247. (0x6e00 << 16) | (0xc904 >> 2),
  248. 0x00000000,
  249. (0x7e00 << 16) | (0xc904 >> 2),
  250. 0x00000000,
  251. (0x8e00 << 16) | (0xc904 >> 2),
  252. 0x00000000,
  253. (0x9e00 << 16) | (0xc904 >> 2),
  254. 0x00000000,
  255. (0xae00 << 16) | (0xc904 >> 2),
  256. 0x00000000,
  257. (0xbe00 << 16) | (0xc904 >> 2),
  258. 0x00000000,
  259. (0x4e00 << 16) | (0xc908 >> 2),
  260. 0x00000000,
  261. (0x5e00 << 16) | (0xc908 >> 2),
  262. 0x00000000,
  263. (0x6e00 << 16) | (0xc908 >> 2),
  264. 0x00000000,
  265. (0x7e00 << 16) | (0xc908 >> 2),
  266. 0x00000000,
  267. (0x8e00 << 16) | (0xc908 >> 2),
  268. 0x00000000,
  269. (0x9e00 << 16) | (0xc908 >> 2),
  270. 0x00000000,
  271. (0xae00 << 16) | (0xc908 >> 2),
  272. 0x00000000,
  273. (0xbe00 << 16) | (0xc908 >> 2),
  274. 0x00000000,
  275. (0x4e00 << 16) | (0xc90c >> 2),
  276. 0x00000000,
  277. (0x5e00 << 16) | (0xc90c >> 2),
  278. 0x00000000,
  279. (0x6e00 << 16) | (0xc90c >> 2),
  280. 0x00000000,
  281. (0x7e00 << 16) | (0xc90c >> 2),
  282. 0x00000000,
  283. (0x8e00 << 16) | (0xc90c >> 2),
  284. 0x00000000,
  285. (0x9e00 << 16) | (0xc90c >> 2),
  286. 0x00000000,
  287. (0xae00 << 16) | (0xc90c >> 2),
  288. 0x00000000,
  289. (0xbe00 << 16) | (0xc90c >> 2),
  290. 0x00000000,
  291. (0x4e00 << 16) | (0xc910 >> 2),
  292. 0x00000000,
  293. (0x5e00 << 16) | (0xc910 >> 2),
  294. 0x00000000,
  295. (0x6e00 << 16) | (0xc910 >> 2),
  296. 0x00000000,
  297. (0x7e00 << 16) | (0xc910 >> 2),
  298. 0x00000000,
  299. (0x8e00 << 16) | (0xc910 >> 2),
  300. 0x00000000,
  301. (0x9e00 << 16) | (0xc910 >> 2),
  302. 0x00000000,
  303. (0xae00 << 16) | (0xc910 >> 2),
  304. 0x00000000,
  305. (0xbe00 << 16) | (0xc910 >> 2),
  306. 0x00000000,
  307. (0x0e00 << 16) | (0xc99c >> 2),
  308. 0x00000000,
  309. (0x0e00 << 16) | (0x9834 >> 2),
  310. 0x00000000,
  311. (0x0000 << 16) | (0x30f00 >> 2),
  312. 0x00000000,
  313. (0x0001 << 16) | (0x30f00 >> 2),
  314. 0x00000000,
  315. (0x0000 << 16) | (0x30f04 >> 2),
  316. 0x00000000,
  317. (0x0001 << 16) | (0x30f04 >> 2),
  318. 0x00000000,
  319. (0x0000 << 16) | (0x30f08 >> 2),
  320. 0x00000000,
  321. (0x0001 << 16) | (0x30f08 >> 2),
  322. 0x00000000,
  323. (0x0000 << 16) | (0x30f0c >> 2),
  324. 0x00000000,
  325. (0x0001 << 16) | (0x30f0c >> 2),
  326. 0x00000000,
  327. (0x0600 << 16) | (0x9b7c >> 2),
  328. 0x00000000,
  329. (0x0e00 << 16) | (0x8a14 >> 2),
  330. 0x00000000,
  331. (0x0e00 << 16) | (0x8a18 >> 2),
  332. 0x00000000,
  333. (0x0600 << 16) | (0x30a00 >> 2),
  334. 0x00000000,
  335. (0x0e00 << 16) | (0x8bf0 >> 2),
  336. 0x00000000,
  337. (0x0e00 << 16) | (0x8bcc >> 2),
  338. 0x00000000,
  339. (0x0e00 << 16) | (0x8b24 >> 2),
  340. 0x00000000,
  341. (0x0e00 << 16) | (0x30a04 >> 2),
  342. 0x00000000,
  343. (0x0600 << 16) | (0x30a10 >> 2),
  344. 0x00000000,
  345. (0x0600 << 16) | (0x30a14 >> 2),
  346. 0x00000000,
  347. (0x0600 << 16) | (0x30a18 >> 2),
  348. 0x00000000,
  349. (0x0600 << 16) | (0x30a2c >> 2),
  350. 0x00000000,
  351. (0x0e00 << 16) | (0xc700 >> 2),
  352. 0x00000000,
  353. (0x0e00 << 16) | (0xc704 >> 2),
  354. 0x00000000,
  355. (0x0e00 << 16) | (0xc708 >> 2),
  356. 0x00000000,
  357. (0x0e00 << 16) | (0xc768 >> 2),
  358. 0x00000000,
  359. (0x0400 << 16) | (0xc770 >> 2),
  360. 0x00000000,
  361. (0x0400 << 16) | (0xc774 >> 2),
  362. 0x00000000,
  363. (0x0400 << 16) | (0xc778 >> 2),
  364. 0x00000000,
  365. (0x0400 << 16) | (0xc77c >> 2),
  366. 0x00000000,
  367. (0x0400 << 16) | (0xc780 >> 2),
  368. 0x00000000,
  369. (0x0400 << 16) | (0xc784 >> 2),
  370. 0x00000000,
  371. (0x0400 << 16) | (0xc788 >> 2),
  372. 0x00000000,
  373. (0x0400 << 16) | (0xc78c >> 2),
  374. 0x00000000,
  375. (0x0400 << 16) | (0xc798 >> 2),
  376. 0x00000000,
  377. (0x0400 << 16) | (0xc79c >> 2),
  378. 0x00000000,
  379. (0x0400 << 16) | (0xc7a0 >> 2),
  380. 0x00000000,
  381. (0x0400 << 16) | (0xc7a4 >> 2),
  382. 0x00000000,
  383. (0x0400 << 16) | (0xc7a8 >> 2),
  384. 0x00000000,
  385. (0x0400 << 16) | (0xc7ac >> 2),
  386. 0x00000000,
  387. (0x0400 << 16) | (0xc7b0 >> 2),
  388. 0x00000000,
  389. (0x0400 << 16) | (0xc7b4 >> 2),
  390. 0x00000000,
  391. (0x0e00 << 16) | (0x9100 >> 2),
  392. 0x00000000,
  393. (0x0e00 << 16) | (0x3c010 >> 2),
  394. 0x00000000,
  395. (0x0e00 << 16) | (0x92a8 >> 2),
  396. 0x00000000,
  397. (0x0e00 << 16) | (0x92ac >> 2),
  398. 0x00000000,
  399. (0x0e00 << 16) | (0x92b4 >> 2),
  400. 0x00000000,
  401. (0x0e00 << 16) | (0x92b8 >> 2),
  402. 0x00000000,
  403. (0x0e00 << 16) | (0x92bc >> 2),
  404. 0x00000000,
  405. (0x0e00 << 16) | (0x92c0 >> 2),
  406. 0x00000000,
  407. (0x0e00 << 16) | (0x92c4 >> 2),
  408. 0x00000000,
  409. (0x0e00 << 16) | (0x92c8 >> 2),
  410. 0x00000000,
  411. (0x0e00 << 16) | (0x92cc >> 2),
  412. 0x00000000,
  413. (0x0e00 << 16) | (0x92d0 >> 2),
  414. 0x00000000,
  415. (0x0e00 << 16) | (0x8c00 >> 2),
  416. 0x00000000,
  417. (0x0e00 << 16) | (0x8c04 >> 2),
  418. 0x00000000,
  419. (0x0e00 << 16) | (0x8c20 >> 2),
  420. 0x00000000,
  421. (0x0e00 << 16) | (0x8c38 >> 2),
  422. 0x00000000,
  423. (0x0e00 << 16) | (0x8c3c >> 2),
  424. 0x00000000,
  425. (0x0e00 << 16) | (0xae00 >> 2),
  426. 0x00000000,
  427. (0x0e00 << 16) | (0x9604 >> 2),
  428. 0x00000000,
  429. (0x0e00 << 16) | (0xac08 >> 2),
  430. 0x00000000,
  431. (0x0e00 << 16) | (0xac0c >> 2),
  432. 0x00000000,
  433. (0x0e00 << 16) | (0xac10 >> 2),
  434. 0x00000000,
  435. (0x0e00 << 16) | (0xac14 >> 2),
  436. 0x00000000,
  437. (0x0e00 << 16) | (0xac58 >> 2),
  438. 0x00000000,
  439. (0x0e00 << 16) | (0xac68 >> 2),
  440. 0x00000000,
  441. (0x0e00 << 16) | (0xac6c >> 2),
  442. 0x00000000,
  443. (0x0e00 << 16) | (0xac70 >> 2),
  444. 0x00000000,
  445. (0x0e00 << 16) | (0xac74 >> 2),
  446. 0x00000000,
  447. (0x0e00 << 16) | (0xac78 >> 2),
  448. 0x00000000,
  449. (0x0e00 << 16) | (0xac7c >> 2),
  450. 0x00000000,
  451. (0x0e00 << 16) | (0xac80 >> 2),
  452. 0x00000000,
  453. (0x0e00 << 16) | (0xac84 >> 2),
  454. 0x00000000,
  455. (0x0e00 << 16) | (0xac88 >> 2),
  456. 0x00000000,
  457. (0x0e00 << 16) | (0xac8c >> 2),
  458. 0x00000000,
  459. (0x0e00 << 16) | (0x970c >> 2),
  460. 0x00000000,
  461. (0x0e00 << 16) | (0x9714 >> 2),
  462. 0x00000000,
  463. (0x0e00 << 16) | (0x9718 >> 2),
  464. 0x00000000,
  465. (0x0e00 << 16) | (0x971c >> 2),
  466. 0x00000000,
  467. (0x0e00 << 16) | (0x31068 >> 2),
  468. 0x00000000,
  469. (0x4e00 << 16) | (0x31068 >> 2),
  470. 0x00000000,
  471. (0x5e00 << 16) | (0x31068 >> 2),
  472. 0x00000000,
  473. (0x6e00 << 16) | (0x31068 >> 2),
  474. 0x00000000,
  475. (0x7e00 << 16) | (0x31068 >> 2),
  476. 0x00000000,
  477. (0x8e00 << 16) | (0x31068 >> 2),
  478. 0x00000000,
  479. (0x9e00 << 16) | (0x31068 >> 2),
  480. 0x00000000,
  481. (0xae00 << 16) | (0x31068 >> 2),
  482. 0x00000000,
  483. (0xbe00 << 16) | (0x31068 >> 2),
  484. 0x00000000,
  485. (0x0e00 << 16) | (0xcd10 >> 2),
  486. 0x00000000,
  487. (0x0e00 << 16) | (0xcd14 >> 2),
  488. 0x00000000,
  489. (0x0e00 << 16) | (0x88b0 >> 2),
  490. 0x00000000,
  491. (0x0e00 << 16) | (0x88b4 >> 2),
  492. 0x00000000,
  493. (0x0e00 << 16) | (0x88b8 >> 2),
  494. 0x00000000,
  495. (0x0e00 << 16) | (0x88bc >> 2),
  496. 0x00000000,
  497. (0x0400 << 16) | (0x89c0 >> 2),
  498. 0x00000000,
  499. (0x0e00 << 16) | (0x88c4 >> 2),
  500. 0x00000000,
  501. (0x0e00 << 16) | (0x88c8 >> 2),
  502. 0x00000000,
  503. (0x0e00 << 16) | (0x88d0 >> 2),
  504. 0x00000000,
  505. (0x0e00 << 16) | (0x88d4 >> 2),
  506. 0x00000000,
  507. (0x0e00 << 16) | (0x88d8 >> 2),
  508. 0x00000000,
  509. (0x0e00 << 16) | (0x8980 >> 2),
  510. 0x00000000,
  511. (0x0e00 << 16) | (0x30938 >> 2),
  512. 0x00000000,
  513. (0x0e00 << 16) | (0x3093c >> 2),
  514. 0x00000000,
  515. (0x0e00 << 16) | (0x30940 >> 2),
  516. 0x00000000,
  517. (0x0e00 << 16) | (0x89a0 >> 2),
  518. 0x00000000,
  519. (0x0e00 << 16) | (0x30900 >> 2),
  520. 0x00000000,
  521. (0x0e00 << 16) | (0x30904 >> 2),
  522. 0x00000000,
  523. (0x0e00 << 16) | (0x89b4 >> 2),
  524. 0x00000000,
  525. (0x0e00 << 16) | (0x3c210 >> 2),
  526. 0x00000000,
  527. (0x0e00 << 16) | (0x3c214 >> 2),
  528. 0x00000000,
  529. (0x0e00 << 16) | (0x3c218 >> 2),
  530. 0x00000000,
  531. (0x0e00 << 16) | (0x8904 >> 2),
  532. 0x00000000,
  533. 0x5,
  534. (0x0e00 << 16) | (0x8c28 >> 2),
  535. (0x0e00 << 16) | (0x8c2c >> 2),
  536. (0x0e00 << 16) | (0x8c30 >> 2),
  537. (0x0e00 << 16) | (0x8c34 >> 2),
  538. (0x0e00 << 16) | (0x9600 >> 2),
  539. };
  540. static const u32 kalindi_rlc_save_restore_register_list[] =
  541. {
  542. (0x0e00 << 16) | (0xc12c >> 2),
  543. 0x00000000,
  544. (0x0e00 << 16) | (0xc140 >> 2),
  545. 0x00000000,
  546. (0x0e00 << 16) | (0xc150 >> 2),
  547. 0x00000000,
  548. (0x0e00 << 16) | (0xc15c >> 2),
  549. 0x00000000,
  550. (0x0e00 << 16) | (0xc168 >> 2),
  551. 0x00000000,
  552. (0x0e00 << 16) | (0xc170 >> 2),
  553. 0x00000000,
  554. (0x0e00 << 16) | (0xc204 >> 2),
  555. 0x00000000,
  556. (0x0e00 << 16) | (0xc2b4 >> 2),
  557. 0x00000000,
  558. (0x0e00 << 16) | (0xc2b8 >> 2),
  559. 0x00000000,
  560. (0x0e00 << 16) | (0xc2bc >> 2),
  561. 0x00000000,
  562. (0x0e00 << 16) | (0xc2c0 >> 2),
  563. 0x00000000,
  564. (0x0e00 << 16) | (0x8228 >> 2),
  565. 0x00000000,
  566. (0x0e00 << 16) | (0x829c >> 2),
  567. 0x00000000,
  568. (0x0e00 << 16) | (0x869c >> 2),
  569. 0x00000000,
  570. (0x0600 << 16) | (0x98f4 >> 2),
  571. 0x00000000,
  572. (0x0e00 << 16) | (0x98f8 >> 2),
  573. 0x00000000,
  574. (0x0e00 << 16) | (0x9900 >> 2),
  575. 0x00000000,
  576. (0x0e00 << 16) | (0xc260 >> 2),
  577. 0x00000000,
  578. (0x0e00 << 16) | (0x90e8 >> 2),
  579. 0x00000000,
  580. (0x0e00 << 16) | (0x3c000 >> 2),
  581. 0x00000000,
  582. (0x0e00 << 16) | (0x3c00c >> 2),
  583. 0x00000000,
  584. (0x0e00 << 16) | (0x8c1c >> 2),
  585. 0x00000000,
  586. (0x0e00 << 16) | (0x9700 >> 2),
  587. 0x00000000,
  588. (0x0e00 << 16) | (0xcd20 >> 2),
  589. 0x00000000,
  590. (0x4e00 << 16) | (0xcd20 >> 2),
  591. 0x00000000,
  592. (0x5e00 << 16) | (0xcd20 >> 2),
  593. 0x00000000,
  594. (0x6e00 << 16) | (0xcd20 >> 2),
  595. 0x00000000,
  596. (0x7e00 << 16) | (0xcd20 >> 2),
  597. 0x00000000,
  598. (0x0e00 << 16) | (0x89bc >> 2),
  599. 0x00000000,
  600. (0x0e00 << 16) | (0x8900 >> 2),
  601. 0x00000000,
  602. 0x3,
  603. (0x0e00 << 16) | (0xc130 >> 2),
  604. 0x00000000,
  605. (0x0e00 << 16) | (0xc134 >> 2),
  606. 0x00000000,
  607. (0x0e00 << 16) | (0xc1fc >> 2),
  608. 0x00000000,
  609. (0x0e00 << 16) | (0xc208 >> 2),
  610. 0x00000000,
  611. (0x0e00 << 16) | (0xc264 >> 2),
  612. 0x00000000,
  613. (0x0e00 << 16) | (0xc268 >> 2),
  614. 0x00000000,
  615. (0x0e00 << 16) | (0xc26c >> 2),
  616. 0x00000000,
  617. (0x0e00 << 16) | (0xc270 >> 2),
  618. 0x00000000,
  619. (0x0e00 << 16) | (0xc274 >> 2),
  620. 0x00000000,
  621. (0x0e00 << 16) | (0xc28c >> 2),
  622. 0x00000000,
  623. (0x0e00 << 16) | (0xc290 >> 2),
  624. 0x00000000,
  625. (0x0e00 << 16) | (0xc294 >> 2),
  626. 0x00000000,
  627. (0x0e00 << 16) | (0xc298 >> 2),
  628. 0x00000000,
  629. (0x0e00 << 16) | (0xc2a0 >> 2),
  630. 0x00000000,
  631. (0x0e00 << 16) | (0xc2a4 >> 2),
  632. 0x00000000,
  633. (0x0e00 << 16) | (0xc2a8 >> 2),
  634. 0x00000000,
  635. (0x0e00 << 16) | (0xc2ac >> 2),
  636. 0x00000000,
  637. (0x0e00 << 16) | (0x301d0 >> 2),
  638. 0x00000000,
  639. (0x0e00 << 16) | (0x30238 >> 2),
  640. 0x00000000,
  641. (0x0e00 << 16) | (0x30250 >> 2),
  642. 0x00000000,
  643. (0x0e00 << 16) | (0x30254 >> 2),
  644. 0x00000000,
  645. (0x0e00 << 16) | (0x30258 >> 2),
  646. 0x00000000,
  647. (0x0e00 << 16) | (0x3025c >> 2),
  648. 0x00000000,
  649. (0x4e00 << 16) | (0xc900 >> 2),
  650. 0x00000000,
  651. (0x5e00 << 16) | (0xc900 >> 2),
  652. 0x00000000,
  653. (0x6e00 << 16) | (0xc900 >> 2),
  654. 0x00000000,
  655. (0x7e00 << 16) | (0xc900 >> 2),
  656. 0x00000000,
  657. (0x4e00 << 16) | (0xc904 >> 2),
  658. 0x00000000,
  659. (0x5e00 << 16) | (0xc904 >> 2),
  660. 0x00000000,
  661. (0x6e00 << 16) | (0xc904 >> 2),
  662. 0x00000000,
  663. (0x7e00 << 16) | (0xc904 >> 2),
  664. 0x00000000,
  665. (0x4e00 << 16) | (0xc908 >> 2),
  666. 0x00000000,
  667. (0x5e00 << 16) | (0xc908 >> 2),
  668. 0x00000000,
  669. (0x6e00 << 16) | (0xc908 >> 2),
  670. 0x00000000,
  671. (0x7e00 << 16) | (0xc908 >> 2),
  672. 0x00000000,
  673. (0x4e00 << 16) | (0xc90c >> 2),
  674. 0x00000000,
  675. (0x5e00 << 16) | (0xc90c >> 2),
  676. 0x00000000,
  677. (0x6e00 << 16) | (0xc90c >> 2),
  678. 0x00000000,
  679. (0x7e00 << 16) | (0xc90c >> 2),
  680. 0x00000000,
  681. (0x4e00 << 16) | (0xc910 >> 2),
  682. 0x00000000,
  683. (0x5e00 << 16) | (0xc910 >> 2),
  684. 0x00000000,
  685. (0x6e00 << 16) | (0xc910 >> 2),
  686. 0x00000000,
  687. (0x7e00 << 16) | (0xc910 >> 2),
  688. 0x00000000,
  689. (0x0e00 << 16) | (0xc99c >> 2),
  690. 0x00000000,
  691. (0x0e00 << 16) | (0x9834 >> 2),
  692. 0x00000000,
  693. (0x0000 << 16) | (0x30f00 >> 2),
  694. 0x00000000,
  695. (0x0000 << 16) | (0x30f04 >> 2),
  696. 0x00000000,
  697. (0x0000 << 16) | (0x30f08 >> 2),
  698. 0x00000000,
  699. (0x0000 << 16) | (0x30f0c >> 2),
  700. 0x00000000,
  701. (0x0600 << 16) | (0x9b7c >> 2),
  702. 0x00000000,
  703. (0x0e00 << 16) | (0x8a14 >> 2),
  704. 0x00000000,
  705. (0x0e00 << 16) | (0x8a18 >> 2),
  706. 0x00000000,
  707. (0x0600 << 16) | (0x30a00 >> 2),
  708. 0x00000000,
  709. (0x0e00 << 16) | (0x8bf0 >> 2),
  710. 0x00000000,
  711. (0x0e00 << 16) | (0x8bcc >> 2),
  712. 0x00000000,
  713. (0x0e00 << 16) | (0x8b24 >> 2),
  714. 0x00000000,
  715. (0x0e00 << 16) | (0x30a04 >> 2),
  716. 0x00000000,
  717. (0x0600 << 16) | (0x30a10 >> 2),
  718. 0x00000000,
  719. (0x0600 << 16) | (0x30a14 >> 2),
  720. 0x00000000,
  721. (0x0600 << 16) | (0x30a18 >> 2),
  722. 0x00000000,
  723. (0x0600 << 16) | (0x30a2c >> 2),
  724. 0x00000000,
  725. (0x0e00 << 16) | (0xc700 >> 2),
  726. 0x00000000,
  727. (0x0e00 << 16) | (0xc704 >> 2),
  728. 0x00000000,
  729. (0x0e00 << 16) | (0xc708 >> 2),
  730. 0x00000000,
  731. (0x0e00 << 16) | (0xc768 >> 2),
  732. 0x00000000,
  733. (0x0400 << 16) | (0xc770 >> 2),
  734. 0x00000000,
  735. (0x0400 << 16) | (0xc774 >> 2),
  736. 0x00000000,
  737. (0x0400 << 16) | (0xc798 >> 2),
  738. 0x00000000,
  739. (0x0400 << 16) | (0xc79c >> 2),
  740. 0x00000000,
  741. (0x0e00 << 16) | (0x9100 >> 2),
  742. 0x00000000,
  743. (0x0e00 << 16) | (0x3c010 >> 2),
  744. 0x00000000,
  745. (0x0e00 << 16) | (0x8c00 >> 2),
  746. 0x00000000,
  747. (0x0e00 << 16) | (0x8c04 >> 2),
  748. 0x00000000,
  749. (0x0e00 << 16) | (0x8c20 >> 2),
  750. 0x00000000,
  751. (0x0e00 << 16) | (0x8c38 >> 2),
  752. 0x00000000,
  753. (0x0e00 << 16) | (0x8c3c >> 2),
  754. 0x00000000,
  755. (0x0e00 << 16) | (0xae00 >> 2),
  756. 0x00000000,
  757. (0x0e00 << 16) | (0x9604 >> 2),
  758. 0x00000000,
  759. (0x0e00 << 16) | (0xac08 >> 2),
  760. 0x00000000,
  761. (0x0e00 << 16) | (0xac0c >> 2),
  762. 0x00000000,
  763. (0x0e00 << 16) | (0xac10 >> 2),
  764. 0x00000000,
  765. (0x0e00 << 16) | (0xac14 >> 2),
  766. 0x00000000,
  767. (0x0e00 << 16) | (0xac58 >> 2),
  768. 0x00000000,
  769. (0x0e00 << 16) | (0xac68 >> 2),
  770. 0x00000000,
  771. (0x0e00 << 16) | (0xac6c >> 2),
  772. 0x00000000,
  773. (0x0e00 << 16) | (0xac70 >> 2),
  774. 0x00000000,
  775. (0x0e00 << 16) | (0xac74 >> 2),
  776. 0x00000000,
  777. (0x0e00 << 16) | (0xac78 >> 2),
  778. 0x00000000,
  779. (0x0e00 << 16) | (0xac7c >> 2),
  780. 0x00000000,
  781. (0x0e00 << 16) | (0xac80 >> 2),
  782. 0x00000000,
  783. (0x0e00 << 16) | (0xac84 >> 2),
  784. 0x00000000,
  785. (0x0e00 << 16) | (0xac88 >> 2),
  786. 0x00000000,
  787. (0x0e00 << 16) | (0xac8c >> 2),
  788. 0x00000000,
  789. (0x0e00 << 16) | (0x970c >> 2),
  790. 0x00000000,
  791. (0x0e00 << 16) | (0x9714 >> 2),
  792. 0x00000000,
  793. (0x0e00 << 16) | (0x9718 >> 2),
  794. 0x00000000,
  795. (0x0e00 << 16) | (0x971c >> 2),
  796. 0x00000000,
  797. (0x0e00 << 16) | (0x31068 >> 2),
  798. 0x00000000,
  799. (0x4e00 << 16) | (0x31068 >> 2),
  800. 0x00000000,
  801. (0x5e00 << 16) | (0x31068 >> 2),
  802. 0x00000000,
  803. (0x6e00 << 16) | (0x31068 >> 2),
  804. 0x00000000,
  805. (0x7e00 << 16) | (0x31068 >> 2),
  806. 0x00000000,
  807. (0x0e00 << 16) | (0xcd10 >> 2),
  808. 0x00000000,
  809. (0x0e00 << 16) | (0xcd14 >> 2),
  810. 0x00000000,
  811. (0x0e00 << 16) | (0x88b0 >> 2),
  812. 0x00000000,
  813. (0x0e00 << 16) | (0x88b4 >> 2),
  814. 0x00000000,
  815. (0x0e00 << 16) | (0x88b8 >> 2),
  816. 0x00000000,
  817. (0x0e00 << 16) | (0x88bc >> 2),
  818. 0x00000000,
  819. (0x0400 << 16) | (0x89c0 >> 2),
  820. 0x00000000,
  821. (0x0e00 << 16) | (0x88c4 >> 2),
  822. 0x00000000,
  823. (0x0e00 << 16) | (0x88c8 >> 2),
  824. 0x00000000,
  825. (0x0e00 << 16) | (0x88d0 >> 2),
  826. 0x00000000,
  827. (0x0e00 << 16) | (0x88d4 >> 2),
  828. 0x00000000,
  829. (0x0e00 << 16) | (0x88d8 >> 2),
  830. 0x00000000,
  831. (0x0e00 << 16) | (0x8980 >> 2),
  832. 0x00000000,
  833. (0x0e00 << 16) | (0x30938 >> 2),
  834. 0x00000000,
  835. (0x0e00 << 16) | (0x3093c >> 2),
  836. 0x00000000,
  837. (0x0e00 << 16) | (0x30940 >> 2),
  838. 0x00000000,
  839. (0x0e00 << 16) | (0x89a0 >> 2),
  840. 0x00000000,
  841. (0x0e00 << 16) | (0x30900 >> 2),
  842. 0x00000000,
  843. (0x0e00 << 16) | (0x30904 >> 2),
  844. 0x00000000,
  845. (0x0e00 << 16) | (0x89b4 >> 2),
  846. 0x00000000,
  847. (0x0e00 << 16) | (0x3e1fc >> 2),
  848. 0x00000000,
  849. (0x0e00 << 16) | (0x3c210 >> 2),
  850. 0x00000000,
  851. (0x0e00 << 16) | (0x3c214 >> 2),
  852. 0x00000000,
  853. (0x0e00 << 16) | (0x3c218 >> 2),
  854. 0x00000000,
  855. (0x0e00 << 16) | (0x8904 >> 2),
  856. 0x00000000,
  857. 0x5,
  858. (0x0e00 << 16) | (0x8c28 >> 2),
  859. (0x0e00 << 16) | (0x8c2c >> 2),
  860. (0x0e00 << 16) | (0x8c30 >> 2),
  861. (0x0e00 << 16) | (0x8c34 >> 2),
  862. (0x0e00 << 16) | (0x9600 >> 2),
  863. };
  864. static u32 gfx_v7_0_get_csb_size(struct amdgpu_device *adev);
  865. static void gfx_v7_0_get_csb_buffer(struct amdgpu_device *adev, volatile u32 *buffer);
  866. static void gfx_v7_0_init_cp_pg_table(struct amdgpu_device *adev);
  867. static void gfx_v7_0_init_pg(struct amdgpu_device *adev);
  868. static void gfx_v7_0_get_cu_info(struct amdgpu_device *adev);
  869. /*
  870. * Core functions
  871. */
  872. /**
  873. * gfx_v7_0_init_microcode - load ucode images from disk
  874. *
  875. * @adev: amdgpu_device pointer
  876. *
  877. * Use the firmware interface to load the ucode images into
  878. * the driver (not loaded into hw).
  879. * Returns 0 on success, error on failure.
  880. */
  881. static int gfx_v7_0_init_microcode(struct amdgpu_device *adev)
  882. {
  883. const char *chip_name;
  884. char fw_name[30];
  885. int err;
  886. DRM_DEBUG("\n");
  887. switch (adev->asic_type) {
  888. case CHIP_BONAIRE:
  889. chip_name = "bonaire";
  890. break;
  891. case CHIP_HAWAII:
  892. chip_name = "hawaii";
  893. break;
  894. case CHIP_KAVERI:
  895. chip_name = "kaveri";
  896. break;
  897. case CHIP_KABINI:
  898. chip_name = "kabini";
  899. break;
  900. case CHIP_MULLINS:
  901. chip_name = "mullins";
  902. break;
  903. default: BUG();
  904. }
  905. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  906. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  907. if (err)
  908. goto out;
  909. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  910. if (err)
  911. goto out;
  912. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  913. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  914. if (err)
  915. goto out;
  916. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  917. if (err)
  918. goto out;
  919. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  920. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  921. if (err)
  922. goto out;
  923. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  924. if (err)
  925. goto out;
  926. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  927. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  928. if (err)
  929. goto out;
  930. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  931. if (err)
  932. goto out;
  933. if (adev->asic_type == CHIP_KAVERI) {
  934. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec2.bin", chip_name);
  935. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  936. if (err)
  937. goto out;
  938. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  939. if (err)
  940. goto out;
  941. }
  942. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  943. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  944. if (err)
  945. goto out;
  946. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  947. out:
  948. if (err) {
  949. pr_err("gfx7: Failed to load firmware \"%s\"\n", fw_name);
  950. release_firmware(adev->gfx.pfp_fw);
  951. adev->gfx.pfp_fw = NULL;
  952. release_firmware(adev->gfx.me_fw);
  953. adev->gfx.me_fw = NULL;
  954. release_firmware(adev->gfx.ce_fw);
  955. adev->gfx.ce_fw = NULL;
  956. release_firmware(adev->gfx.mec_fw);
  957. adev->gfx.mec_fw = NULL;
  958. release_firmware(adev->gfx.mec2_fw);
  959. adev->gfx.mec2_fw = NULL;
  960. release_firmware(adev->gfx.rlc_fw);
  961. adev->gfx.rlc_fw = NULL;
  962. }
  963. return err;
  964. }
  965. static void gfx_v7_0_free_microcode(struct amdgpu_device *adev)
  966. {
  967. release_firmware(adev->gfx.pfp_fw);
  968. adev->gfx.pfp_fw = NULL;
  969. release_firmware(adev->gfx.me_fw);
  970. adev->gfx.me_fw = NULL;
  971. release_firmware(adev->gfx.ce_fw);
  972. adev->gfx.ce_fw = NULL;
  973. release_firmware(adev->gfx.mec_fw);
  974. adev->gfx.mec_fw = NULL;
  975. release_firmware(adev->gfx.mec2_fw);
  976. adev->gfx.mec2_fw = NULL;
  977. release_firmware(adev->gfx.rlc_fw);
  978. adev->gfx.rlc_fw = NULL;
  979. }
  980. /**
  981. * gfx_v7_0_tiling_mode_table_init - init the hw tiling table
  982. *
  983. * @adev: amdgpu_device pointer
  984. *
  985. * Starting with SI, the tiling setup is done globally in a
  986. * set of 32 tiling modes. Rather than selecting each set of
  987. * parameters per surface as on older asics, we just select
  988. * which index in the tiling table we want to use, and the
  989. * surface uses those parameters (CIK).
  990. */
  991. static void gfx_v7_0_tiling_mode_table_init(struct amdgpu_device *adev)
  992. {
  993. const u32 num_tile_mode_states =
  994. ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  995. const u32 num_secondary_tile_mode_states =
  996. ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  997. u32 reg_offset, split_equal_to_row_size;
  998. uint32_t *tile, *macrotile;
  999. tile = adev->gfx.config.tile_mode_array;
  1000. macrotile = adev->gfx.config.macrotile_mode_array;
  1001. switch (adev->gfx.config.mem_row_size_in_kb) {
  1002. case 1:
  1003. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  1004. break;
  1005. case 2:
  1006. default:
  1007. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  1008. break;
  1009. case 4:
  1010. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  1011. break;
  1012. }
  1013. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1014. tile[reg_offset] = 0;
  1015. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1016. macrotile[reg_offset] = 0;
  1017. switch (adev->asic_type) {
  1018. case CHIP_BONAIRE:
  1019. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1020. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1021. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1022. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1023. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1024. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1025. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1026. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1027. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1028. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1029. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1030. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1031. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1032. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1033. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1034. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1035. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1036. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1037. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1038. TILE_SPLIT(split_equal_to_row_size));
  1039. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1040. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1041. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1042. tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1043. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1044. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1045. TILE_SPLIT(split_equal_to_row_size));
  1046. tile[7] = (TILE_SPLIT(split_equal_to_row_size));
  1047. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1048. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  1049. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1050. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1051. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1052. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1053. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1054. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1055. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1056. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1057. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1058. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1059. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1060. tile[12] = (TILE_SPLIT(split_equal_to_row_size));
  1061. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1062. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1063. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1064. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1065. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1066. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1067. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1068. tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1069. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1070. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1071. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1072. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1073. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1074. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1075. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1076. tile[17] = (TILE_SPLIT(split_equal_to_row_size));
  1077. tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1078. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1079. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1080. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1081. tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1082. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1083. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1084. tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1085. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1086. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1087. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1088. tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1089. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1090. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1091. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1092. tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1093. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1094. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1095. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1096. tile[23] = (TILE_SPLIT(split_equal_to_row_size));
  1097. tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1098. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1099. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1100. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1101. tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1102. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1103. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1104. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1105. tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1106. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1107. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1108. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1109. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1110. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1111. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1112. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1113. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1114. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1115. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1116. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1117. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1118. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1119. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1120. tile[30] = (TILE_SPLIT(split_equal_to_row_size));
  1121. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1122. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1123. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1124. NUM_BANKS(ADDR_SURF_16_BANK));
  1125. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1126. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1127. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1128. NUM_BANKS(ADDR_SURF_16_BANK));
  1129. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1130. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1131. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1132. NUM_BANKS(ADDR_SURF_16_BANK));
  1133. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1134. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1135. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1136. NUM_BANKS(ADDR_SURF_16_BANK));
  1137. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1138. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1139. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1140. NUM_BANKS(ADDR_SURF_16_BANK));
  1141. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1142. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1143. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1144. NUM_BANKS(ADDR_SURF_8_BANK));
  1145. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1146. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1147. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1148. NUM_BANKS(ADDR_SURF_4_BANK));
  1149. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1150. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1151. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1152. NUM_BANKS(ADDR_SURF_16_BANK));
  1153. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1154. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1155. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1156. NUM_BANKS(ADDR_SURF_16_BANK));
  1157. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1158. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1159. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1160. NUM_BANKS(ADDR_SURF_16_BANK));
  1161. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1162. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1163. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1164. NUM_BANKS(ADDR_SURF_16_BANK));
  1165. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1166. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1167. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1168. NUM_BANKS(ADDR_SURF_16_BANK));
  1169. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1170. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1171. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1172. NUM_BANKS(ADDR_SURF_8_BANK));
  1173. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1174. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1175. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1176. NUM_BANKS(ADDR_SURF_4_BANK));
  1177. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1178. WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
  1179. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1180. if (reg_offset != 7)
  1181. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
  1182. break;
  1183. case CHIP_HAWAII:
  1184. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1185. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1186. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1187. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1188. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1189. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1190. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1191. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1192. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1193. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1194. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1195. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1196. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1197. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1198. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1199. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1200. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1201. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1202. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1203. TILE_SPLIT(split_equal_to_row_size));
  1204. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1205. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1206. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1207. TILE_SPLIT(split_equal_to_row_size));
  1208. tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1209. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1210. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1211. TILE_SPLIT(split_equal_to_row_size));
  1212. tile[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1213. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1214. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1215. TILE_SPLIT(split_equal_to_row_size));
  1216. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1217. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  1218. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1219. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1220. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1221. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1222. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1223. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1224. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1225. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1226. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1227. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1228. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1229. tile[12] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1230. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1231. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1232. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1233. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1234. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1235. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1236. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1237. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1238. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1239. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1240. tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1241. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1242. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1243. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1244. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1245. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1246. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1247. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1248. tile[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1249. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1250. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1251. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1252. tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1253. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1254. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1255. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1256. tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1257. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1258. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING));
  1259. tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1260. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1261. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1262. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1263. tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1264. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1265. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1266. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1267. tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1268. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1269. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1270. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1271. tile[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1272. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1273. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1274. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1275. tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1276. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1277. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1278. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1279. tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1280. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1281. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1282. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1283. tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1284. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1285. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1286. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1287. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1288. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1289. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1290. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1291. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1292. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1293. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1294. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1295. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1296. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1297. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1298. tile[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1299. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1300. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1301. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1302. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1303. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1304. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1305. NUM_BANKS(ADDR_SURF_16_BANK));
  1306. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1307. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1308. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1309. NUM_BANKS(ADDR_SURF_16_BANK));
  1310. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1311. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1312. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1313. NUM_BANKS(ADDR_SURF_16_BANK));
  1314. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1315. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1316. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1317. NUM_BANKS(ADDR_SURF_16_BANK));
  1318. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1319. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1320. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1321. NUM_BANKS(ADDR_SURF_8_BANK));
  1322. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1323. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1324. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1325. NUM_BANKS(ADDR_SURF_4_BANK));
  1326. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1327. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1328. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1329. NUM_BANKS(ADDR_SURF_4_BANK));
  1330. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1331. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1332. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1333. NUM_BANKS(ADDR_SURF_16_BANK));
  1334. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1335. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1336. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1337. NUM_BANKS(ADDR_SURF_16_BANK));
  1338. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1339. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1340. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1341. NUM_BANKS(ADDR_SURF_16_BANK));
  1342. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1343. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1344. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1345. NUM_BANKS(ADDR_SURF_8_BANK));
  1346. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1347. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1348. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1349. NUM_BANKS(ADDR_SURF_16_BANK));
  1350. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1351. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1352. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1353. NUM_BANKS(ADDR_SURF_8_BANK));
  1354. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1355. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1356. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1357. NUM_BANKS(ADDR_SURF_4_BANK));
  1358. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1359. WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
  1360. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1361. if (reg_offset != 7)
  1362. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
  1363. break;
  1364. case CHIP_KABINI:
  1365. case CHIP_KAVERI:
  1366. case CHIP_MULLINS:
  1367. default:
  1368. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1369. PIPE_CONFIG(ADDR_SURF_P2) |
  1370. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1371. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1372. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1373. PIPE_CONFIG(ADDR_SURF_P2) |
  1374. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1375. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1376. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1377. PIPE_CONFIG(ADDR_SURF_P2) |
  1378. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1379. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1380. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1381. PIPE_CONFIG(ADDR_SURF_P2) |
  1382. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1383. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1384. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1385. PIPE_CONFIG(ADDR_SURF_P2) |
  1386. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1387. TILE_SPLIT(split_equal_to_row_size));
  1388. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1389. PIPE_CONFIG(ADDR_SURF_P2) |
  1390. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1391. tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1392. PIPE_CONFIG(ADDR_SURF_P2) |
  1393. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1394. TILE_SPLIT(split_equal_to_row_size));
  1395. tile[7] = (TILE_SPLIT(split_equal_to_row_size));
  1396. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1397. PIPE_CONFIG(ADDR_SURF_P2));
  1398. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1399. PIPE_CONFIG(ADDR_SURF_P2) |
  1400. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1401. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1402. PIPE_CONFIG(ADDR_SURF_P2) |
  1403. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1404. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1405. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1406. PIPE_CONFIG(ADDR_SURF_P2) |
  1407. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1408. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1409. tile[12] = (TILE_SPLIT(split_equal_to_row_size));
  1410. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1411. PIPE_CONFIG(ADDR_SURF_P2) |
  1412. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1413. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1414. PIPE_CONFIG(ADDR_SURF_P2) |
  1415. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1416. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1417. tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1418. PIPE_CONFIG(ADDR_SURF_P2) |
  1419. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1420. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1421. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1422. PIPE_CONFIG(ADDR_SURF_P2) |
  1423. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1424. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1425. tile[17] = (TILE_SPLIT(split_equal_to_row_size));
  1426. tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1427. PIPE_CONFIG(ADDR_SURF_P2) |
  1428. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1429. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1430. tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1431. PIPE_CONFIG(ADDR_SURF_P2) |
  1432. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING));
  1433. tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1434. PIPE_CONFIG(ADDR_SURF_P2) |
  1435. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1436. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1437. tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1438. PIPE_CONFIG(ADDR_SURF_P2) |
  1439. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1440. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1441. tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1442. PIPE_CONFIG(ADDR_SURF_P2) |
  1443. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1444. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1445. tile[23] = (TILE_SPLIT(split_equal_to_row_size));
  1446. tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1447. PIPE_CONFIG(ADDR_SURF_P2) |
  1448. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1449. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1450. tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1451. PIPE_CONFIG(ADDR_SURF_P2) |
  1452. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1453. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1454. tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1455. PIPE_CONFIG(ADDR_SURF_P2) |
  1456. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1457. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1458. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1459. PIPE_CONFIG(ADDR_SURF_P2) |
  1460. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1461. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1462. PIPE_CONFIG(ADDR_SURF_P2) |
  1463. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1464. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1465. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1466. PIPE_CONFIG(ADDR_SURF_P2) |
  1467. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1468. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1469. tile[30] = (TILE_SPLIT(split_equal_to_row_size));
  1470. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1471. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1472. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1473. NUM_BANKS(ADDR_SURF_8_BANK));
  1474. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1475. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1476. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1477. NUM_BANKS(ADDR_SURF_8_BANK));
  1478. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1479. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1480. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1481. NUM_BANKS(ADDR_SURF_8_BANK));
  1482. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1483. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1484. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1485. NUM_BANKS(ADDR_SURF_8_BANK));
  1486. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1487. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1488. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1489. NUM_BANKS(ADDR_SURF_8_BANK));
  1490. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1491. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1492. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1493. NUM_BANKS(ADDR_SURF_8_BANK));
  1494. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1495. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1496. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1497. NUM_BANKS(ADDR_SURF_8_BANK));
  1498. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1499. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1500. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1501. NUM_BANKS(ADDR_SURF_16_BANK));
  1502. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1503. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1504. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1505. NUM_BANKS(ADDR_SURF_16_BANK));
  1506. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1507. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1508. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1509. NUM_BANKS(ADDR_SURF_16_BANK));
  1510. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1511. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1512. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1513. NUM_BANKS(ADDR_SURF_16_BANK));
  1514. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1515. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1516. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1517. NUM_BANKS(ADDR_SURF_16_BANK));
  1518. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1519. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1520. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1521. NUM_BANKS(ADDR_SURF_16_BANK));
  1522. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1523. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1524. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1525. NUM_BANKS(ADDR_SURF_8_BANK));
  1526. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1527. WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
  1528. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1529. if (reg_offset != 7)
  1530. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
  1531. break;
  1532. }
  1533. }
  1534. /**
  1535. * gfx_v7_0_select_se_sh - select which SE, SH to address
  1536. *
  1537. * @adev: amdgpu_device pointer
  1538. * @se_num: shader engine to address
  1539. * @sh_num: sh block to address
  1540. *
  1541. * Select which SE, SH combinations to address. Certain
  1542. * registers are instanced per SE or SH. 0xffffffff means
  1543. * broadcast to all SEs or SHs (CIK).
  1544. */
  1545. static void gfx_v7_0_select_se_sh(struct amdgpu_device *adev,
  1546. u32 se_num, u32 sh_num, u32 instance)
  1547. {
  1548. u32 data;
  1549. if (instance == 0xffffffff)
  1550. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1551. else
  1552. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1553. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1554. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1555. GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK;
  1556. else if (se_num == 0xffffffff)
  1557. data |= GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK |
  1558. (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT);
  1559. else if (sh_num == 0xffffffff)
  1560. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1561. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1562. else
  1563. data |= (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT) |
  1564. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1565. WREG32(mmGRBM_GFX_INDEX, data);
  1566. }
  1567. /**
  1568. * gfx_v7_0_create_bitmask - create a bitmask
  1569. *
  1570. * @bit_width: length of the mask
  1571. *
  1572. * create a variable length bit mask (CIK).
  1573. * Returns the bitmask.
  1574. */
  1575. static u32 gfx_v7_0_create_bitmask(u32 bit_width)
  1576. {
  1577. return (u32)((1ULL << bit_width) - 1);
  1578. }
  1579. /**
  1580. * gfx_v7_0_get_rb_active_bitmap - computes the mask of enabled RBs
  1581. *
  1582. * @adev: amdgpu_device pointer
  1583. *
  1584. * Calculates the bitmask of enabled RBs (CIK).
  1585. * Returns the enabled RB bitmask.
  1586. */
  1587. static u32 gfx_v7_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1588. {
  1589. u32 data, mask;
  1590. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  1591. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1592. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1593. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1594. mask = gfx_v7_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  1595. adev->gfx.config.max_sh_per_se);
  1596. return (~data) & mask;
  1597. }
  1598. static void
  1599. gfx_v7_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  1600. {
  1601. switch (adev->asic_type) {
  1602. case CHIP_BONAIRE:
  1603. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  1604. SE_XSEL(1) | SE_YSEL(1);
  1605. *rconf1 |= 0x0;
  1606. break;
  1607. case CHIP_HAWAII:
  1608. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  1609. RB_XSEL2(1) | PKR_MAP(2) | PKR_XSEL(1) |
  1610. PKR_YSEL(1) | SE_MAP(2) | SE_XSEL(2) |
  1611. SE_YSEL(3);
  1612. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  1613. SE_PAIR_YSEL(2);
  1614. break;
  1615. case CHIP_KAVERI:
  1616. *rconf |= RB_MAP_PKR0(2);
  1617. *rconf1 |= 0x0;
  1618. break;
  1619. case CHIP_KABINI:
  1620. case CHIP_MULLINS:
  1621. *rconf |= 0x0;
  1622. *rconf1 |= 0x0;
  1623. break;
  1624. default:
  1625. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  1626. break;
  1627. }
  1628. }
  1629. static void
  1630. gfx_v7_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  1631. u32 raster_config, u32 raster_config_1,
  1632. unsigned rb_mask, unsigned num_rb)
  1633. {
  1634. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  1635. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  1636. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  1637. unsigned rb_per_se = num_rb / num_se;
  1638. unsigned se_mask[4];
  1639. unsigned se;
  1640. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  1641. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  1642. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  1643. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  1644. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  1645. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  1646. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  1647. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  1648. (!se_mask[2] && !se_mask[3]))) {
  1649. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  1650. if (!se_mask[0] && !se_mask[1]) {
  1651. raster_config_1 |=
  1652. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  1653. } else {
  1654. raster_config_1 |=
  1655. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  1656. }
  1657. }
  1658. for (se = 0; se < num_se; se++) {
  1659. unsigned raster_config_se = raster_config;
  1660. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  1661. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  1662. int idx = (se / 2) * 2;
  1663. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  1664. raster_config_se &= ~SE_MAP_MASK;
  1665. if (!se_mask[idx]) {
  1666. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  1667. } else {
  1668. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  1669. }
  1670. }
  1671. pkr0_mask &= rb_mask;
  1672. pkr1_mask &= rb_mask;
  1673. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  1674. raster_config_se &= ~PKR_MAP_MASK;
  1675. if (!pkr0_mask) {
  1676. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  1677. } else {
  1678. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  1679. }
  1680. }
  1681. if (rb_per_se >= 2) {
  1682. unsigned rb0_mask = 1 << (se * rb_per_se);
  1683. unsigned rb1_mask = rb0_mask << 1;
  1684. rb0_mask &= rb_mask;
  1685. rb1_mask &= rb_mask;
  1686. if (!rb0_mask || !rb1_mask) {
  1687. raster_config_se &= ~RB_MAP_PKR0_MASK;
  1688. if (!rb0_mask) {
  1689. raster_config_se |=
  1690. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  1691. } else {
  1692. raster_config_se |=
  1693. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  1694. }
  1695. }
  1696. if (rb_per_se > 2) {
  1697. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  1698. rb1_mask = rb0_mask << 1;
  1699. rb0_mask &= rb_mask;
  1700. rb1_mask &= rb_mask;
  1701. if (!rb0_mask || !rb1_mask) {
  1702. raster_config_se &= ~RB_MAP_PKR1_MASK;
  1703. if (!rb0_mask) {
  1704. raster_config_se |=
  1705. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  1706. } else {
  1707. raster_config_se |=
  1708. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  1709. }
  1710. }
  1711. }
  1712. }
  1713. /* GRBM_GFX_INDEX has a different offset on CI+ */
  1714. gfx_v7_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  1715. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  1716. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  1717. }
  1718. /* GRBM_GFX_INDEX has a different offset on CI+ */
  1719. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1720. }
  1721. /**
  1722. * gfx_v7_0_setup_rb - setup the RBs on the asic
  1723. *
  1724. * @adev: amdgpu_device pointer
  1725. * @se_num: number of SEs (shader engines) for the asic
  1726. * @sh_per_se: number of SH blocks per SE for the asic
  1727. *
  1728. * Configures per-SE/SH RB registers (CIK).
  1729. */
  1730. static void gfx_v7_0_setup_rb(struct amdgpu_device *adev)
  1731. {
  1732. int i, j;
  1733. u32 data;
  1734. u32 raster_config = 0, raster_config_1 = 0;
  1735. u32 active_rbs = 0;
  1736. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1737. adev->gfx.config.max_sh_per_se;
  1738. unsigned num_rb_pipes;
  1739. mutex_lock(&adev->grbm_idx_mutex);
  1740. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1741. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1742. gfx_v7_0_select_se_sh(adev, i, j, 0xffffffff);
  1743. data = gfx_v7_0_get_rb_active_bitmap(adev);
  1744. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1745. rb_bitmap_width_per_sh);
  1746. }
  1747. }
  1748. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1749. adev->gfx.config.backend_enable_mask = active_rbs;
  1750. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1751. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  1752. adev->gfx.config.max_shader_engines, 16);
  1753. gfx_v7_0_raster_config(adev, &raster_config, &raster_config_1);
  1754. if (!adev->gfx.config.backend_enable_mask ||
  1755. adev->gfx.config.num_rbs >= num_rb_pipes) {
  1756. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  1757. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  1758. } else {
  1759. gfx_v7_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  1760. adev->gfx.config.backend_enable_mask,
  1761. num_rb_pipes);
  1762. }
  1763. mutex_unlock(&adev->grbm_idx_mutex);
  1764. }
  1765. /**
  1766. * gmc_v7_0_init_compute_vmid - gart enable
  1767. *
  1768. * @rdev: amdgpu_device pointer
  1769. *
  1770. * Initialize compute vmid sh_mem registers
  1771. *
  1772. */
  1773. #define DEFAULT_SH_MEM_BASES (0x6000)
  1774. #define FIRST_COMPUTE_VMID (8)
  1775. #define LAST_COMPUTE_VMID (16)
  1776. static void gmc_v7_0_init_compute_vmid(struct amdgpu_device *adev)
  1777. {
  1778. int i;
  1779. uint32_t sh_mem_config;
  1780. uint32_t sh_mem_bases;
  1781. /*
  1782. * Configure apertures:
  1783. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1784. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1785. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1786. */
  1787. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1788. sh_mem_config = SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1789. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1790. sh_mem_config |= MTYPE_NONCACHED << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT;
  1791. mutex_lock(&adev->srbm_mutex);
  1792. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1793. cik_srbm_select(adev, 0, 0, 0, i);
  1794. /* CP and shaders */
  1795. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  1796. WREG32(mmSH_MEM_APE1_BASE, 1);
  1797. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  1798. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  1799. }
  1800. cik_srbm_select(adev, 0, 0, 0, 0);
  1801. mutex_unlock(&adev->srbm_mutex);
  1802. }
  1803. static void gfx_v7_0_config_init(struct amdgpu_device *adev)
  1804. {
  1805. adev->gfx.config.double_offchip_lds_buf = 1;
  1806. }
  1807. /**
  1808. * gfx_v7_0_gpu_init - setup the 3D engine
  1809. *
  1810. * @adev: amdgpu_device pointer
  1811. *
  1812. * Configures the 3D engine and tiling configuration
  1813. * registers so that the 3D engine is usable.
  1814. */
  1815. static void gfx_v7_0_gpu_init(struct amdgpu_device *adev)
  1816. {
  1817. u32 sh_mem_cfg, sh_static_mem_cfg, sh_mem_base;
  1818. u32 tmp;
  1819. int i;
  1820. WREG32(mmGRBM_CNTL, (0xff << GRBM_CNTL__READ_TIMEOUT__SHIFT));
  1821. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  1822. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  1823. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  1824. gfx_v7_0_tiling_mode_table_init(adev);
  1825. gfx_v7_0_setup_rb(adev);
  1826. gfx_v7_0_get_cu_info(adev);
  1827. gfx_v7_0_config_init(adev);
  1828. /* set HW defaults for 3D engine */
  1829. WREG32(mmCP_MEQ_THRESHOLDS,
  1830. (0x30 << CP_MEQ_THRESHOLDS__MEQ1_START__SHIFT) |
  1831. (0x60 << CP_MEQ_THRESHOLDS__MEQ2_START__SHIFT));
  1832. mutex_lock(&adev->grbm_idx_mutex);
  1833. /*
  1834. * making sure that the following register writes will be broadcasted
  1835. * to all the shaders
  1836. */
  1837. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1838. /* XXX SH_MEM regs */
  1839. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1840. sh_mem_cfg = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1841. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1842. sh_mem_cfg = REG_SET_FIELD(sh_mem_cfg, SH_MEM_CONFIG, DEFAULT_MTYPE,
  1843. MTYPE_NC);
  1844. sh_mem_cfg = REG_SET_FIELD(sh_mem_cfg, SH_MEM_CONFIG, APE1_MTYPE,
  1845. MTYPE_UC);
  1846. sh_mem_cfg = REG_SET_FIELD(sh_mem_cfg, SH_MEM_CONFIG, PRIVATE_ATC, 0);
  1847. sh_static_mem_cfg = REG_SET_FIELD(0, SH_STATIC_MEM_CONFIG,
  1848. SWIZZLE_ENABLE, 1);
  1849. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  1850. ELEMENT_SIZE, 1);
  1851. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  1852. INDEX_STRIDE, 3);
  1853. mutex_lock(&adev->srbm_mutex);
  1854. for (i = 0; i < adev->vm_manager.num_ids; i++) {
  1855. if (i == 0)
  1856. sh_mem_base = 0;
  1857. else
  1858. sh_mem_base = adev->mc.shared_aperture_start >> 48;
  1859. cik_srbm_select(adev, 0, 0, 0, i);
  1860. /* CP and shaders */
  1861. WREG32(mmSH_MEM_CONFIG, sh_mem_cfg);
  1862. WREG32(mmSH_MEM_APE1_BASE, 1);
  1863. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  1864. WREG32(mmSH_MEM_BASES, sh_mem_base);
  1865. WREG32(mmSH_STATIC_MEM_CONFIG, sh_static_mem_cfg);
  1866. }
  1867. cik_srbm_select(adev, 0, 0, 0, 0);
  1868. mutex_unlock(&adev->srbm_mutex);
  1869. gmc_v7_0_init_compute_vmid(adev);
  1870. WREG32(mmSX_DEBUG_1, 0x20);
  1871. WREG32(mmTA_CNTL_AUX, 0x00010000);
  1872. tmp = RREG32(mmSPI_CONFIG_CNTL);
  1873. tmp |= 0x03000000;
  1874. WREG32(mmSPI_CONFIG_CNTL, tmp);
  1875. WREG32(mmSQ_CONFIG, 1);
  1876. WREG32(mmDB_DEBUG, 0);
  1877. tmp = RREG32(mmDB_DEBUG2) & ~0xf00fffff;
  1878. tmp |= 0x00000400;
  1879. WREG32(mmDB_DEBUG2, tmp);
  1880. tmp = RREG32(mmDB_DEBUG3) & ~0x0002021c;
  1881. tmp |= 0x00020200;
  1882. WREG32(mmDB_DEBUG3, tmp);
  1883. tmp = RREG32(mmCB_HW_CONTROL) & ~0x00010000;
  1884. tmp |= 0x00018208;
  1885. WREG32(mmCB_HW_CONTROL, tmp);
  1886. WREG32(mmSPI_CONFIG_CNTL_1, (4 << SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT));
  1887. WREG32(mmPA_SC_FIFO_SIZE,
  1888. ((adev->gfx.config.sc_prim_fifo_size_frontend << PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1889. (adev->gfx.config.sc_prim_fifo_size_backend << PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1890. (adev->gfx.config.sc_hiz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1891. (adev->gfx.config.sc_earlyz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT)));
  1892. WREG32(mmVGT_NUM_INSTANCES, 1);
  1893. WREG32(mmCP_PERFMON_CNTL, 0);
  1894. WREG32(mmSQ_CONFIG, 0);
  1895. WREG32(mmPA_SC_FORCE_EOV_MAX_CNTS,
  1896. ((4095 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT__SHIFT) |
  1897. (255 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT__SHIFT)));
  1898. WREG32(mmVGT_CACHE_INVALIDATION,
  1899. (VC_AND_TC << VGT_CACHE_INVALIDATION__CACHE_INVALIDATION__SHIFT) |
  1900. (ES_AND_GS_AUTO << VGT_CACHE_INVALIDATION__AUTO_INVLD_EN__SHIFT));
  1901. WREG32(mmVGT_GS_VERTEX_REUSE, 16);
  1902. WREG32(mmPA_SC_LINE_STIPPLE_STATE, 0);
  1903. WREG32(mmPA_CL_ENHANCE, PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA_MASK |
  1904. (3 << PA_CL_ENHANCE__NUM_CLIP_SEQ__SHIFT));
  1905. WREG32(mmPA_SC_ENHANCE, PA_SC_ENHANCE__ENABLE_PA_SC_OUT_OF_ORDER_MASK);
  1906. tmp = RREG32(mmSPI_ARB_PRIORITY);
  1907. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  1908. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  1909. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  1910. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  1911. WREG32(mmSPI_ARB_PRIORITY, tmp);
  1912. mutex_unlock(&adev->grbm_idx_mutex);
  1913. udelay(50);
  1914. }
  1915. /*
  1916. * GPU scratch registers helpers function.
  1917. */
  1918. /**
  1919. * gfx_v7_0_scratch_init - setup driver info for CP scratch regs
  1920. *
  1921. * @adev: amdgpu_device pointer
  1922. *
  1923. * Set up the number and offset of the CP scratch registers.
  1924. * NOTE: use of CP scratch registers is a legacy inferface and
  1925. * is not used by default on newer asics (r6xx+). On newer asics,
  1926. * memory buffers are used for fences rather than scratch regs.
  1927. */
  1928. static void gfx_v7_0_scratch_init(struct amdgpu_device *adev)
  1929. {
  1930. adev->gfx.scratch.num_reg = 7;
  1931. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  1932. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  1933. }
  1934. /**
  1935. * gfx_v7_0_ring_test_ring - basic gfx ring test
  1936. *
  1937. * @adev: amdgpu_device pointer
  1938. * @ring: amdgpu_ring structure holding ring information
  1939. *
  1940. * Allocate a scratch register and write to it using the gfx ring (CIK).
  1941. * Provides a basic gfx ring test to verify that the ring is working.
  1942. * Used by gfx_v7_0_cp_gfx_resume();
  1943. * Returns 0 on success, error on failure.
  1944. */
  1945. static int gfx_v7_0_ring_test_ring(struct amdgpu_ring *ring)
  1946. {
  1947. struct amdgpu_device *adev = ring->adev;
  1948. uint32_t scratch;
  1949. uint32_t tmp = 0;
  1950. unsigned i;
  1951. int r;
  1952. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1953. if (r) {
  1954. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  1955. return r;
  1956. }
  1957. WREG32(scratch, 0xCAFEDEAD);
  1958. r = amdgpu_ring_alloc(ring, 3);
  1959. if (r) {
  1960. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n", ring->idx, r);
  1961. amdgpu_gfx_scratch_free(adev, scratch);
  1962. return r;
  1963. }
  1964. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  1965. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  1966. amdgpu_ring_write(ring, 0xDEADBEEF);
  1967. amdgpu_ring_commit(ring);
  1968. for (i = 0; i < adev->usec_timeout; i++) {
  1969. tmp = RREG32(scratch);
  1970. if (tmp == 0xDEADBEEF)
  1971. break;
  1972. DRM_UDELAY(1);
  1973. }
  1974. if (i < adev->usec_timeout) {
  1975. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  1976. } else {
  1977. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  1978. ring->idx, scratch, tmp);
  1979. r = -EINVAL;
  1980. }
  1981. amdgpu_gfx_scratch_free(adev, scratch);
  1982. return r;
  1983. }
  1984. /**
  1985. * gfx_v7_0_ring_emit_hdp - emit an hdp flush on the cp
  1986. *
  1987. * @adev: amdgpu_device pointer
  1988. * @ridx: amdgpu ring index
  1989. *
  1990. * Emits an hdp flush on the cp.
  1991. */
  1992. static void gfx_v7_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  1993. {
  1994. u32 ref_and_mask;
  1995. int usepfp = ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE ? 0 : 1;
  1996. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  1997. switch (ring->me) {
  1998. case 1:
  1999. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  2000. break;
  2001. case 2:
  2002. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  2003. break;
  2004. default:
  2005. return;
  2006. }
  2007. } else {
  2008. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  2009. }
  2010. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  2011. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  2012. WAIT_REG_MEM_FUNCTION(3) | /* == */
  2013. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  2014. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  2015. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  2016. amdgpu_ring_write(ring, ref_and_mask);
  2017. amdgpu_ring_write(ring, ref_and_mask);
  2018. amdgpu_ring_write(ring, 0x20); /* poll interval */
  2019. }
  2020. static void gfx_v7_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  2021. {
  2022. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2023. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  2024. EVENT_INDEX(4));
  2025. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2026. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  2027. EVENT_INDEX(0));
  2028. }
  2029. /**
  2030. * gfx_v7_0_ring_emit_hdp_invalidate - emit an hdp invalidate on the cp
  2031. *
  2032. * @adev: amdgpu_device pointer
  2033. * @ridx: amdgpu ring index
  2034. *
  2035. * Emits an hdp invalidate on the cp.
  2036. */
  2037. static void gfx_v7_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  2038. {
  2039. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2040. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2041. WRITE_DATA_DST_SEL(0) |
  2042. WR_CONFIRM));
  2043. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  2044. amdgpu_ring_write(ring, 0);
  2045. amdgpu_ring_write(ring, 1);
  2046. }
  2047. /**
  2048. * gfx_v7_0_ring_emit_fence_gfx - emit a fence on the gfx ring
  2049. *
  2050. * @adev: amdgpu_device pointer
  2051. * @fence: amdgpu fence object
  2052. *
  2053. * Emits a fence sequnce number on the gfx ring and flushes
  2054. * GPU caches.
  2055. */
  2056. static void gfx_v7_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  2057. u64 seq, unsigned flags)
  2058. {
  2059. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  2060. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  2061. /* Workaround for cache flush problems. First send a dummy EOP
  2062. * event down the pipe with seq one below.
  2063. */
  2064. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2065. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2066. EOP_TC_ACTION_EN |
  2067. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2068. EVENT_INDEX(5)));
  2069. amdgpu_ring_write(ring, addr & 0xfffffffc);
  2070. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  2071. DATA_SEL(1) | INT_SEL(0));
  2072. amdgpu_ring_write(ring, lower_32_bits(seq - 1));
  2073. amdgpu_ring_write(ring, upper_32_bits(seq - 1));
  2074. /* Then send the real EOP event down the pipe. */
  2075. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2076. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2077. EOP_TC_ACTION_EN |
  2078. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2079. EVENT_INDEX(5)));
  2080. amdgpu_ring_write(ring, addr & 0xfffffffc);
  2081. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  2082. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  2083. amdgpu_ring_write(ring, lower_32_bits(seq));
  2084. amdgpu_ring_write(ring, upper_32_bits(seq));
  2085. }
  2086. /**
  2087. * gfx_v7_0_ring_emit_fence_compute - emit a fence on the compute ring
  2088. *
  2089. * @adev: amdgpu_device pointer
  2090. * @fence: amdgpu fence object
  2091. *
  2092. * Emits a fence sequnce number on the compute ring and flushes
  2093. * GPU caches.
  2094. */
  2095. static void gfx_v7_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  2096. u64 addr, u64 seq,
  2097. unsigned flags)
  2098. {
  2099. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  2100. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  2101. /* RELEASE_MEM - flush caches, send int */
  2102. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  2103. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2104. EOP_TC_ACTION_EN |
  2105. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2106. EVENT_INDEX(5)));
  2107. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  2108. amdgpu_ring_write(ring, addr & 0xfffffffc);
  2109. amdgpu_ring_write(ring, upper_32_bits(addr));
  2110. amdgpu_ring_write(ring, lower_32_bits(seq));
  2111. amdgpu_ring_write(ring, upper_32_bits(seq));
  2112. }
  2113. /*
  2114. * IB stuff
  2115. */
  2116. /**
  2117. * gfx_v7_0_ring_emit_ib - emit an IB (Indirect Buffer) on the ring
  2118. *
  2119. * @ring: amdgpu_ring structure holding ring information
  2120. * @ib: amdgpu indirect buffer object
  2121. *
  2122. * Emits an DE (drawing engine) or CE (constant engine) IB
  2123. * on the gfx ring. IBs are usually generated by userspace
  2124. * acceleration drivers and submitted to the kernel for
  2125. * sheduling on the ring. This function schedules the IB
  2126. * on the gfx ring for execution by the GPU.
  2127. */
  2128. static void gfx_v7_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  2129. struct amdgpu_ib *ib,
  2130. unsigned vm_id, bool ctx_switch)
  2131. {
  2132. u32 header, control = 0;
  2133. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  2134. if (ctx_switch) {
  2135. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2136. amdgpu_ring_write(ring, 0);
  2137. }
  2138. if (ib->flags & AMDGPU_IB_FLAG_CE)
  2139. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2140. else
  2141. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  2142. control |= ib->length_dw | (vm_id << 24);
  2143. amdgpu_ring_write(ring, header);
  2144. amdgpu_ring_write(ring,
  2145. #ifdef __BIG_ENDIAN
  2146. (2 << 0) |
  2147. #endif
  2148. (ib->gpu_addr & 0xFFFFFFFC));
  2149. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  2150. amdgpu_ring_write(ring, control);
  2151. }
  2152. static void gfx_v7_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  2153. struct amdgpu_ib *ib,
  2154. unsigned vm_id, bool ctx_switch)
  2155. {
  2156. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  2157. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2158. amdgpu_ring_write(ring,
  2159. #ifdef __BIG_ENDIAN
  2160. (2 << 0) |
  2161. #endif
  2162. (ib->gpu_addr & 0xFFFFFFFC));
  2163. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  2164. amdgpu_ring_write(ring, control);
  2165. }
  2166. static void gfx_v7_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  2167. {
  2168. uint32_t dw2 = 0;
  2169. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  2170. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  2171. gfx_v7_0_ring_emit_vgt_flush(ring);
  2172. /* set load_global_config & load_global_uconfig */
  2173. dw2 |= 0x8001;
  2174. /* set load_cs_sh_regs */
  2175. dw2 |= 0x01000000;
  2176. /* set load_per_context_state & load_gfx_sh_regs */
  2177. dw2 |= 0x10002;
  2178. }
  2179. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2180. amdgpu_ring_write(ring, dw2);
  2181. amdgpu_ring_write(ring, 0);
  2182. }
  2183. /**
  2184. * gfx_v7_0_ring_test_ib - basic ring IB test
  2185. *
  2186. * @ring: amdgpu_ring structure holding ring information
  2187. *
  2188. * Allocate an IB and execute it on the gfx ring (CIK).
  2189. * Provides a basic gfx ring test to verify that IBs are working.
  2190. * Returns 0 on success, error on failure.
  2191. */
  2192. static int gfx_v7_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  2193. {
  2194. struct amdgpu_device *adev = ring->adev;
  2195. struct amdgpu_ib ib;
  2196. struct dma_fence *f = NULL;
  2197. uint32_t scratch;
  2198. uint32_t tmp = 0;
  2199. long r;
  2200. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2201. if (r) {
  2202. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  2203. return r;
  2204. }
  2205. WREG32(scratch, 0xCAFEDEAD);
  2206. memset(&ib, 0, sizeof(ib));
  2207. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  2208. if (r) {
  2209. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  2210. goto err1;
  2211. }
  2212. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  2213. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  2214. ib.ptr[2] = 0xDEADBEEF;
  2215. ib.length_dw = 3;
  2216. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  2217. if (r)
  2218. goto err2;
  2219. r = dma_fence_wait_timeout(f, false, timeout);
  2220. if (r == 0) {
  2221. DRM_ERROR("amdgpu: IB test timed out\n");
  2222. r = -ETIMEDOUT;
  2223. goto err2;
  2224. } else if (r < 0) {
  2225. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  2226. goto err2;
  2227. }
  2228. tmp = RREG32(scratch);
  2229. if (tmp == 0xDEADBEEF) {
  2230. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  2231. r = 0;
  2232. } else {
  2233. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2234. scratch, tmp);
  2235. r = -EINVAL;
  2236. }
  2237. err2:
  2238. amdgpu_ib_free(adev, &ib, NULL);
  2239. dma_fence_put(f);
  2240. err1:
  2241. amdgpu_gfx_scratch_free(adev, scratch);
  2242. return r;
  2243. }
  2244. /*
  2245. * CP.
  2246. * On CIK, gfx and compute now have independant command processors.
  2247. *
  2248. * GFX
  2249. * Gfx consists of a single ring and can process both gfx jobs and
  2250. * compute jobs. The gfx CP consists of three microengines (ME):
  2251. * PFP - Pre-Fetch Parser
  2252. * ME - Micro Engine
  2253. * CE - Constant Engine
  2254. * The PFP and ME make up what is considered the Drawing Engine (DE).
  2255. * The CE is an asynchronous engine used for updating buffer desciptors
  2256. * used by the DE so that they can be loaded into cache in parallel
  2257. * while the DE is processing state update packets.
  2258. *
  2259. * Compute
  2260. * The compute CP consists of two microengines (ME):
  2261. * MEC1 - Compute MicroEngine 1
  2262. * MEC2 - Compute MicroEngine 2
  2263. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  2264. * The queues are exposed to userspace and are programmed directly
  2265. * by the compute runtime.
  2266. */
  2267. /**
  2268. * gfx_v7_0_cp_gfx_enable - enable/disable the gfx CP MEs
  2269. *
  2270. * @adev: amdgpu_device pointer
  2271. * @enable: enable or disable the MEs
  2272. *
  2273. * Halts or unhalts the gfx MEs.
  2274. */
  2275. static void gfx_v7_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2276. {
  2277. int i;
  2278. if (enable) {
  2279. WREG32(mmCP_ME_CNTL, 0);
  2280. } else {
  2281. WREG32(mmCP_ME_CNTL, (CP_ME_CNTL__ME_HALT_MASK | CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK));
  2282. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2283. adev->gfx.gfx_ring[i].ready = false;
  2284. }
  2285. udelay(50);
  2286. }
  2287. /**
  2288. * gfx_v7_0_cp_gfx_load_microcode - load the gfx CP ME ucode
  2289. *
  2290. * @adev: amdgpu_device pointer
  2291. *
  2292. * Loads the gfx PFP, ME, and CE ucode.
  2293. * Returns 0 for success, -EINVAL if the ucode is not available.
  2294. */
  2295. static int gfx_v7_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2296. {
  2297. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2298. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2299. const struct gfx_firmware_header_v1_0 *me_hdr;
  2300. const __le32 *fw_data;
  2301. unsigned i, fw_size;
  2302. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2303. return -EINVAL;
  2304. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  2305. ce_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  2306. me_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  2307. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2308. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2309. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2310. adev->gfx.pfp_fw_version = le32_to_cpu(pfp_hdr->header.ucode_version);
  2311. adev->gfx.ce_fw_version = le32_to_cpu(ce_hdr->header.ucode_version);
  2312. adev->gfx.me_fw_version = le32_to_cpu(me_hdr->header.ucode_version);
  2313. adev->gfx.me_feature_version = le32_to_cpu(me_hdr->ucode_feature_version);
  2314. adev->gfx.ce_feature_version = le32_to_cpu(ce_hdr->ucode_feature_version);
  2315. adev->gfx.pfp_feature_version = le32_to_cpu(pfp_hdr->ucode_feature_version);
  2316. gfx_v7_0_cp_gfx_enable(adev, false);
  2317. /* PFP */
  2318. fw_data = (const __le32 *)
  2319. (adev->gfx.pfp_fw->data +
  2320. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2321. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2322. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  2323. for (i = 0; i < fw_size; i++)
  2324. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2325. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2326. /* CE */
  2327. fw_data = (const __le32 *)
  2328. (adev->gfx.ce_fw->data +
  2329. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2330. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2331. WREG32(mmCP_CE_UCODE_ADDR, 0);
  2332. for (i = 0; i < fw_size; i++)
  2333. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2334. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2335. /* ME */
  2336. fw_data = (const __le32 *)
  2337. (adev->gfx.me_fw->data +
  2338. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2339. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2340. WREG32(mmCP_ME_RAM_WADDR, 0);
  2341. for (i = 0; i < fw_size; i++)
  2342. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2343. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2344. return 0;
  2345. }
  2346. /**
  2347. * gfx_v7_0_cp_gfx_start - start the gfx ring
  2348. *
  2349. * @adev: amdgpu_device pointer
  2350. *
  2351. * Enables the ring and loads the clear state context and other
  2352. * packets required to init the ring.
  2353. * Returns 0 for success, error for failure.
  2354. */
  2355. static int gfx_v7_0_cp_gfx_start(struct amdgpu_device *adev)
  2356. {
  2357. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2358. const struct cs_section_def *sect = NULL;
  2359. const struct cs_extent_def *ext = NULL;
  2360. int r, i;
  2361. /* init the CP */
  2362. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2363. WREG32(mmCP_ENDIAN_SWAP, 0);
  2364. WREG32(mmCP_DEVICE_ID, 1);
  2365. gfx_v7_0_cp_gfx_enable(adev, true);
  2366. r = amdgpu_ring_alloc(ring, gfx_v7_0_get_csb_size(adev) + 8);
  2367. if (r) {
  2368. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2369. return r;
  2370. }
  2371. /* init the CE partitions. CE only used for gfx on CIK */
  2372. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2373. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2374. amdgpu_ring_write(ring, 0x8000);
  2375. amdgpu_ring_write(ring, 0x8000);
  2376. /* clear state buffer */
  2377. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2378. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2379. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2380. amdgpu_ring_write(ring, 0x80000000);
  2381. amdgpu_ring_write(ring, 0x80000000);
  2382. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2383. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2384. if (sect->id == SECT_CONTEXT) {
  2385. amdgpu_ring_write(ring,
  2386. PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  2387. amdgpu_ring_write(ring, ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2388. for (i = 0; i < ext->reg_count; i++)
  2389. amdgpu_ring_write(ring, ext->extent[i]);
  2390. }
  2391. }
  2392. }
  2393. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2394. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2395. switch (adev->asic_type) {
  2396. case CHIP_BONAIRE:
  2397. amdgpu_ring_write(ring, 0x16000012);
  2398. amdgpu_ring_write(ring, 0x00000000);
  2399. break;
  2400. case CHIP_KAVERI:
  2401. amdgpu_ring_write(ring, 0x00000000); /* XXX */
  2402. amdgpu_ring_write(ring, 0x00000000);
  2403. break;
  2404. case CHIP_KABINI:
  2405. case CHIP_MULLINS:
  2406. amdgpu_ring_write(ring, 0x00000000); /* XXX */
  2407. amdgpu_ring_write(ring, 0x00000000);
  2408. break;
  2409. case CHIP_HAWAII:
  2410. amdgpu_ring_write(ring, 0x3a00161a);
  2411. amdgpu_ring_write(ring, 0x0000002e);
  2412. break;
  2413. default:
  2414. amdgpu_ring_write(ring, 0x00000000);
  2415. amdgpu_ring_write(ring, 0x00000000);
  2416. break;
  2417. }
  2418. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2419. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2420. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2421. amdgpu_ring_write(ring, 0);
  2422. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2423. amdgpu_ring_write(ring, 0x00000316);
  2424. amdgpu_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  2425. amdgpu_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  2426. amdgpu_ring_commit(ring);
  2427. return 0;
  2428. }
  2429. /**
  2430. * gfx_v7_0_cp_gfx_resume - setup the gfx ring buffer registers
  2431. *
  2432. * @adev: amdgpu_device pointer
  2433. *
  2434. * Program the location and size of the gfx ring buffer
  2435. * and test it to make sure it's working.
  2436. * Returns 0 for success, error for failure.
  2437. */
  2438. static int gfx_v7_0_cp_gfx_resume(struct amdgpu_device *adev)
  2439. {
  2440. struct amdgpu_ring *ring;
  2441. u32 tmp;
  2442. u32 rb_bufsz;
  2443. u64 rb_addr, rptr_addr;
  2444. int r;
  2445. WREG32(mmCP_SEM_WAIT_TIMER, 0x0);
  2446. if (adev->asic_type != CHIP_HAWAII)
  2447. WREG32(mmCP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  2448. /* Set the write pointer delay */
  2449. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2450. /* set the RB to use vmid 0 */
  2451. WREG32(mmCP_RB_VMID, 0);
  2452. WREG32(mmSCRATCH_ADDR, 0);
  2453. /* ring 0 - compute and gfx */
  2454. /* Set ring buffer size */
  2455. ring = &adev->gfx.gfx_ring[0];
  2456. rb_bufsz = order_base_2(ring->ring_size / 8);
  2457. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2458. #ifdef __BIG_ENDIAN
  2459. tmp |= 2 << CP_RB0_CNTL__BUF_SWAP__SHIFT;
  2460. #endif
  2461. WREG32(mmCP_RB0_CNTL, tmp);
  2462. /* Initialize the ring buffer's read and write pointers */
  2463. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2464. ring->wptr = 0;
  2465. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2466. /* set the wb address wether it's enabled or not */
  2467. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2468. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2469. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2470. /* scratch register shadowing is no longer supported */
  2471. WREG32(mmSCRATCH_UMSK, 0);
  2472. mdelay(1);
  2473. WREG32(mmCP_RB0_CNTL, tmp);
  2474. rb_addr = ring->gpu_addr >> 8;
  2475. WREG32(mmCP_RB0_BASE, rb_addr);
  2476. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2477. /* start the ring */
  2478. gfx_v7_0_cp_gfx_start(adev);
  2479. ring->ready = true;
  2480. r = amdgpu_ring_test_ring(ring);
  2481. if (r) {
  2482. ring->ready = false;
  2483. return r;
  2484. }
  2485. return 0;
  2486. }
  2487. static u64 gfx_v7_0_ring_get_rptr(struct amdgpu_ring *ring)
  2488. {
  2489. return ring->adev->wb.wb[ring->rptr_offs];
  2490. }
  2491. static u64 gfx_v7_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  2492. {
  2493. struct amdgpu_device *adev = ring->adev;
  2494. return RREG32(mmCP_RB0_WPTR);
  2495. }
  2496. static void gfx_v7_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2497. {
  2498. struct amdgpu_device *adev = ring->adev;
  2499. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2500. (void)RREG32(mmCP_RB0_WPTR);
  2501. }
  2502. static u64 gfx_v7_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  2503. {
  2504. /* XXX check if swapping is necessary on BE */
  2505. return ring->adev->wb.wb[ring->wptr_offs];
  2506. }
  2507. static void gfx_v7_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  2508. {
  2509. struct amdgpu_device *adev = ring->adev;
  2510. /* XXX check if swapping is necessary on BE */
  2511. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  2512. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  2513. }
  2514. /**
  2515. * gfx_v7_0_cp_compute_enable - enable/disable the compute CP MEs
  2516. *
  2517. * @adev: amdgpu_device pointer
  2518. * @enable: enable or disable the MEs
  2519. *
  2520. * Halts or unhalts the compute MEs.
  2521. */
  2522. static void gfx_v7_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2523. {
  2524. int i;
  2525. if (enable) {
  2526. WREG32(mmCP_MEC_CNTL, 0);
  2527. } else {
  2528. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2529. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2530. adev->gfx.compute_ring[i].ready = false;
  2531. }
  2532. udelay(50);
  2533. }
  2534. /**
  2535. * gfx_v7_0_cp_compute_load_microcode - load the compute CP ME ucode
  2536. *
  2537. * @adev: amdgpu_device pointer
  2538. *
  2539. * Loads the compute MEC1&2 ucode.
  2540. * Returns 0 for success, -EINVAL if the ucode is not available.
  2541. */
  2542. static int gfx_v7_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2543. {
  2544. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2545. const __le32 *fw_data;
  2546. unsigned i, fw_size;
  2547. if (!adev->gfx.mec_fw)
  2548. return -EINVAL;
  2549. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2550. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2551. adev->gfx.mec_fw_version = le32_to_cpu(mec_hdr->header.ucode_version);
  2552. adev->gfx.mec_feature_version = le32_to_cpu(
  2553. mec_hdr->ucode_feature_version);
  2554. gfx_v7_0_cp_compute_enable(adev, false);
  2555. /* MEC1 */
  2556. fw_data = (const __le32 *)
  2557. (adev->gfx.mec_fw->data +
  2558. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2559. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  2560. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2561. for (i = 0; i < fw_size; i++)
  2562. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data++));
  2563. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2564. if (adev->asic_type == CHIP_KAVERI) {
  2565. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  2566. if (!adev->gfx.mec2_fw)
  2567. return -EINVAL;
  2568. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2569. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  2570. adev->gfx.mec2_fw_version = le32_to_cpu(mec2_hdr->header.ucode_version);
  2571. adev->gfx.mec2_feature_version = le32_to_cpu(
  2572. mec2_hdr->ucode_feature_version);
  2573. /* MEC2 */
  2574. fw_data = (const __le32 *)
  2575. (adev->gfx.mec2_fw->data +
  2576. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  2577. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  2578. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2579. for (i = 0; i < fw_size; i++)
  2580. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data++));
  2581. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2582. }
  2583. return 0;
  2584. }
  2585. /**
  2586. * gfx_v7_0_cp_compute_fini - stop the compute queues
  2587. *
  2588. * @adev: amdgpu_device pointer
  2589. *
  2590. * Stop the compute queues and tear down the driver queue
  2591. * info.
  2592. */
  2593. static void gfx_v7_0_cp_compute_fini(struct amdgpu_device *adev)
  2594. {
  2595. int i, r;
  2596. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2597. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2598. if (ring->mqd_obj) {
  2599. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2600. if (unlikely(r != 0))
  2601. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  2602. amdgpu_bo_unpin(ring->mqd_obj);
  2603. amdgpu_bo_unreserve(ring->mqd_obj);
  2604. amdgpu_bo_unref(&ring->mqd_obj);
  2605. ring->mqd_obj = NULL;
  2606. }
  2607. }
  2608. }
  2609. static void gfx_v7_0_mec_fini(struct amdgpu_device *adev)
  2610. {
  2611. int r;
  2612. if (adev->gfx.mec.hpd_eop_obj) {
  2613. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  2614. if (unlikely(r != 0))
  2615. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  2616. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  2617. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  2618. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  2619. adev->gfx.mec.hpd_eop_obj = NULL;
  2620. }
  2621. }
  2622. #define MEC_HPD_SIZE 2048
  2623. static int gfx_v7_0_mec_init(struct amdgpu_device *adev)
  2624. {
  2625. int r;
  2626. u32 *hpd;
  2627. /*
  2628. * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
  2629. * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
  2630. * Nonetheless, we assign only 1 pipe because all other pipes will
  2631. * be handled by KFD
  2632. */
  2633. adev->gfx.mec.num_mec = 1;
  2634. adev->gfx.mec.num_pipe = 1;
  2635. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  2636. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  2637. r = amdgpu_bo_create(adev,
  2638. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  2639. PAGE_SIZE, true,
  2640. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  2641. &adev->gfx.mec.hpd_eop_obj);
  2642. if (r) {
  2643. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  2644. return r;
  2645. }
  2646. }
  2647. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  2648. if (unlikely(r != 0)) {
  2649. gfx_v7_0_mec_fini(adev);
  2650. return r;
  2651. }
  2652. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  2653. &adev->gfx.mec.hpd_eop_gpu_addr);
  2654. if (r) {
  2655. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  2656. gfx_v7_0_mec_fini(adev);
  2657. return r;
  2658. }
  2659. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  2660. if (r) {
  2661. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  2662. gfx_v7_0_mec_fini(adev);
  2663. return r;
  2664. }
  2665. /* clear memory. Not sure if this is required or not */
  2666. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  2667. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  2668. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  2669. return 0;
  2670. }
  2671. struct hqd_registers
  2672. {
  2673. u32 cp_mqd_base_addr;
  2674. u32 cp_mqd_base_addr_hi;
  2675. u32 cp_hqd_active;
  2676. u32 cp_hqd_vmid;
  2677. u32 cp_hqd_persistent_state;
  2678. u32 cp_hqd_pipe_priority;
  2679. u32 cp_hqd_queue_priority;
  2680. u32 cp_hqd_quantum;
  2681. u32 cp_hqd_pq_base;
  2682. u32 cp_hqd_pq_base_hi;
  2683. u32 cp_hqd_pq_rptr;
  2684. u32 cp_hqd_pq_rptr_report_addr;
  2685. u32 cp_hqd_pq_rptr_report_addr_hi;
  2686. u32 cp_hqd_pq_wptr_poll_addr;
  2687. u32 cp_hqd_pq_wptr_poll_addr_hi;
  2688. u32 cp_hqd_pq_doorbell_control;
  2689. u32 cp_hqd_pq_wptr;
  2690. u32 cp_hqd_pq_control;
  2691. u32 cp_hqd_ib_base_addr;
  2692. u32 cp_hqd_ib_base_addr_hi;
  2693. u32 cp_hqd_ib_rptr;
  2694. u32 cp_hqd_ib_control;
  2695. u32 cp_hqd_iq_timer;
  2696. u32 cp_hqd_iq_rptr;
  2697. u32 cp_hqd_dequeue_request;
  2698. u32 cp_hqd_dma_offload;
  2699. u32 cp_hqd_sema_cmd;
  2700. u32 cp_hqd_msg_type;
  2701. u32 cp_hqd_atomic0_preop_lo;
  2702. u32 cp_hqd_atomic0_preop_hi;
  2703. u32 cp_hqd_atomic1_preop_lo;
  2704. u32 cp_hqd_atomic1_preop_hi;
  2705. u32 cp_hqd_hq_scheduler0;
  2706. u32 cp_hqd_hq_scheduler1;
  2707. u32 cp_mqd_control;
  2708. };
  2709. struct bonaire_mqd
  2710. {
  2711. u32 header;
  2712. u32 dispatch_initiator;
  2713. u32 dimensions[3];
  2714. u32 start_idx[3];
  2715. u32 num_threads[3];
  2716. u32 pipeline_stat_enable;
  2717. u32 perf_counter_enable;
  2718. u32 pgm[2];
  2719. u32 tba[2];
  2720. u32 tma[2];
  2721. u32 pgm_rsrc[2];
  2722. u32 vmid;
  2723. u32 resource_limits;
  2724. u32 static_thread_mgmt01[2];
  2725. u32 tmp_ring_size;
  2726. u32 static_thread_mgmt23[2];
  2727. u32 restart[3];
  2728. u32 thread_trace_enable;
  2729. u32 reserved1;
  2730. u32 user_data[16];
  2731. u32 vgtcs_invoke_count[2];
  2732. struct hqd_registers queue_state;
  2733. u32 dequeue_cntr;
  2734. u32 interrupt_queue[64];
  2735. };
  2736. /**
  2737. * gfx_v7_0_cp_compute_resume - setup the compute queue registers
  2738. *
  2739. * @adev: amdgpu_device pointer
  2740. *
  2741. * Program the compute queues and test them to make sure they
  2742. * are working.
  2743. * Returns 0 for success, error for failure.
  2744. */
  2745. static int gfx_v7_0_cp_compute_resume(struct amdgpu_device *adev)
  2746. {
  2747. int r, i, j;
  2748. u32 tmp;
  2749. bool use_doorbell = true;
  2750. u64 hqd_gpu_addr;
  2751. u64 mqd_gpu_addr;
  2752. u64 eop_gpu_addr;
  2753. u64 wb_gpu_addr;
  2754. u32 *buf;
  2755. struct bonaire_mqd *mqd;
  2756. struct amdgpu_ring *ring;
  2757. /* fix up chicken bits */
  2758. tmp = RREG32(mmCP_CPF_DEBUG);
  2759. tmp |= (1 << 23);
  2760. WREG32(mmCP_CPF_DEBUG, tmp);
  2761. /* init the pipes */
  2762. mutex_lock(&adev->srbm_mutex);
  2763. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  2764. int me = (i < 4) ? 1 : 2;
  2765. int pipe = (i < 4) ? i : (i - 4);
  2766. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE * 2);
  2767. cik_srbm_select(adev, me, pipe, 0, 0);
  2768. /* write the EOP addr */
  2769. WREG32(mmCP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  2770. WREG32(mmCP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  2771. /* set the VMID assigned */
  2772. WREG32(mmCP_HPD_EOP_VMID, 0);
  2773. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2774. tmp = RREG32(mmCP_HPD_EOP_CONTROL);
  2775. tmp &= ~CP_HPD_EOP_CONTROL__EOP_SIZE_MASK;
  2776. tmp |= order_base_2(MEC_HPD_SIZE / 8);
  2777. WREG32(mmCP_HPD_EOP_CONTROL, tmp);
  2778. }
  2779. cik_srbm_select(adev, 0, 0, 0, 0);
  2780. mutex_unlock(&adev->srbm_mutex);
  2781. /* init the queues. Just two for now. */
  2782. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2783. ring = &adev->gfx.compute_ring[i];
  2784. if (ring->mqd_obj == NULL) {
  2785. r = amdgpu_bo_create(adev,
  2786. sizeof(struct bonaire_mqd),
  2787. PAGE_SIZE, true,
  2788. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  2789. &ring->mqd_obj);
  2790. if (r) {
  2791. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  2792. return r;
  2793. }
  2794. }
  2795. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2796. if (unlikely(r != 0)) {
  2797. gfx_v7_0_cp_compute_fini(adev);
  2798. return r;
  2799. }
  2800. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  2801. &mqd_gpu_addr);
  2802. if (r) {
  2803. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  2804. gfx_v7_0_cp_compute_fini(adev);
  2805. return r;
  2806. }
  2807. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  2808. if (r) {
  2809. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  2810. gfx_v7_0_cp_compute_fini(adev);
  2811. return r;
  2812. }
  2813. /* init the mqd struct */
  2814. memset(buf, 0, sizeof(struct bonaire_mqd));
  2815. mqd = (struct bonaire_mqd *)buf;
  2816. mqd->header = 0xC0310800;
  2817. mqd->static_thread_mgmt01[0] = 0xffffffff;
  2818. mqd->static_thread_mgmt01[1] = 0xffffffff;
  2819. mqd->static_thread_mgmt23[0] = 0xffffffff;
  2820. mqd->static_thread_mgmt23[1] = 0xffffffff;
  2821. mutex_lock(&adev->srbm_mutex);
  2822. cik_srbm_select(adev, ring->me,
  2823. ring->pipe,
  2824. ring->queue, 0);
  2825. /* disable wptr polling */
  2826. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  2827. tmp &= ~CP_PQ_WPTR_POLL_CNTL__EN_MASK;
  2828. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  2829. /* enable doorbell? */
  2830. mqd->queue_state.cp_hqd_pq_doorbell_control =
  2831. RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2832. if (use_doorbell)
  2833. mqd->queue_state.cp_hqd_pq_doorbell_control |= CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  2834. else
  2835. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  2836. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  2837. mqd->queue_state.cp_hqd_pq_doorbell_control);
  2838. /* disable the queue if it's active */
  2839. mqd->queue_state.cp_hqd_dequeue_request = 0;
  2840. mqd->queue_state.cp_hqd_pq_rptr = 0;
  2841. mqd->queue_state.cp_hqd_pq_wptr= 0;
  2842. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  2843. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  2844. for (j = 0; j < adev->usec_timeout; j++) {
  2845. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  2846. break;
  2847. udelay(1);
  2848. }
  2849. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request);
  2850. WREG32(mmCP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr);
  2851. WREG32(mmCP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  2852. }
  2853. /* set the pointer to the MQD */
  2854. mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc;
  2855. mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  2856. WREG32(mmCP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr);
  2857. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi);
  2858. /* set MQD vmid to 0 */
  2859. mqd->queue_state.cp_mqd_control = RREG32(mmCP_MQD_CONTROL);
  2860. mqd->queue_state.cp_mqd_control &= ~CP_MQD_CONTROL__VMID_MASK;
  2861. WREG32(mmCP_MQD_CONTROL, mqd->queue_state.cp_mqd_control);
  2862. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2863. hqd_gpu_addr = ring->gpu_addr >> 8;
  2864. mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr;
  2865. mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2866. WREG32(mmCP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base);
  2867. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi);
  2868. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2869. mqd->queue_state.cp_hqd_pq_control = RREG32(mmCP_HQD_PQ_CONTROL);
  2870. mqd->queue_state.cp_hqd_pq_control &=
  2871. ~(CP_HQD_PQ_CONTROL__QUEUE_SIZE_MASK |
  2872. CP_HQD_PQ_CONTROL__RPTR_BLOCK_SIZE_MASK);
  2873. mqd->queue_state.cp_hqd_pq_control |=
  2874. order_base_2(ring->ring_size / 8);
  2875. mqd->queue_state.cp_hqd_pq_control |=
  2876. (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8);
  2877. #ifdef __BIG_ENDIAN
  2878. mqd->queue_state.cp_hqd_pq_control |=
  2879. 2 << CP_HQD_PQ_CONTROL__ENDIAN_SWAP__SHIFT;
  2880. #endif
  2881. mqd->queue_state.cp_hqd_pq_control &=
  2882. ~(CP_HQD_PQ_CONTROL__UNORD_DISPATCH_MASK |
  2883. CP_HQD_PQ_CONTROL__ROQ_PQ_IB_FLIP_MASK |
  2884. CP_HQD_PQ_CONTROL__PQ_VOLATILE_MASK);
  2885. mqd->queue_state.cp_hqd_pq_control |=
  2886. CP_HQD_PQ_CONTROL__PRIV_STATE_MASK |
  2887. CP_HQD_PQ_CONTROL__KMD_QUEUE_MASK; /* assuming kernel queue control */
  2888. WREG32(mmCP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control);
  2889. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2890. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2891. mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  2892. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2893. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr);
  2894. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2895. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi);
  2896. /* set the wb address wether it's enabled or not */
  2897. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2898. mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc;
  2899. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi =
  2900. upper_32_bits(wb_gpu_addr) & 0xffff;
  2901. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2902. mqd->queue_state.cp_hqd_pq_rptr_report_addr);
  2903. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2904. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi);
  2905. /* enable the doorbell if requested */
  2906. if (use_doorbell) {
  2907. mqd->queue_state.cp_hqd_pq_doorbell_control =
  2908. RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2909. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  2910. ~CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET_MASK;
  2911. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  2912. (ring->doorbell_index <<
  2913. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET__SHIFT);
  2914. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  2915. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  2916. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  2917. ~(CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_SOURCE_MASK |
  2918. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_HIT_MASK);
  2919. } else {
  2920. mqd->queue_state.cp_hqd_pq_doorbell_control = 0;
  2921. }
  2922. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  2923. mqd->queue_state.cp_hqd_pq_doorbell_control);
  2924. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2925. ring->wptr = 0;
  2926. mqd->queue_state.cp_hqd_pq_wptr = lower_32_bits(ring->wptr);
  2927. WREG32(mmCP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  2928. mqd->queue_state.cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  2929. /* set the vmid for the queue */
  2930. mqd->queue_state.cp_hqd_vmid = 0;
  2931. WREG32(mmCP_HQD_VMID, mqd->queue_state.cp_hqd_vmid);
  2932. /* activate the queue */
  2933. mqd->queue_state.cp_hqd_active = 1;
  2934. WREG32(mmCP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active);
  2935. cik_srbm_select(adev, 0, 0, 0, 0);
  2936. mutex_unlock(&adev->srbm_mutex);
  2937. amdgpu_bo_kunmap(ring->mqd_obj);
  2938. amdgpu_bo_unreserve(ring->mqd_obj);
  2939. ring->ready = true;
  2940. }
  2941. gfx_v7_0_cp_compute_enable(adev, true);
  2942. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2943. ring = &adev->gfx.compute_ring[i];
  2944. r = amdgpu_ring_test_ring(ring);
  2945. if (r)
  2946. ring->ready = false;
  2947. }
  2948. return 0;
  2949. }
  2950. static void gfx_v7_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2951. {
  2952. gfx_v7_0_cp_gfx_enable(adev, enable);
  2953. gfx_v7_0_cp_compute_enable(adev, enable);
  2954. }
  2955. static int gfx_v7_0_cp_load_microcode(struct amdgpu_device *adev)
  2956. {
  2957. int r;
  2958. r = gfx_v7_0_cp_gfx_load_microcode(adev);
  2959. if (r)
  2960. return r;
  2961. r = gfx_v7_0_cp_compute_load_microcode(adev);
  2962. if (r)
  2963. return r;
  2964. return 0;
  2965. }
  2966. static void gfx_v7_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  2967. bool enable)
  2968. {
  2969. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  2970. if (enable)
  2971. tmp |= (CP_INT_CNTL_RING0__CNTX_BUSY_INT_ENABLE_MASK |
  2972. CP_INT_CNTL_RING0__CNTX_EMPTY_INT_ENABLE_MASK);
  2973. else
  2974. tmp &= ~(CP_INT_CNTL_RING0__CNTX_BUSY_INT_ENABLE_MASK |
  2975. CP_INT_CNTL_RING0__CNTX_EMPTY_INT_ENABLE_MASK);
  2976. WREG32(mmCP_INT_CNTL_RING0, tmp);
  2977. }
  2978. static int gfx_v7_0_cp_resume(struct amdgpu_device *adev)
  2979. {
  2980. int r;
  2981. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  2982. r = gfx_v7_0_cp_load_microcode(adev);
  2983. if (r)
  2984. return r;
  2985. r = gfx_v7_0_cp_gfx_resume(adev);
  2986. if (r)
  2987. return r;
  2988. r = gfx_v7_0_cp_compute_resume(adev);
  2989. if (r)
  2990. return r;
  2991. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  2992. return 0;
  2993. }
  2994. /**
  2995. * gfx_v7_0_ring_emit_vm_flush - cik vm flush using the CP
  2996. *
  2997. * @ring: the ring to emmit the commands to
  2998. *
  2999. * Sync the command pipeline with the PFP. E.g. wait for everything
  3000. * to be completed.
  3001. */
  3002. static void gfx_v7_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  3003. {
  3004. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3005. uint32_t seq = ring->fence_drv.sync_seq;
  3006. uint64_t addr = ring->fence_drv.gpu_addr;
  3007. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3008. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  3009. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  3010. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  3011. amdgpu_ring_write(ring, addr & 0xfffffffc);
  3012. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  3013. amdgpu_ring_write(ring, seq);
  3014. amdgpu_ring_write(ring, 0xffffffff);
  3015. amdgpu_ring_write(ring, 4); /* poll interval */
  3016. if (usepfp) {
  3017. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  3018. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3019. amdgpu_ring_write(ring, 0);
  3020. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3021. amdgpu_ring_write(ring, 0);
  3022. }
  3023. }
  3024. /*
  3025. * vm
  3026. * VMID 0 is the physical GPU addresses as used by the kernel.
  3027. * VMIDs 1-15 are used for userspace clients and are handled
  3028. * by the amdgpu vm/hsa code.
  3029. */
  3030. /**
  3031. * gfx_v7_0_ring_emit_vm_flush - cik vm flush using the CP
  3032. *
  3033. * @adev: amdgpu_device pointer
  3034. *
  3035. * Update the page table base and flush the VM TLB
  3036. * using the CP (CIK).
  3037. */
  3038. static void gfx_v7_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3039. unsigned vm_id, uint64_t pd_addr)
  3040. {
  3041. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3042. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3043. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  3044. WRITE_DATA_DST_SEL(0)));
  3045. if (vm_id < 8) {
  3046. amdgpu_ring_write(ring,
  3047. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  3048. } else {
  3049. amdgpu_ring_write(ring,
  3050. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  3051. }
  3052. amdgpu_ring_write(ring, 0);
  3053. amdgpu_ring_write(ring, pd_addr >> 12);
  3054. /* bits 0-15 are the VM contexts0-15 */
  3055. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3056. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3057. WRITE_DATA_DST_SEL(0)));
  3058. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  3059. amdgpu_ring_write(ring, 0);
  3060. amdgpu_ring_write(ring, 1 << vm_id);
  3061. /* wait for the invalidate to complete */
  3062. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3063. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  3064. WAIT_REG_MEM_FUNCTION(0) | /* always */
  3065. WAIT_REG_MEM_ENGINE(0))); /* me */
  3066. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  3067. amdgpu_ring_write(ring, 0);
  3068. amdgpu_ring_write(ring, 0); /* ref */
  3069. amdgpu_ring_write(ring, 0); /* mask */
  3070. amdgpu_ring_write(ring, 0x20); /* poll interval */
  3071. /* compute doesn't have PFP */
  3072. if (usepfp) {
  3073. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3074. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3075. amdgpu_ring_write(ring, 0x0);
  3076. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  3077. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3078. amdgpu_ring_write(ring, 0);
  3079. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3080. amdgpu_ring_write(ring, 0);
  3081. }
  3082. }
  3083. /*
  3084. * RLC
  3085. * The RLC is a multi-purpose microengine that handles a
  3086. * variety of functions.
  3087. */
  3088. static void gfx_v7_0_rlc_fini(struct amdgpu_device *adev)
  3089. {
  3090. int r;
  3091. /* save restore block */
  3092. if (adev->gfx.rlc.save_restore_obj) {
  3093. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  3094. if (unlikely(r != 0))
  3095. dev_warn(adev->dev, "(%d) reserve RLC sr bo failed\n", r);
  3096. amdgpu_bo_unpin(adev->gfx.rlc.save_restore_obj);
  3097. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  3098. amdgpu_bo_unref(&adev->gfx.rlc.save_restore_obj);
  3099. adev->gfx.rlc.save_restore_obj = NULL;
  3100. }
  3101. /* clear state block */
  3102. if (adev->gfx.rlc.clear_state_obj) {
  3103. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  3104. if (unlikely(r != 0))
  3105. dev_warn(adev->dev, "(%d) reserve RLC c bo failed\n", r);
  3106. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  3107. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  3108. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  3109. adev->gfx.rlc.clear_state_obj = NULL;
  3110. }
  3111. /* clear state block */
  3112. if (adev->gfx.rlc.cp_table_obj) {
  3113. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  3114. if (unlikely(r != 0))
  3115. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  3116. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  3117. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  3118. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  3119. adev->gfx.rlc.cp_table_obj = NULL;
  3120. }
  3121. }
  3122. static int gfx_v7_0_rlc_init(struct amdgpu_device *adev)
  3123. {
  3124. const u32 *src_ptr;
  3125. volatile u32 *dst_ptr;
  3126. u32 dws, i;
  3127. const struct cs_section_def *cs_data;
  3128. int r;
  3129. /* allocate rlc buffers */
  3130. if (adev->flags & AMD_IS_APU) {
  3131. if (adev->asic_type == CHIP_KAVERI) {
  3132. adev->gfx.rlc.reg_list = spectre_rlc_save_restore_register_list;
  3133. adev->gfx.rlc.reg_list_size =
  3134. (u32)ARRAY_SIZE(spectre_rlc_save_restore_register_list);
  3135. } else {
  3136. adev->gfx.rlc.reg_list = kalindi_rlc_save_restore_register_list;
  3137. adev->gfx.rlc.reg_list_size =
  3138. (u32)ARRAY_SIZE(kalindi_rlc_save_restore_register_list);
  3139. }
  3140. }
  3141. adev->gfx.rlc.cs_data = ci_cs_data;
  3142. adev->gfx.rlc.cp_table_size = ALIGN(CP_ME_TABLE_SIZE * 5 * 4, 2048); /* CP JT */
  3143. adev->gfx.rlc.cp_table_size += 64 * 1024; /* GDS */
  3144. src_ptr = adev->gfx.rlc.reg_list;
  3145. dws = adev->gfx.rlc.reg_list_size;
  3146. dws += (5 * 16) + 48 + 48 + 64;
  3147. cs_data = adev->gfx.rlc.cs_data;
  3148. if (src_ptr) {
  3149. /* save restore block */
  3150. if (adev->gfx.rlc.save_restore_obj == NULL) {
  3151. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  3152. AMDGPU_GEM_DOMAIN_VRAM,
  3153. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  3154. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  3155. NULL, NULL,
  3156. &adev->gfx.rlc.save_restore_obj);
  3157. if (r) {
  3158. dev_warn(adev->dev, "(%d) create RLC sr bo failed\n", r);
  3159. return r;
  3160. }
  3161. }
  3162. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  3163. if (unlikely(r != 0)) {
  3164. gfx_v7_0_rlc_fini(adev);
  3165. return r;
  3166. }
  3167. r = amdgpu_bo_pin(adev->gfx.rlc.save_restore_obj, AMDGPU_GEM_DOMAIN_VRAM,
  3168. &adev->gfx.rlc.save_restore_gpu_addr);
  3169. if (r) {
  3170. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  3171. dev_warn(adev->dev, "(%d) pin RLC sr bo failed\n", r);
  3172. gfx_v7_0_rlc_fini(adev);
  3173. return r;
  3174. }
  3175. r = amdgpu_bo_kmap(adev->gfx.rlc.save_restore_obj, (void **)&adev->gfx.rlc.sr_ptr);
  3176. if (r) {
  3177. dev_warn(adev->dev, "(%d) map RLC sr bo failed\n", r);
  3178. gfx_v7_0_rlc_fini(adev);
  3179. return r;
  3180. }
  3181. /* write the sr buffer */
  3182. dst_ptr = adev->gfx.rlc.sr_ptr;
  3183. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  3184. dst_ptr[i] = cpu_to_le32(src_ptr[i]);
  3185. amdgpu_bo_kunmap(adev->gfx.rlc.save_restore_obj);
  3186. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  3187. }
  3188. if (cs_data) {
  3189. /* clear state block */
  3190. adev->gfx.rlc.clear_state_size = dws = gfx_v7_0_get_csb_size(adev);
  3191. if (adev->gfx.rlc.clear_state_obj == NULL) {
  3192. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  3193. AMDGPU_GEM_DOMAIN_VRAM,
  3194. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  3195. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  3196. NULL, NULL,
  3197. &adev->gfx.rlc.clear_state_obj);
  3198. if (r) {
  3199. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  3200. gfx_v7_0_rlc_fini(adev);
  3201. return r;
  3202. }
  3203. }
  3204. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  3205. if (unlikely(r != 0)) {
  3206. gfx_v7_0_rlc_fini(adev);
  3207. return r;
  3208. }
  3209. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  3210. &adev->gfx.rlc.clear_state_gpu_addr);
  3211. if (r) {
  3212. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  3213. dev_warn(adev->dev, "(%d) pin RLC c bo failed\n", r);
  3214. gfx_v7_0_rlc_fini(adev);
  3215. return r;
  3216. }
  3217. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  3218. if (r) {
  3219. dev_warn(adev->dev, "(%d) map RLC c bo failed\n", r);
  3220. gfx_v7_0_rlc_fini(adev);
  3221. return r;
  3222. }
  3223. /* set up the cs buffer */
  3224. dst_ptr = adev->gfx.rlc.cs_ptr;
  3225. gfx_v7_0_get_csb_buffer(adev, dst_ptr);
  3226. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  3227. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  3228. }
  3229. if (adev->gfx.rlc.cp_table_size) {
  3230. if (adev->gfx.rlc.cp_table_obj == NULL) {
  3231. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  3232. AMDGPU_GEM_DOMAIN_VRAM,
  3233. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  3234. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  3235. NULL, NULL,
  3236. &adev->gfx.rlc.cp_table_obj);
  3237. if (r) {
  3238. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  3239. gfx_v7_0_rlc_fini(adev);
  3240. return r;
  3241. }
  3242. }
  3243. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  3244. if (unlikely(r != 0)) {
  3245. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  3246. gfx_v7_0_rlc_fini(adev);
  3247. return r;
  3248. }
  3249. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  3250. &adev->gfx.rlc.cp_table_gpu_addr);
  3251. if (r) {
  3252. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  3253. dev_warn(adev->dev, "(%d) pin RLC cp_table bo failed\n", r);
  3254. gfx_v7_0_rlc_fini(adev);
  3255. return r;
  3256. }
  3257. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  3258. if (r) {
  3259. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  3260. gfx_v7_0_rlc_fini(adev);
  3261. return r;
  3262. }
  3263. gfx_v7_0_init_cp_pg_table(adev);
  3264. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  3265. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  3266. }
  3267. return 0;
  3268. }
  3269. static void gfx_v7_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  3270. {
  3271. u32 tmp;
  3272. tmp = RREG32(mmRLC_LB_CNTL);
  3273. if (enable)
  3274. tmp |= RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK;
  3275. else
  3276. tmp &= ~RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK;
  3277. WREG32(mmRLC_LB_CNTL, tmp);
  3278. }
  3279. static void gfx_v7_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3280. {
  3281. u32 i, j, k;
  3282. u32 mask;
  3283. mutex_lock(&adev->grbm_idx_mutex);
  3284. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3285. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3286. gfx_v7_0_select_se_sh(adev, i, j, 0xffffffff);
  3287. for (k = 0; k < adev->usec_timeout; k++) {
  3288. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3289. break;
  3290. udelay(1);
  3291. }
  3292. }
  3293. }
  3294. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3295. mutex_unlock(&adev->grbm_idx_mutex);
  3296. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3297. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3298. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3299. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3300. for (k = 0; k < adev->usec_timeout; k++) {
  3301. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3302. break;
  3303. udelay(1);
  3304. }
  3305. }
  3306. static void gfx_v7_0_update_rlc(struct amdgpu_device *adev, u32 rlc)
  3307. {
  3308. u32 tmp;
  3309. tmp = RREG32(mmRLC_CNTL);
  3310. if (tmp != rlc)
  3311. WREG32(mmRLC_CNTL, rlc);
  3312. }
  3313. static u32 gfx_v7_0_halt_rlc(struct amdgpu_device *adev)
  3314. {
  3315. u32 data, orig;
  3316. orig = data = RREG32(mmRLC_CNTL);
  3317. if (data & RLC_CNTL__RLC_ENABLE_F32_MASK) {
  3318. u32 i;
  3319. data &= ~RLC_CNTL__RLC_ENABLE_F32_MASK;
  3320. WREG32(mmRLC_CNTL, data);
  3321. for (i = 0; i < adev->usec_timeout; i++) {
  3322. if ((RREG32(mmRLC_GPM_STAT) & RLC_GPM_STAT__RLC_BUSY_MASK) == 0)
  3323. break;
  3324. udelay(1);
  3325. }
  3326. gfx_v7_0_wait_for_rlc_serdes(adev);
  3327. }
  3328. return orig;
  3329. }
  3330. static void gfx_v7_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  3331. {
  3332. u32 tmp, i, mask;
  3333. tmp = 0x1 | (1 << 1);
  3334. WREG32(mmRLC_GPR_REG2, tmp);
  3335. mask = RLC_GPM_STAT__GFX_POWER_STATUS_MASK |
  3336. RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK;
  3337. for (i = 0; i < adev->usec_timeout; i++) {
  3338. if ((RREG32(mmRLC_GPM_STAT) & mask) == mask)
  3339. break;
  3340. udelay(1);
  3341. }
  3342. for (i = 0; i < adev->usec_timeout; i++) {
  3343. if ((RREG32(mmRLC_GPR_REG2) & 0x1) == 0)
  3344. break;
  3345. udelay(1);
  3346. }
  3347. }
  3348. static void gfx_v7_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  3349. {
  3350. u32 tmp;
  3351. tmp = 0x1 | (0 << 1);
  3352. WREG32(mmRLC_GPR_REG2, tmp);
  3353. }
  3354. /**
  3355. * gfx_v7_0_rlc_stop - stop the RLC ME
  3356. *
  3357. * @adev: amdgpu_device pointer
  3358. *
  3359. * Halt the RLC ME (MicroEngine) (CIK).
  3360. */
  3361. static void gfx_v7_0_rlc_stop(struct amdgpu_device *adev)
  3362. {
  3363. WREG32(mmRLC_CNTL, 0);
  3364. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3365. gfx_v7_0_wait_for_rlc_serdes(adev);
  3366. }
  3367. /**
  3368. * gfx_v7_0_rlc_start - start the RLC ME
  3369. *
  3370. * @adev: amdgpu_device pointer
  3371. *
  3372. * Unhalt the RLC ME (MicroEngine) (CIK).
  3373. */
  3374. static void gfx_v7_0_rlc_start(struct amdgpu_device *adev)
  3375. {
  3376. WREG32(mmRLC_CNTL, RLC_CNTL__RLC_ENABLE_F32_MASK);
  3377. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3378. udelay(50);
  3379. }
  3380. static void gfx_v7_0_rlc_reset(struct amdgpu_device *adev)
  3381. {
  3382. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  3383. tmp |= GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  3384. WREG32(mmGRBM_SOFT_RESET, tmp);
  3385. udelay(50);
  3386. tmp &= ~GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  3387. WREG32(mmGRBM_SOFT_RESET, tmp);
  3388. udelay(50);
  3389. }
  3390. /**
  3391. * gfx_v7_0_rlc_resume - setup the RLC hw
  3392. *
  3393. * @adev: amdgpu_device pointer
  3394. *
  3395. * Initialize the RLC registers, load the ucode,
  3396. * and start the RLC (CIK).
  3397. * Returns 0 for success, -EINVAL if the ucode is not available.
  3398. */
  3399. static int gfx_v7_0_rlc_resume(struct amdgpu_device *adev)
  3400. {
  3401. const struct rlc_firmware_header_v1_0 *hdr;
  3402. const __le32 *fw_data;
  3403. unsigned i, fw_size;
  3404. u32 tmp;
  3405. if (!adev->gfx.rlc_fw)
  3406. return -EINVAL;
  3407. hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  3408. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3409. adev->gfx.rlc_fw_version = le32_to_cpu(hdr->header.ucode_version);
  3410. adev->gfx.rlc_feature_version = le32_to_cpu(
  3411. hdr->ucode_feature_version);
  3412. gfx_v7_0_rlc_stop(adev);
  3413. /* disable CG */
  3414. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  3415. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3416. gfx_v7_0_rlc_reset(adev);
  3417. gfx_v7_0_init_pg(adev);
  3418. WREG32(mmRLC_LB_CNTR_INIT, 0);
  3419. WREG32(mmRLC_LB_CNTR_MAX, 0x00008000);
  3420. mutex_lock(&adev->grbm_idx_mutex);
  3421. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3422. WREG32(mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  3423. WREG32(mmRLC_LB_PARAMS, 0x00600408);
  3424. WREG32(mmRLC_LB_CNTL, 0x80000004);
  3425. mutex_unlock(&adev->grbm_idx_mutex);
  3426. WREG32(mmRLC_MC_CNTL, 0);
  3427. WREG32(mmRLC_UCODE_CNTL, 0);
  3428. fw_data = (const __le32 *)
  3429. (adev->gfx.rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3430. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3431. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3432. for (i = 0; i < fw_size; i++)
  3433. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3434. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3435. /* XXX - find out what chips support lbpw */
  3436. gfx_v7_0_enable_lbpw(adev, false);
  3437. if (adev->asic_type == CHIP_BONAIRE)
  3438. WREG32(mmRLC_DRIVER_CPDMA_STATUS, 0);
  3439. gfx_v7_0_rlc_start(adev);
  3440. return 0;
  3441. }
  3442. static void gfx_v7_0_enable_cgcg(struct amdgpu_device *adev, bool enable)
  3443. {
  3444. u32 data, orig, tmp, tmp2;
  3445. orig = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3446. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  3447. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3448. tmp = gfx_v7_0_halt_rlc(adev);
  3449. mutex_lock(&adev->grbm_idx_mutex);
  3450. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3451. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3452. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3453. tmp2 = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK |
  3454. RLC_SERDES_WR_CTRL__CGCG_OVERRIDE_0_MASK |
  3455. RLC_SERDES_WR_CTRL__CGLS_ENABLE_MASK;
  3456. WREG32(mmRLC_SERDES_WR_CTRL, tmp2);
  3457. mutex_unlock(&adev->grbm_idx_mutex);
  3458. gfx_v7_0_update_rlc(adev, tmp);
  3459. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  3460. } else {
  3461. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3462. RREG32(mmCB_CGTT_SCLK_CTRL);
  3463. RREG32(mmCB_CGTT_SCLK_CTRL);
  3464. RREG32(mmCB_CGTT_SCLK_CTRL);
  3465. RREG32(mmCB_CGTT_SCLK_CTRL);
  3466. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3467. }
  3468. if (orig != data)
  3469. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  3470. }
  3471. static void gfx_v7_0_enable_mgcg(struct amdgpu_device *adev, bool enable)
  3472. {
  3473. u32 data, orig, tmp = 0;
  3474. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  3475. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  3476. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  3477. orig = data = RREG32(mmCP_MEM_SLP_CNTL);
  3478. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3479. if (orig != data)
  3480. WREG32(mmCP_MEM_SLP_CNTL, data);
  3481. }
  3482. }
  3483. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  3484. data |= 0x00000001;
  3485. data &= 0xfffffffd;
  3486. if (orig != data)
  3487. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  3488. tmp = gfx_v7_0_halt_rlc(adev);
  3489. mutex_lock(&adev->grbm_idx_mutex);
  3490. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3491. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3492. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3493. data = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK |
  3494. RLC_SERDES_WR_CTRL__MGCG_OVERRIDE_0_MASK;
  3495. WREG32(mmRLC_SERDES_WR_CTRL, data);
  3496. mutex_unlock(&adev->grbm_idx_mutex);
  3497. gfx_v7_0_update_rlc(adev, tmp);
  3498. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  3499. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  3500. data &= ~CGTS_SM_CTRL_REG__SM_MODE_MASK;
  3501. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  3502. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  3503. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  3504. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  3505. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  3506. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  3507. data &= ~CGTS_SM_CTRL_REG__ON_MONITOR_ADD_MASK;
  3508. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  3509. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  3510. if (orig != data)
  3511. WREG32(mmCGTS_SM_CTRL_REG, data);
  3512. }
  3513. } else {
  3514. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  3515. data |= 0x00000003;
  3516. if (orig != data)
  3517. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  3518. data = RREG32(mmRLC_MEM_SLP_CNTL);
  3519. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  3520. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  3521. WREG32(mmRLC_MEM_SLP_CNTL, data);
  3522. }
  3523. data = RREG32(mmCP_MEM_SLP_CNTL);
  3524. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  3525. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3526. WREG32(mmCP_MEM_SLP_CNTL, data);
  3527. }
  3528. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  3529. data |= CGTS_SM_CTRL_REG__OVERRIDE_MASK | CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  3530. if (orig != data)
  3531. WREG32(mmCGTS_SM_CTRL_REG, data);
  3532. tmp = gfx_v7_0_halt_rlc(adev);
  3533. mutex_lock(&adev->grbm_idx_mutex);
  3534. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3535. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3536. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3537. data = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK | RLC_SERDES_WR_CTRL__MGCG_OVERRIDE_1_MASK;
  3538. WREG32(mmRLC_SERDES_WR_CTRL, data);
  3539. mutex_unlock(&adev->grbm_idx_mutex);
  3540. gfx_v7_0_update_rlc(adev, tmp);
  3541. }
  3542. }
  3543. static void gfx_v7_0_update_cg(struct amdgpu_device *adev,
  3544. bool enable)
  3545. {
  3546. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3547. /* order matters! */
  3548. if (enable) {
  3549. gfx_v7_0_enable_mgcg(adev, true);
  3550. gfx_v7_0_enable_cgcg(adev, true);
  3551. } else {
  3552. gfx_v7_0_enable_cgcg(adev, false);
  3553. gfx_v7_0_enable_mgcg(adev, false);
  3554. }
  3555. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3556. }
  3557. static void gfx_v7_0_enable_sclk_slowdown_on_pu(struct amdgpu_device *adev,
  3558. bool enable)
  3559. {
  3560. u32 data, orig;
  3561. orig = data = RREG32(mmRLC_PG_CNTL);
  3562. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS))
  3563. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  3564. else
  3565. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  3566. if (orig != data)
  3567. WREG32(mmRLC_PG_CNTL, data);
  3568. }
  3569. static void gfx_v7_0_enable_sclk_slowdown_on_pd(struct amdgpu_device *adev,
  3570. bool enable)
  3571. {
  3572. u32 data, orig;
  3573. orig = data = RREG32(mmRLC_PG_CNTL);
  3574. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS))
  3575. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  3576. else
  3577. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  3578. if (orig != data)
  3579. WREG32(mmRLC_PG_CNTL, data);
  3580. }
  3581. static void gfx_v7_0_enable_cp_pg(struct amdgpu_device *adev, bool enable)
  3582. {
  3583. u32 data, orig;
  3584. orig = data = RREG32(mmRLC_PG_CNTL);
  3585. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_CP))
  3586. data &= ~0x8000;
  3587. else
  3588. data |= 0x8000;
  3589. if (orig != data)
  3590. WREG32(mmRLC_PG_CNTL, data);
  3591. }
  3592. static void gfx_v7_0_enable_gds_pg(struct amdgpu_device *adev, bool enable)
  3593. {
  3594. u32 data, orig;
  3595. orig = data = RREG32(mmRLC_PG_CNTL);
  3596. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GDS))
  3597. data &= ~0x2000;
  3598. else
  3599. data |= 0x2000;
  3600. if (orig != data)
  3601. WREG32(mmRLC_PG_CNTL, data);
  3602. }
  3603. static void gfx_v7_0_init_cp_pg_table(struct amdgpu_device *adev)
  3604. {
  3605. const __le32 *fw_data;
  3606. volatile u32 *dst_ptr;
  3607. int me, i, max_me = 4;
  3608. u32 bo_offset = 0;
  3609. u32 table_offset, table_size;
  3610. if (adev->asic_type == CHIP_KAVERI)
  3611. max_me = 5;
  3612. if (adev->gfx.rlc.cp_table_ptr == NULL)
  3613. return;
  3614. /* write the cp table buffer */
  3615. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  3616. for (me = 0; me < max_me; me++) {
  3617. if (me == 0) {
  3618. const struct gfx_firmware_header_v1_0 *hdr =
  3619. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  3620. fw_data = (const __le32 *)
  3621. (adev->gfx.ce_fw->data +
  3622. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3623. table_offset = le32_to_cpu(hdr->jt_offset);
  3624. table_size = le32_to_cpu(hdr->jt_size);
  3625. } else if (me == 1) {
  3626. const struct gfx_firmware_header_v1_0 *hdr =
  3627. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  3628. fw_data = (const __le32 *)
  3629. (adev->gfx.pfp_fw->data +
  3630. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3631. table_offset = le32_to_cpu(hdr->jt_offset);
  3632. table_size = le32_to_cpu(hdr->jt_size);
  3633. } else if (me == 2) {
  3634. const struct gfx_firmware_header_v1_0 *hdr =
  3635. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  3636. fw_data = (const __le32 *)
  3637. (adev->gfx.me_fw->data +
  3638. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3639. table_offset = le32_to_cpu(hdr->jt_offset);
  3640. table_size = le32_to_cpu(hdr->jt_size);
  3641. } else if (me == 3) {
  3642. const struct gfx_firmware_header_v1_0 *hdr =
  3643. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  3644. fw_data = (const __le32 *)
  3645. (adev->gfx.mec_fw->data +
  3646. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3647. table_offset = le32_to_cpu(hdr->jt_offset);
  3648. table_size = le32_to_cpu(hdr->jt_size);
  3649. } else {
  3650. const struct gfx_firmware_header_v1_0 *hdr =
  3651. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  3652. fw_data = (const __le32 *)
  3653. (adev->gfx.mec2_fw->data +
  3654. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3655. table_offset = le32_to_cpu(hdr->jt_offset);
  3656. table_size = le32_to_cpu(hdr->jt_size);
  3657. }
  3658. for (i = 0; i < table_size; i ++) {
  3659. dst_ptr[bo_offset + i] =
  3660. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  3661. }
  3662. bo_offset += table_size;
  3663. }
  3664. }
  3665. static void gfx_v7_0_enable_gfx_cgpg(struct amdgpu_device *adev,
  3666. bool enable)
  3667. {
  3668. u32 data, orig;
  3669. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) {
  3670. orig = data = RREG32(mmRLC_PG_CNTL);
  3671. data |= RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  3672. if (orig != data)
  3673. WREG32(mmRLC_PG_CNTL, data);
  3674. orig = data = RREG32(mmRLC_AUTO_PG_CTRL);
  3675. data |= RLC_AUTO_PG_CTRL__AUTO_PG_EN_MASK;
  3676. if (orig != data)
  3677. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3678. } else {
  3679. orig = data = RREG32(mmRLC_PG_CNTL);
  3680. data &= ~RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  3681. if (orig != data)
  3682. WREG32(mmRLC_PG_CNTL, data);
  3683. orig = data = RREG32(mmRLC_AUTO_PG_CTRL);
  3684. data &= ~RLC_AUTO_PG_CTRL__AUTO_PG_EN_MASK;
  3685. if (orig != data)
  3686. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3687. data = RREG32(mmDB_RENDER_CONTROL);
  3688. }
  3689. }
  3690. static void gfx_v7_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  3691. u32 bitmap)
  3692. {
  3693. u32 data;
  3694. if (!bitmap)
  3695. return;
  3696. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3697. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3698. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  3699. }
  3700. static u32 gfx_v7_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3701. {
  3702. u32 data, mask;
  3703. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  3704. data |= RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  3705. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3706. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3707. mask = gfx_v7_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3708. return (~data) & mask;
  3709. }
  3710. static void gfx_v7_0_init_ao_cu_mask(struct amdgpu_device *adev)
  3711. {
  3712. u32 tmp;
  3713. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3714. tmp = RREG32(mmRLC_MAX_PG_CU);
  3715. tmp &= ~RLC_MAX_PG_CU__MAX_POWERED_UP_CU_MASK;
  3716. tmp |= (adev->gfx.cu_info.number << RLC_MAX_PG_CU__MAX_POWERED_UP_CU__SHIFT);
  3717. WREG32(mmRLC_MAX_PG_CU, tmp);
  3718. }
  3719. static void gfx_v7_0_enable_gfx_static_mgpg(struct amdgpu_device *adev,
  3720. bool enable)
  3721. {
  3722. u32 data, orig;
  3723. orig = data = RREG32(mmRLC_PG_CNTL);
  3724. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG))
  3725. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  3726. else
  3727. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  3728. if (orig != data)
  3729. WREG32(mmRLC_PG_CNTL, data);
  3730. }
  3731. static void gfx_v7_0_enable_gfx_dynamic_mgpg(struct amdgpu_device *adev,
  3732. bool enable)
  3733. {
  3734. u32 data, orig;
  3735. orig = data = RREG32(mmRLC_PG_CNTL);
  3736. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG))
  3737. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  3738. else
  3739. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  3740. if (orig != data)
  3741. WREG32(mmRLC_PG_CNTL, data);
  3742. }
  3743. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  3744. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  3745. static void gfx_v7_0_init_gfx_cgpg(struct amdgpu_device *adev)
  3746. {
  3747. u32 data, orig;
  3748. u32 i;
  3749. if (adev->gfx.rlc.cs_data) {
  3750. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  3751. WREG32(mmRLC_GPM_SCRATCH_DATA, upper_32_bits(adev->gfx.rlc.clear_state_gpu_addr));
  3752. WREG32(mmRLC_GPM_SCRATCH_DATA, lower_32_bits(adev->gfx.rlc.clear_state_gpu_addr));
  3753. WREG32(mmRLC_GPM_SCRATCH_DATA, adev->gfx.rlc.clear_state_size);
  3754. } else {
  3755. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  3756. for (i = 0; i < 3; i++)
  3757. WREG32(mmRLC_GPM_SCRATCH_DATA, 0);
  3758. }
  3759. if (adev->gfx.rlc.reg_list) {
  3760. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_SAVE_AND_RESTORE_STARTING_OFFSET);
  3761. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  3762. WREG32(mmRLC_GPM_SCRATCH_DATA, adev->gfx.rlc.reg_list[i]);
  3763. }
  3764. orig = data = RREG32(mmRLC_PG_CNTL);
  3765. data |= RLC_PG_CNTL__GFX_POWER_GATING_SRC_MASK;
  3766. if (orig != data)
  3767. WREG32(mmRLC_PG_CNTL, data);
  3768. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  3769. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3770. data = RREG32(mmCP_RB_WPTR_POLL_CNTL);
  3771. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  3772. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3773. WREG32(mmCP_RB_WPTR_POLL_CNTL, data);
  3774. data = 0x10101010;
  3775. WREG32(mmRLC_PG_DELAY, data);
  3776. data = RREG32(mmRLC_PG_DELAY_2);
  3777. data &= ~0xff;
  3778. data |= 0x3;
  3779. WREG32(mmRLC_PG_DELAY_2, data);
  3780. data = RREG32(mmRLC_AUTO_PG_CTRL);
  3781. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  3782. data |= (0x700 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  3783. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3784. }
  3785. static void gfx_v7_0_update_gfx_pg(struct amdgpu_device *adev, bool enable)
  3786. {
  3787. gfx_v7_0_enable_gfx_cgpg(adev, enable);
  3788. gfx_v7_0_enable_gfx_static_mgpg(adev, enable);
  3789. gfx_v7_0_enable_gfx_dynamic_mgpg(adev, enable);
  3790. }
  3791. static u32 gfx_v7_0_get_csb_size(struct amdgpu_device *adev)
  3792. {
  3793. u32 count = 0;
  3794. const struct cs_section_def *sect = NULL;
  3795. const struct cs_extent_def *ext = NULL;
  3796. if (adev->gfx.rlc.cs_data == NULL)
  3797. return 0;
  3798. /* begin clear state */
  3799. count += 2;
  3800. /* context control state */
  3801. count += 3;
  3802. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  3803. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3804. if (sect->id == SECT_CONTEXT)
  3805. count += 2 + ext->reg_count;
  3806. else
  3807. return 0;
  3808. }
  3809. }
  3810. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3811. count += 4;
  3812. /* end clear state */
  3813. count += 2;
  3814. /* clear state */
  3815. count += 2;
  3816. return count;
  3817. }
  3818. static void gfx_v7_0_get_csb_buffer(struct amdgpu_device *adev,
  3819. volatile u32 *buffer)
  3820. {
  3821. u32 count = 0, i;
  3822. const struct cs_section_def *sect = NULL;
  3823. const struct cs_extent_def *ext = NULL;
  3824. if (adev->gfx.rlc.cs_data == NULL)
  3825. return;
  3826. if (buffer == NULL)
  3827. return;
  3828. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3829. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3830. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3831. buffer[count++] = cpu_to_le32(0x80000000);
  3832. buffer[count++] = cpu_to_le32(0x80000000);
  3833. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  3834. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3835. if (sect->id == SECT_CONTEXT) {
  3836. buffer[count++] =
  3837. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  3838. buffer[count++] = cpu_to_le32(ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3839. for (i = 0; i < ext->reg_count; i++)
  3840. buffer[count++] = cpu_to_le32(ext->extent[i]);
  3841. } else {
  3842. return;
  3843. }
  3844. }
  3845. }
  3846. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3847. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3848. switch (adev->asic_type) {
  3849. case CHIP_BONAIRE:
  3850. buffer[count++] = cpu_to_le32(0x16000012);
  3851. buffer[count++] = cpu_to_le32(0x00000000);
  3852. break;
  3853. case CHIP_KAVERI:
  3854. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  3855. buffer[count++] = cpu_to_le32(0x00000000);
  3856. break;
  3857. case CHIP_KABINI:
  3858. case CHIP_MULLINS:
  3859. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  3860. buffer[count++] = cpu_to_le32(0x00000000);
  3861. break;
  3862. case CHIP_HAWAII:
  3863. buffer[count++] = cpu_to_le32(0x3a00161a);
  3864. buffer[count++] = cpu_to_le32(0x0000002e);
  3865. break;
  3866. default:
  3867. buffer[count++] = cpu_to_le32(0x00000000);
  3868. buffer[count++] = cpu_to_le32(0x00000000);
  3869. break;
  3870. }
  3871. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3872. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  3873. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  3874. buffer[count++] = cpu_to_le32(0);
  3875. }
  3876. static void gfx_v7_0_init_pg(struct amdgpu_device *adev)
  3877. {
  3878. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3879. AMD_PG_SUPPORT_GFX_SMG |
  3880. AMD_PG_SUPPORT_GFX_DMG |
  3881. AMD_PG_SUPPORT_CP |
  3882. AMD_PG_SUPPORT_GDS |
  3883. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3884. gfx_v7_0_enable_sclk_slowdown_on_pu(adev, true);
  3885. gfx_v7_0_enable_sclk_slowdown_on_pd(adev, true);
  3886. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  3887. gfx_v7_0_init_gfx_cgpg(adev);
  3888. gfx_v7_0_enable_cp_pg(adev, true);
  3889. gfx_v7_0_enable_gds_pg(adev, true);
  3890. }
  3891. gfx_v7_0_init_ao_cu_mask(adev);
  3892. gfx_v7_0_update_gfx_pg(adev, true);
  3893. }
  3894. }
  3895. static void gfx_v7_0_fini_pg(struct amdgpu_device *adev)
  3896. {
  3897. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3898. AMD_PG_SUPPORT_GFX_SMG |
  3899. AMD_PG_SUPPORT_GFX_DMG |
  3900. AMD_PG_SUPPORT_CP |
  3901. AMD_PG_SUPPORT_GDS |
  3902. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3903. gfx_v7_0_update_gfx_pg(adev, false);
  3904. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  3905. gfx_v7_0_enable_cp_pg(adev, false);
  3906. gfx_v7_0_enable_gds_pg(adev, false);
  3907. }
  3908. }
  3909. }
  3910. /**
  3911. * gfx_v7_0_get_gpu_clock_counter - return GPU clock counter snapshot
  3912. *
  3913. * @adev: amdgpu_device pointer
  3914. *
  3915. * Fetches a GPU clock counter snapshot (SI).
  3916. * Returns the 64 bit clock counter snapshot.
  3917. */
  3918. static uint64_t gfx_v7_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  3919. {
  3920. uint64_t clock;
  3921. mutex_lock(&adev->gfx.gpu_clock_mutex);
  3922. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3923. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  3924. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3925. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  3926. return clock;
  3927. }
  3928. static void gfx_v7_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  3929. uint32_t vmid,
  3930. uint32_t gds_base, uint32_t gds_size,
  3931. uint32_t gws_base, uint32_t gws_size,
  3932. uint32_t oa_base, uint32_t oa_size)
  3933. {
  3934. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  3935. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  3936. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  3937. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  3938. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  3939. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  3940. /* GDS Base */
  3941. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3942. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3943. WRITE_DATA_DST_SEL(0)));
  3944. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  3945. amdgpu_ring_write(ring, 0);
  3946. amdgpu_ring_write(ring, gds_base);
  3947. /* GDS Size */
  3948. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3949. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3950. WRITE_DATA_DST_SEL(0)));
  3951. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  3952. amdgpu_ring_write(ring, 0);
  3953. amdgpu_ring_write(ring, gds_size);
  3954. /* GWS */
  3955. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3956. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3957. WRITE_DATA_DST_SEL(0)));
  3958. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  3959. amdgpu_ring_write(ring, 0);
  3960. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  3961. /* OA */
  3962. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3963. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3964. WRITE_DATA_DST_SEL(0)));
  3965. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  3966. amdgpu_ring_write(ring, 0);
  3967. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  3968. }
  3969. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  3970. {
  3971. WREG32(mmSQ_IND_INDEX,
  3972. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  3973. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  3974. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  3975. (SQ_IND_INDEX__FORCE_READ_MASK));
  3976. return RREG32(mmSQ_IND_DATA);
  3977. }
  3978. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  3979. uint32_t wave, uint32_t thread,
  3980. uint32_t regno, uint32_t num, uint32_t *out)
  3981. {
  3982. WREG32(mmSQ_IND_INDEX,
  3983. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  3984. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  3985. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  3986. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  3987. (SQ_IND_INDEX__FORCE_READ_MASK) |
  3988. (SQ_IND_INDEX__AUTO_INCR_MASK));
  3989. while (num--)
  3990. *(out++) = RREG32(mmSQ_IND_DATA);
  3991. }
  3992. static void gfx_v7_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  3993. {
  3994. /* type 0 wave data */
  3995. dst[(*no_fields)++] = 0;
  3996. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  3997. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  3998. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  3999. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  4000. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  4001. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  4002. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  4003. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  4004. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  4005. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  4006. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  4007. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  4008. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  4009. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  4010. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  4011. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  4012. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  4013. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  4014. }
  4015. static void gfx_v7_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  4016. uint32_t wave, uint32_t start,
  4017. uint32_t size, uint32_t *dst)
  4018. {
  4019. wave_read_regs(
  4020. adev, simd, wave, 0,
  4021. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  4022. }
  4023. static const struct amdgpu_gfx_funcs gfx_v7_0_gfx_funcs = {
  4024. .get_gpu_clock_counter = &gfx_v7_0_get_gpu_clock_counter,
  4025. .select_se_sh = &gfx_v7_0_select_se_sh,
  4026. .read_wave_data = &gfx_v7_0_read_wave_data,
  4027. .read_wave_sgprs = &gfx_v7_0_read_wave_sgprs,
  4028. };
  4029. static const struct amdgpu_rlc_funcs gfx_v7_0_rlc_funcs = {
  4030. .enter_safe_mode = gfx_v7_0_enter_rlc_safe_mode,
  4031. .exit_safe_mode = gfx_v7_0_exit_rlc_safe_mode
  4032. };
  4033. static int gfx_v7_0_early_init(void *handle)
  4034. {
  4035. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4036. adev->gfx.num_gfx_rings = GFX7_NUM_GFX_RINGS;
  4037. adev->gfx.num_compute_rings = GFX7_NUM_COMPUTE_RINGS;
  4038. adev->gfx.funcs = &gfx_v7_0_gfx_funcs;
  4039. adev->gfx.rlc.funcs = &gfx_v7_0_rlc_funcs;
  4040. gfx_v7_0_set_ring_funcs(adev);
  4041. gfx_v7_0_set_irq_funcs(adev);
  4042. gfx_v7_0_set_gds_init(adev);
  4043. return 0;
  4044. }
  4045. static int gfx_v7_0_late_init(void *handle)
  4046. {
  4047. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4048. int r;
  4049. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4050. if (r)
  4051. return r;
  4052. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4053. if (r)
  4054. return r;
  4055. return 0;
  4056. }
  4057. static void gfx_v7_0_gpu_early_init(struct amdgpu_device *adev)
  4058. {
  4059. u32 gb_addr_config;
  4060. u32 mc_shared_chmap, mc_arb_ramcfg;
  4061. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  4062. u32 tmp;
  4063. switch (adev->asic_type) {
  4064. case CHIP_BONAIRE:
  4065. adev->gfx.config.max_shader_engines = 2;
  4066. adev->gfx.config.max_tile_pipes = 4;
  4067. adev->gfx.config.max_cu_per_sh = 7;
  4068. adev->gfx.config.max_sh_per_se = 1;
  4069. adev->gfx.config.max_backends_per_se = 2;
  4070. adev->gfx.config.max_texture_channel_caches = 4;
  4071. adev->gfx.config.max_gprs = 256;
  4072. adev->gfx.config.max_gs_threads = 32;
  4073. adev->gfx.config.max_hw_contexts = 8;
  4074. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  4075. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  4076. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  4077. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  4078. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  4079. break;
  4080. case CHIP_HAWAII:
  4081. adev->gfx.config.max_shader_engines = 4;
  4082. adev->gfx.config.max_tile_pipes = 16;
  4083. adev->gfx.config.max_cu_per_sh = 11;
  4084. adev->gfx.config.max_sh_per_se = 1;
  4085. adev->gfx.config.max_backends_per_se = 4;
  4086. adev->gfx.config.max_texture_channel_caches = 16;
  4087. adev->gfx.config.max_gprs = 256;
  4088. adev->gfx.config.max_gs_threads = 32;
  4089. adev->gfx.config.max_hw_contexts = 8;
  4090. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  4091. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  4092. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  4093. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  4094. gb_addr_config = HAWAII_GB_ADDR_CONFIG_GOLDEN;
  4095. break;
  4096. case CHIP_KAVERI:
  4097. adev->gfx.config.max_shader_engines = 1;
  4098. adev->gfx.config.max_tile_pipes = 4;
  4099. if ((adev->pdev->device == 0x1304) ||
  4100. (adev->pdev->device == 0x1305) ||
  4101. (adev->pdev->device == 0x130C) ||
  4102. (adev->pdev->device == 0x130F) ||
  4103. (adev->pdev->device == 0x1310) ||
  4104. (adev->pdev->device == 0x1311) ||
  4105. (adev->pdev->device == 0x131C)) {
  4106. adev->gfx.config.max_cu_per_sh = 8;
  4107. adev->gfx.config.max_backends_per_se = 2;
  4108. } else if ((adev->pdev->device == 0x1309) ||
  4109. (adev->pdev->device == 0x130A) ||
  4110. (adev->pdev->device == 0x130D) ||
  4111. (adev->pdev->device == 0x1313) ||
  4112. (adev->pdev->device == 0x131D)) {
  4113. adev->gfx.config.max_cu_per_sh = 6;
  4114. adev->gfx.config.max_backends_per_se = 2;
  4115. } else if ((adev->pdev->device == 0x1306) ||
  4116. (adev->pdev->device == 0x1307) ||
  4117. (adev->pdev->device == 0x130B) ||
  4118. (adev->pdev->device == 0x130E) ||
  4119. (adev->pdev->device == 0x1315) ||
  4120. (adev->pdev->device == 0x131B)) {
  4121. adev->gfx.config.max_cu_per_sh = 4;
  4122. adev->gfx.config.max_backends_per_se = 1;
  4123. } else {
  4124. adev->gfx.config.max_cu_per_sh = 3;
  4125. adev->gfx.config.max_backends_per_se = 1;
  4126. }
  4127. adev->gfx.config.max_sh_per_se = 1;
  4128. adev->gfx.config.max_texture_channel_caches = 4;
  4129. adev->gfx.config.max_gprs = 256;
  4130. adev->gfx.config.max_gs_threads = 16;
  4131. adev->gfx.config.max_hw_contexts = 8;
  4132. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  4133. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  4134. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  4135. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  4136. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  4137. break;
  4138. case CHIP_KABINI:
  4139. case CHIP_MULLINS:
  4140. default:
  4141. adev->gfx.config.max_shader_engines = 1;
  4142. adev->gfx.config.max_tile_pipes = 2;
  4143. adev->gfx.config.max_cu_per_sh = 2;
  4144. adev->gfx.config.max_sh_per_se = 1;
  4145. adev->gfx.config.max_backends_per_se = 1;
  4146. adev->gfx.config.max_texture_channel_caches = 2;
  4147. adev->gfx.config.max_gprs = 256;
  4148. adev->gfx.config.max_gs_threads = 16;
  4149. adev->gfx.config.max_hw_contexts = 8;
  4150. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  4151. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  4152. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  4153. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  4154. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  4155. break;
  4156. }
  4157. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  4158. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  4159. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  4160. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  4161. adev->gfx.config.mem_max_burst_length_bytes = 256;
  4162. if (adev->flags & AMD_IS_APU) {
  4163. /* Get memory bank mapping mode. */
  4164. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  4165. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  4166. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  4167. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  4168. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  4169. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  4170. /* Validate settings in case only one DIMM installed. */
  4171. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  4172. dimm00_addr_map = 0;
  4173. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  4174. dimm01_addr_map = 0;
  4175. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  4176. dimm10_addr_map = 0;
  4177. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  4178. dimm11_addr_map = 0;
  4179. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  4180. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  4181. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  4182. adev->gfx.config.mem_row_size_in_kb = 2;
  4183. else
  4184. adev->gfx.config.mem_row_size_in_kb = 1;
  4185. } else {
  4186. tmp = (mc_arb_ramcfg & MC_ARB_RAMCFG__NOOFCOLS_MASK) >> MC_ARB_RAMCFG__NOOFCOLS__SHIFT;
  4187. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  4188. if (adev->gfx.config.mem_row_size_in_kb > 4)
  4189. adev->gfx.config.mem_row_size_in_kb = 4;
  4190. }
  4191. /* XXX use MC settings? */
  4192. adev->gfx.config.shader_engine_tile_size = 32;
  4193. adev->gfx.config.num_gpus = 1;
  4194. adev->gfx.config.multi_gpu_tile_size = 64;
  4195. /* fix up row size */
  4196. gb_addr_config &= ~GB_ADDR_CONFIG__ROW_SIZE_MASK;
  4197. switch (adev->gfx.config.mem_row_size_in_kb) {
  4198. case 1:
  4199. default:
  4200. gb_addr_config |= (0 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  4201. break;
  4202. case 2:
  4203. gb_addr_config |= (1 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  4204. break;
  4205. case 4:
  4206. gb_addr_config |= (2 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  4207. break;
  4208. }
  4209. adev->gfx.config.gb_addr_config = gb_addr_config;
  4210. }
  4211. static int gfx_v7_0_sw_init(void *handle)
  4212. {
  4213. struct amdgpu_ring *ring;
  4214. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4215. int i, r;
  4216. /* EOP Event */
  4217. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  4218. if (r)
  4219. return r;
  4220. /* Privileged reg */
  4221. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184,
  4222. &adev->gfx.priv_reg_irq);
  4223. if (r)
  4224. return r;
  4225. /* Privileged inst */
  4226. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185,
  4227. &adev->gfx.priv_inst_irq);
  4228. if (r)
  4229. return r;
  4230. gfx_v7_0_scratch_init(adev);
  4231. r = gfx_v7_0_init_microcode(adev);
  4232. if (r) {
  4233. DRM_ERROR("Failed to load gfx firmware!\n");
  4234. return r;
  4235. }
  4236. r = gfx_v7_0_rlc_init(adev);
  4237. if (r) {
  4238. DRM_ERROR("Failed to init rlc BOs!\n");
  4239. return r;
  4240. }
  4241. /* allocate mec buffers */
  4242. r = gfx_v7_0_mec_init(adev);
  4243. if (r) {
  4244. DRM_ERROR("Failed to init MEC BOs!\n");
  4245. return r;
  4246. }
  4247. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  4248. ring = &adev->gfx.gfx_ring[i];
  4249. ring->ring_obj = NULL;
  4250. sprintf(ring->name, "gfx");
  4251. r = amdgpu_ring_init(adev, ring, 1024,
  4252. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  4253. if (r)
  4254. return r;
  4255. }
  4256. /* set up the compute queues */
  4257. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4258. unsigned irq_type;
  4259. /* max 32 queues per MEC */
  4260. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  4261. DRM_ERROR("Too many (%d) compute rings!\n", i);
  4262. break;
  4263. }
  4264. ring = &adev->gfx.compute_ring[i];
  4265. ring->ring_obj = NULL;
  4266. ring->use_doorbell = true;
  4267. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  4268. ring->me = 1; /* first MEC */
  4269. ring->pipe = i / 8;
  4270. ring->queue = i % 8;
  4271. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  4272. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  4273. /* type-2 packets are deprecated on MEC, use type-3 instead */
  4274. r = amdgpu_ring_init(adev, ring, 1024,
  4275. &adev->gfx.eop_irq, irq_type);
  4276. if (r)
  4277. return r;
  4278. }
  4279. /* reserve GDS, GWS and OA resource for gfx */
  4280. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  4281. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  4282. &adev->gds.gds_gfx_bo, NULL, NULL);
  4283. if (r)
  4284. return r;
  4285. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  4286. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  4287. &adev->gds.gws_gfx_bo, NULL, NULL);
  4288. if (r)
  4289. return r;
  4290. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  4291. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  4292. &adev->gds.oa_gfx_bo, NULL, NULL);
  4293. if (r)
  4294. return r;
  4295. adev->gfx.ce_ram_size = 0x8000;
  4296. gfx_v7_0_gpu_early_init(adev);
  4297. return r;
  4298. }
  4299. static int gfx_v7_0_sw_fini(void *handle)
  4300. {
  4301. int i;
  4302. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4303. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  4304. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  4305. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  4306. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4307. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  4308. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4309. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  4310. gfx_v7_0_cp_compute_fini(adev);
  4311. gfx_v7_0_rlc_fini(adev);
  4312. gfx_v7_0_mec_fini(adev);
  4313. gfx_v7_0_free_microcode(adev);
  4314. return 0;
  4315. }
  4316. static int gfx_v7_0_hw_init(void *handle)
  4317. {
  4318. int r;
  4319. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4320. gfx_v7_0_gpu_init(adev);
  4321. /* init rlc */
  4322. r = gfx_v7_0_rlc_resume(adev);
  4323. if (r)
  4324. return r;
  4325. r = gfx_v7_0_cp_resume(adev);
  4326. if (r)
  4327. return r;
  4328. return r;
  4329. }
  4330. static int gfx_v7_0_hw_fini(void *handle)
  4331. {
  4332. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4333. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4334. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4335. gfx_v7_0_cp_enable(adev, false);
  4336. gfx_v7_0_rlc_stop(adev);
  4337. gfx_v7_0_fini_pg(adev);
  4338. return 0;
  4339. }
  4340. static int gfx_v7_0_suspend(void *handle)
  4341. {
  4342. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4343. return gfx_v7_0_hw_fini(adev);
  4344. }
  4345. static int gfx_v7_0_resume(void *handle)
  4346. {
  4347. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4348. return gfx_v7_0_hw_init(adev);
  4349. }
  4350. static bool gfx_v7_0_is_idle(void *handle)
  4351. {
  4352. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4353. if (RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK)
  4354. return false;
  4355. else
  4356. return true;
  4357. }
  4358. static int gfx_v7_0_wait_for_idle(void *handle)
  4359. {
  4360. unsigned i;
  4361. u32 tmp;
  4362. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4363. for (i = 0; i < adev->usec_timeout; i++) {
  4364. /* read MC_STATUS */
  4365. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  4366. if (!tmp)
  4367. return 0;
  4368. udelay(1);
  4369. }
  4370. return -ETIMEDOUT;
  4371. }
  4372. static int gfx_v7_0_soft_reset(void *handle)
  4373. {
  4374. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4375. u32 tmp;
  4376. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4377. /* GRBM_STATUS */
  4378. tmp = RREG32(mmGRBM_STATUS);
  4379. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4380. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4381. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4382. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4383. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4384. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK))
  4385. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_CP_MASK |
  4386. GRBM_SOFT_RESET__SOFT_RESET_GFX_MASK;
  4387. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4388. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_CP_MASK;
  4389. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_GRBM_MASK;
  4390. }
  4391. /* GRBM_STATUS2 */
  4392. tmp = RREG32(mmGRBM_STATUS2);
  4393. if (tmp & GRBM_STATUS2__RLC_BUSY_MASK)
  4394. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  4395. /* SRBM_STATUS */
  4396. tmp = RREG32(mmSRBM_STATUS);
  4397. if (tmp & SRBM_STATUS__GRBM_RQ_PENDING_MASK)
  4398. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_GRBM_MASK;
  4399. if (grbm_soft_reset || srbm_soft_reset) {
  4400. /* disable CG/PG */
  4401. gfx_v7_0_fini_pg(adev);
  4402. gfx_v7_0_update_cg(adev, false);
  4403. /* stop the rlc */
  4404. gfx_v7_0_rlc_stop(adev);
  4405. /* Disable GFX parsing/prefetching */
  4406. WREG32(mmCP_ME_CNTL, CP_ME_CNTL__ME_HALT_MASK | CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK);
  4407. /* Disable MEC parsing/prefetching */
  4408. WREG32(mmCP_MEC_CNTL, CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK);
  4409. if (grbm_soft_reset) {
  4410. tmp = RREG32(mmGRBM_SOFT_RESET);
  4411. tmp |= grbm_soft_reset;
  4412. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4413. WREG32(mmGRBM_SOFT_RESET, tmp);
  4414. tmp = RREG32(mmGRBM_SOFT_RESET);
  4415. udelay(50);
  4416. tmp &= ~grbm_soft_reset;
  4417. WREG32(mmGRBM_SOFT_RESET, tmp);
  4418. tmp = RREG32(mmGRBM_SOFT_RESET);
  4419. }
  4420. if (srbm_soft_reset) {
  4421. tmp = RREG32(mmSRBM_SOFT_RESET);
  4422. tmp |= srbm_soft_reset;
  4423. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4424. WREG32(mmSRBM_SOFT_RESET, tmp);
  4425. tmp = RREG32(mmSRBM_SOFT_RESET);
  4426. udelay(50);
  4427. tmp &= ~srbm_soft_reset;
  4428. WREG32(mmSRBM_SOFT_RESET, tmp);
  4429. tmp = RREG32(mmSRBM_SOFT_RESET);
  4430. }
  4431. /* Wait a little for things to settle down */
  4432. udelay(50);
  4433. }
  4434. return 0;
  4435. }
  4436. static void gfx_v7_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  4437. enum amdgpu_interrupt_state state)
  4438. {
  4439. u32 cp_int_cntl;
  4440. switch (state) {
  4441. case AMDGPU_IRQ_STATE_DISABLE:
  4442. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4443. cp_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4444. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4445. break;
  4446. case AMDGPU_IRQ_STATE_ENABLE:
  4447. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4448. cp_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4449. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4450. break;
  4451. default:
  4452. break;
  4453. }
  4454. }
  4455. static void gfx_v7_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  4456. int me, int pipe,
  4457. enum amdgpu_interrupt_state state)
  4458. {
  4459. u32 mec_int_cntl, mec_int_cntl_reg;
  4460. /*
  4461. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  4462. * handles the setting of interrupts for this specific pipe. All other
  4463. * pipes' interrupts are set by amdkfd.
  4464. */
  4465. if (me == 1) {
  4466. switch (pipe) {
  4467. case 0:
  4468. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  4469. break;
  4470. default:
  4471. DRM_DEBUG("invalid pipe %d\n", pipe);
  4472. return;
  4473. }
  4474. } else {
  4475. DRM_DEBUG("invalid me %d\n", me);
  4476. return;
  4477. }
  4478. switch (state) {
  4479. case AMDGPU_IRQ_STATE_DISABLE:
  4480. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4481. mec_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4482. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4483. break;
  4484. case AMDGPU_IRQ_STATE_ENABLE:
  4485. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4486. mec_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4487. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4488. break;
  4489. default:
  4490. break;
  4491. }
  4492. }
  4493. static int gfx_v7_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  4494. struct amdgpu_irq_src *src,
  4495. unsigned type,
  4496. enum amdgpu_interrupt_state state)
  4497. {
  4498. u32 cp_int_cntl;
  4499. switch (state) {
  4500. case AMDGPU_IRQ_STATE_DISABLE:
  4501. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4502. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  4503. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4504. break;
  4505. case AMDGPU_IRQ_STATE_ENABLE:
  4506. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4507. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  4508. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4509. break;
  4510. default:
  4511. break;
  4512. }
  4513. return 0;
  4514. }
  4515. static int gfx_v7_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  4516. struct amdgpu_irq_src *src,
  4517. unsigned type,
  4518. enum amdgpu_interrupt_state state)
  4519. {
  4520. u32 cp_int_cntl;
  4521. switch (state) {
  4522. case AMDGPU_IRQ_STATE_DISABLE:
  4523. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4524. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  4525. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4526. break;
  4527. case AMDGPU_IRQ_STATE_ENABLE:
  4528. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4529. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  4530. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4531. break;
  4532. default:
  4533. break;
  4534. }
  4535. return 0;
  4536. }
  4537. static int gfx_v7_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  4538. struct amdgpu_irq_src *src,
  4539. unsigned type,
  4540. enum amdgpu_interrupt_state state)
  4541. {
  4542. switch (type) {
  4543. case AMDGPU_CP_IRQ_GFX_EOP:
  4544. gfx_v7_0_set_gfx_eop_interrupt_state(adev, state);
  4545. break;
  4546. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  4547. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  4548. break;
  4549. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  4550. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  4551. break;
  4552. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  4553. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  4554. break;
  4555. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  4556. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  4557. break;
  4558. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  4559. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  4560. break;
  4561. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  4562. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  4563. break;
  4564. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  4565. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  4566. break;
  4567. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  4568. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  4569. break;
  4570. default:
  4571. break;
  4572. }
  4573. return 0;
  4574. }
  4575. static int gfx_v7_0_eop_irq(struct amdgpu_device *adev,
  4576. struct amdgpu_irq_src *source,
  4577. struct amdgpu_iv_entry *entry)
  4578. {
  4579. u8 me_id, pipe_id;
  4580. struct amdgpu_ring *ring;
  4581. int i;
  4582. DRM_DEBUG("IH: CP EOP\n");
  4583. me_id = (entry->ring_id & 0x0c) >> 2;
  4584. pipe_id = (entry->ring_id & 0x03) >> 0;
  4585. switch (me_id) {
  4586. case 0:
  4587. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  4588. break;
  4589. case 1:
  4590. case 2:
  4591. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4592. ring = &adev->gfx.compute_ring[i];
  4593. if ((ring->me == me_id) && (ring->pipe == pipe_id))
  4594. amdgpu_fence_process(ring);
  4595. }
  4596. break;
  4597. }
  4598. return 0;
  4599. }
  4600. static int gfx_v7_0_priv_reg_irq(struct amdgpu_device *adev,
  4601. struct amdgpu_irq_src *source,
  4602. struct amdgpu_iv_entry *entry)
  4603. {
  4604. DRM_ERROR("Illegal register access in command stream\n");
  4605. schedule_work(&adev->reset_work);
  4606. return 0;
  4607. }
  4608. static int gfx_v7_0_priv_inst_irq(struct amdgpu_device *adev,
  4609. struct amdgpu_irq_src *source,
  4610. struct amdgpu_iv_entry *entry)
  4611. {
  4612. DRM_ERROR("Illegal instruction in command stream\n");
  4613. // XXX soft reset the gfx block only
  4614. schedule_work(&adev->reset_work);
  4615. return 0;
  4616. }
  4617. static int gfx_v7_0_set_clockgating_state(void *handle,
  4618. enum amd_clockgating_state state)
  4619. {
  4620. bool gate = false;
  4621. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4622. if (state == AMD_CG_STATE_GATE)
  4623. gate = true;
  4624. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  4625. /* order matters! */
  4626. if (gate) {
  4627. gfx_v7_0_enable_mgcg(adev, true);
  4628. gfx_v7_0_enable_cgcg(adev, true);
  4629. } else {
  4630. gfx_v7_0_enable_cgcg(adev, false);
  4631. gfx_v7_0_enable_mgcg(adev, false);
  4632. }
  4633. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  4634. return 0;
  4635. }
  4636. static int gfx_v7_0_set_powergating_state(void *handle,
  4637. enum amd_powergating_state state)
  4638. {
  4639. bool gate = false;
  4640. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4641. if (state == AMD_PG_STATE_GATE)
  4642. gate = true;
  4643. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  4644. AMD_PG_SUPPORT_GFX_SMG |
  4645. AMD_PG_SUPPORT_GFX_DMG |
  4646. AMD_PG_SUPPORT_CP |
  4647. AMD_PG_SUPPORT_GDS |
  4648. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  4649. gfx_v7_0_update_gfx_pg(adev, gate);
  4650. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  4651. gfx_v7_0_enable_cp_pg(adev, gate);
  4652. gfx_v7_0_enable_gds_pg(adev, gate);
  4653. }
  4654. }
  4655. return 0;
  4656. }
  4657. static const struct amd_ip_funcs gfx_v7_0_ip_funcs = {
  4658. .name = "gfx_v7_0",
  4659. .early_init = gfx_v7_0_early_init,
  4660. .late_init = gfx_v7_0_late_init,
  4661. .sw_init = gfx_v7_0_sw_init,
  4662. .sw_fini = gfx_v7_0_sw_fini,
  4663. .hw_init = gfx_v7_0_hw_init,
  4664. .hw_fini = gfx_v7_0_hw_fini,
  4665. .suspend = gfx_v7_0_suspend,
  4666. .resume = gfx_v7_0_resume,
  4667. .is_idle = gfx_v7_0_is_idle,
  4668. .wait_for_idle = gfx_v7_0_wait_for_idle,
  4669. .soft_reset = gfx_v7_0_soft_reset,
  4670. .set_clockgating_state = gfx_v7_0_set_clockgating_state,
  4671. .set_powergating_state = gfx_v7_0_set_powergating_state,
  4672. };
  4673. static const struct amdgpu_ring_funcs gfx_v7_0_ring_funcs_gfx = {
  4674. .type = AMDGPU_RING_TYPE_GFX,
  4675. .align_mask = 0xff,
  4676. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  4677. .support_64bit_ptrs = false,
  4678. .get_rptr = gfx_v7_0_ring_get_rptr,
  4679. .get_wptr = gfx_v7_0_ring_get_wptr_gfx,
  4680. .set_wptr = gfx_v7_0_ring_set_wptr_gfx,
  4681. .emit_frame_size =
  4682. 20 + /* gfx_v7_0_ring_emit_gds_switch */
  4683. 7 + /* gfx_v7_0_ring_emit_hdp_flush */
  4684. 5 + /* gfx_v7_0_ring_emit_hdp_invalidate */
  4685. 12 + 12 + 12 + /* gfx_v7_0_ring_emit_fence_gfx x3 for user fence, vm fence */
  4686. 7 + 4 + /* gfx_v7_0_ring_emit_pipeline_sync */
  4687. 17 + 6 + /* gfx_v7_0_ring_emit_vm_flush */
  4688. 3 + 4, /* gfx_v7_ring_emit_cntxcntl including vgt flush*/
  4689. .emit_ib_size = 4, /* gfx_v7_0_ring_emit_ib_gfx */
  4690. .emit_ib = gfx_v7_0_ring_emit_ib_gfx,
  4691. .emit_fence = gfx_v7_0_ring_emit_fence_gfx,
  4692. .emit_pipeline_sync = gfx_v7_0_ring_emit_pipeline_sync,
  4693. .emit_vm_flush = gfx_v7_0_ring_emit_vm_flush,
  4694. .emit_gds_switch = gfx_v7_0_ring_emit_gds_switch,
  4695. .emit_hdp_flush = gfx_v7_0_ring_emit_hdp_flush,
  4696. .emit_hdp_invalidate = gfx_v7_0_ring_emit_hdp_invalidate,
  4697. .test_ring = gfx_v7_0_ring_test_ring,
  4698. .test_ib = gfx_v7_0_ring_test_ib,
  4699. .insert_nop = amdgpu_ring_insert_nop,
  4700. .pad_ib = amdgpu_ring_generic_pad_ib,
  4701. .emit_cntxcntl = gfx_v7_ring_emit_cntxcntl,
  4702. };
  4703. static const struct amdgpu_ring_funcs gfx_v7_0_ring_funcs_compute = {
  4704. .type = AMDGPU_RING_TYPE_COMPUTE,
  4705. .align_mask = 0xff,
  4706. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  4707. .support_64bit_ptrs = false,
  4708. .get_rptr = gfx_v7_0_ring_get_rptr,
  4709. .get_wptr = gfx_v7_0_ring_get_wptr_compute,
  4710. .set_wptr = gfx_v7_0_ring_set_wptr_compute,
  4711. .emit_frame_size =
  4712. 20 + /* gfx_v7_0_ring_emit_gds_switch */
  4713. 7 + /* gfx_v7_0_ring_emit_hdp_flush */
  4714. 5 + /* gfx_v7_0_ring_emit_hdp_invalidate */
  4715. 7 + /* gfx_v7_0_ring_emit_pipeline_sync */
  4716. 17 + /* gfx_v7_0_ring_emit_vm_flush */
  4717. 7 + 7 + 7, /* gfx_v7_0_ring_emit_fence_compute x3 for user fence, vm fence */
  4718. .emit_ib_size = 4, /* gfx_v7_0_ring_emit_ib_compute */
  4719. .emit_ib = gfx_v7_0_ring_emit_ib_compute,
  4720. .emit_fence = gfx_v7_0_ring_emit_fence_compute,
  4721. .emit_pipeline_sync = gfx_v7_0_ring_emit_pipeline_sync,
  4722. .emit_vm_flush = gfx_v7_0_ring_emit_vm_flush,
  4723. .emit_gds_switch = gfx_v7_0_ring_emit_gds_switch,
  4724. .emit_hdp_flush = gfx_v7_0_ring_emit_hdp_flush,
  4725. .emit_hdp_invalidate = gfx_v7_0_ring_emit_hdp_invalidate,
  4726. .test_ring = gfx_v7_0_ring_test_ring,
  4727. .test_ib = gfx_v7_0_ring_test_ib,
  4728. .insert_nop = amdgpu_ring_insert_nop,
  4729. .pad_ib = amdgpu_ring_generic_pad_ib,
  4730. };
  4731. static void gfx_v7_0_set_ring_funcs(struct amdgpu_device *adev)
  4732. {
  4733. int i;
  4734. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4735. adev->gfx.gfx_ring[i].funcs = &gfx_v7_0_ring_funcs_gfx;
  4736. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4737. adev->gfx.compute_ring[i].funcs = &gfx_v7_0_ring_funcs_compute;
  4738. }
  4739. static const struct amdgpu_irq_src_funcs gfx_v7_0_eop_irq_funcs = {
  4740. .set = gfx_v7_0_set_eop_interrupt_state,
  4741. .process = gfx_v7_0_eop_irq,
  4742. };
  4743. static const struct amdgpu_irq_src_funcs gfx_v7_0_priv_reg_irq_funcs = {
  4744. .set = gfx_v7_0_set_priv_reg_fault_state,
  4745. .process = gfx_v7_0_priv_reg_irq,
  4746. };
  4747. static const struct amdgpu_irq_src_funcs gfx_v7_0_priv_inst_irq_funcs = {
  4748. .set = gfx_v7_0_set_priv_inst_fault_state,
  4749. .process = gfx_v7_0_priv_inst_irq,
  4750. };
  4751. static void gfx_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  4752. {
  4753. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  4754. adev->gfx.eop_irq.funcs = &gfx_v7_0_eop_irq_funcs;
  4755. adev->gfx.priv_reg_irq.num_types = 1;
  4756. adev->gfx.priv_reg_irq.funcs = &gfx_v7_0_priv_reg_irq_funcs;
  4757. adev->gfx.priv_inst_irq.num_types = 1;
  4758. adev->gfx.priv_inst_irq.funcs = &gfx_v7_0_priv_inst_irq_funcs;
  4759. }
  4760. static void gfx_v7_0_set_gds_init(struct amdgpu_device *adev)
  4761. {
  4762. /* init asci gds info */
  4763. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  4764. adev->gds.gws.total_size = 64;
  4765. adev->gds.oa.total_size = 16;
  4766. if (adev->gds.mem.total_size == 64 * 1024) {
  4767. adev->gds.mem.gfx_partition_size = 4096;
  4768. adev->gds.mem.cs_partition_size = 4096;
  4769. adev->gds.gws.gfx_partition_size = 4;
  4770. adev->gds.gws.cs_partition_size = 4;
  4771. adev->gds.oa.gfx_partition_size = 4;
  4772. adev->gds.oa.cs_partition_size = 1;
  4773. } else {
  4774. adev->gds.mem.gfx_partition_size = 1024;
  4775. adev->gds.mem.cs_partition_size = 1024;
  4776. adev->gds.gws.gfx_partition_size = 16;
  4777. adev->gds.gws.cs_partition_size = 16;
  4778. adev->gds.oa.gfx_partition_size = 4;
  4779. adev->gds.oa.cs_partition_size = 4;
  4780. }
  4781. }
  4782. static void gfx_v7_0_get_cu_info(struct amdgpu_device *adev)
  4783. {
  4784. int i, j, k, counter, active_cu_number = 0;
  4785. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  4786. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  4787. unsigned disable_masks[4 * 2];
  4788. memset(cu_info, 0, sizeof(*cu_info));
  4789. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  4790. mutex_lock(&adev->grbm_idx_mutex);
  4791. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  4792. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  4793. mask = 1;
  4794. ao_bitmap = 0;
  4795. counter = 0;
  4796. gfx_v7_0_select_se_sh(adev, i, j, 0xffffffff);
  4797. if (i < 4 && j < 2)
  4798. gfx_v7_0_set_user_cu_inactive_bitmap(
  4799. adev, disable_masks[i * 2 + j]);
  4800. bitmap = gfx_v7_0_get_cu_active_bitmap(adev);
  4801. cu_info->bitmap[i][j] = bitmap;
  4802. for (k = 0; k < 16; k ++) {
  4803. if (bitmap & mask) {
  4804. if (counter < 2)
  4805. ao_bitmap |= mask;
  4806. counter ++;
  4807. }
  4808. mask <<= 1;
  4809. }
  4810. active_cu_number += counter;
  4811. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  4812. }
  4813. }
  4814. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  4815. mutex_unlock(&adev->grbm_idx_mutex);
  4816. cu_info->number = active_cu_number;
  4817. cu_info->ao_cu_mask = ao_cu_mask;
  4818. }
  4819. const struct amdgpu_ip_block_version gfx_v7_0_ip_block =
  4820. {
  4821. .type = AMD_IP_BLOCK_TYPE_GFX,
  4822. .major = 7,
  4823. .minor = 0,
  4824. .rev = 0,
  4825. .funcs = &gfx_v7_0_ip_funcs,
  4826. };
  4827. const struct amdgpu_ip_block_version gfx_v7_1_ip_block =
  4828. {
  4829. .type = AMD_IP_BLOCK_TYPE_GFX,
  4830. .major = 7,
  4831. .minor = 1,
  4832. .rev = 0,
  4833. .funcs = &gfx_v7_0_ip_funcs,
  4834. };
  4835. const struct amdgpu_ip_block_version gfx_v7_2_ip_block =
  4836. {
  4837. .type = AMD_IP_BLOCK_TYPE_GFX,
  4838. .major = 7,
  4839. .minor = 2,
  4840. .rev = 0,
  4841. .funcs = &gfx_v7_0_ip_funcs,
  4842. };
  4843. const struct amdgpu_ip_block_version gfx_v7_3_ip_block =
  4844. {
  4845. .type = AMD_IP_BLOCK_TYPE_GFX,
  4846. .major = 7,
  4847. .minor = 3,
  4848. .rev = 0,
  4849. .funcs = &gfx_v7_0_ip_funcs,
  4850. };