gfx_v6_0.c 115 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_ih.h"
  26. #include "amdgpu_gfx.h"
  27. #include "amdgpu_ucode.h"
  28. #include "clearstate_si.h"
  29. #include "bif/bif_3_0_d.h"
  30. #include "bif/bif_3_0_sh_mask.h"
  31. #include "oss/oss_1_0_d.h"
  32. #include "oss/oss_1_0_sh_mask.h"
  33. #include "gca/gfx_6_0_d.h"
  34. #include "gca/gfx_6_0_sh_mask.h"
  35. #include "gmc/gmc_6_0_d.h"
  36. #include "gmc/gmc_6_0_sh_mask.h"
  37. #include "dce/dce_6_0_d.h"
  38. #include "dce/dce_6_0_sh_mask.h"
  39. #include "gca/gfx_7_2_enum.h"
  40. #include "si_enums.h"
  41. static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev);
  42. static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev);
  44. MODULE_FIRMWARE("radeon/tahiti_pfp.bin");
  45. MODULE_FIRMWARE("radeon/tahiti_me.bin");
  46. MODULE_FIRMWARE("radeon/tahiti_ce.bin");
  47. MODULE_FIRMWARE("radeon/tahiti_rlc.bin");
  48. MODULE_FIRMWARE("radeon/pitcairn_pfp.bin");
  49. MODULE_FIRMWARE("radeon/pitcairn_me.bin");
  50. MODULE_FIRMWARE("radeon/pitcairn_ce.bin");
  51. MODULE_FIRMWARE("radeon/pitcairn_rlc.bin");
  52. MODULE_FIRMWARE("radeon/verde_pfp.bin");
  53. MODULE_FIRMWARE("radeon/verde_me.bin");
  54. MODULE_FIRMWARE("radeon/verde_ce.bin");
  55. MODULE_FIRMWARE("radeon/verde_rlc.bin");
  56. MODULE_FIRMWARE("radeon/oland_pfp.bin");
  57. MODULE_FIRMWARE("radeon/oland_me.bin");
  58. MODULE_FIRMWARE("radeon/oland_ce.bin");
  59. MODULE_FIRMWARE("radeon/oland_rlc.bin");
  60. MODULE_FIRMWARE("radeon/hainan_pfp.bin");
  61. MODULE_FIRMWARE("radeon/hainan_me.bin");
  62. MODULE_FIRMWARE("radeon/hainan_ce.bin");
  63. MODULE_FIRMWARE("radeon/hainan_rlc.bin");
  64. static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev);
  65. static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev, volatile u32 *buffer);
  66. //static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev);
  67. static void gfx_v6_0_init_pg(struct amdgpu_device *adev);
  68. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  69. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  70. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  71. #define MICRO_TILE_MODE(x) ((x) << 0)
  72. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  73. #define BANK_WIDTH(x) ((x) << 14)
  74. #define BANK_HEIGHT(x) ((x) << 16)
  75. #define MACRO_TILE_ASPECT(x) ((x) << 18)
  76. #define NUM_BANKS(x) ((x) << 20)
  77. static const u32 verde_rlc_save_restore_register_list[] =
  78. {
  79. (0x8000 << 16) | (0x98f4 >> 2),
  80. 0x00000000,
  81. (0x8040 << 16) | (0x98f4 >> 2),
  82. 0x00000000,
  83. (0x8000 << 16) | (0xe80 >> 2),
  84. 0x00000000,
  85. (0x8040 << 16) | (0xe80 >> 2),
  86. 0x00000000,
  87. (0x8000 << 16) | (0x89bc >> 2),
  88. 0x00000000,
  89. (0x8040 << 16) | (0x89bc >> 2),
  90. 0x00000000,
  91. (0x8000 << 16) | (0x8c1c >> 2),
  92. 0x00000000,
  93. (0x8040 << 16) | (0x8c1c >> 2),
  94. 0x00000000,
  95. (0x9c00 << 16) | (0x98f0 >> 2),
  96. 0x00000000,
  97. (0x9c00 << 16) | (0xe7c >> 2),
  98. 0x00000000,
  99. (0x8000 << 16) | (0x9148 >> 2),
  100. 0x00000000,
  101. (0x8040 << 16) | (0x9148 >> 2),
  102. 0x00000000,
  103. (0x9c00 << 16) | (0x9150 >> 2),
  104. 0x00000000,
  105. (0x9c00 << 16) | (0x897c >> 2),
  106. 0x00000000,
  107. (0x9c00 << 16) | (0x8d8c >> 2),
  108. 0x00000000,
  109. (0x9c00 << 16) | (0xac54 >> 2),
  110. 0X00000000,
  111. 0x3,
  112. (0x9c00 << 16) | (0x98f8 >> 2),
  113. 0x00000000,
  114. (0x9c00 << 16) | (0x9910 >> 2),
  115. 0x00000000,
  116. (0x9c00 << 16) | (0x9914 >> 2),
  117. 0x00000000,
  118. (0x9c00 << 16) | (0x9918 >> 2),
  119. 0x00000000,
  120. (0x9c00 << 16) | (0x991c >> 2),
  121. 0x00000000,
  122. (0x9c00 << 16) | (0x9920 >> 2),
  123. 0x00000000,
  124. (0x9c00 << 16) | (0x9924 >> 2),
  125. 0x00000000,
  126. (0x9c00 << 16) | (0x9928 >> 2),
  127. 0x00000000,
  128. (0x9c00 << 16) | (0x992c >> 2),
  129. 0x00000000,
  130. (0x9c00 << 16) | (0x9930 >> 2),
  131. 0x00000000,
  132. (0x9c00 << 16) | (0x9934 >> 2),
  133. 0x00000000,
  134. (0x9c00 << 16) | (0x9938 >> 2),
  135. 0x00000000,
  136. (0x9c00 << 16) | (0x993c >> 2),
  137. 0x00000000,
  138. (0x9c00 << 16) | (0x9940 >> 2),
  139. 0x00000000,
  140. (0x9c00 << 16) | (0x9944 >> 2),
  141. 0x00000000,
  142. (0x9c00 << 16) | (0x9948 >> 2),
  143. 0x00000000,
  144. (0x9c00 << 16) | (0x994c >> 2),
  145. 0x00000000,
  146. (0x9c00 << 16) | (0x9950 >> 2),
  147. 0x00000000,
  148. (0x9c00 << 16) | (0x9954 >> 2),
  149. 0x00000000,
  150. (0x9c00 << 16) | (0x9958 >> 2),
  151. 0x00000000,
  152. (0x9c00 << 16) | (0x995c >> 2),
  153. 0x00000000,
  154. (0x9c00 << 16) | (0x9960 >> 2),
  155. 0x00000000,
  156. (0x9c00 << 16) | (0x9964 >> 2),
  157. 0x00000000,
  158. (0x9c00 << 16) | (0x9968 >> 2),
  159. 0x00000000,
  160. (0x9c00 << 16) | (0x996c >> 2),
  161. 0x00000000,
  162. (0x9c00 << 16) | (0x9970 >> 2),
  163. 0x00000000,
  164. (0x9c00 << 16) | (0x9974 >> 2),
  165. 0x00000000,
  166. (0x9c00 << 16) | (0x9978 >> 2),
  167. 0x00000000,
  168. (0x9c00 << 16) | (0x997c >> 2),
  169. 0x00000000,
  170. (0x9c00 << 16) | (0x9980 >> 2),
  171. 0x00000000,
  172. (0x9c00 << 16) | (0x9984 >> 2),
  173. 0x00000000,
  174. (0x9c00 << 16) | (0x9988 >> 2),
  175. 0x00000000,
  176. (0x9c00 << 16) | (0x998c >> 2),
  177. 0x00000000,
  178. (0x9c00 << 16) | (0x8c00 >> 2),
  179. 0x00000000,
  180. (0x9c00 << 16) | (0x8c14 >> 2),
  181. 0x00000000,
  182. (0x9c00 << 16) | (0x8c04 >> 2),
  183. 0x00000000,
  184. (0x9c00 << 16) | (0x8c08 >> 2),
  185. 0x00000000,
  186. (0x8000 << 16) | (0x9b7c >> 2),
  187. 0x00000000,
  188. (0x8040 << 16) | (0x9b7c >> 2),
  189. 0x00000000,
  190. (0x8000 << 16) | (0xe84 >> 2),
  191. 0x00000000,
  192. (0x8040 << 16) | (0xe84 >> 2),
  193. 0x00000000,
  194. (0x8000 << 16) | (0x89c0 >> 2),
  195. 0x00000000,
  196. (0x8040 << 16) | (0x89c0 >> 2),
  197. 0x00000000,
  198. (0x8000 << 16) | (0x914c >> 2),
  199. 0x00000000,
  200. (0x8040 << 16) | (0x914c >> 2),
  201. 0x00000000,
  202. (0x8000 << 16) | (0x8c20 >> 2),
  203. 0x00000000,
  204. (0x8040 << 16) | (0x8c20 >> 2),
  205. 0x00000000,
  206. (0x8000 << 16) | (0x9354 >> 2),
  207. 0x00000000,
  208. (0x8040 << 16) | (0x9354 >> 2),
  209. 0x00000000,
  210. (0x9c00 << 16) | (0x9060 >> 2),
  211. 0x00000000,
  212. (0x9c00 << 16) | (0x9364 >> 2),
  213. 0x00000000,
  214. (0x9c00 << 16) | (0x9100 >> 2),
  215. 0x00000000,
  216. (0x9c00 << 16) | (0x913c >> 2),
  217. 0x00000000,
  218. (0x8000 << 16) | (0x90e0 >> 2),
  219. 0x00000000,
  220. (0x8000 << 16) | (0x90e4 >> 2),
  221. 0x00000000,
  222. (0x8000 << 16) | (0x90e8 >> 2),
  223. 0x00000000,
  224. (0x8040 << 16) | (0x90e0 >> 2),
  225. 0x00000000,
  226. (0x8040 << 16) | (0x90e4 >> 2),
  227. 0x00000000,
  228. (0x8040 << 16) | (0x90e8 >> 2),
  229. 0x00000000,
  230. (0x9c00 << 16) | (0x8bcc >> 2),
  231. 0x00000000,
  232. (0x9c00 << 16) | (0x8b24 >> 2),
  233. 0x00000000,
  234. (0x9c00 << 16) | (0x88c4 >> 2),
  235. 0x00000000,
  236. (0x9c00 << 16) | (0x8e50 >> 2),
  237. 0x00000000,
  238. (0x9c00 << 16) | (0x8c0c >> 2),
  239. 0x00000000,
  240. (0x9c00 << 16) | (0x8e58 >> 2),
  241. 0x00000000,
  242. (0x9c00 << 16) | (0x8e5c >> 2),
  243. 0x00000000,
  244. (0x9c00 << 16) | (0x9508 >> 2),
  245. 0x00000000,
  246. (0x9c00 << 16) | (0x950c >> 2),
  247. 0x00000000,
  248. (0x9c00 << 16) | (0x9494 >> 2),
  249. 0x00000000,
  250. (0x9c00 << 16) | (0xac0c >> 2),
  251. 0x00000000,
  252. (0x9c00 << 16) | (0xac10 >> 2),
  253. 0x00000000,
  254. (0x9c00 << 16) | (0xac14 >> 2),
  255. 0x00000000,
  256. (0x9c00 << 16) | (0xae00 >> 2),
  257. 0x00000000,
  258. (0x9c00 << 16) | (0xac08 >> 2),
  259. 0x00000000,
  260. (0x9c00 << 16) | (0x88d4 >> 2),
  261. 0x00000000,
  262. (0x9c00 << 16) | (0x88c8 >> 2),
  263. 0x00000000,
  264. (0x9c00 << 16) | (0x88cc >> 2),
  265. 0x00000000,
  266. (0x9c00 << 16) | (0x89b0 >> 2),
  267. 0x00000000,
  268. (0x9c00 << 16) | (0x8b10 >> 2),
  269. 0x00000000,
  270. (0x9c00 << 16) | (0x8a14 >> 2),
  271. 0x00000000,
  272. (0x9c00 << 16) | (0x9830 >> 2),
  273. 0x00000000,
  274. (0x9c00 << 16) | (0x9834 >> 2),
  275. 0x00000000,
  276. (0x9c00 << 16) | (0x9838 >> 2),
  277. 0x00000000,
  278. (0x9c00 << 16) | (0x9a10 >> 2),
  279. 0x00000000,
  280. (0x8000 << 16) | (0x9870 >> 2),
  281. 0x00000000,
  282. (0x8000 << 16) | (0x9874 >> 2),
  283. 0x00000000,
  284. (0x8001 << 16) | (0x9870 >> 2),
  285. 0x00000000,
  286. (0x8001 << 16) | (0x9874 >> 2),
  287. 0x00000000,
  288. (0x8040 << 16) | (0x9870 >> 2),
  289. 0x00000000,
  290. (0x8040 << 16) | (0x9874 >> 2),
  291. 0x00000000,
  292. (0x8041 << 16) | (0x9870 >> 2),
  293. 0x00000000,
  294. (0x8041 << 16) | (0x9874 >> 2),
  295. 0x00000000,
  296. 0x00000000
  297. };
  298. static int gfx_v6_0_init_microcode(struct amdgpu_device *adev)
  299. {
  300. const char *chip_name;
  301. char fw_name[30];
  302. int err;
  303. const struct gfx_firmware_header_v1_0 *cp_hdr;
  304. const struct rlc_firmware_header_v1_0 *rlc_hdr;
  305. DRM_DEBUG("\n");
  306. switch (adev->asic_type) {
  307. case CHIP_TAHITI:
  308. chip_name = "tahiti";
  309. break;
  310. case CHIP_PITCAIRN:
  311. chip_name = "pitcairn";
  312. break;
  313. case CHIP_VERDE:
  314. chip_name = "verde";
  315. break;
  316. case CHIP_OLAND:
  317. chip_name = "oland";
  318. break;
  319. case CHIP_HAINAN:
  320. chip_name = "hainan";
  321. break;
  322. default: BUG();
  323. }
  324. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  325. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  326. if (err)
  327. goto out;
  328. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  329. if (err)
  330. goto out;
  331. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  332. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  333. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  334. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  335. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  336. if (err)
  337. goto out;
  338. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  339. if (err)
  340. goto out;
  341. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  342. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  343. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  344. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  345. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  346. if (err)
  347. goto out;
  348. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  349. if (err)
  350. goto out;
  351. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  352. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  353. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  354. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  355. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  356. if (err)
  357. goto out;
  358. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  359. rlc_hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  360. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  361. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  362. out:
  363. if (err) {
  364. pr_err("gfx6: Failed to load firmware \"%s\"\n", fw_name);
  365. release_firmware(adev->gfx.pfp_fw);
  366. adev->gfx.pfp_fw = NULL;
  367. release_firmware(adev->gfx.me_fw);
  368. adev->gfx.me_fw = NULL;
  369. release_firmware(adev->gfx.ce_fw);
  370. adev->gfx.ce_fw = NULL;
  371. release_firmware(adev->gfx.rlc_fw);
  372. adev->gfx.rlc_fw = NULL;
  373. }
  374. return err;
  375. }
  376. static void gfx_v6_0_tiling_mode_table_init(struct amdgpu_device *adev)
  377. {
  378. const u32 num_tile_mode_states = 32;
  379. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  380. switch (adev->gfx.config.mem_row_size_in_kb) {
  381. case 1:
  382. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  383. break;
  384. case 2:
  385. default:
  386. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  387. break;
  388. case 4:
  389. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  390. break;
  391. }
  392. if (adev->asic_type == CHIP_VERDE) {
  393. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  394. switch (reg_offset) {
  395. case 0:
  396. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  397. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  398. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  399. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  400. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  401. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  402. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  403. NUM_BANKS(ADDR_SURF_16_BANK));
  404. break;
  405. case 1:
  406. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  407. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  408. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  409. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  410. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  411. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  412. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  413. NUM_BANKS(ADDR_SURF_16_BANK));
  414. break;
  415. case 2:
  416. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  417. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  418. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  419. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  420. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  421. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  422. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  423. NUM_BANKS(ADDR_SURF_16_BANK));
  424. break;
  425. case 3:
  426. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  427. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  428. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  429. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  430. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  431. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  432. NUM_BANKS(ADDR_SURF_8_BANK) |
  433. TILE_SPLIT(split_equal_to_row_size));
  434. break;
  435. case 4:
  436. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  437. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  438. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  439. break;
  440. case 5:
  441. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  442. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  443. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  444. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  445. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  446. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  447. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  448. NUM_BANKS(ADDR_SURF_4_BANK));
  449. break;
  450. case 6:
  451. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  452. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  453. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  454. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  455. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  456. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  457. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  458. NUM_BANKS(ADDR_SURF_4_BANK));
  459. break;
  460. case 7:
  461. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  462. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  463. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  464. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  465. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  466. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  467. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  468. NUM_BANKS(ADDR_SURF_2_BANK));
  469. break;
  470. case 8:
  471. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED));
  472. break;
  473. case 9:
  474. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  475. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  476. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  477. break;
  478. case 10:
  479. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  480. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  481. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  482. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  483. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  484. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  485. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  486. NUM_BANKS(ADDR_SURF_16_BANK));
  487. break;
  488. case 11:
  489. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  490. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  491. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  492. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  493. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  494. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  495. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  496. NUM_BANKS(ADDR_SURF_16_BANK));
  497. break;
  498. case 12:
  499. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  500. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  501. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  502. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  503. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  504. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  505. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  506. NUM_BANKS(ADDR_SURF_16_BANK));
  507. break;
  508. case 13:
  509. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  510. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  511. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  512. break;
  513. case 14:
  514. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  515. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  516. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  517. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  518. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  519. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  520. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  521. NUM_BANKS(ADDR_SURF_16_BANK));
  522. break;
  523. case 15:
  524. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  525. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  526. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  527. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  528. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  529. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  530. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  531. NUM_BANKS(ADDR_SURF_16_BANK));
  532. break;
  533. case 16:
  534. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  535. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  536. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  537. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  538. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  539. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  540. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  541. NUM_BANKS(ADDR_SURF_16_BANK));
  542. break;
  543. case 17:
  544. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  545. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  546. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  547. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  548. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  549. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  550. NUM_BANKS(ADDR_SURF_16_BANK) |
  551. TILE_SPLIT(split_equal_to_row_size));
  552. break;
  553. case 18:
  554. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  555. ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  556. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  557. break;
  558. case 19:
  559. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  560. ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  561. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  562. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  563. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  564. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  565. NUM_BANKS(ADDR_SURF_16_BANK) |
  566. TILE_SPLIT(split_equal_to_row_size));
  567. break;
  568. case 20:
  569. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  570. ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  571. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  572. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  573. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  574. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  575. NUM_BANKS(ADDR_SURF_16_BANK) |
  576. TILE_SPLIT(split_equal_to_row_size));
  577. break;
  578. case 21:
  579. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  580. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  581. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  582. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  583. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  584. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  585. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  586. NUM_BANKS(ADDR_SURF_8_BANK));
  587. break;
  588. case 22:
  589. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  590. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  591. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  592. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  593. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  594. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  595. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  596. NUM_BANKS(ADDR_SURF_8_BANK));
  597. break;
  598. case 23:
  599. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  600. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  601. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  602. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  603. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  604. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  605. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  606. NUM_BANKS(ADDR_SURF_4_BANK));
  607. break;
  608. case 24:
  609. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  610. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  611. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  612. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  613. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  614. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  615. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  616. NUM_BANKS(ADDR_SURF_4_BANK));
  617. break;
  618. case 25:
  619. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  620. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  621. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  622. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  623. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  624. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  625. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  626. NUM_BANKS(ADDR_SURF_2_BANK));
  627. break;
  628. case 26:
  629. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  630. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  631. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  632. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  633. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  634. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  635. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  636. NUM_BANKS(ADDR_SURF_2_BANK));
  637. break;
  638. case 27:
  639. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  640. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  641. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  642. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  643. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  644. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  645. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  646. NUM_BANKS(ADDR_SURF_2_BANK));
  647. break;
  648. case 28:
  649. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  650. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  651. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  652. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  653. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  654. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  655. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  656. NUM_BANKS(ADDR_SURF_2_BANK));
  657. break;
  658. case 29:
  659. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  660. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  661. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  662. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  663. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  664. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  665. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  666. NUM_BANKS(ADDR_SURF_2_BANK));
  667. break;
  668. case 30:
  669. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  670. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  671. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  672. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  673. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  674. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  675. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  676. NUM_BANKS(ADDR_SURF_2_BANK));
  677. break;
  678. default:
  679. continue;
  680. }
  681. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  682. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  683. }
  684. } else if (adev->asic_type == CHIP_OLAND ||
  685. adev->asic_type == CHIP_HAINAN) {
  686. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  687. switch (reg_offset) {
  688. case 0:
  689. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  690. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  691. PIPE_CONFIG(ADDR_SURF_P2) |
  692. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  693. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  694. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  695. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  696. NUM_BANKS(ADDR_SURF_16_BANK));
  697. break;
  698. case 1:
  699. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  700. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  701. PIPE_CONFIG(ADDR_SURF_P2) |
  702. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  703. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  704. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  705. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  706. NUM_BANKS(ADDR_SURF_16_BANK));
  707. break;
  708. case 2:
  709. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  710. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  711. PIPE_CONFIG(ADDR_SURF_P2) |
  712. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  713. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  714. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  715. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  716. NUM_BANKS(ADDR_SURF_16_BANK));
  717. break;
  718. case 3:
  719. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  720. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  721. PIPE_CONFIG(ADDR_SURF_P2) |
  722. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  723. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  724. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  725. NUM_BANKS(ADDR_SURF_8_BANK) |
  726. TILE_SPLIT(split_equal_to_row_size));
  727. break;
  728. case 4:
  729. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  730. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  731. PIPE_CONFIG(ADDR_SURF_P2));
  732. break;
  733. case 5:
  734. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  735. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  736. PIPE_CONFIG(ADDR_SURF_P2) |
  737. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  738. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  739. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  740. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  741. NUM_BANKS(ADDR_SURF_8_BANK));
  742. break;
  743. case 6:
  744. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  745. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  746. PIPE_CONFIG(ADDR_SURF_P2) |
  747. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  748. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  749. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  750. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  751. NUM_BANKS(ADDR_SURF_8_BANK));
  752. break;
  753. case 7:
  754. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  755. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  756. PIPE_CONFIG(ADDR_SURF_P2) |
  757. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  758. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  759. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  760. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  761. NUM_BANKS(ADDR_SURF_4_BANK));
  762. break;
  763. case 8:
  764. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED));
  765. break;
  766. case 9:
  767. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  768. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  769. PIPE_CONFIG(ADDR_SURF_P2));
  770. break;
  771. case 10:
  772. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  773. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  774. PIPE_CONFIG(ADDR_SURF_P2) |
  775. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  776. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  777. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  778. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  779. NUM_BANKS(ADDR_SURF_16_BANK));
  780. break;
  781. case 11:
  782. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  783. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  784. PIPE_CONFIG(ADDR_SURF_P2) |
  785. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  786. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  787. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  788. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  789. NUM_BANKS(ADDR_SURF_16_BANK));
  790. break;
  791. case 12:
  792. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  793. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  794. PIPE_CONFIG(ADDR_SURF_P2) |
  795. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  796. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  797. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  798. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  799. NUM_BANKS(ADDR_SURF_16_BANK));
  800. break;
  801. case 13:
  802. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  803. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  804. PIPE_CONFIG(ADDR_SURF_P2));
  805. break;
  806. case 14:
  807. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  808. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  809. PIPE_CONFIG(ADDR_SURF_P2) |
  810. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  811. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  812. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  813. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  814. NUM_BANKS(ADDR_SURF_16_BANK));
  815. break;
  816. case 15:
  817. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  818. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  819. PIPE_CONFIG(ADDR_SURF_P2) |
  820. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  821. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  822. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  823. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  824. NUM_BANKS(ADDR_SURF_16_BANK));
  825. break;
  826. case 16:
  827. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  828. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  829. PIPE_CONFIG(ADDR_SURF_P2) |
  830. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  831. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  832. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  833. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  834. NUM_BANKS(ADDR_SURF_16_BANK));
  835. break;
  836. case 17:
  837. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  838. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  839. PIPE_CONFIG(ADDR_SURF_P2) |
  840. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  841. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  842. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  843. NUM_BANKS(ADDR_SURF_16_BANK) |
  844. TILE_SPLIT(split_equal_to_row_size));
  845. break;
  846. case 18:
  847. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  848. ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  849. PIPE_CONFIG(ADDR_SURF_P2));
  850. break;
  851. case 19:
  852. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  853. ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  854. PIPE_CONFIG(ADDR_SURF_P2) |
  855. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  856. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  857. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  858. NUM_BANKS(ADDR_SURF_16_BANK) |
  859. TILE_SPLIT(split_equal_to_row_size));
  860. break;
  861. case 20:
  862. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  863. ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  864. PIPE_CONFIG(ADDR_SURF_P2) |
  865. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  866. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  867. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  868. NUM_BANKS(ADDR_SURF_16_BANK) |
  869. TILE_SPLIT(split_equal_to_row_size));
  870. break;
  871. case 21:
  872. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  873. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  874. PIPE_CONFIG(ADDR_SURF_P2) |
  875. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  876. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  877. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  878. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  879. NUM_BANKS(ADDR_SURF_8_BANK));
  880. break;
  881. case 22:
  882. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  883. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  884. PIPE_CONFIG(ADDR_SURF_P2) |
  885. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  886. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  887. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  888. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  889. NUM_BANKS(ADDR_SURF_8_BANK));
  890. break;
  891. case 23:
  892. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  893. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  894. PIPE_CONFIG(ADDR_SURF_P2) |
  895. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  896. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  897. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  898. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  899. NUM_BANKS(ADDR_SURF_8_BANK));
  900. break;
  901. case 24:
  902. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  903. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  904. PIPE_CONFIG(ADDR_SURF_P2) |
  905. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  906. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  907. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  908. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  909. NUM_BANKS(ADDR_SURF_8_BANK));
  910. break;
  911. case 25:
  912. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  913. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  914. PIPE_CONFIG(ADDR_SURF_P2) |
  915. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  916. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  917. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  918. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  919. NUM_BANKS(ADDR_SURF_4_BANK));
  920. break;
  921. case 26:
  922. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  923. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  924. PIPE_CONFIG(ADDR_SURF_P2) |
  925. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  926. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  927. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  928. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  929. NUM_BANKS(ADDR_SURF_4_BANK));
  930. break;
  931. case 27:
  932. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  933. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  934. PIPE_CONFIG(ADDR_SURF_P2) |
  935. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  936. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  937. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  938. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  939. NUM_BANKS(ADDR_SURF_4_BANK));
  940. break;
  941. case 28:
  942. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  943. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  944. PIPE_CONFIG(ADDR_SURF_P2) |
  945. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  946. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  947. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  948. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  949. NUM_BANKS(ADDR_SURF_4_BANK));
  950. break;
  951. case 29:
  952. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  953. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  954. PIPE_CONFIG(ADDR_SURF_P2) |
  955. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  956. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  957. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  958. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  959. NUM_BANKS(ADDR_SURF_4_BANK));
  960. break;
  961. case 30:
  962. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  963. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  964. PIPE_CONFIG(ADDR_SURF_P2) |
  965. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  966. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  967. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  968. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  969. NUM_BANKS(ADDR_SURF_4_BANK));
  970. break;
  971. default:
  972. continue;
  973. }
  974. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  975. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  976. }
  977. } else if ((adev->asic_type == CHIP_TAHITI) || (adev->asic_type == CHIP_PITCAIRN)) {
  978. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  979. switch (reg_offset) {
  980. case 0:
  981. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  982. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  983. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  984. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  985. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  986. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  987. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  988. NUM_BANKS(ADDR_SURF_16_BANK));
  989. break;
  990. case 1:
  991. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  992. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  993. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  994. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  995. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  996. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  997. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  998. NUM_BANKS(ADDR_SURF_16_BANK));
  999. break;
  1000. case 2:
  1001. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1002. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1003. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1004. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1005. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1006. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1007. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1008. NUM_BANKS(ADDR_SURF_16_BANK));
  1009. break;
  1010. case 3:
  1011. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1012. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1013. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1014. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1015. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1016. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1017. NUM_BANKS(ADDR_SURF_4_BANK) |
  1018. TILE_SPLIT(split_equal_to_row_size));
  1019. break;
  1020. case 4:
  1021. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1022. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1023. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16));
  1024. break;
  1025. case 5:
  1026. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1027. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1028. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1029. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1030. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1031. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1032. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1033. NUM_BANKS(ADDR_SURF_2_BANK));
  1034. break;
  1035. case 6:
  1036. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1037. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1038. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1039. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1040. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1041. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1042. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1043. NUM_BANKS(ADDR_SURF_2_BANK));
  1044. break;
  1045. case 7:
  1046. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1047. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1048. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1049. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1050. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1051. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1052. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1053. NUM_BANKS(ADDR_SURF_2_BANK));
  1054. break;
  1055. case 8:
  1056. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED));
  1057. break;
  1058. case 9:
  1059. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1060. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1061. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16));
  1062. break;
  1063. case 10:
  1064. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1065. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1066. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1067. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1068. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1069. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1070. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1071. NUM_BANKS(ADDR_SURF_16_BANK));
  1072. break;
  1073. case 11:
  1074. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1075. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1076. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1077. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1078. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1079. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1080. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1081. NUM_BANKS(ADDR_SURF_16_BANK));
  1082. break;
  1083. case 12:
  1084. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1085. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1086. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1087. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1088. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1089. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1090. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1091. NUM_BANKS(ADDR_SURF_16_BANK));
  1092. break;
  1093. case 13:
  1094. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1095. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1096. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16));
  1097. break;
  1098. case 14:
  1099. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1100. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1101. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1102. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1103. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1104. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1105. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1106. NUM_BANKS(ADDR_SURF_16_BANK));
  1107. break;
  1108. case 15:
  1109. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1110. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1111. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1112. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1113. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1114. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1115. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1116. NUM_BANKS(ADDR_SURF_16_BANK));
  1117. break;
  1118. case 16:
  1119. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1120. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1121. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1122. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1123. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1124. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1125. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1126. NUM_BANKS(ADDR_SURF_16_BANK));
  1127. break;
  1128. case 17:
  1129. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1130. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1131. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1132. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1133. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1134. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1135. NUM_BANKS(ADDR_SURF_16_BANK) |
  1136. TILE_SPLIT(split_equal_to_row_size));
  1137. break;
  1138. case 18:
  1139. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1140. ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1141. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16));
  1142. break;
  1143. case 19:
  1144. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1145. ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1146. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1147. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1148. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1149. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1150. NUM_BANKS(ADDR_SURF_16_BANK) |
  1151. TILE_SPLIT(split_equal_to_row_size));
  1152. break;
  1153. case 20:
  1154. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1155. ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1156. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1157. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1158. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1159. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1160. NUM_BANKS(ADDR_SURF_16_BANK) |
  1161. TILE_SPLIT(split_equal_to_row_size));
  1162. break;
  1163. case 21:
  1164. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1165. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1166. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1167. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1168. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1169. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1170. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1171. NUM_BANKS(ADDR_SURF_4_BANK));
  1172. break;
  1173. case 22:
  1174. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1175. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1176. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1177. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1178. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1179. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1180. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1181. NUM_BANKS(ADDR_SURF_4_BANK));
  1182. break;
  1183. case 23:
  1184. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1185. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1186. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1187. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1188. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1189. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1190. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1191. NUM_BANKS(ADDR_SURF_2_BANK));
  1192. break;
  1193. case 24:
  1194. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1195. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1196. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1197. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1198. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1199. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1200. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1201. NUM_BANKS(ADDR_SURF_2_BANK));
  1202. break;
  1203. case 25:
  1204. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1205. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1206. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1207. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1208. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1209. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1210. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1211. NUM_BANKS(ADDR_SURF_2_BANK));
  1212. break;
  1213. case 26:
  1214. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1215. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1216. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1217. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1218. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1219. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1220. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1221. NUM_BANKS(ADDR_SURF_2_BANK));
  1222. break;
  1223. case 27:
  1224. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1225. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1226. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1227. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1228. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1229. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1230. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1231. NUM_BANKS(ADDR_SURF_2_BANK));
  1232. break;
  1233. case 28:
  1234. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1235. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1236. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1237. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1238. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1239. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1240. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1241. NUM_BANKS(ADDR_SURF_2_BANK));
  1242. break;
  1243. case 29:
  1244. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1245. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1246. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1247. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1248. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1249. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1250. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1251. NUM_BANKS(ADDR_SURF_2_BANK));
  1252. break;
  1253. case 30:
  1254. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1255. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1256. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1257. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1258. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1259. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1260. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1261. NUM_BANKS(ADDR_SURF_2_BANK));
  1262. break;
  1263. default:
  1264. continue;
  1265. }
  1266. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1267. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1268. }
  1269. } else{
  1270. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  1271. }
  1272. }
  1273. static void gfx_v6_0_select_se_sh(struct amdgpu_device *adev, u32 se_num,
  1274. u32 sh_num, u32 instance)
  1275. {
  1276. u32 data;
  1277. if (instance == 0xffffffff)
  1278. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1279. else
  1280. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1281. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1282. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1283. GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK;
  1284. else if (se_num == 0xffffffff)
  1285. data |= GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK |
  1286. (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT);
  1287. else if (sh_num == 0xffffffff)
  1288. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1289. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1290. else
  1291. data |= (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT) |
  1292. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1293. WREG32(mmGRBM_GFX_INDEX, data);
  1294. }
  1295. static u32 gfx_v6_0_create_bitmask(u32 bit_width)
  1296. {
  1297. return (u32)(((u64)1 << bit_width) - 1);
  1298. }
  1299. static u32 gfx_v6_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1300. {
  1301. u32 data, mask;
  1302. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  1303. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1304. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  1305. mask = gfx_v6_0_create_bitmask(adev->gfx.config.max_backends_per_se/
  1306. adev->gfx.config.max_sh_per_se);
  1307. return ~data & mask;
  1308. }
  1309. static void gfx_v6_0_raster_config(struct amdgpu_device *adev, u32 *rconf)
  1310. {
  1311. switch (adev->asic_type) {
  1312. case CHIP_TAHITI:
  1313. case CHIP_PITCAIRN:
  1314. *rconf |=
  1315. (2 << PA_SC_RASTER_CONFIG__RB_XSEL2__SHIFT) |
  1316. (1 << PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT) |
  1317. (2 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT) |
  1318. (1 << PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT) |
  1319. (2 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT) |
  1320. (2 << PA_SC_RASTER_CONFIG__SE_XSEL__SHIFT) |
  1321. (2 << PA_SC_RASTER_CONFIG__SE_YSEL__SHIFT);
  1322. break;
  1323. case CHIP_VERDE:
  1324. *rconf |=
  1325. (1 << PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT) |
  1326. (2 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT) |
  1327. (1 << PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT);
  1328. break;
  1329. case CHIP_OLAND:
  1330. *rconf |= (1 << PA_SC_RASTER_CONFIG__RB_YSEL__SHIFT);
  1331. break;
  1332. case CHIP_HAINAN:
  1333. *rconf |= 0x0;
  1334. break;
  1335. default:
  1336. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  1337. break;
  1338. }
  1339. }
  1340. static void gfx_v6_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  1341. u32 raster_config, unsigned rb_mask,
  1342. unsigned num_rb)
  1343. {
  1344. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  1345. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  1346. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  1347. unsigned rb_per_se = num_rb / num_se;
  1348. unsigned se_mask[4];
  1349. unsigned se;
  1350. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  1351. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  1352. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  1353. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  1354. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  1355. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  1356. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  1357. for (se = 0; se < num_se; se++) {
  1358. unsigned raster_config_se = raster_config;
  1359. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  1360. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  1361. int idx = (se / 2) * 2;
  1362. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  1363. raster_config_se &= ~PA_SC_RASTER_CONFIG__SE_MAP_MASK;
  1364. if (!se_mask[idx]) {
  1365. raster_config_se |= RASTER_CONFIG_SE_MAP_3 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT;
  1366. } else {
  1367. raster_config_se |= RASTER_CONFIG_SE_MAP_0 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT;
  1368. }
  1369. }
  1370. pkr0_mask &= rb_mask;
  1371. pkr1_mask &= rb_mask;
  1372. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  1373. raster_config_se &= ~PA_SC_RASTER_CONFIG__PKR_MAP_MASK;
  1374. if (!pkr0_mask) {
  1375. raster_config_se |= RASTER_CONFIG_PKR_MAP_3 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT;
  1376. } else {
  1377. raster_config_se |= RASTER_CONFIG_PKR_MAP_0 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT;
  1378. }
  1379. }
  1380. if (rb_per_se >= 2) {
  1381. unsigned rb0_mask = 1 << (se * rb_per_se);
  1382. unsigned rb1_mask = rb0_mask << 1;
  1383. rb0_mask &= rb_mask;
  1384. rb1_mask &= rb_mask;
  1385. if (!rb0_mask || !rb1_mask) {
  1386. raster_config_se &= ~PA_SC_RASTER_CONFIG__RB_MAP_PKR0_MASK;
  1387. if (!rb0_mask) {
  1388. raster_config_se |=
  1389. RASTER_CONFIG_RB_MAP_3 << PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT;
  1390. } else {
  1391. raster_config_se |=
  1392. RASTER_CONFIG_RB_MAP_0 << PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT;
  1393. }
  1394. }
  1395. if (rb_per_se > 2) {
  1396. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  1397. rb1_mask = rb0_mask << 1;
  1398. rb0_mask &= rb_mask;
  1399. rb1_mask &= rb_mask;
  1400. if (!rb0_mask || !rb1_mask) {
  1401. raster_config_se &= ~PA_SC_RASTER_CONFIG__RB_MAP_PKR1_MASK;
  1402. if (!rb0_mask) {
  1403. raster_config_se |=
  1404. RASTER_CONFIG_RB_MAP_3 << PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT;
  1405. } else {
  1406. raster_config_se |=
  1407. RASTER_CONFIG_RB_MAP_0 << PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT;
  1408. }
  1409. }
  1410. }
  1411. }
  1412. /* GRBM_GFX_INDEX has a different offset on SI */
  1413. gfx_v6_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  1414. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  1415. }
  1416. /* GRBM_GFX_INDEX has a different offset on SI */
  1417. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1418. }
  1419. static void gfx_v6_0_setup_rb(struct amdgpu_device *adev)
  1420. {
  1421. int i, j;
  1422. u32 data;
  1423. u32 raster_config = 0;
  1424. u32 active_rbs = 0;
  1425. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1426. adev->gfx.config.max_sh_per_se;
  1427. unsigned num_rb_pipes;
  1428. mutex_lock(&adev->grbm_idx_mutex);
  1429. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1430. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1431. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  1432. data = gfx_v6_0_get_rb_active_bitmap(adev);
  1433. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1434. rb_bitmap_width_per_sh);
  1435. }
  1436. }
  1437. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1438. adev->gfx.config.backend_enable_mask = active_rbs;
  1439. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1440. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  1441. adev->gfx.config.max_shader_engines, 16);
  1442. gfx_v6_0_raster_config(adev, &raster_config);
  1443. if (!adev->gfx.config.backend_enable_mask ||
  1444. adev->gfx.config.num_rbs >= num_rb_pipes) {
  1445. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  1446. } else {
  1447. gfx_v6_0_write_harvested_raster_configs(adev, raster_config,
  1448. adev->gfx.config.backend_enable_mask,
  1449. num_rb_pipes);
  1450. }
  1451. /* cache the values for userspace */
  1452. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1453. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1454. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  1455. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  1456. RREG32(mmCC_RB_BACKEND_DISABLE);
  1457. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  1458. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1459. adev->gfx.config.rb_config[i][j].raster_config =
  1460. RREG32(mmPA_SC_RASTER_CONFIG);
  1461. }
  1462. }
  1463. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1464. mutex_unlock(&adev->grbm_idx_mutex);
  1465. }
  1466. /*
  1467. static void gmc_v6_0_init_compute_vmid(struct amdgpu_device *adev)
  1468. {
  1469. }
  1470. */
  1471. static void gfx_v6_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  1472. u32 bitmap)
  1473. {
  1474. u32 data;
  1475. if (!bitmap)
  1476. return;
  1477. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  1478. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  1479. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  1480. }
  1481. static u32 gfx_v6_0_get_cu_enabled(struct amdgpu_device *adev)
  1482. {
  1483. u32 data, mask;
  1484. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  1485. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  1486. mask = gfx_v6_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  1487. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  1488. }
  1489. static void gfx_v6_0_setup_spi(struct amdgpu_device *adev)
  1490. {
  1491. int i, j, k;
  1492. u32 data, mask;
  1493. u32 active_cu = 0;
  1494. mutex_lock(&adev->grbm_idx_mutex);
  1495. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1496. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1497. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  1498. data = RREG32(mmSPI_STATIC_THREAD_MGMT_3);
  1499. active_cu = gfx_v6_0_get_cu_enabled(adev);
  1500. mask = 1;
  1501. for (k = 0; k < 16; k++) {
  1502. mask <<= k;
  1503. if (active_cu & mask) {
  1504. data &= ~mask;
  1505. WREG32(mmSPI_STATIC_THREAD_MGMT_3, data);
  1506. break;
  1507. }
  1508. }
  1509. }
  1510. }
  1511. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1512. mutex_unlock(&adev->grbm_idx_mutex);
  1513. }
  1514. static void gfx_v6_0_config_init(struct amdgpu_device *adev)
  1515. {
  1516. adev->gfx.config.double_offchip_lds_buf = 1;
  1517. }
  1518. static void gfx_v6_0_gpu_init(struct amdgpu_device *adev)
  1519. {
  1520. u32 gb_addr_config = 0;
  1521. u32 mc_shared_chmap, mc_arb_ramcfg;
  1522. u32 sx_debug_1;
  1523. u32 hdp_host_path_cntl;
  1524. u32 tmp;
  1525. switch (adev->asic_type) {
  1526. case CHIP_TAHITI:
  1527. adev->gfx.config.max_shader_engines = 2;
  1528. adev->gfx.config.max_tile_pipes = 12;
  1529. adev->gfx.config.max_cu_per_sh = 8;
  1530. adev->gfx.config.max_sh_per_se = 2;
  1531. adev->gfx.config.max_backends_per_se = 4;
  1532. adev->gfx.config.max_texture_channel_caches = 12;
  1533. adev->gfx.config.max_gprs = 256;
  1534. adev->gfx.config.max_gs_threads = 32;
  1535. adev->gfx.config.max_hw_contexts = 8;
  1536. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1537. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1538. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1539. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1540. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1541. break;
  1542. case CHIP_PITCAIRN:
  1543. adev->gfx.config.max_shader_engines = 2;
  1544. adev->gfx.config.max_tile_pipes = 8;
  1545. adev->gfx.config.max_cu_per_sh = 5;
  1546. adev->gfx.config.max_sh_per_se = 2;
  1547. adev->gfx.config.max_backends_per_se = 4;
  1548. adev->gfx.config.max_texture_channel_caches = 8;
  1549. adev->gfx.config.max_gprs = 256;
  1550. adev->gfx.config.max_gs_threads = 32;
  1551. adev->gfx.config.max_hw_contexts = 8;
  1552. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1553. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1554. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1555. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1556. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1557. break;
  1558. case CHIP_VERDE:
  1559. adev->gfx.config.max_shader_engines = 1;
  1560. adev->gfx.config.max_tile_pipes = 4;
  1561. adev->gfx.config.max_cu_per_sh = 5;
  1562. adev->gfx.config.max_sh_per_se = 2;
  1563. adev->gfx.config.max_backends_per_se = 4;
  1564. adev->gfx.config.max_texture_channel_caches = 4;
  1565. adev->gfx.config.max_gprs = 256;
  1566. adev->gfx.config.max_gs_threads = 32;
  1567. adev->gfx.config.max_hw_contexts = 8;
  1568. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1569. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1570. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1571. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1572. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1573. break;
  1574. case CHIP_OLAND:
  1575. adev->gfx.config.max_shader_engines = 1;
  1576. adev->gfx.config.max_tile_pipes = 4;
  1577. adev->gfx.config.max_cu_per_sh = 6;
  1578. adev->gfx.config.max_sh_per_se = 1;
  1579. adev->gfx.config.max_backends_per_se = 2;
  1580. adev->gfx.config.max_texture_channel_caches = 4;
  1581. adev->gfx.config.max_gprs = 256;
  1582. adev->gfx.config.max_gs_threads = 16;
  1583. adev->gfx.config.max_hw_contexts = 8;
  1584. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1585. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1586. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1587. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1588. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1589. break;
  1590. case CHIP_HAINAN:
  1591. adev->gfx.config.max_shader_engines = 1;
  1592. adev->gfx.config.max_tile_pipes = 4;
  1593. adev->gfx.config.max_cu_per_sh = 5;
  1594. adev->gfx.config.max_sh_per_se = 1;
  1595. adev->gfx.config.max_backends_per_se = 1;
  1596. adev->gfx.config.max_texture_channel_caches = 2;
  1597. adev->gfx.config.max_gprs = 256;
  1598. adev->gfx.config.max_gs_threads = 16;
  1599. adev->gfx.config.max_hw_contexts = 8;
  1600. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1601. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1602. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1603. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1604. gb_addr_config = HAINAN_GB_ADDR_CONFIG_GOLDEN;
  1605. break;
  1606. default:
  1607. BUG();
  1608. break;
  1609. }
  1610. WREG32(mmGRBM_CNTL, (0xff << GRBM_CNTL__READ_TIMEOUT__SHIFT));
  1611. WREG32(mmSRBM_INT_CNTL, 1);
  1612. WREG32(mmSRBM_INT_ACK, 1);
  1613. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  1614. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1615. mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1616. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1617. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1618. tmp = (mc_arb_ramcfg & MC_ARB_RAMCFG__NOOFCOLS_MASK) >> MC_ARB_RAMCFG__NOOFCOLS__SHIFT;
  1619. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1620. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1621. adev->gfx.config.mem_row_size_in_kb = 4;
  1622. adev->gfx.config.shader_engine_tile_size = 32;
  1623. adev->gfx.config.num_gpus = 1;
  1624. adev->gfx.config.multi_gpu_tile_size = 64;
  1625. gb_addr_config &= ~GB_ADDR_CONFIG__ROW_SIZE_MASK;
  1626. switch (adev->gfx.config.mem_row_size_in_kb) {
  1627. case 1:
  1628. default:
  1629. gb_addr_config |= 0 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
  1630. break;
  1631. case 2:
  1632. gb_addr_config |= 1 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
  1633. break;
  1634. case 4:
  1635. gb_addr_config |= 2 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
  1636. break;
  1637. }
  1638. gb_addr_config &= ~GB_ADDR_CONFIG__NUM_SHADER_ENGINES_MASK;
  1639. if (adev->gfx.config.max_shader_engines == 2)
  1640. gb_addr_config |= 1 << GB_ADDR_CONFIG__NUM_SHADER_ENGINES__SHIFT;
  1641. adev->gfx.config.gb_addr_config = gb_addr_config;
  1642. WREG32(mmGB_ADDR_CONFIG, gb_addr_config);
  1643. WREG32(mmDMIF_ADDR_CONFIG, gb_addr_config);
  1644. WREG32(mmDMIF_ADDR_CALC, gb_addr_config);
  1645. WREG32(mmHDP_ADDR_CONFIG, gb_addr_config);
  1646. WREG32(mmDMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  1647. WREG32(mmDMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  1648. #if 0
  1649. if (adev->has_uvd) {
  1650. WREG32(mmUVD_UDEC_ADDR_CONFIG, gb_addr_config);
  1651. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  1652. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  1653. }
  1654. #endif
  1655. gfx_v6_0_tiling_mode_table_init(adev);
  1656. gfx_v6_0_setup_rb(adev);
  1657. gfx_v6_0_setup_spi(adev);
  1658. gfx_v6_0_get_cu_info(adev);
  1659. gfx_v6_0_config_init(adev);
  1660. WREG32(mmCP_QUEUE_THRESHOLDS, ((0x16 << CP_QUEUE_THRESHOLDS__ROQ_IB1_START__SHIFT) |
  1661. (0x2b << CP_QUEUE_THRESHOLDS__ROQ_IB2_START__SHIFT)));
  1662. WREG32(mmCP_MEQ_THRESHOLDS, (0x30 << CP_MEQ_THRESHOLDS__MEQ1_START__SHIFT) |
  1663. (0x60 << CP_MEQ_THRESHOLDS__MEQ2_START__SHIFT));
  1664. sx_debug_1 = RREG32(mmSX_DEBUG_1);
  1665. WREG32(mmSX_DEBUG_1, sx_debug_1);
  1666. WREG32(mmSPI_CONFIG_CNTL_1, (4 << SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT));
  1667. WREG32(mmPA_SC_FIFO_SIZE, ((adev->gfx.config.sc_prim_fifo_size_frontend << PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1668. (adev->gfx.config.sc_prim_fifo_size_backend << PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1669. (adev->gfx.config.sc_hiz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1670. (adev->gfx.config.sc_earlyz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT)));
  1671. WREG32(mmVGT_NUM_INSTANCES, 1);
  1672. WREG32(mmCP_PERFMON_CNTL, 0);
  1673. WREG32(mmSQ_CONFIG, 0);
  1674. WREG32(mmPA_SC_FORCE_EOV_MAX_CNTS, ((4095 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT__SHIFT) |
  1675. (255 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT__SHIFT)));
  1676. WREG32(mmVGT_CACHE_INVALIDATION,
  1677. (VC_AND_TC << VGT_CACHE_INVALIDATION__CACHE_INVALIDATION__SHIFT) |
  1678. (ES_AND_GS_AUTO << VGT_CACHE_INVALIDATION__AUTO_INVLD_EN__SHIFT));
  1679. WREG32(mmVGT_GS_VERTEX_REUSE, 16);
  1680. WREG32(mmPA_SC_LINE_STIPPLE_STATE, 0);
  1681. WREG32(mmCB_PERFCOUNTER0_SELECT0, 0);
  1682. WREG32(mmCB_PERFCOUNTER0_SELECT1, 0);
  1683. WREG32(mmCB_PERFCOUNTER1_SELECT0, 0);
  1684. WREG32(mmCB_PERFCOUNTER1_SELECT1, 0);
  1685. WREG32(mmCB_PERFCOUNTER2_SELECT0, 0);
  1686. WREG32(mmCB_PERFCOUNTER2_SELECT1, 0);
  1687. WREG32(mmCB_PERFCOUNTER3_SELECT0, 0);
  1688. WREG32(mmCB_PERFCOUNTER3_SELECT1, 0);
  1689. hdp_host_path_cntl = RREG32(mmHDP_HOST_PATH_CNTL);
  1690. WREG32(mmHDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1691. WREG32(mmPA_CL_ENHANCE, PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA_MASK |
  1692. (3 << PA_CL_ENHANCE__NUM_CLIP_SEQ__SHIFT));
  1693. udelay(50);
  1694. }
  1695. static void gfx_v6_0_scratch_init(struct amdgpu_device *adev)
  1696. {
  1697. adev->gfx.scratch.num_reg = 7;
  1698. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  1699. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  1700. }
  1701. static int gfx_v6_0_ring_test_ring(struct amdgpu_ring *ring)
  1702. {
  1703. struct amdgpu_device *adev = ring->adev;
  1704. uint32_t scratch;
  1705. uint32_t tmp = 0;
  1706. unsigned i;
  1707. int r;
  1708. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1709. if (r) {
  1710. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  1711. return r;
  1712. }
  1713. WREG32(scratch, 0xCAFEDEAD);
  1714. r = amdgpu_ring_alloc(ring, 3);
  1715. if (r) {
  1716. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n", ring->idx, r);
  1717. amdgpu_gfx_scratch_free(adev, scratch);
  1718. return r;
  1719. }
  1720. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1721. amdgpu_ring_write(ring, (scratch - PACKET3_SET_CONFIG_REG_START));
  1722. amdgpu_ring_write(ring, 0xDEADBEEF);
  1723. amdgpu_ring_commit(ring);
  1724. for (i = 0; i < adev->usec_timeout; i++) {
  1725. tmp = RREG32(scratch);
  1726. if (tmp == 0xDEADBEEF)
  1727. break;
  1728. DRM_UDELAY(1);
  1729. }
  1730. if (i < adev->usec_timeout) {
  1731. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  1732. } else {
  1733. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  1734. ring->idx, scratch, tmp);
  1735. r = -EINVAL;
  1736. }
  1737. amdgpu_gfx_scratch_free(adev, scratch);
  1738. return r;
  1739. }
  1740. static void gfx_v6_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  1741. {
  1742. /* flush hdp cache */
  1743. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1744. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1745. WRITE_DATA_DST_SEL(0)));
  1746. amdgpu_ring_write(ring, mmHDP_MEM_COHERENCY_FLUSH_CNTL);
  1747. amdgpu_ring_write(ring, 0);
  1748. amdgpu_ring_write(ring, 0x1);
  1749. }
  1750. static void gfx_v6_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  1751. {
  1752. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  1753. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  1754. EVENT_INDEX(0));
  1755. }
  1756. /**
  1757. * gfx_v6_0_ring_emit_hdp_invalidate - emit an hdp invalidate on the cp
  1758. *
  1759. * @adev: amdgpu_device pointer
  1760. * @ridx: amdgpu ring index
  1761. *
  1762. * Emits an hdp invalidate on the cp.
  1763. */
  1764. static void gfx_v6_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  1765. {
  1766. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1767. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1768. WRITE_DATA_DST_SEL(0)));
  1769. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  1770. amdgpu_ring_write(ring, 0);
  1771. amdgpu_ring_write(ring, 0x1);
  1772. }
  1773. static void gfx_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  1774. u64 seq, unsigned flags)
  1775. {
  1776. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  1777. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  1778. /* flush read cache over gart */
  1779. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1780. amdgpu_ring_write(ring, (mmCP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START));
  1781. amdgpu_ring_write(ring, 0);
  1782. amdgpu_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1783. amdgpu_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1784. PACKET3_TC_ACTION_ENA |
  1785. PACKET3_SH_KCACHE_ACTION_ENA |
  1786. PACKET3_SH_ICACHE_ACTION_ENA);
  1787. amdgpu_ring_write(ring, 0xFFFFFFFF);
  1788. amdgpu_ring_write(ring, 0);
  1789. amdgpu_ring_write(ring, 10); /* poll interval */
  1790. /* EVENT_WRITE_EOP - flush caches, send int */
  1791. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1792. amdgpu_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
  1793. amdgpu_ring_write(ring, addr & 0xfffffffc);
  1794. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  1795. ((write64bit ? 2 : 1) << CP_EOP_DONE_DATA_CNTL__DATA_SEL__SHIFT) |
  1796. ((int_sel ? 2 : 0) << CP_EOP_DONE_DATA_CNTL__INT_SEL__SHIFT));
  1797. amdgpu_ring_write(ring, lower_32_bits(seq));
  1798. amdgpu_ring_write(ring, upper_32_bits(seq));
  1799. }
  1800. static void gfx_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
  1801. struct amdgpu_ib *ib,
  1802. unsigned vm_id, bool ctx_switch)
  1803. {
  1804. u32 header, control = 0;
  1805. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  1806. if (ctx_switch) {
  1807. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1808. amdgpu_ring_write(ring, 0);
  1809. }
  1810. if (ib->flags & AMDGPU_IB_FLAG_CE)
  1811. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  1812. else
  1813. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1814. control |= ib->length_dw | (vm_id << 24);
  1815. amdgpu_ring_write(ring, header);
  1816. amdgpu_ring_write(ring,
  1817. #ifdef __BIG_ENDIAN
  1818. (2 << 0) |
  1819. #endif
  1820. (ib->gpu_addr & 0xFFFFFFFC));
  1821. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1822. amdgpu_ring_write(ring, control);
  1823. }
  1824. /**
  1825. * gfx_v6_0_ring_test_ib - basic ring IB test
  1826. *
  1827. * @ring: amdgpu_ring structure holding ring information
  1828. *
  1829. * Allocate an IB and execute it on the gfx ring (SI).
  1830. * Provides a basic gfx ring test to verify that IBs are working.
  1831. * Returns 0 on success, error on failure.
  1832. */
  1833. static int gfx_v6_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  1834. {
  1835. struct amdgpu_device *adev = ring->adev;
  1836. struct amdgpu_ib ib;
  1837. struct dma_fence *f = NULL;
  1838. uint32_t scratch;
  1839. uint32_t tmp = 0;
  1840. long r;
  1841. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1842. if (r) {
  1843. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  1844. return r;
  1845. }
  1846. WREG32(scratch, 0xCAFEDEAD);
  1847. memset(&ib, 0, sizeof(ib));
  1848. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  1849. if (r) {
  1850. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  1851. goto err1;
  1852. }
  1853. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  1854. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_START));
  1855. ib.ptr[2] = 0xDEADBEEF;
  1856. ib.length_dw = 3;
  1857. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1858. if (r)
  1859. goto err2;
  1860. r = dma_fence_wait_timeout(f, false, timeout);
  1861. if (r == 0) {
  1862. DRM_ERROR("amdgpu: IB test timed out\n");
  1863. r = -ETIMEDOUT;
  1864. goto err2;
  1865. } else if (r < 0) {
  1866. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  1867. goto err2;
  1868. }
  1869. tmp = RREG32(scratch);
  1870. if (tmp == 0xDEADBEEF) {
  1871. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  1872. r = 0;
  1873. } else {
  1874. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  1875. scratch, tmp);
  1876. r = -EINVAL;
  1877. }
  1878. err2:
  1879. amdgpu_ib_free(adev, &ib, NULL);
  1880. dma_fence_put(f);
  1881. err1:
  1882. amdgpu_gfx_scratch_free(adev, scratch);
  1883. return r;
  1884. }
  1885. static void gfx_v6_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1886. {
  1887. int i;
  1888. if (enable) {
  1889. WREG32(mmCP_ME_CNTL, 0);
  1890. } else {
  1891. WREG32(mmCP_ME_CNTL, (CP_ME_CNTL__ME_HALT_MASK |
  1892. CP_ME_CNTL__PFP_HALT_MASK |
  1893. CP_ME_CNTL__CE_HALT_MASK));
  1894. WREG32(mmSCRATCH_UMSK, 0);
  1895. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1896. adev->gfx.gfx_ring[i].ready = false;
  1897. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1898. adev->gfx.compute_ring[i].ready = false;
  1899. }
  1900. udelay(50);
  1901. }
  1902. static int gfx_v6_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1903. {
  1904. unsigned i;
  1905. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1906. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1907. const struct gfx_firmware_header_v1_0 *me_hdr;
  1908. const __le32 *fw_data;
  1909. u32 fw_size;
  1910. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1911. return -EINVAL;
  1912. gfx_v6_0_cp_gfx_enable(adev, false);
  1913. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1914. ce_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1915. me_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1916. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1917. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1918. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1919. /* PFP */
  1920. fw_data = (const __le32 *)
  1921. (adev->gfx.pfp_fw->data + le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1922. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1923. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  1924. for (i = 0; i < fw_size; i++)
  1925. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1926. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  1927. /* CE */
  1928. fw_data = (const __le32 *)
  1929. (adev->gfx.ce_fw->data + le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1930. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1931. WREG32(mmCP_CE_UCODE_ADDR, 0);
  1932. for (i = 0; i < fw_size; i++)
  1933. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1934. WREG32(mmCP_CE_UCODE_ADDR, 0);
  1935. /* ME */
  1936. fw_data = (const __be32 *)
  1937. (adev->gfx.me_fw->data + le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1938. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1939. WREG32(mmCP_ME_RAM_WADDR, 0);
  1940. for (i = 0; i < fw_size; i++)
  1941. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1942. WREG32(mmCP_ME_RAM_WADDR, 0);
  1943. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  1944. WREG32(mmCP_CE_UCODE_ADDR, 0);
  1945. WREG32(mmCP_ME_RAM_WADDR, 0);
  1946. WREG32(mmCP_ME_RAM_RADDR, 0);
  1947. return 0;
  1948. }
  1949. static int gfx_v6_0_cp_gfx_start(struct amdgpu_device *adev)
  1950. {
  1951. const struct cs_section_def *sect = NULL;
  1952. const struct cs_extent_def *ext = NULL;
  1953. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1954. int r, i;
  1955. r = amdgpu_ring_alloc(ring, 7 + 4);
  1956. if (r) {
  1957. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1958. return r;
  1959. }
  1960. amdgpu_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1961. amdgpu_ring_write(ring, 0x1);
  1962. amdgpu_ring_write(ring, 0x0);
  1963. amdgpu_ring_write(ring, adev->gfx.config.max_hw_contexts - 1);
  1964. amdgpu_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1965. amdgpu_ring_write(ring, 0);
  1966. amdgpu_ring_write(ring, 0);
  1967. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1968. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1969. amdgpu_ring_write(ring, 0xc000);
  1970. amdgpu_ring_write(ring, 0xe000);
  1971. amdgpu_ring_commit(ring);
  1972. gfx_v6_0_cp_gfx_enable(adev, true);
  1973. r = amdgpu_ring_alloc(ring, gfx_v6_0_get_csb_size(adev) + 10);
  1974. if (r) {
  1975. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1976. return r;
  1977. }
  1978. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1979. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1980. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1981. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1982. if (sect->id == SECT_CONTEXT) {
  1983. amdgpu_ring_write(ring,
  1984. PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1985. amdgpu_ring_write(ring, ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1986. for (i = 0; i < ext->reg_count; i++)
  1987. amdgpu_ring_write(ring, ext->extent[i]);
  1988. }
  1989. }
  1990. }
  1991. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1992. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1993. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1994. amdgpu_ring_write(ring, 0);
  1995. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1996. amdgpu_ring_write(ring, 0x00000316);
  1997. amdgpu_ring_write(ring, 0x0000000e);
  1998. amdgpu_ring_write(ring, 0x00000010);
  1999. amdgpu_ring_commit(ring);
  2000. return 0;
  2001. }
  2002. static int gfx_v6_0_cp_gfx_resume(struct amdgpu_device *adev)
  2003. {
  2004. struct amdgpu_ring *ring;
  2005. u32 tmp;
  2006. u32 rb_bufsz;
  2007. int r;
  2008. u64 rptr_addr;
  2009. WREG32(mmCP_SEM_WAIT_TIMER, 0x0);
  2010. WREG32(mmCP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  2011. /* Set the write pointer delay */
  2012. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2013. WREG32(mmCP_DEBUG, 0);
  2014. WREG32(mmSCRATCH_ADDR, 0);
  2015. /* ring 0 - compute and gfx */
  2016. /* Set ring buffer size */
  2017. ring = &adev->gfx.gfx_ring[0];
  2018. rb_bufsz = order_base_2(ring->ring_size / 8);
  2019. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2020. #ifdef __BIG_ENDIAN
  2021. tmp |= BUF_SWAP_32BIT;
  2022. #endif
  2023. WREG32(mmCP_RB0_CNTL, tmp);
  2024. /* Initialize the ring buffer's read and write pointers */
  2025. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2026. ring->wptr = 0;
  2027. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2028. /* set the wb address whether it's enabled or not */
  2029. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2030. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2031. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2032. WREG32(mmSCRATCH_UMSK, 0);
  2033. mdelay(1);
  2034. WREG32(mmCP_RB0_CNTL, tmp);
  2035. WREG32(mmCP_RB0_BASE, ring->gpu_addr >> 8);
  2036. /* start the rings */
  2037. gfx_v6_0_cp_gfx_start(adev);
  2038. ring->ready = true;
  2039. r = amdgpu_ring_test_ring(ring);
  2040. if (r) {
  2041. ring->ready = false;
  2042. return r;
  2043. }
  2044. return 0;
  2045. }
  2046. static u64 gfx_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
  2047. {
  2048. return ring->adev->wb.wb[ring->rptr_offs];
  2049. }
  2050. static u64 gfx_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
  2051. {
  2052. struct amdgpu_device *adev = ring->adev;
  2053. if (ring == &adev->gfx.gfx_ring[0])
  2054. return RREG32(mmCP_RB0_WPTR);
  2055. else if (ring == &adev->gfx.compute_ring[0])
  2056. return RREG32(mmCP_RB1_WPTR);
  2057. else if (ring == &adev->gfx.compute_ring[1])
  2058. return RREG32(mmCP_RB2_WPTR);
  2059. else
  2060. BUG();
  2061. }
  2062. static void gfx_v6_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2063. {
  2064. struct amdgpu_device *adev = ring->adev;
  2065. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2066. (void)RREG32(mmCP_RB0_WPTR);
  2067. }
  2068. static void gfx_v6_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  2069. {
  2070. struct amdgpu_device *adev = ring->adev;
  2071. if (ring == &adev->gfx.compute_ring[0]) {
  2072. WREG32(mmCP_RB1_WPTR, lower_32_bits(ring->wptr));
  2073. (void)RREG32(mmCP_RB1_WPTR);
  2074. } else if (ring == &adev->gfx.compute_ring[1]) {
  2075. WREG32(mmCP_RB2_WPTR, lower_32_bits(ring->wptr));
  2076. (void)RREG32(mmCP_RB2_WPTR);
  2077. } else {
  2078. BUG();
  2079. }
  2080. }
  2081. static int gfx_v6_0_cp_compute_resume(struct amdgpu_device *adev)
  2082. {
  2083. struct amdgpu_ring *ring;
  2084. u32 tmp;
  2085. u32 rb_bufsz;
  2086. int i, r;
  2087. u64 rptr_addr;
  2088. /* ring1 - compute only */
  2089. /* Set ring buffer size */
  2090. ring = &adev->gfx.compute_ring[0];
  2091. rb_bufsz = order_base_2(ring->ring_size / 8);
  2092. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2093. #ifdef __BIG_ENDIAN
  2094. tmp |= BUF_SWAP_32BIT;
  2095. #endif
  2096. WREG32(mmCP_RB1_CNTL, tmp);
  2097. WREG32(mmCP_RB1_CNTL, tmp | CP_RB1_CNTL__RB_RPTR_WR_ENA_MASK);
  2098. ring->wptr = 0;
  2099. WREG32(mmCP_RB1_WPTR, ring->wptr);
  2100. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2101. WREG32(mmCP_RB1_RPTR_ADDR, lower_32_bits(rptr_addr));
  2102. WREG32(mmCP_RB1_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2103. mdelay(1);
  2104. WREG32(mmCP_RB1_CNTL, tmp);
  2105. WREG32(mmCP_RB1_BASE, ring->gpu_addr >> 8);
  2106. ring = &adev->gfx.compute_ring[1];
  2107. rb_bufsz = order_base_2(ring->ring_size / 8);
  2108. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2109. #ifdef __BIG_ENDIAN
  2110. tmp |= BUF_SWAP_32BIT;
  2111. #endif
  2112. WREG32(mmCP_RB2_CNTL, tmp);
  2113. WREG32(mmCP_RB2_CNTL, tmp | CP_RB2_CNTL__RB_RPTR_WR_ENA_MASK);
  2114. ring->wptr = 0;
  2115. WREG32(mmCP_RB2_WPTR, ring->wptr);
  2116. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2117. WREG32(mmCP_RB2_RPTR_ADDR, lower_32_bits(rptr_addr));
  2118. WREG32(mmCP_RB2_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2119. mdelay(1);
  2120. WREG32(mmCP_RB2_CNTL, tmp);
  2121. WREG32(mmCP_RB2_BASE, ring->gpu_addr >> 8);
  2122. adev->gfx.compute_ring[0].ready = false;
  2123. adev->gfx.compute_ring[1].ready = false;
  2124. for (i = 0; i < 2; i++) {
  2125. r = amdgpu_ring_test_ring(&adev->gfx.compute_ring[i]);
  2126. if (r)
  2127. return r;
  2128. adev->gfx.compute_ring[i].ready = true;
  2129. }
  2130. return 0;
  2131. }
  2132. static void gfx_v6_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2133. {
  2134. gfx_v6_0_cp_gfx_enable(adev, enable);
  2135. }
  2136. static int gfx_v6_0_cp_load_microcode(struct amdgpu_device *adev)
  2137. {
  2138. return gfx_v6_0_cp_gfx_load_microcode(adev);
  2139. }
  2140. static void gfx_v6_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  2141. bool enable)
  2142. {
  2143. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  2144. u32 mask;
  2145. int i;
  2146. if (enable)
  2147. tmp |= (CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK |
  2148. CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK);
  2149. else
  2150. tmp &= ~(CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK |
  2151. CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK);
  2152. WREG32(mmCP_INT_CNTL_RING0, tmp);
  2153. if (!enable) {
  2154. /* read a gfx register */
  2155. tmp = RREG32(mmDB_DEPTH_INFO);
  2156. mask = RLC_BUSY_STATUS | GFX_POWER_STATUS | GFX_CLOCK_STATUS | GFX_LS_STATUS;
  2157. for (i = 0; i < adev->usec_timeout; i++) {
  2158. if ((RREG32(mmRLC_STAT) & mask) == (GFX_CLOCK_STATUS | GFX_POWER_STATUS))
  2159. break;
  2160. udelay(1);
  2161. }
  2162. }
  2163. }
  2164. static int gfx_v6_0_cp_resume(struct amdgpu_device *adev)
  2165. {
  2166. int r;
  2167. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2168. r = gfx_v6_0_cp_load_microcode(adev);
  2169. if (r)
  2170. return r;
  2171. r = gfx_v6_0_cp_gfx_resume(adev);
  2172. if (r)
  2173. return r;
  2174. r = gfx_v6_0_cp_compute_resume(adev);
  2175. if (r)
  2176. return r;
  2177. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2178. return 0;
  2179. }
  2180. static void gfx_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  2181. {
  2182. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  2183. uint32_t seq = ring->fence_drv.sync_seq;
  2184. uint64_t addr = ring->fence_drv.gpu_addr;
  2185. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  2186. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  2187. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  2188. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  2189. amdgpu_ring_write(ring, addr & 0xfffffffc);
  2190. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  2191. amdgpu_ring_write(ring, seq);
  2192. amdgpu_ring_write(ring, 0xffffffff);
  2193. amdgpu_ring_write(ring, 4); /* poll interval */
  2194. if (usepfp) {
  2195. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  2196. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2197. amdgpu_ring_write(ring, 0);
  2198. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2199. amdgpu_ring_write(ring, 0);
  2200. }
  2201. }
  2202. static void gfx_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  2203. unsigned vm_id, uint64_t pd_addr)
  2204. {
  2205. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  2206. /* write new base address */
  2207. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2208. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  2209. WRITE_DATA_DST_SEL(0)));
  2210. if (vm_id < 8) {
  2211. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id ));
  2212. } else {
  2213. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + (vm_id - 8)));
  2214. }
  2215. amdgpu_ring_write(ring, 0);
  2216. amdgpu_ring_write(ring, pd_addr >> 12);
  2217. /* bits 0-15 are the VM contexts0-15 */
  2218. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2219. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  2220. WRITE_DATA_DST_SEL(0)));
  2221. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  2222. amdgpu_ring_write(ring, 0);
  2223. amdgpu_ring_write(ring, 1 << vm_id);
  2224. /* wait for the invalidate to complete */
  2225. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  2226. amdgpu_ring_write(ring, (WAIT_REG_MEM_FUNCTION(0) | /* always */
  2227. WAIT_REG_MEM_ENGINE(0))); /* me */
  2228. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  2229. amdgpu_ring_write(ring, 0);
  2230. amdgpu_ring_write(ring, 0); /* ref */
  2231. amdgpu_ring_write(ring, 0); /* mask */
  2232. amdgpu_ring_write(ring, 0x20); /* poll interval */
  2233. if (usepfp) {
  2234. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2235. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2236. amdgpu_ring_write(ring, 0x0);
  2237. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  2238. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2239. amdgpu_ring_write(ring, 0);
  2240. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2241. amdgpu_ring_write(ring, 0);
  2242. }
  2243. }
  2244. static void gfx_v6_0_rlc_fini(struct amdgpu_device *adev)
  2245. {
  2246. int r;
  2247. if (adev->gfx.rlc.save_restore_obj) {
  2248. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  2249. if (unlikely(r != 0))
  2250. dev_warn(adev->dev, "(%d) reserve RLC sr bo failed\n", r);
  2251. amdgpu_bo_unpin(adev->gfx.rlc.save_restore_obj);
  2252. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  2253. amdgpu_bo_unref(&adev->gfx.rlc.save_restore_obj);
  2254. adev->gfx.rlc.save_restore_obj = NULL;
  2255. }
  2256. if (adev->gfx.rlc.clear_state_obj) {
  2257. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  2258. if (unlikely(r != 0))
  2259. dev_warn(adev->dev, "(%d) reserve RLC c bo failed\n", r);
  2260. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  2261. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  2262. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  2263. adev->gfx.rlc.clear_state_obj = NULL;
  2264. }
  2265. if (adev->gfx.rlc.cp_table_obj) {
  2266. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  2267. if (unlikely(r != 0))
  2268. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  2269. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  2270. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  2271. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  2272. adev->gfx.rlc.cp_table_obj = NULL;
  2273. }
  2274. }
  2275. static int gfx_v6_0_rlc_init(struct amdgpu_device *adev)
  2276. {
  2277. const u32 *src_ptr;
  2278. volatile u32 *dst_ptr;
  2279. u32 dws, i;
  2280. u64 reg_list_mc_addr;
  2281. const struct cs_section_def *cs_data;
  2282. int r;
  2283. adev->gfx.rlc.reg_list = verde_rlc_save_restore_register_list;
  2284. adev->gfx.rlc.reg_list_size =
  2285. (u32)ARRAY_SIZE(verde_rlc_save_restore_register_list);
  2286. adev->gfx.rlc.cs_data = si_cs_data;
  2287. src_ptr = adev->gfx.rlc.reg_list;
  2288. dws = adev->gfx.rlc.reg_list_size;
  2289. cs_data = adev->gfx.rlc.cs_data;
  2290. if (src_ptr) {
  2291. /* save restore block */
  2292. if (adev->gfx.rlc.save_restore_obj == NULL) {
  2293. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  2294. AMDGPU_GEM_DOMAIN_VRAM,
  2295. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  2296. NULL, NULL,
  2297. &adev->gfx.rlc.save_restore_obj);
  2298. if (r) {
  2299. dev_warn(adev->dev, "(%d) create RLC sr bo failed\n", r);
  2300. return r;
  2301. }
  2302. }
  2303. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  2304. if (unlikely(r != 0)) {
  2305. gfx_v6_0_rlc_fini(adev);
  2306. return r;
  2307. }
  2308. r = amdgpu_bo_pin(adev->gfx.rlc.save_restore_obj, AMDGPU_GEM_DOMAIN_VRAM,
  2309. &adev->gfx.rlc.save_restore_gpu_addr);
  2310. if (r) {
  2311. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  2312. dev_warn(adev->dev, "(%d) pin RLC sr bo failed\n", r);
  2313. gfx_v6_0_rlc_fini(adev);
  2314. return r;
  2315. }
  2316. r = amdgpu_bo_kmap(adev->gfx.rlc.save_restore_obj, (void **)&adev->gfx.rlc.sr_ptr);
  2317. if (r) {
  2318. dev_warn(adev->dev, "(%d) map RLC sr bo failed\n", r);
  2319. gfx_v6_0_rlc_fini(adev);
  2320. return r;
  2321. }
  2322. /* write the sr buffer */
  2323. dst_ptr = adev->gfx.rlc.sr_ptr;
  2324. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  2325. dst_ptr[i] = cpu_to_le32(src_ptr[i]);
  2326. amdgpu_bo_kunmap(adev->gfx.rlc.save_restore_obj);
  2327. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  2328. }
  2329. if (cs_data) {
  2330. /* clear state block */
  2331. adev->gfx.rlc.clear_state_size = gfx_v6_0_get_csb_size(adev);
  2332. dws = adev->gfx.rlc.clear_state_size + (256 / 4);
  2333. if (adev->gfx.rlc.clear_state_obj == NULL) {
  2334. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  2335. AMDGPU_GEM_DOMAIN_VRAM,
  2336. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  2337. NULL, NULL,
  2338. &adev->gfx.rlc.clear_state_obj);
  2339. if (r) {
  2340. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  2341. gfx_v6_0_rlc_fini(adev);
  2342. return r;
  2343. }
  2344. }
  2345. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  2346. if (unlikely(r != 0)) {
  2347. gfx_v6_0_rlc_fini(adev);
  2348. return r;
  2349. }
  2350. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  2351. &adev->gfx.rlc.clear_state_gpu_addr);
  2352. if (r) {
  2353. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  2354. dev_warn(adev->dev, "(%d) pin RLC c bo failed\n", r);
  2355. gfx_v6_0_rlc_fini(adev);
  2356. return r;
  2357. }
  2358. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  2359. if (r) {
  2360. dev_warn(adev->dev, "(%d) map RLC c bo failed\n", r);
  2361. gfx_v6_0_rlc_fini(adev);
  2362. return r;
  2363. }
  2364. /* set up the cs buffer */
  2365. dst_ptr = adev->gfx.rlc.cs_ptr;
  2366. reg_list_mc_addr = adev->gfx.rlc.clear_state_gpu_addr + 256;
  2367. dst_ptr[0] = cpu_to_le32(upper_32_bits(reg_list_mc_addr));
  2368. dst_ptr[1] = cpu_to_le32(lower_32_bits(reg_list_mc_addr));
  2369. dst_ptr[2] = cpu_to_le32(adev->gfx.rlc.clear_state_size);
  2370. gfx_v6_0_get_csb_buffer(adev, &dst_ptr[(256/4)]);
  2371. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  2372. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  2373. }
  2374. return 0;
  2375. }
  2376. static void gfx_v6_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  2377. {
  2378. WREG32_FIELD(RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
  2379. if (!enable) {
  2380. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2381. WREG32(mmSPI_LB_CU_MASK, 0x00ff);
  2382. }
  2383. }
  2384. static void gfx_v6_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  2385. {
  2386. int i;
  2387. for (i = 0; i < adev->usec_timeout; i++) {
  2388. if (RREG32(mmRLC_SERDES_MASTER_BUSY_0) == 0)
  2389. break;
  2390. udelay(1);
  2391. }
  2392. for (i = 0; i < adev->usec_timeout; i++) {
  2393. if (RREG32(mmRLC_SERDES_MASTER_BUSY_1) == 0)
  2394. break;
  2395. udelay(1);
  2396. }
  2397. }
  2398. static void gfx_v6_0_update_rlc(struct amdgpu_device *adev, u32 rlc)
  2399. {
  2400. u32 tmp;
  2401. tmp = RREG32(mmRLC_CNTL);
  2402. if (tmp != rlc)
  2403. WREG32(mmRLC_CNTL, rlc);
  2404. }
  2405. static u32 gfx_v6_0_halt_rlc(struct amdgpu_device *adev)
  2406. {
  2407. u32 data, orig;
  2408. orig = data = RREG32(mmRLC_CNTL);
  2409. if (data & RLC_CNTL__RLC_ENABLE_F32_MASK) {
  2410. data &= ~RLC_CNTL__RLC_ENABLE_F32_MASK;
  2411. WREG32(mmRLC_CNTL, data);
  2412. gfx_v6_0_wait_for_rlc_serdes(adev);
  2413. }
  2414. return orig;
  2415. }
  2416. static void gfx_v6_0_rlc_stop(struct amdgpu_device *adev)
  2417. {
  2418. WREG32(mmRLC_CNTL, 0);
  2419. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2420. gfx_v6_0_wait_for_rlc_serdes(adev);
  2421. }
  2422. static void gfx_v6_0_rlc_start(struct amdgpu_device *adev)
  2423. {
  2424. WREG32(mmRLC_CNTL, RLC_CNTL__RLC_ENABLE_F32_MASK);
  2425. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2426. udelay(50);
  2427. }
  2428. static void gfx_v6_0_rlc_reset(struct amdgpu_device *adev)
  2429. {
  2430. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2431. udelay(50);
  2432. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  2433. udelay(50);
  2434. }
  2435. static bool gfx_v6_0_lbpw_supported(struct amdgpu_device *adev)
  2436. {
  2437. u32 tmp;
  2438. /* Enable LBPW only for DDR3 */
  2439. tmp = RREG32(mmMC_SEQ_MISC0);
  2440. if ((tmp & 0xF0000000) == 0xB0000000)
  2441. return true;
  2442. return false;
  2443. }
  2444. static void gfx_v6_0_init_cg(struct amdgpu_device *adev)
  2445. {
  2446. }
  2447. static int gfx_v6_0_rlc_resume(struct amdgpu_device *adev)
  2448. {
  2449. u32 i;
  2450. const struct rlc_firmware_header_v1_0 *hdr;
  2451. const __le32 *fw_data;
  2452. u32 fw_size;
  2453. if (!adev->gfx.rlc_fw)
  2454. return -EINVAL;
  2455. gfx_v6_0_rlc_stop(adev);
  2456. gfx_v6_0_rlc_reset(adev);
  2457. gfx_v6_0_init_pg(adev);
  2458. gfx_v6_0_init_cg(adev);
  2459. WREG32(mmRLC_RL_BASE, 0);
  2460. WREG32(mmRLC_RL_SIZE, 0);
  2461. WREG32(mmRLC_LB_CNTL, 0);
  2462. WREG32(mmRLC_LB_CNTR_MAX, 0xffffffff);
  2463. WREG32(mmRLC_LB_CNTR_INIT, 0);
  2464. WREG32(mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  2465. WREG32(mmRLC_MC_CNTL, 0);
  2466. WREG32(mmRLC_UCODE_CNTL, 0);
  2467. hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  2468. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  2469. fw_data = (const __le32 *)
  2470. (adev->gfx.rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2471. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  2472. for (i = 0; i < fw_size; i++) {
  2473. WREG32(mmRLC_UCODE_ADDR, i);
  2474. WREG32(mmRLC_UCODE_DATA, le32_to_cpup(fw_data++));
  2475. }
  2476. WREG32(mmRLC_UCODE_ADDR, 0);
  2477. gfx_v6_0_enable_lbpw(adev, gfx_v6_0_lbpw_supported(adev));
  2478. gfx_v6_0_rlc_start(adev);
  2479. return 0;
  2480. }
  2481. static void gfx_v6_0_enable_cgcg(struct amdgpu_device *adev, bool enable)
  2482. {
  2483. u32 data, orig, tmp;
  2484. orig = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  2485. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2486. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2487. WREG32(mmRLC_GCPM_GENERAL_3, 0x00000080);
  2488. tmp = gfx_v6_0_halt_rlc(adev);
  2489. WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2490. WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2491. WREG32(mmRLC_SERDES_WR_CTRL, 0x00b000ff);
  2492. gfx_v6_0_wait_for_rlc_serdes(adev);
  2493. gfx_v6_0_update_rlc(adev, tmp);
  2494. WREG32(mmRLC_SERDES_WR_CTRL, 0x007000ff);
  2495. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2496. } else {
  2497. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2498. RREG32(mmCB_CGTT_SCLK_CTRL);
  2499. RREG32(mmCB_CGTT_SCLK_CTRL);
  2500. RREG32(mmCB_CGTT_SCLK_CTRL);
  2501. RREG32(mmCB_CGTT_SCLK_CTRL);
  2502. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2503. }
  2504. if (orig != data)
  2505. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  2506. }
  2507. static void gfx_v6_0_enable_mgcg(struct amdgpu_device *adev, bool enable)
  2508. {
  2509. u32 data, orig, tmp = 0;
  2510. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2511. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  2512. data = 0x96940200;
  2513. if (orig != data)
  2514. WREG32(mmCGTS_SM_CTRL_REG, data);
  2515. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2516. orig = data = RREG32(mmCP_MEM_SLP_CNTL);
  2517. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2518. if (orig != data)
  2519. WREG32(mmCP_MEM_SLP_CNTL, data);
  2520. }
  2521. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  2522. data &= 0xffffffc0;
  2523. if (orig != data)
  2524. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  2525. tmp = gfx_v6_0_halt_rlc(adev);
  2526. WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2527. WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2528. WREG32(mmRLC_SERDES_WR_CTRL, 0x00d000ff);
  2529. gfx_v6_0_update_rlc(adev, tmp);
  2530. } else {
  2531. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  2532. data |= 0x00000003;
  2533. if (orig != data)
  2534. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  2535. data = RREG32(mmCP_MEM_SLP_CNTL);
  2536. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2537. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2538. WREG32(mmCP_MEM_SLP_CNTL, data);
  2539. }
  2540. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  2541. data |= CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK | CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  2542. if (orig != data)
  2543. WREG32(mmCGTS_SM_CTRL_REG, data);
  2544. tmp = gfx_v6_0_halt_rlc(adev);
  2545. WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2546. WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2547. WREG32(mmRLC_SERDES_WR_CTRL, 0x00e000ff);
  2548. gfx_v6_0_update_rlc(adev, tmp);
  2549. }
  2550. }
  2551. /*
  2552. static void gfx_v6_0_update_cg(struct amdgpu_device *adev,
  2553. bool enable)
  2554. {
  2555. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2556. if (enable) {
  2557. gfx_v6_0_enable_mgcg(adev, true);
  2558. gfx_v6_0_enable_cgcg(adev, true);
  2559. } else {
  2560. gfx_v6_0_enable_cgcg(adev, false);
  2561. gfx_v6_0_enable_mgcg(adev, false);
  2562. }
  2563. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2564. }
  2565. */
  2566. static void gfx_v6_0_enable_sclk_slowdown_on_pu(struct amdgpu_device *adev,
  2567. bool enable)
  2568. {
  2569. }
  2570. static void gfx_v6_0_enable_sclk_slowdown_on_pd(struct amdgpu_device *adev,
  2571. bool enable)
  2572. {
  2573. }
  2574. static void gfx_v6_0_enable_cp_pg(struct amdgpu_device *adev, bool enable)
  2575. {
  2576. u32 data, orig;
  2577. orig = data = RREG32(mmRLC_PG_CNTL);
  2578. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_CP))
  2579. data &= ~0x8000;
  2580. else
  2581. data |= 0x8000;
  2582. if (orig != data)
  2583. WREG32(mmRLC_PG_CNTL, data);
  2584. }
  2585. static void gfx_v6_0_enable_gds_pg(struct amdgpu_device *adev, bool enable)
  2586. {
  2587. }
  2588. /*
  2589. static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev)
  2590. {
  2591. const __le32 *fw_data;
  2592. volatile u32 *dst_ptr;
  2593. int me, i, max_me = 4;
  2594. u32 bo_offset = 0;
  2595. u32 table_offset, table_size;
  2596. if (adev->asic_type == CHIP_KAVERI)
  2597. max_me = 5;
  2598. if (adev->gfx.rlc.cp_table_ptr == NULL)
  2599. return;
  2600. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  2601. for (me = 0; me < max_me; me++) {
  2602. if (me == 0) {
  2603. const struct gfx_firmware_header_v1_0 *hdr =
  2604. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  2605. fw_data = (const __le32 *)
  2606. (adev->gfx.ce_fw->data +
  2607. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2608. table_offset = le32_to_cpu(hdr->jt_offset);
  2609. table_size = le32_to_cpu(hdr->jt_size);
  2610. } else if (me == 1) {
  2611. const struct gfx_firmware_header_v1_0 *hdr =
  2612. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  2613. fw_data = (const __le32 *)
  2614. (adev->gfx.pfp_fw->data +
  2615. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2616. table_offset = le32_to_cpu(hdr->jt_offset);
  2617. table_size = le32_to_cpu(hdr->jt_size);
  2618. } else if (me == 2) {
  2619. const struct gfx_firmware_header_v1_0 *hdr =
  2620. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  2621. fw_data = (const __le32 *)
  2622. (adev->gfx.me_fw->data +
  2623. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2624. table_offset = le32_to_cpu(hdr->jt_offset);
  2625. table_size = le32_to_cpu(hdr->jt_size);
  2626. } else if (me == 3) {
  2627. const struct gfx_firmware_header_v1_0 *hdr =
  2628. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2629. fw_data = (const __le32 *)
  2630. (adev->gfx.mec_fw->data +
  2631. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2632. table_offset = le32_to_cpu(hdr->jt_offset);
  2633. table_size = le32_to_cpu(hdr->jt_size);
  2634. } else {
  2635. const struct gfx_firmware_header_v1_0 *hdr =
  2636. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2637. fw_data = (const __le32 *)
  2638. (adev->gfx.mec2_fw->data +
  2639. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2640. table_offset = le32_to_cpu(hdr->jt_offset);
  2641. table_size = le32_to_cpu(hdr->jt_size);
  2642. }
  2643. for (i = 0; i < table_size; i ++) {
  2644. dst_ptr[bo_offset + i] =
  2645. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  2646. }
  2647. bo_offset += table_size;
  2648. }
  2649. }
  2650. */
  2651. static void gfx_v6_0_enable_gfx_cgpg(struct amdgpu_device *adev,
  2652. bool enable)
  2653. {
  2654. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) {
  2655. WREG32(mmRLC_TTOP_D, RLC_PUD(0x10) | RLC_PDD(0x10) | RLC_TTPD(0x10) | RLC_MSD(0x10));
  2656. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, 1);
  2657. WREG32_FIELD(RLC_AUTO_PG_CTRL, AUTO_PG_EN, 1);
  2658. } else {
  2659. WREG32_FIELD(RLC_AUTO_PG_CTRL, AUTO_PG_EN, 0);
  2660. (void)RREG32(mmDB_RENDER_CONTROL);
  2661. }
  2662. }
  2663. static void gfx_v6_0_init_ao_cu_mask(struct amdgpu_device *adev)
  2664. {
  2665. u32 tmp;
  2666. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  2667. tmp = RREG32(mmRLC_MAX_PG_CU);
  2668. tmp &= ~RLC_MAX_PG_CU__MAX_POWERED_UP_CU_MASK;
  2669. tmp |= (adev->gfx.cu_info.number << RLC_MAX_PG_CU__MAX_POWERED_UP_CU__SHIFT);
  2670. WREG32(mmRLC_MAX_PG_CU, tmp);
  2671. }
  2672. static void gfx_v6_0_enable_gfx_static_mgpg(struct amdgpu_device *adev,
  2673. bool enable)
  2674. {
  2675. u32 data, orig;
  2676. orig = data = RREG32(mmRLC_PG_CNTL);
  2677. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG))
  2678. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  2679. else
  2680. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  2681. if (orig != data)
  2682. WREG32(mmRLC_PG_CNTL, data);
  2683. }
  2684. static void gfx_v6_0_enable_gfx_dynamic_mgpg(struct amdgpu_device *adev,
  2685. bool enable)
  2686. {
  2687. u32 data, orig;
  2688. orig = data = RREG32(mmRLC_PG_CNTL);
  2689. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG))
  2690. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  2691. else
  2692. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  2693. if (orig != data)
  2694. WREG32(mmRLC_PG_CNTL, data);
  2695. }
  2696. static void gfx_v6_0_init_gfx_cgpg(struct amdgpu_device *adev)
  2697. {
  2698. u32 tmp;
  2699. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2700. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_SRC, 1);
  2701. WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2702. tmp = RREG32(mmRLC_AUTO_PG_CTRL);
  2703. tmp &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  2704. tmp |= (0x700 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  2705. tmp &= ~RLC_AUTO_PG_CTRL__PG_AFTER_GRBM_REG_SAVE_THRESHOLD_MASK;
  2706. WREG32(mmRLC_AUTO_PG_CTRL, tmp);
  2707. }
  2708. static void gfx_v6_0_update_gfx_pg(struct amdgpu_device *adev, bool enable)
  2709. {
  2710. gfx_v6_0_enable_gfx_cgpg(adev, enable);
  2711. gfx_v6_0_enable_gfx_static_mgpg(adev, enable);
  2712. gfx_v6_0_enable_gfx_dynamic_mgpg(adev, enable);
  2713. }
  2714. static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev)
  2715. {
  2716. u32 count = 0;
  2717. const struct cs_section_def *sect = NULL;
  2718. const struct cs_extent_def *ext = NULL;
  2719. if (adev->gfx.rlc.cs_data == NULL)
  2720. return 0;
  2721. /* begin clear state */
  2722. count += 2;
  2723. /* context control state */
  2724. count += 3;
  2725. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2726. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2727. if (sect->id == SECT_CONTEXT)
  2728. count += 2 + ext->reg_count;
  2729. else
  2730. return 0;
  2731. }
  2732. }
  2733. /* pa_sc_raster_config */
  2734. count += 3;
  2735. /* end clear state */
  2736. count += 2;
  2737. /* clear state */
  2738. count += 2;
  2739. return count;
  2740. }
  2741. static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev,
  2742. volatile u32 *buffer)
  2743. {
  2744. u32 count = 0, i;
  2745. const struct cs_section_def *sect = NULL;
  2746. const struct cs_extent_def *ext = NULL;
  2747. if (adev->gfx.rlc.cs_data == NULL)
  2748. return;
  2749. if (buffer == NULL)
  2750. return;
  2751. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2752. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2753. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2754. buffer[count++] = cpu_to_le32(0x80000000);
  2755. buffer[count++] = cpu_to_le32(0x80000000);
  2756. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2757. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2758. if (sect->id == SECT_CONTEXT) {
  2759. buffer[count++] =
  2760. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  2761. buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
  2762. for (i = 0; i < ext->reg_count; i++)
  2763. buffer[count++] = cpu_to_le32(ext->extent[i]);
  2764. } else {
  2765. return;
  2766. }
  2767. }
  2768. }
  2769. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  2770. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2771. switch (adev->asic_type) {
  2772. case CHIP_TAHITI:
  2773. case CHIP_PITCAIRN:
  2774. buffer[count++] = cpu_to_le32(0x2a00126a);
  2775. break;
  2776. case CHIP_VERDE:
  2777. buffer[count++] = cpu_to_le32(0x0000124a);
  2778. break;
  2779. case CHIP_OLAND:
  2780. buffer[count++] = cpu_to_le32(0x00000082);
  2781. break;
  2782. case CHIP_HAINAN:
  2783. buffer[count++] = cpu_to_le32(0x00000000);
  2784. break;
  2785. default:
  2786. buffer[count++] = cpu_to_le32(0x00000000);
  2787. break;
  2788. }
  2789. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2790. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  2791. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  2792. buffer[count++] = cpu_to_le32(0);
  2793. }
  2794. static void gfx_v6_0_init_pg(struct amdgpu_device *adev)
  2795. {
  2796. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2797. AMD_PG_SUPPORT_GFX_SMG |
  2798. AMD_PG_SUPPORT_GFX_DMG |
  2799. AMD_PG_SUPPORT_CP |
  2800. AMD_PG_SUPPORT_GDS |
  2801. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2802. gfx_v6_0_enable_sclk_slowdown_on_pu(adev, true);
  2803. gfx_v6_0_enable_sclk_slowdown_on_pd(adev, true);
  2804. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  2805. gfx_v6_0_init_gfx_cgpg(adev);
  2806. gfx_v6_0_enable_cp_pg(adev, true);
  2807. gfx_v6_0_enable_gds_pg(adev, true);
  2808. } else {
  2809. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2810. WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2811. }
  2812. gfx_v6_0_init_ao_cu_mask(adev);
  2813. gfx_v6_0_update_gfx_pg(adev, true);
  2814. } else {
  2815. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2816. WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2817. }
  2818. }
  2819. static void gfx_v6_0_fini_pg(struct amdgpu_device *adev)
  2820. {
  2821. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2822. AMD_PG_SUPPORT_GFX_SMG |
  2823. AMD_PG_SUPPORT_GFX_DMG |
  2824. AMD_PG_SUPPORT_CP |
  2825. AMD_PG_SUPPORT_GDS |
  2826. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2827. gfx_v6_0_update_gfx_pg(adev, false);
  2828. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  2829. gfx_v6_0_enable_cp_pg(adev, false);
  2830. gfx_v6_0_enable_gds_pg(adev, false);
  2831. }
  2832. }
  2833. }
  2834. static uint64_t gfx_v6_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2835. {
  2836. uint64_t clock;
  2837. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2838. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2839. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  2840. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2841. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2842. return clock;
  2843. }
  2844. static void gfx_v6_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  2845. {
  2846. if (flags & AMDGPU_HAVE_CTX_SWITCH)
  2847. gfx_v6_0_ring_emit_vgt_flush(ring);
  2848. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2849. amdgpu_ring_write(ring, 0x80000000);
  2850. amdgpu_ring_write(ring, 0);
  2851. }
  2852. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  2853. {
  2854. WREG32(mmSQ_IND_INDEX,
  2855. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  2856. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  2857. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  2858. (SQ_IND_INDEX__FORCE_READ_MASK));
  2859. return RREG32(mmSQ_IND_DATA);
  2860. }
  2861. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  2862. uint32_t wave, uint32_t thread,
  2863. uint32_t regno, uint32_t num, uint32_t *out)
  2864. {
  2865. WREG32(mmSQ_IND_INDEX,
  2866. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  2867. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  2868. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  2869. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  2870. (SQ_IND_INDEX__FORCE_READ_MASK) |
  2871. (SQ_IND_INDEX__AUTO_INCR_MASK));
  2872. while (num--)
  2873. *(out++) = RREG32(mmSQ_IND_DATA);
  2874. }
  2875. static void gfx_v6_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  2876. {
  2877. /* type 0 wave data */
  2878. dst[(*no_fields)++] = 0;
  2879. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  2880. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  2881. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  2882. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  2883. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  2884. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  2885. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  2886. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  2887. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  2888. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  2889. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  2890. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  2891. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  2892. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  2893. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  2894. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  2895. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  2896. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  2897. }
  2898. static void gfx_v6_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  2899. uint32_t wave, uint32_t start,
  2900. uint32_t size, uint32_t *dst)
  2901. {
  2902. wave_read_regs(
  2903. adev, simd, wave, 0,
  2904. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  2905. }
  2906. static const struct amdgpu_gfx_funcs gfx_v6_0_gfx_funcs = {
  2907. .get_gpu_clock_counter = &gfx_v6_0_get_gpu_clock_counter,
  2908. .select_se_sh = &gfx_v6_0_select_se_sh,
  2909. .read_wave_data = &gfx_v6_0_read_wave_data,
  2910. .read_wave_sgprs = &gfx_v6_0_read_wave_sgprs,
  2911. };
  2912. static int gfx_v6_0_early_init(void *handle)
  2913. {
  2914. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2915. adev->gfx.num_gfx_rings = GFX6_NUM_GFX_RINGS;
  2916. adev->gfx.num_compute_rings = GFX6_NUM_COMPUTE_RINGS;
  2917. adev->gfx.funcs = &gfx_v6_0_gfx_funcs;
  2918. gfx_v6_0_set_ring_funcs(adev);
  2919. gfx_v6_0_set_irq_funcs(adev);
  2920. return 0;
  2921. }
  2922. static int gfx_v6_0_sw_init(void *handle)
  2923. {
  2924. struct amdgpu_ring *ring;
  2925. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2926. int i, r;
  2927. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  2928. if (r)
  2929. return r;
  2930. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184, &adev->gfx.priv_reg_irq);
  2931. if (r)
  2932. return r;
  2933. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185, &adev->gfx.priv_inst_irq);
  2934. if (r)
  2935. return r;
  2936. gfx_v6_0_scratch_init(adev);
  2937. r = gfx_v6_0_init_microcode(adev);
  2938. if (r) {
  2939. DRM_ERROR("Failed to load gfx firmware!\n");
  2940. return r;
  2941. }
  2942. r = gfx_v6_0_rlc_init(adev);
  2943. if (r) {
  2944. DRM_ERROR("Failed to init rlc BOs!\n");
  2945. return r;
  2946. }
  2947. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  2948. ring = &adev->gfx.gfx_ring[i];
  2949. ring->ring_obj = NULL;
  2950. sprintf(ring->name, "gfx");
  2951. r = amdgpu_ring_init(adev, ring, 1024,
  2952. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  2953. if (r)
  2954. return r;
  2955. }
  2956. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2957. unsigned irq_type;
  2958. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  2959. DRM_ERROR("Too many (%d) compute rings!\n", i);
  2960. break;
  2961. }
  2962. ring = &adev->gfx.compute_ring[i];
  2963. ring->ring_obj = NULL;
  2964. ring->use_doorbell = false;
  2965. ring->doorbell_index = 0;
  2966. ring->me = 1;
  2967. ring->pipe = i;
  2968. ring->queue = i;
  2969. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  2970. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  2971. r = amdgpu_ring_init(adev, ring, 1024,
  2972. &adev->gfx.eop_irq, irq_type);
  2973. if (r)
  2974. return r;
  2975. }
  2976. return r;
  2977. }
  2978. static int gfx_v6_0_sw_fini(void *handle)
  2979. {
  2980. int i;
  2981. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2982. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  2983. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  2984. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  2985. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2986. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  2987. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2988. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  2989. gfx_v6_0_rlc_fini(adev);
  2990. return 0;
  2991. }
  2992. static int gfx_v6_0_hw_init(void *handle)
  2993. {
  2994. int r;
  2995. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2996. gfx_v6_0_gpu_init(adev);
  2997. r = gfx_v6_0_rlc_resume(adev);
  2998. if (r)
  2999. return r;
  3000. r = gfx_v6_0_cp_resume(adev);
  3001. if (r)
  3002. return r;
  3003. adev->gfx.ce_ram_size = 0x8000;
  3004. return r;
  3005. }
  3006. static int gfx_v6_0_hw_fini(void *handle)
  3007. {
  3008. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3009. gfx_v6_0_cp_enable(adev, false);
  3010. gfx_v6_0_rlc_stop(adev);
  3011. gfx_v6_0_fini_pg(adev);
  3012. return 0;
  3013. }
  3014. static int gfx_v6_0_suspend(void *handle)
  3015. {
  3016. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3017. return gfx_v6_0_hw_fini(adev);
  3018. }
  3019. static int gfx_v6_0_resume(void *handle)
  3020. {
  3021. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3022. return gfx_v6_0_hw_init(adev);
  3023. }
  3024. static bool gfx_v6_0_is_idle(void *handle)
  3025. {
  3026. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3027. if (RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK)
  3028. return false;
  3029. else
  3030. return true;
  3031. }
  3032. static int gfx_v6_0_wait_for_idle(void *handle)
  3033. {
  3034. unsigned i;
  3035. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3036. for (i = 0; i < adev->usec_timeout; i++) {
  3037. if (gfx_v6_0_is_idle(handle))
  3038. return 0;
  3039. udelay(1);
  3040. }
  3041. return -ETIMEDOUT;
  3042. }
  3043. static int gfx_v6_0_soft_reset(void *handle)
  3044. {
  3045. return 0;
  3046. }
  3047. static void gfx_v6_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3048. enum amdgpu_interrupt_state state)
  3049. {
  3050. u32 cp_int_cntl;
  3051. switch (state) {
  3052. case AMDGPU_IRQ_STATE_DISABLE:
  3053. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3054. cp_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  3055. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3056. break;
  3057. case AMDGPU_IRQ_STATE_ENABLE:
  3058. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3059. cp_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  3060. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3061. break;
  3062. default:
  3063. break;
  3064. }
  3065. }
  3066. static void gfx_v6_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3067. int ring,
  3068. enum amdgpu_interrupt_state state)
  3069. {
  3070. u32 cp_int_cntl;
  3071. switch (state){
  3072. case AMDGPU_IRQ_STATE_DISABLE:
  3073. if (ring == 0) {
  3074. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING1);
  3075. cp_int_cntl &= ~CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK;
  3076. WREG32(mmCP_INT_CNTL_RING1, cp_int_cntl);
  3077. break;
  3078. } else {
  3079. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING2);
  3080. cp_int_cntl &= ~CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK;
  3081. WREG32(mmCP_INT_CNTL_RING2, cp_int_cntl);
  3082. break;
  3083. }
  3084. case AMDGPU_IRQ_STATE_ENABLE:
  3085. if (ring == 0) {
  3086. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING1);
  3087. cp_int_cntl |= CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK;
  3088. WREG32(mmCP_INT_CNTL_RING1, cp_int_cntl);
  3089. break;
  3090. } else {
  3091. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING2);
  3092. cp_int_cntl |= CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK;
  3093. WREG32(mmCP_INT_CNTL_RING2, cp_int_cntl);
  3094. break;
  3095. }
  3096. default:
  3097. BUG();
  3098. break;
  3099. }
  3100. }
  3101. static int gfx_v6_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3102. struct amdgpu_irq_src *src,
  3103. unsigned type,
  3104. enum amdgpu_interrupt_state state)
  3105. {
  3106. u32 cp_int_cntl;
  3107. switch (state) {
  3108. case AMDGPU_IRQ_STATE_DISABLE:
  3109. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3110. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  3111. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3112. break;
  3113. case AMDGPU_IRQ_STATE_ENABLE:
  3114. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3115. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  3116. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3117. break;
  3118. default:
  3119. break;
  3120. }
  3121. return 0;
  3122. }
  3123. static int gfx_v6_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3124. struct amdgpu_irq_src *src,
  3125. unsigned type,
  3126. enum amdgpu_interrupt_state state)
  3127. {
  3128. u32 cp_int_cntl;
  3129. switch (state) {
  3130. case AMDGPU_IRQ_STATE_DISABLE:
  3131. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3132. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  3133. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3134. break;
  3135. case AMDGPU_IRQ_STATE_ENABLE:
  3136. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3137. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  3138. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3139. break;
  3140. default:
  3141. break;
  3142. }
  3143. return 0;
  3144. }
  3145. static int gfx_v6_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3146. struct amdgpu_irq_src *src,
  3147. unsigned type,
  3148. enum amdgpu_interrupt_state state)
  3149. {
  3150. switch (type) {
  3151. case AMDGPU_CP_IRQ_GFX_EOP:
  3152. gfx_v6_0_set_gfx_eop_interrupt_state(adev, state);
  3153. break;
  3154. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3155. gfx_v6_0_set_compute_eop_interrupt_state(adev, 0, state);
  3156. break;
  3157. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3158. gfx_v6_0_set_compute_eop_interrupt_state(adev, 1, state);
  3159. break;
  3160. default:
  3161. break;
  3162. }
  3163. return 0;
  3164. }
  3165. static int gfx_v6_0_eop_irq(struct amdgpu_device *adev,
  3166. struct amdgpu_irq_src *source,
  3167. struct amdgpu_iv_entry *entry)
  3168. {
  3169. switch (entry->ring_id) {
  3170. case 0:
  3171. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3172. break;
  3173. case 1:
  3174. case 2:
  3175. amdgpu_fence_process(&adev->gfx.compute_ring[entry->ring_id - 1]);
  3176. break;
  3177. default:
  3178. break;
  3179. }
  3180. return 0;
  3181. }
  3182. static int gfx_v6_0_priv_reg_irq(struct amdgpu_device *adev,
  3183. struct amdgpu_irq_src *source,
  3184. struct amdgpu_iv_entry *entry)
  3185. {
  3186. DRM_ERROR("Illegal register access in command stream\n");
  3187. schedule_work(&adev->reset_work);
  3188. return 0;
  3189. }
  3190. static int gfx_v6_0_priv_inst_irq(struct amdgpu_device *adev,
  3191. struct amdgpu_irq_src *source,
  3192. struct amdgpu_iv_entry *entry)
  3193. {
  3194. DRM_ERROR("Illegal instruction in command stream\n");
  3195. schedule_work(&adev->reset_work);
  3196. return 0;
  3197. }
  3198. static int gfx_v6_0_set_clockgating_state(void *handle,
  3199. enum amd_clockgating_state state)
  3200. {
  3201. bool gate = false;
  3202. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3203. if (state == AMD_CG_STATE_GATE)
  3204. gate = true;
  3205. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  3206. if (gate) {
  3207. gfx_v6_0_enable_mgcg(adev, true);
  3208. gfx_v6_0_enable_cgcg(adev, true);
  3209. } else {
  3210. gfx_v6_0_enable_cgcg(adev, false);
  3211. gfx_v6_0_enable_mgcg(adev, false);
  3212. }
  3213. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  3214. return 0;
  3215. }
  3216. static int gfx_v6_0_set_powergating_state(void *handle,
  3217. enum amd_powergating_state state)
  3218. {
  3219. bool gate = false;
  3220. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3221. if (state == AMD_PG_STATE_GATE)
  3222. gate = true;
  3223. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3224. AMD_PG_SUPPORT_GFX_SMG |
  3225. AMD_PG_SUPPORT_GFX_DMG |
  3226. AMD_PG_SUPPORT_CP |
  3227. AMD_PG_SUPPORT_GDS |
  3228. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3229. gfx_v6_0_update_gfx_pg(adev, gate);
  3230. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  3231. gfx_v6_0_enable_cp_pg(adev, gate);
  3232. gfx_v6_0_enable_gds_pg(adev, gate);
  3233. }
  3234. }
  3235. return 0;
  3236. }
  3237. static const struct amd_ip_funcs gfx_v6_0_ip_funcs = {
  3238. .name = "gfx_v6_0",
  3239. .early_init = gfx_v6_0_early_init,
  3240. .late_init = NULL,
  3241. .sw_init = gfx_v6_0_sw_init,
  3242. .sw_fini = gfx_v6_0_sw_fini,
  3243. .hw_init = gfx_v6_0_hw_init,
  3244. .hw_fini = gfx_v6_0_hw_fini,
  3245. .suspend = gfx_v6_0_suspend,
  3246. .resume = gfx_v6_0_resume,
  3247. .is_idle = gfx_v6_0_is_idle,
  3248. .wait_for_idle = gfx_v6_0_wait_for_idle,
  3249. .soft_reset = gfx_v6_0_soft_reset,
  3250. .set_clockgating_state = gfx_v6_0_set_clockgating_state,
  3251. .set_powergating_state = gfx_v6_0_set_powergating_state,
  3252. };
  3253. static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_gfx = {
  3254. .type = AMDGPU_RING_TYPE_GFX,
  3255. .align_mask = 0xff,
  3256. .nop = 0x80000000,
  3257. .support_64bit_ptrs = false,
  3258. .get_rptr = gfx_v6_0_ring_get_rptr,
  3259. .get_wptr = gfx_v6_0_ring_get_wptr,
  3260. .set_wptr = gfx_v6_0_ring_set_wptr_gfx,
  3261. .emit_frame_size =
  3262. 5 + /* gfx_v6_0_ring_emit_hdp_flush */
  3263. 5 + /* gfx_v6_0_ring_emit_hdp_invalidate */
  3264. 14 + 14 + 14 + /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
  3265. 7 + 4 + /* gfx_v6_0_ring_emit_pipeline_sync */
  3266. 17 + 6 + /* gfx_v6_0_ring_emit_vm_flush */
  3267. 3 + 2, /* gfx_v6_ring_emit_cntxcntl including vgt flush */
  3268. .emit_ib_size = 6, /* gfx_v6_0_ring_emit_ib */
  3269. .emit_ib = gfx_v6_0_ring_emit_ib,
  3270. .emit_fence = gfx_v6_0_ring_emit_fence,
  3271. .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
  3272. .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
  3273. .emit_hdp_flush = gfx_v6_0_ring_emit_hdp_flush,
  3274. .emit_hdp_invalidate = gfx_v6_0_ring_emit_hdp_invalidate,
  3275. .test_ring = gfx_v6_0_ring_test_ring,
  3276. .test_ib = gfx_v6_0_ring_test_ib,
  3277. .insert_nop = amdgpu_ring_insert_nop,
  3278. .emit_cntxcntl = gfx_v6_ring_emit_cntxcntl,
  3279. };
  3280. static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_compute = {
  3281. .type = AMDGPU_RING_TYPE_COMPUTE,
  3282. .align_mask = 0xff,
  3283. .nop = 0x80000000,
  3284. .get_rptr = gfx_v6_0_ring_get_rptr,
  3285. .get_wptr = gfx_v6_0_ring_get_wptr,
  3286. .set_wptr = gfx_v6_0_ring_set_wptr_compute,
  3287. .emit_frame_size =
  3288. 5 + /* gfx_v6_0_ring_emit_hdp_flush */
  3289. 5 + /* gfx_v6_0_ring_emit_hdp_invalidate */
  3290. 7 + /* gfx_v6_0_ring_emit_pipeline_sync */
  3291. 17 + /* gfx_v6_0_ring_emit_vm_flush */
  3292. 14 + 14 + 14, /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
  3293. .emit_ib_size = 6, /* gfx_v6_0_ring_emit_ib */
  3294. .emit_ib = gfx_v6_0_ring_emit_ib,
  3295. .emit_fence = gfx_v6_0_ring_emit_fence,
  3296. .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
  3297. .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
  3298. .emit_hdp_flush = gfx_v6_0_ring_emit_hdp_flush,
  3299. .emit_hdp_invalidate = gfx_v6_0_ring_emit_hdp_invalidate,
  3300. .test_ring = gfx_v6_0_ring_test_ring,
  3301. .test_ib = gfx_v6_0_ring_test_ib,
  3302. .insert_nop = amdgpu_ring_insert_nop,
  3303. };
  3304. static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev)
  3305. {
  3306. int i;
  3307. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3308. adev->gfx.gfx_ring[i].funcs = &gfx_v6_0_ring_funcs_gfx;
  3309. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3310. adev->gfx.compute_ring[i].funcs = &gfx_v6_0_ring_funcs_compute;
  3311. }
  3312. static const struct amdgpu_irq_src_funcs gfx_v6_0_eop_irq_funcs = {
  3313. .set = gfx_v6_0_set_eop_interrupt_state,
  3314. .process = gfx_v6_0_eop_irq,
  3315. };
  3316. static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_reg_irq_funcs = {
  3317. .set = gfx_v6_0_set_priv_reg_fault_state,
  3318. .process = gfx_v6_0_priv_reg_irq,
  3319. };
  3320. static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_inst_irq_funcs = {
  3321. .set = gfx_v6_0_set_priv_inst_fault_state,
  3322. .process = gfx_v6_0_priv_inst_irq,
  3323. };
  3324. static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  3325. {
  3326. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3327. adev->gfx.eop_irq.funcs = &gfx_v6_0_eop_irq_funcs;
  3328. adev->gfx.priv_reg_irq.num_types = 1;
  3329. adev->gfx.priv_reg_irq.funcs = &gfx_v6_0_priv_reg_irq_funcs;
  3330. adev->gfx.priv_inst_irq.num_types = 1;
  3331. adev->gfx.priv_inst_irq.funcs = &gfx_v6_0_priv_inst_irq_funcs;
  3332. }
  3333. static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev)
  3334. {
  3335. int i, j, k, counter, active_cu_number = 0;
  3336. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3337. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  3338. unsigned disable_masks[4 * 2];
  3339. memset(cu_info, 0, sizeof(*cu_info));
  3340. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  3341. mutex_lock(&adev->grbm_idx_mutex);
  3342. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3343. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3344. mask = 1;
  3345. ao_bitmap = 0;
  3346. counter = 0;
  3347. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  3348. if (i < 4 && j < 2)
  3349. gfx_v6_0_set_user_cu_inactive_bitmap(
  3350. adev, disable_masks[i * 2 + j]);
  3351. bitmap = gfx_v6_0_get_cu_enabled(adev);
  3352. cu_info->bitmap[i][j] = bitmap;
  3353. for (k = 0; k < 16; k++) {
  3354. if (bitmap & mask) {
  3355. if (counter < 2)
  3356. ao_bitmap |= mask;
  3357. counter ++;
  3358. }
  3359. mask <<= 1;
  3360. }
  3361. active_cu_number += counter;
  3362. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3363. }
  3364. }
  3365. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3366. mutex_unlock(&adev->grbm_idx_mutex);
  3367. cu_info->number = active_cu_number;
  3368. cu_info->ao_cu_mask = ao_cu_mask;
  3369. }
  3370. const struct amdgpu_ip_block_version gfx_v6_0_ip_block =
  3371. {
  3372. .type = AMD_IP_BLOCK_TYPE_GFX,
  3373. .major = 6,
  3374. .minor = 0,
  3375. .rev = 0,
  3376. .funcs = &gfx_v6_0_ip_funcs,
  3377. };