igb_main.c 215 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092
  1. /* Intel(R) Gigabit Ethernet Linux driver
  2. * Copyright(c) 2007-2014 Intel Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License along with
  14. * this program; if not, see <http://www.gnu.org/licenses/>.
  15. *
  16. * The full GNU General Public License is included in this distribution in
  17. * the file called "COPYING".
  18. *
  19. * Contact Information:
  20. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  21. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  22. */
  23. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  24. #include <linux/module.h>
  25. #include <linux/types.h>
  26. #include <linux/init.h>
  27. #include <linux/bitops.h>
  28. #include <linux/vmalloc.h>
  29. #include <linux/pagemap.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/ipv6.h>
  32. #include <linux/slab.h>
  33. #include <net/checksum.h>
  34. #include <net/ip6_checksum.h>
  35. #include <linux/net_tstamp.h>
  36. #include <linux/mii.h>
  37. #include <linux/ethtool.h>
  38. #include <linux/if.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/pci.h>
  41. #include <linux/pci-aspm.h>
  42. #include <linux/delay.h>
  43. #include <linux/interrupt.h>
  44. #include <linux/ip.h>
  45. #include <linux/tcp.h>
  46. #include <linux/sctp.h>
  47. #include <linux/if_ether.h>
  48. #include <linux/aer.h>
  49. #include <linux/prefetch.h>
  50. #include <linux/pm_runtime.h>
  51. #ifdef CONFIG_IGB_DCA
  52. #include <linux/dca.h>
  53. #endif
  54. #include <linux/i2c.h>
  55. #include "igb.h"
  56. #define MAJ 5
  57. #define MIN 2
  58. #define BUILD 15
  59. #define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
  60. __stringify(BUILD) "-k"
  61. char igb_driver_name[] = "igb";
  62. char igb_driver_version[] = DRV_VERSION;
  63. static const char igb_driver_string[] =
  64. "Intel(R) Gigabit Ethernet Network Driver";
  65. static const char igb_copyright[] =
  66. "Copyright (c) 2007-2014 Intel Corporation.";
  67. static const struct e1000_info *igb_info_tbl[] = {
  68. [board_82575] = &e1000_82575_info,
  69. };
  70. static const struct pci_device_id igb_pci_tbl[] = {
  71. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_BACKPLANE_1GBPS) },
  72. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_SGMII) },
  73. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_BACKPLANE_2_5GBPS) },
  74. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I211_COPPER), board_82575 },
  75. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_COPPER), board_82575 },
  76. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_FIBER), board_82575 },
  77. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SERDES), board_82575 },
  78. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SGMII), board_82575 },
  79. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_COPPER_FLASHLESS), board_82575 },
  80. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SERDES_FLASHLESS), board_82575 },
  81. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_COPPER), board_82575 },
  82. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_FIBER), board_82575 },
  83. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SERDES), board_82575 },
  84. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SGMII), board_82575 },
  85. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER), board_82575 },
  86. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_FIBER), board_82575 },
  87. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_QUAD_FIBER), board_82575 },
  88. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SERDES), board_82575 },
  89. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SGMII), board_82575 },
  90. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER_DUAL), board_82575 },
  91. { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SGMII), board_82575 },
  92. { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SERDES), board_82575 },
  93. { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_BACKPLANE), board_82575 },
  94. { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SFP), board_82575 },
  95. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576), board_82575 },
  96. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS), board_82575 },
  97. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS_SERDES), board_82575 },
  98. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_FIBER), board_82575 },
  99. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES), board_82575 },
  100. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES_QUAD), board_82575 },
  101. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER_ET2), board_82575 },
  102. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER), board_82575 },
  103. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_COPPER), board_82575 },
  104. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_FIBER_SERDES), board_82575 },
  105. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575GB_QUAD_COPPER), board_82575 },
  106. /* required last entry */
  107. {0, }
  108. };
  109. MODULE_DEVICE_TABLE(pci, igb_pci_tbl);
  110. static int igb_setup_all_tx_resources(struct igb_adapter *);
  111. static int igb_setup_all_rx_resources(struct igb_adapter *);
  112. static void igb_free_all_tx_resources(struct igb_adapter *);
  113. static void igb_free_all_rx_resources(struct igb_adapter *);
  114. static void igb_setup_mrqc(struct igb_adapter *);
  115. static int igb_probe(struct pci_dev *, const struct pci_device_id *);
  116. static void igb_remove(struct pci_dev *pdev);
  117. static int igb_sw_init(struct igb_adapter *);
  118. static int igb_open(struct net_device *);
  119. static int igb_close(struct net_device *);
  120. static void igb_configure(struct igb_adapter *);
  121. static void igb_configure_tx(struct igb_adapter *);
  122. static void igb_configure_rx(struct igb_adapter *);
  123. static void igb_clean_all_tx_rings(struct igb_adapter *);
  124. static void igb_clean_all_rx_rings(struct igb_adapter *);
  125. static void igb_clean_tx_ring(struct igb_ring *);
  126. static void igb_clean_rx_ring(struct igb_ring *);
  127. static void igb_set_rx_mode(struct net_device *);
  128. static void igb_update_phy_info(unsigned long);
  129. static void igb_watchdog(unsigned long);
  130. static void igb_watchdog_task(struct work_struct *);
  131. static netdev_tx_t igb_xmit_frame(struct sk_buff *skb, struct net_device *);
  132. static struct rtnl_link_stats64 *igb_get_stats64(struct net_device *dev,
  133. struct rtnl_link_stats64 *stats);
  134. static int igb_change_mtu(struct net_device *, int);
  135. static int igb_set_mac(struct net_device *, void *);
  136. static void igb_set_uta(struct igb_adapter *adapter);
  137. static irqreturn_t igb_intr(int irq, void *);
  138. static irqreturn_t igb_intr_msi(int irq, void *);
  139. static irqreturn_t igb_msix_other(int irq, void *);
  140. static irqreturn_t igb_msix_ring(int irq, void *);
  141. #ifdef CONFIG_IGB_DCA
  142. static void igb_update_dca(struct igb_q_vector *);
  143. static void igb_setup_dca(struct igb_adapter *);
  144. #endif /* CONFIG_IGB_DCA */
  145. static int igb_poll(struct napi_struct *, int);
  146. static bool igb_clean_tx_irq(struct igb_q_vector *);
  147. static bool igb_clean_rx_irq(struct igb_q_vector *, int);
  148. static int igb_ioctl(struct net_device *, struct ifreq *, int cmd);
  149. static void igb_tx_timeout(struct net_device *);
  150. static void igb_reset_task(struct work_struct *);
  151. static void igb_vlan_mode(struct net_device *netdev,
  152. netdev_features_t features);
  153. static int igb_vlan_rx_add_vid(struct net_device *, __be16, u16);
  154. static int igb_vlan_rx_kill_vid(struct net_device *, __be16, u16);
  155. static void igb_restore_vlan(struct igb_adapter *);
  156. static void igb_rar_set_qsel(struct igb_adapter *, u8 *, u32 , u8);
  157. static void igb_ping_all_vfs(struct igb_adapter *);
  158. static void igb_msg_task(struct igb_adapter *);
  159. static void igb_vmm_control(struct igb_adapter *);
  160. static int igb_set_vf_mac(struct igb_adapter *, int, unsigned char *);
  161. static void igb_restore_vf_multicasts(struct igb_adapter *adapter);
  162. static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac);
  163. static int igb_ndo_set_vf_vlan(struct net_device *netdev,
  164. int vf, u16 vlan, u8 qos);
  165. static int igb_ndo_set_vf_bw(struct net_device *, int, int, int);
  166. static int igb_ndo_set_vf_spoofchk(struct net_device *netdev, int vf,
  167. bool setting);
  168. static int igb_ndo_get_vf_config(struct net_device *netdev, int vf,
  169. struct ifla_vf_info *ivi);
  170. static void igb_check_vf_rate_limit(struct igb_adapter *);
  171. #ifdef CONFIG_PCI_IOV
  172. static int igb_vf_configure(struct igb_adapter *adapter, int vf);
  173. static int igb_pci_enable_sriov(struct pci_dev *dev, int num_vfs);
  174. #endif
  175. #ifdef CONFIG_PM
  176. #ifdef CONFIG_PM_SLEEP
  177. static int igb_suspend(struct device *);
  178. #endif
  179. static int igb_resume(struct device *);
  180. static int igb_runtime_suspend(struct device *dev);
  181. static int igb_runtime_resume(struct device *dev);
  182. static int igb_runtime_idle(struct device *dev);
  183. static const struct dev_pm_ops igb_pm_ops = {
  184. SET_SYSTEM_SLEEP_PM_OPS(igb_suspend, igb_resume)
  185. SET_RUNTIME_PM_OPS(igb_runtime_suspend, igb_runtime_resume,
  186. igb_runtime_idle)
  187. };
  188. #endif
  189. static void igb_shutdown(struct pci_dev *);
  190. static int igb_pci_sriov_configure(struct pci_dev *dev, int num_vfs);
  191. #ifdef CONFIG_IGB_DCA
  192. static int igb_notify_dca(struct notifier_block *, unsigned long, void *);
  193. static struct notifier_block dca_notifier = {
  194. .notifier_call = igb_notify_dca,
  195. .next = NULL,
  196. .priority = 0
  197. };
  198. #endif
  199. #ifdef CONFIG_NET_POLL_CONTROLLER
  200. /* for netdump / net console */
  201. static void igb_netpoll(struct net_device *);
  202. #endif
  203. #ifdef CONFIG_PCI_IOV
  204. static unsigned int max_vfs;
  205. module_param(max_vfs, uint, 0);
  206. MODULE_PARM_DESC(max_vfs, "Maximum number of virtual functions to allocate per physical function");
  207. #endif /* CONFIG_PCI_IOV */
  208. static pci_ers_result_t igb_io_error_detected(struct pci_dev *,
  209. pci_channel_state_t);
  210. static pci_ers_result_t igb_io_slot_reset(struct pci_dev *);
  211. static void igb_io_resume(struct pci_dev *);
  212. static const struct pci_error_handlers igb_err_handler = {
  213. .error_detected = igb_io_error_detected,
  214. .slot_reset = igb_io_slot_reset,
  215. .resume = igb_io_resume,
  216. };
  217. static void igb_init_dmac(struct igb_adapter *adapter, u32 pba);
  218. static struct pci_driver igb_driver = {
  219. .name = igb_driver_name,
  220. .id_table = igb_pci_tbl,
  221. .probe = igb_probe,
  222. .remove = igb_remove,
  223. #ifdef CONFIG_PM
  224. .driver.pm = &igb_pm_ops,
  225. #endif
  226. .shutdown = igb_shutdown,
  227. .sriov_configure = igb_pci_sriov_configure,
  228. .err_handler = &igb_err_handler
  229. };
  230. MODULE_AUTHOR("Intel Corporation, <e1000-devel@lists.sourceforge.net>");
  231. MODULE_DESCRIPTION("Intel(R) Gigabit Ethernet Network Driver");
  232. MODULE_LICENSE("GPL");
  233. MODULE_VERSION(DRV_VERSION);
  234. #define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
  235. static int debug = -1;
  236. module_param(debug, int, 0);
  237. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  238. struct igb_reg_info {
  239. u32 ofs;
  240. char *name;
  241. };
  242. static const struct igb_reg_info igb_reg_info_tbl[] = {
  243. /* General Registers */
  244. {E1000_CTRL, "CTRL"},
  245. {E1000_STATUS, "STATUS"},
  246. {E1000_CTRL_EXT, "CTRL_EXT"},
  247. /* Interrupt Registers */
  248. {E1000_ICR, "ICR"},
  249. /* RX Registers */
  250. {E1000_RCTL, "RCTL"},
  251. {E1000_RDLEN(0), "RDLEN"},
  252. {E1000_RDH(0), "RDH"},
  253. {E1000_RDT(0), "RDT"},
  254. {E1000_RXDCTL(0), "RXDCTL"},
  255. {E1000_RDBAL(0), "RDBAL"},
  256. {E1000_RDBAH(0), "RDBAH"},
  257. /* TX Registers */
  258. {E1000_TCTL, "TCTL"},
  259. {E1000_TDBAL(0), "TDBAL"},
  260. {E1000_TDBAH(0), "TDBAH"},
  261. {E1000_TDLEN(0), "TDLEN"},
  262. {E1000_TDH(0), "TDH"},
  263. {E1000_TDT(0), "TDT"},
  264. {E1000_TXDCTL(0), "TXDCTL"},
  265. {E1000_TDFH, "TDFH"},
  266. {E1000_TDFT, "TDFT"},
  267. {E1000_TDFHS, "TDFHS"},
  268. {E1000_TDFPC, "TDFPC"},
  269. /* List Terminator */
  270. {}
  271. };
  272. /* igb_regdump - register printout routine */
  273. static void igb_regdump(struct e1000_hw *hw, struct igb_reg_info *reginfo)
  274. {
  275. int n = 0;
  276. char rname[16];
  277. u32 regs[8];
  278. switch (reginfo->ofs) {
  279. case E1000_RDLEN(0):
  280. for (n = 0; n < 4; n++)
  281. regs[n] = rd32(E1000_RDLEN(n));
  282. break;
  283. case E1000_RDH(0):
  284. for (n = 0; n < 4; n++)
  285. regs[n] = rd32(E1000_RDH(n));
  286. break;
  287. case E1000_RDT(0):
  288. for (n = 0; n < 4; n++)
  289. regs[n] = rd32(E1000_RDT(n));
  290. break;
  291. case E1000_RXDCTL(0):
  292. for (n = 0; n < 4; n++)
  293. regs[n] = rd32(E1000_RXDCTL(n));
  294. break;
  295. case E1000_RDBAL(0):
  296. for (n = 0; n < 4; n++)
  297. regs[n] = rd32(E1000_RDBAL(n));
  298. break;
  299. case E1000_RDBAH(0):
  300. for (n = 0; n < 4; n++)
  301. regs[n] = rd32(E1000_RDBAH(n));
  302. break;
  303. case E1000_TDBAL(0):
  304. for (n = 0; n < 4; n++)
  305. regs[n] = rd32(E1000_RDBAL(n));
  306. break;
  307. case E1000_TDBAH(0):
  308. for (n = 0; n < 4; n++)
  309. regs[n] = rd32(E1000_TDBAH(n));
  310. break;
  311. case E1000_TDLEN(0):
  312. for (n = 0; n < 4; n++)
  313. regs[n] = rd32(E1000_TDLEN(n));
  314. break;
  315. case E1000_TDH(0):
  316. for (n = 0; n < 4; n++)
  317. regs[n] = rd32(E1000_TDH(n));
  318. break;
  319. case E1000_TDT(0):
  320. for (n = 0; n < 4; n++)
  321. regs[n] = rd32(E1000_TDT(n));
  322. break;
  323. case E1000_TXDCTL(0):
  324. for (n = 0; n < 4; n++)
  325. regs[n] = rd32(E1000_TXDCTL(n));
  326. break;
  327. default:
  328. pr_info("%-15s %08x\n", reginfo->name, rd32(reginfo->ofs));
  329. return;
  330. }
  331. snprintf(rname, 16, "%s%s", reginfo->name, "[0-3]");
  332. pr_info("%-15s %08x %08x %08x %08x\n", rname, regs[0], regs[1],
  333. regs[2], regs[3]);
  334. }
  335. /* igb_dump - Print registers, Tx-rings and Rx-rings */
  336. static void igb_dump(struct igb_adapter *adapter)
  337. {
  338. struct net_device *netdev = adapter->netdev;
  339. struct e1000_hw *hw = &adapter->hw;
  340. struct igb_reg_info *reginfo;
  341. struct igb_ring *tx_ring;
  342. union e1000_adv_tx_desc *tx_desc;
  343. struct my_u0 { u64 a; u64 b; } *u0;
  344. struct igb_ring *rx_ring;
  345. union e1000_adv_rx_desc *rx_desc;
  346. u32 staterr;
  347. u16 i, n;
  348. if (!netif_msg_hw(adapter))
  349. return;
  350. /* Print netdevice Info */
  351. if (netdev) {
  352. dev_info(&adapter->pdev->dev, "Net device Info\n");
  353. pr_info("Device Name state trans_start last_rx\n");
  354. pr_info("%-15s %016lX %016lX %016lX\n", netdev->name,
  355. netdev->state, netdev->trans_start, netdev->last_rx);
  356. }
  357. /* Print Registers */
  358. dev_info(&adapter->pdev->dev, "Register Dump\n");
  359. pr_info(" Register Name Value\n");
  360. for (reginfo = (struct igb_reg_info *)igb_reg_info_tbl;
  361. reginfo->name; reginfo++) {
  362. igb_regdump(hw, reginfo);
  363. }
  364. /* Print TX Ring Summary */
  365. if (!netdev || !netif_running(netdev))
  366. goto exit;
  367. dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
  368. pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
  369. for (n = 0; n < adapter->num_tx_queues; n++) {
  370. struct igb_tx_buffer *buffer_info;
  371. tx_ring = adapter->tx_ring[n];
  372. buffer_info = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
  373. pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
  374. n, tx_ring->next_to_use, tx_ring->next_to_clean,
  375. (u64)dma_unmap_addr(buffer_info, dma),
  376. dma_unmap_len(buffer_info, len),
  377. buffer_info->next_to_watch,
  378. (u64)buffer_info->time_stamp);
  379. }
  380. /* Print TX Rings */
  381. if (!netif_msg_tx_done(adapter))
  382. goto rx_ring_summary;
  383. dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
  384. /* Transmit Descriptor Formats
  385. *
  386. * Advanced Transmit Descriptor
  387. * +--------------------------------------------------------------+
  388. * 0 | Buffer Address [63:0] |
  389. * +--------------------------------------------------------------+
  390. * 8 | PAYLEN | PORTS |CC|IDX | STA | DCMD |DTYP|MAC|RSV| DTALEN |
  391. * +--------------------------------------------------------------+
  392. * 63 46 45 40 39 38 36 35 32 31 24 15 0
  393. */
  394. for (n = 0; n < adapter->num_tx_queues; n++) {
  395. tx_ring = adapter->tx_ring[n];
  396. pr_info("------------------------------------\n");
  397. pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
  398. pr_info("------------------------------------\n");
  399. pr_info("T [desc] [address 63:0 ] [PlPOCIStDDM Ln] [bi->dma ] leng ntw timestamp bi->skb\n");
  400. for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
  401. const char *next_desc;
  402. struct igb_tx_buffer *buffer_info;
  403. tx_desc = IGB_TX_DESC(tx_ring, i);
  404. buffer_info = &tx_ring->tx_buffer_info[i];
  405. u0 = (struct my_u0 *)tx_desc;
  406. if (i == tx_ring->next_to_use &&
  407. i == tx_ring->next_to_clean)
  408. next_desc = " NTC/U";
  409. else if (i == tx_ring->next_to_use)
  410. next_desc = " NTU";
  411. else if (i == tx_ring->next_to_clean)
  412. next_desc = " NTC";
  413. else
  414. next_desc = "";
  415. pr_info("T [0x%03X] %016llX %016llX %016llX %04X %p %016llX %p%s\n",
  416. i, le64_to_cpu(u0->a),
  417. le64_to_cpu(u0->b),
  418. (u64)dma_unmap_addr(buffer_info, dma),
  419. dma_unmap_len(buffer_info, len),
  420. buffer_info->next_to_watch,
  421. (u64)buffer_info->time_stamp,
  422. buffer_info->skb, next_desc);
  423. if (netif_msg_pktdata(adapter) && buffer_info->skb)
  424. print_hex_dump(KERN_INFO, "",
  425. DUMP_PREFIX_ADDRESS,
  426. 16, 1, buffer_info->skb->data,
  427. dma_unmap_len(buffer_info, len),
  428. true);
  429. }
  430. }
  431. /* Print RX Rings Summary */
  432. rx_ring_summary:
  433. dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
  434. pr_info("Queue [NTU] [NTC]\n");
  435. for (n = 0; n < adapter->num_rx_queues; n++) {
  436. rx_ring = adapter->rx_ring[n];
  437. pr_info(" %5d %5X %5X\n",
  438. n, rx_ring->next_to_use, rx_ring->next_to_clean);
  439. }
  440. /* Print RX Rings */
  441. if (!netif_msg_rx_status(adapter))
  442. goto exit;
  443. dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
  444. /* Advanced Receive Descriptor (Read) Format
  445. * 63 1 0
  446. * +-----------------------------------------------------+
  447. * 0 | Packet Buffer Address [63:1] |A0/NSE|
  448. * +----------------------------------------------+------+
  449. * 8 | Header Buffer Address [63:1] | DD |
  450. * +-----------------------------------------------------+
  451. *
  452. *
  453. * Advanced Receive Descriptor (Write-Back) Format
  454. *
  455. * 63 48 47 32 31 30 21 20 17 16 4 3 0
  456. * +------------------------------------------------------+
  457. * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
  458. * | Checksum Ident | | | | Type | Type |
  459. * +------------------------------------------------------+
  460. * 8 | VLAN Tag | Length | Extended Error | Extended Status |
  461. * +------------------------------------------------------+
  462. * 63 48 47 32 31 20 19 0
  463. */
  464. for (n = 0; n < adapter->num_rx_queues; n++) {
  465. rx_ring = adapter->rx_ring[n];
  466. pr_info("------------------------------------\n");
  467. pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
  468. pr_info("------------------------------------\n");
  469. pr_info("R [desc] [ PktBuf A0] [ HeadBuf DD] [bi->dma ] [bi->skb] <-- Adv Rx Read format\n");
  470. pr_info("RWB[desc] [PcsmIpSHl PtRs] [vl er S cks ln] ---------------- [bi->skb] <-- Adv Rx Write-Back format\n");
  471. for (i = 0; i < rx_ring->count; i++) {
  472. const char *next_desc;
  473. struct igb_rx_buffer *buffer_info;
  474. buffer_info = &rx_ring->rx_buffer_info[i];
  475. rx_desc = IGB_RX_DESC(rx_ring, i);
  476. u0 = (struct my_u0 *)rx_desc;
  477. staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
  478. if (i == rx_ring->next_to_use)
  479. next_desc = " NTU";
  480. else if (i == rx_ring->next_to_clean)
  481. next_desc = " NTC";
  482. else
  483. next_desc = "";
  484. if (staterr & E1000_RXD_STAT_DD) {
  485. /* Descriptor Done */
  486. pr_info("%s[0x%03X] %016llX %016llX ---------------- %s\n",
  487. "RWB", i,
  488. le64_to_cpu(u0->a),
  489. le64_to_cpu(u0->b),
  490. next_desc);
  491. } else {
  492. pr_info("%s[0x%03X] %016llX %016llX %016llX %s\n",
  493. "R ", i,
  494. le64_to_cpu(u0->a),
  495. le64_to_cpu(u0->b),
  496. (u64)buffer_info->dma,
  497. next_desc);
  498. if (netif_msg_pktdata(adapter) &&
  499. buffer_info->dma && buffer_info->page) {
  500. print_hex_dump(KERN_INFO, "",
  501. DUMP_PREFIX_ADDRESS,
  502. 16, 1,
  503. page_address(buffer_info->page) +
  504. buffer_info->page_offset,
  505. IGB_RX_BUFSZ, true);
  506. }
  507. }
  508. }
  509. }
  510. exit:
  511. return;
  512. }
  513. /**
  514. * igb_get_i2c_data - Reads the I2C SDA data bit
  515. * @hw: pointer to hardware structure
  516. * @i2cctl: Current value of I2CCTL register
  517. *
  518. * Returns the I2C data bit value
  519. **/
  520. static int igb_get_i2c_data(void *data)
  521. {
  522. struct igb_adapter *adapter = (struct igb_adapter *)data;
  523. struct e1000_hw *hw = &adapter->hw;
  524. s32 i2cctl = rd32(E1000_I2CPARAMS);
  525. return !!(i2cctl & E1000_I2C_DATA_IN);
  526. }
  527. /**
  528. * igb_set_i2c_data - Sets the I2C data bit
  529. * @data: pointer to hardware structure
  530. * @state: I2C data value (0 or 1) to set
  531. *
  532. * Sets the I2C data bit
  533. **/
  534. static void igb_set_i2c_data(void *data, int state)
  535. {
  536. struct igb_adapter *adapter = (struct igb_adapter *)data;
  537. struct e1000_hw *hw = &adapter->hw;
  538. s32 i2cctl = rd32(E1000_I2CPARAMS);
  539. if (state)
  540. i2cctl |= E1000_I2C_DATA_OUT;
  541. else
  542. i2cctl &= ~E1000_I2C_DATA_OUT;
  543. i2cctl &= ~E1000_I2C_DATA_OE_N;
  544. i2cctl |= E1000_I2C_CLK_OE_N;
  545. wr32(E1000_I2CPARAMS, i2cctl);
  546. wrfl();
  547. }
  548. /**
  549. * igb_set_i2c_clk - Sets the I2C SCL clock
  550. * @data: pointer to hardware structure
  551. * @state: state to set clock
  552. *
  553. * Sets the I2C clock line to state
  554. **/
  555. static void igb_set_i2c_clk(void *data, int state)
  556. {
  557. struct igb_adapter *adapter = (struct igb_adapter *)data;
  558. struct e1000_hw *hw = &adapter->hw;
  559. s32 i2cctl = rd32(E1000_I2CPARAMS);
  560. if (state) {
  561. i2cctl |= E1000_I2C_CLK_OUT;
  562. i2cctl &= ~E1000_I2C_CLK_OE_N;
  563. } else {
  564. i2cctl &= ~E1000_I2C_CLK_OUT;
  565. i2cctl &= ~E1000_I2C_CLK_OE_N;
  566. }
  567. wr32(E1000_I2CPARAMS, i2cctl);
  568. wrfl();
  569. }
  570. /**
  571. * igb_get_i2c_clk - Gets the I2C SCL clock state
  572. * @data: pointer to hardware structure
  573. *
  574. * Gets the I2C clock state
  575. **/
  576. static int igb_get_i2c_clk(void *data)
  577. {
  578. struct igb_adapter *adapter = (struct igb_adapter *)data;
  579. struct e1000_hw *hw = &adapter->hw;
  580. s32 i2cctl = rd32(E1000_I2CPARAMS);
  581. return !!(i2cctl & E1000_I2C_CLK_IN);
  582. }
  583. static const struct i2c_algo_bit_data igb_i2c_algo = {
  584. .setsda = igb_set_i2c_data,
  585. .setscl = igb_set_i2c_clk,
  586. .getsda = igb_get_i2c_data,
  587. .getscl = igb_get_i2c_clk,
  588. .udelay = 5,
  589. .timeout = 20,
  590. };
  591. /**
  592. * igb_get_hw_dev - return device
  593. * @hw: pointer to hardware structure
  594. *
  595. * used by hardware layer to print debugging information
  596. **/
  597. struct net_device *igb_get_hw_dev(struct e1000_hw *hw)
  598. {
  599. struct igb_adapter *adapter = hw->back;
  600. return adapter->netdev;
  601. }
  602. /**
  603. * igb_init_module - Driver Registration Routine
  604. *
  605. * igb_init_module is the first routine called when the driver is
  606. * loaded. All it does is register with the PCI subsystem.
  607. **/
  608. static int __init igb_init_module(void)
  609. {
  610. int ret;
  611. pr_info("%s - version %s\n",
  612. igb_driver_string, igb_driver_version);
  613. pr_info("%s\n", igb_copyright);
  614. #ifdef CONFIG_IGB_DCA
  615. dca_register_notify(&dca_notifier);
  616. #endif
  617. ret = pci_register_driver(&igb_driver);
  618. return ret;
  619. }
  620. module_init(igb_init_module);
  621. /**
  622. * igb_exit_module - Driver Exit Cleanup Routine
  623. *
  624. * igb_exit_module is called just before the driver is removed
  625. * from memory.
  626. **/
  627. static void __exit igb_exit_module(void)
  628. {
  629. #ifdef CONFIG_IGB_DCA
  630. dca_unregister_notify(&dca_notifier);
  631. #endif
  632. pci_unregister_driver(&igb_driver);
  633. }
  634. module_exit(igb_exit_module);
  635. #define Q_IDX_82576(i) (((i & 0x1) << 3) + (i >> 1))
  636. /**
  637. * igb_cache_ring_register - Descriptor ring to register mapping
  638. * @adapter: board private structure to initialize
  639. *
  640. * Once we know the feature-set enabled for the device, we'll cache
  641. * the register offset the descriptor ring is assigned to.
  642. **/
  643. static void igb_cache_ring_register(struct igb_adapter *adapter)
  644. {
  645. int i = 0, j = 0;
  646. u32 rbase_offset = adapter->vfs_allocated_count;
  647. switch (adapter->hw.mac.type) {
  648. case e1000_82576:
  649. /* The queues are allocated for virtualization such that VF 0
  650. * is allocated queues 0 and 8, VF 1 queues 1 and 9, etc.
  651. * In order to avoid collision we start at the first free queue
  652. * and continue consuming queues in the same sequence
  653. */
  654. if (adapter->vfs_allocated_count) {
  655. for (; i < adapter->rss_queues; i++)
  656. adapter->rx_ring[i]->reg_idx = rbase_offset +
  657. Q_IDX_82576(i);
  658. }
  659. /* Fall through */
  660. case e1000_82575:
  661. case e1000_82580:
  662. case e1000_i350:
  663. case e1000_i354:
  664. case e1000_i210:
  665. case e1000_i211:
  666. /* Fall through */
  667. default:
  668. for (; i < adapter->num_rx_queues; i++)
  669. adapter->rx_ring[i]->reg_idx = rbase_offset + i;
  670. for (; j < adapter->num_tx_queues; j++)
  671. adapter->tx_ring[j]->reg_idx = rbase_offset + j;
  672. break;
  673. }
  674. }
  675. u32 igb_rd32(struct e1000_hw *hw, u32 reg)
  676. {
  677. struct igb_adapter *igb = container_of(hw, struct igb_adapter, hw);
  678. u8 __iomem *hw_addr = ACCESS_ONCE(hw->hw_addr);
  679. u32 value = 0;
  680. if (E1000_REMOVED(hw_addr))
  681. return ~value;
  682. value = readl(&hw_addr[reg]);
  683. /* reads should not return all F's */
  684. if (!(~value) && (!reg || !(~readl(hw_addr)))) {
  685. struct net_device *netdev = igb->netdev;
  686. hw->hw_addr = NULL;
  687. netif_device_detach(netdev);
  688. netdev_err(netdev, "PCIe link lost, device now detached\n");
  689. }
  690. return value;
  691. }
  692. /**
  693. * igb_write_ivar - configure ivar for given MSI-X vector
  694. * @hw: pointer to the HW structure
  695. * @msix_vector: vector number we are allocating to a given ring
  696. * @index: row index of IVAR register to write within IVAR table
  697. * @offset: column offset of in IVAR, should be multiple of 8
  698. *
  699. * This function is intended to handle the writing of the IVAR register
  700. * for adapters 82576 and newer. The IVAR table consists of 2 columns,
  701. * each containing an cause allocation for an Rx and Tx ring, and a
  702. * variable number of rows depending on the number of queues supported.
  703. **/
  704. static void igb_write_ivar(struct e1000_hw *hw, int msix_vector,
  705. int index, int offset)
  706. {
  707. u32 ivar = array_rd32(E1000_IVAR0, index);
  708. /* clear any bits that are currently set */
  709. ivar &= ~((u32)0xFF << offset);
  710. /* write vector and valid bit */
  711. ivar |= (msix_vector | E1000_IVAR_VALID) << offset;
  712. array_wr32(E1000_IVAR0, index, ivar);
  713. }
  714. #define IGB_N0_QUEUE -1
  715. static void igb_assign_vector(struct igb_q_vector *q_vector, int msix_vector)
  716. {
  717. struct igb_adapter *adapter = q_vector->adapter;
  718. struct e1000_hw *hw = &adapter->hw;
  719. int rx_queue = IGB_N0_QUEUE;
  720. int tx_queue = IGB_N0_QUEUE;
  721. u32 msixbm = 0;
  722. if (q_vector->rx.ring)
  723. rx_queue = q_vector->rx.ring->reg_idx;
  724. if (q_vector->tx.ring)
  725. tx_queue = q_vector->tx.ring->reg_idx;
  726. switch (hw->mac.type) {
  727. case e1000_82575:
  728. /* The 82575 assigns vectors using a bitmask, which matches the
  729. * bitmask for the EICR/EIMS/EIMC registers. To assign one
  730. * or more queues to a vector, we write the appropriate bits
  731. * into the MSIXBM register for that vector.
  732. */
  733. if (rx_queue > IGB_N0_QUEUE)
  734. msixbm = E1000_EICR_RX_QUEUE0 << rx_queue;
  735. if (tx_queue > IGB_N0_QUEUE)
  736. msixbm |= E1000_EICR_TX_QUEUE0 << tx_queue;
  737. if (!(adapter->flags & IGB_FLAG_HAS_MSIX) && msix_vector == 0)
  738. msixbm |= E1000_EIMS_OTHER;
  739. array_wr32(E1000_MSIXBM(0), msix_vector, msixbm);
  740. q_vector->eims_value = msixbm;
  741. break;
  742. case e1000_82576:
  743. /* 82576 uses a table that essentially consists of 2 columns
  744. * with 8 rows. The ordering is column-major so we use the
  745. * lower 3 bits as the row index, and the 4th bit as the
  746. * column offset.
  747. */
  748. if (rx_queue > IGB_N0_QUEUE)
  749. igb_write_ivar(hw, msix_vector,
  750. rx_queue & 0x7,
  751. (rx_queue & 0x8) << 1);
  752. if (tx_queue > IGB_N0_QUEUE)
  753. igb_write_ivar(hw, msix_vector,
  754. tx_queue & 0x7,
  755. ((tx_queue & 0x8) << 1) + 8);
  756. q_vector->eims_value = 1 << msix_vector;
  757. break;
  758. case e1000_82580:
  759. case e1000_i350:
  760. case e1000_i354:
  761. case e1000_i210:
  762. case e1000_i211:
  763. /* On 82580 and newer adapters the scheme is similar to 82576
  764. * however instead of ordering column-major we have things
  765. * ordered row-major. So we traverse the table by using
  766. * bit 0 as the column offset, and the remaining bits as the
  767. * row index.
  768. */
  769. if (rx_queue > IGB_N0_QUEUE)
  770. igb_write_ivar(hw, msix_vector,
  771. rx_queue >> 1,
  772. (rx_queue & 0x1) << 4);
  773. if (tx_queue > IGB_N0_QUEUE)
  774. igb_write_ivar(hw, msix_vector,
  775. tx_queue >> 1,
  776. ((tx_queue & 0x1) << 4) + 8);
  777. q_vector->eims_value = 1 << msix_vector;
  778. break;
  779. default:
  780. BUG();
  781. break;
  782. }
  783. /* add q_vector eims value to global eims_enable_mask */
  784. adapter->eims_enable_mask |= q_vector->eims_value;
  785. /* configure q_vector to set itr on first interrupt */
  786. q_vector->set_itr = 1;
  787. }
  788. /**
  789. * igb_configure_msix - Configure MSI-X hardware
  790. * @adapter: board private structure to initialize
  791. *
  792. * igb_configure_msix sets up the hardware to properly
  793. * generate MSI-X interrupts.
  794. **/
  795. static void igb_configure_msix(struct igb_adapter *adapter)
  796. {
  797. u32 tmp;
  798. int i, vector = 0;
  799. struct e1000_hw *hw = &adapter->hw;
  800. adapter->eims_enable_mask = 0;
  801. /* set vector for other causes, i.e. link changes */
  802. switch (hw->mac.type) {
  803. case e1000_82575:
  804. tmp = rd32(E1000_CTRL_EXT);
  805. /* enable MSI-X PBA support*/
  806. tmp |= E1000_CTRL_EXT_PBA_CLR;
  807. /* Auto-Mask interrupts upon ICR read. */
  808. tmp |= E1000_CTRL_EXT_EIAME;
  809. tmp |= E1000_CTRL_EXT_IRCA;
  810. wr32(E1000_CTRL_EXT, tmp);
  811. /* enable msix_other interrupt */
  812. array_wr32(E1000_MSIXBM(0), vector++, E1000_EIMS_OTHER);
  813. adapter->eims_other = E1000_EIMS_OTHER;
  814. break;
  815. case e1000_82576:
  816. case e1000_82580:
  817. case e1000_i350:
  818. case e1000_i354:
  819. case e1000_i210:
  820. case e1000_i211:
  821. /* Turn on MSI-X capability first, or our settings
  822. * won't stick. And it will take days to debug.
  823. */
  824. wr32(E1000_GPIE, E1000_GPIE_MSIX_MODE |
  825. E1000_GPIE_PBA | E1000_GPIE_EIAME |
  826. E1000_GPIE_NSICR);
  827. /* enable msix_other interrupt */
  828. adapter->eims_other = 1 << vector;
  829. tmp = (vector++ | E1000_IVAR_VALID) << 8;
  830. wr32(E1000_IVAR_MISC, tmp);
  831. break;
  832. default:
  833. /* do nothing, since nothing else supports MSI-X */
  834. break;
  835. } /* switch (hw->mac.type) */
  836. adapter->eims_enable_mask |= adapter->eims_other;
  837. for (i = 0; i < adapter->num_q_vectors; i++)
  838. igb_assign_vector(adapter->q_vector[i], vector++);
  839. wrfl();
  840. }
  841. /**
  842. * igb_request_msix - Initialize MSI-X interrupts
  843. * @adapter: board private structure to initialize
  844. *
  845. * igb_request_msix allocates MSI-X vectors and requests interrupts from the
  846. * kernel.
  847. **/
  848. static int igb_request_msix(struct igb_adapter *adapter)
  849. {
  850. struct net_device *netdev = adapter->netdev;
  851. struct e1000_hw *hw = &adapter->hw;
  852. int i, err = 0, vector = 0, free_vector = 0;
  853. err = request_irq(adapter->msix_entries[vector].vector,
  854. igb_msix_other, 0, netdev->name, adapter);
  855. if (err)
  856. goto err_out;
  857. for (i = 0; i < adapter->num_q_vectors; i++) {
  858. struct igb_q_vector *q_vector = adapter->q_vector[i];
  859. vector++;
  860. q_vector->itr_register = hw->hw_addr + E1000_EITR(vector);
  861. if (q_vector->rx.ring && q_vector->tx.ring)
  862. sprintf(q_vector->name, "%s-TxRx-%u", netdev->name,
  863. q_vector->rx.ring->queue_index);
  864. else if (q_vector->tx.ring)
  865. sprintf(q_vector->name, "%s-tx-%u", netdev->name,
  866. q_vector->tx.ring->queue_index);
  867. else if (q_vector->rx.ring)
  868. sprintf(q_vector->name, "%s-rx-%u", netdev->name,
  869. q_vector->rx.ring->queue_index);
  870. else
  871. sprintf(q_vector->name, "%s-unused", netdev->name);
  872. err = request_irq(adapter->msix_entries[vector].vector,
  873. igb_msix_ring, 0, q_vector->name,
  874. q_vector);
  875. if (err)
  876. goto err_free;
  877. }
  878. igb_configure_msix(adapter);
  879. return 0;
  880. err_free:
  881. /* free already assigned IRQs */
  882. free_irq(adapter->msix_entries[free_vector++].vector, adapter);
  883. vector--;
  884. for (i = 0; i < vector; i++) {
  885. free_irq(adapter->msix_entries[free_vector++].vector,
  886. adapter->q_vector[i]);
  887. }
  888. err_out:
  889. return err;
  890. }
  891. /**
  892. * igb_free_q_vector - Free memory allocated for specific interrupt vector
  893. * @adapter: board private structure to initialize
  894. * @v_idx: Index of vector to be freed
  895. *
  896. * This function frees the memory allocated to the q_vector.
  897. **/
  898. static void igb_free_q_vector(struct igb_adapter *adapter, int v_idx)
  899. {
  900. struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
  901. adapter->q_vector[v_idx] = NULL;
  902. /* igb_get_stats64() might access the rings on this vector,
  903. * we must wait a grace period before freeing it.
  904. */
  905. kfree_rcu(q_vector, rcu);
  906. }
  907. /**
  908. * igb_reset_q_vector - Reset config for interrupt vector
  909. * @adapter: board private structure to initialize
  910. * @v_idx: Index of vector to be reset
  911. *
  912. * If NAPI is enabled it will delete any references to the
  913. * NAPI struct. This is preparation for igb_free_q_vector.
  914. **/
  915. static void igb_reset_q_vector(struct igb_adapter *adapter, int v_idx)
  916. {
  917. struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
  918. /* Coming from igb_set_interrupt_capability, the vectors are not yet
  919. * allocated. So, q_vector is NULL so we should stop here.
  920. */
  921. if (!q_vector)
  922. return;
  923. if (q_vector->tx.ring)
  924. adapter->tx_ring[q_vector->tx.ring->queue_index] = NULL;
  925. if (q_vector->rx.ring)
  926. adapter->tx_ring[q_vector->rx.ring->queue_index] = NULL;
  927. netif_napi_del(&q_vector->napi);
  928. }
  929. static void igb_reset_interrupt_capability(struct igb_adapter *adapter)
  930. {
  931. int v_idx = adapter->num_q_vectors;
  932. if (adapter->flags & IGB_FLAG_HAS_MSIX)
  933. pci_disable_msix(adapter->pdev);
  934. else if (adapter->flags & IGB_FLAG_HAS_MSI)
  935. pci_disable_msi(adapter->pdev);
  936. while (v_idx--)
  937. igb_reset_q_vector(adapter, v_idx);
  938. }
  939. /**
  940. * igb_free_q_vectors - Free memory allocated for interrupt vectors
  941. * @adapter: board private structure to initialize
  942. *
  943. * This function frees the memory allocated to the q_vectors. In addition if
  944. * NAPI is enabled it will delete any references to the NAPI struct prior
  945. * to freeing the q_vector.
  946. **/
  947. static void igb_free_q_vectors(struct igb_adapter *adapter)
  948. {
  949. int v_idx = adapter->num_q_vectors;
  950. adapter->num_tx_queues = 0;
  951. adapter->num_rx_queues = 0;
  952. adapter->num_q_vectors = 0;
  953. while (v_idx--) {
  954. igb_reset_q_vector(adapter, v_idx);
  955. igb_free_q_vector(adapter, v_idx);
  956. }
  957. }
  958. /**
  959. * igb_clear_interrupt_scheme - reset the device to a state of no interrupts
  960. * @adapter: board private structure to initialize
  961. *
  962. * This function resets the device so that it has 0 Rx queues, Tx queues, and
  963. * MSI-X interrupts allocated.
  964. */
  965. static void igb_clear_interrupt_scheme(struct igb_adapter *adapter)
  966. {
  967. igb_free_q_vectors(adapter);
  968. igb_reset_interrupt_capability(adapter);
  969. }
  970. /**
  971. * igb_set_interrupt_capability - set MSI or MSI-X if supported
  972. * @adapter: board private structure to initialize
  973. * @msix: boolean value of MSIX capability
  974. *
  975. * Attempt to configure interrupts using the best available
  976. * capabilities of the hardware and kernel.
  977. **/
  978. static void igb_set_interrupt_capability(struct igb_adapter *adapter, bool msix)
  979. {
  980. int err;
  981. int numvecs, i;
  982. if (!msix)
  983. goto msi_only;
  984. adapter->flags |= IGB_FLAG_HAS_MSIX;
  985. /* Number of supported queues. */
  986. adapter->num_rx_queues = adapter->rss_queues;
  987. if (adapter->vfs_allocated_count)
  988. adapter->num_tx_queues = 1;
  989. else
  990. adapter->num_tx_queues = adapter->rss_queues;
  991. /* start with one vector for every Rx queue */
  992. numvecs = adapter->num_rx_queues;
  993. /* if Tx handler is separate add 1 for every Tx queue */
  994. if (!(adapter->flags & IGB_FLAG_QUEUE_PAIRS))
  995. numvecs += adapter->num_tx_queues;
  996. /* store the number of vectors reserved for queues */
  997. adapter->num_q_vectors = numvecs;
  998. /* add 1 vector for link status interrupts */
  999. numvecs++;
  1000. for (i = 0; i < numvecs; i++)
  1001. adapter->msix_entries[i].entry = i;
  1002. err = pci_enable_msix_range(adapter->pdev,
  1003. adapter->msix_entries,
  1004. numvecs,
  1005. numvecs);
  1006. if (err > 0)
  1007. return;
  1008. igb_reset_interrupt_capability(adapter);
  1009. /* If we can't do MSI-X, try MSI */
  1010. msi_only:
  1011. adapter->flags &= ~IGB_FLAG_HAS_MSIX;
  1012. #ifdef CONFIG_PCI_IOV
  1013. /* disable SR-IOV for non MSI-X configurations */
  1014. if (adapter->vf_data) {
  1015. struct e1000_hw *hw = &adapter->hw;
  1016. /* disable iov and allow time for transactions to clear */
  1017. pci_disable_sriov(adapter->pdev);
  1018. msleep(500);
  1019. kfree(adapter->vf_data);
  1020. adapter->vf_data = NULL;
  1021. wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
  1022. wrfl();
  1023. msleep(100);
  1024. dev_info(&adapter->pdev->dev, "IOV Disabled\n");
  1025. }
  1026. #endif
  1027. adapter->vfs_allocated_count = 0;
  1028. adapter->rss_queues = 1;
  1029. adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
  1030. adapter->num_rx_queues = 1;
  1031. adapter->num_tx_queues = 1;
  1032. adapter->num_q_vectors = 1;
  1033. if (!pci_enable_msi(adapter->pdev))
  1034. adapter->flags |= IGB_FLAG_HAS_MSI;
  1035. }
  1036. static void igb_add_ring(struct igb_ring *ring,
  1037. struct igb_ring_container *head)
  1038. {
  1039. head->ring = ring;
  1040. head->count++;
  1041. }
  1042. /**
  1043. * igb_alloc_q_vector - Allocate memory for a single interrupt vector
  1044. * @adapter: board private structure to initialize
  1045. * @v_count: q_vectors allocated on adapter, used for ring interleaving
  1046. * @v_idx: index of vector in adapter struct
  1047. * @txr_count: total number of Tx rings to allocate
  1048. * @txr_idx: index of first Tx ring to allocate
  1049. * @rxr_count: total number of Rx rings to allocate
  1050. * @rxr_idx: index of first Rx ring to allocate
  1051. *
  1052. * We allocate one q_vector. If allocation fails we return -ENOMEM.
  1053. **/
  1054. static int igb_alloc_q_vector(struct igb_adapter *adapter,
  1055. int v_count, int v_idx,
  1056. int txr_count, int txr_idx,
  1057. int rxr_count, int rxr_idx)
  1058. {
  1059. struct igb_q_vector *q_vector;
  1060. struct igb_ring *ring;
  1061. int ring_count, size;
  1062. /* igb only supports 1 Tx and/or 1 Rx queue per vector */
  1063. if (txr_count > 1 || rxr_count > 1)
  1064. return -ENOMEM;
  1065. ring_count = txr_count + rxr_count;
  1066. size = sizeof(struct igb_q_vector) +
  1067. (sizeof(struct igb_ring) * ring_count);
  1068. /* allocate q_vector and rings */
  1069. q_vector = adapter->q_vector[v_idx];
  1070. if (!q_vector)
  1071. q_vector = kzalloc(size, GFP_KERNEL);
  1072. if (!q_vector)
  1073. return -ENOMEM;
  1074. /* initialize NAPI */
  1075. netif_napi_add(adapter->netdev, &q_vector->napi,
  1076. igb_poll, 64);
  1077. /* tie q_vector and adapter together */
  1078. adapter->q_vector[v_idx] = q_vector;
  1079. q_vector->adapter = adapter;
  1080. /* initialize work limits */
  1081. q_vector->tx.work_limit = adapter->tx_work_limit;
  1082. /* initialize ITR configuration */
  1083. q_vector->itr_register = adapter->hw.hw_addr + E1000_EITR(0);
  1084. q_vector->itr_val = IGB_START_ITR;
  1085. /* initialize pointer to rings */
  1086. ring = q_vector->ring;
  1087. /* intialize ITR */
  1088. if (rxr_count) {
  1089. /* rx or rx/tx vector */
  1090. if (!adapter->rx_itr_setting || adapter->rx_itr_setting > 3)
  1091. q_vector->itr_val = adapter->rx_itr_setting;
  1092. } else {
  1093. /* tx only vector */
  1094. if (!adapter->tx_itr_setting || adapter->tx_itr_setting > 3)
  1095. q_vector->itr_val = adapter->tx_itr_setting;
  1096. }
  1097. if (txr_count) {
  1098. /* assign generic ring traits */
  1099. ring->dev = &adapter->pdev->dev;
  1100. ring->netdev = adapter->netdev;
  1101. /* configure backlink on ring */
  1102. ring->q_vector = q_vector;
  1103. /* update q_vector Tx values */
  1104. igb_add_ring(ring, &q_vector->tx);
  1105. /* For 82575, context index must be unique per ring. */
  1106. if (adapter->hw.mac.type == e1000_82575)
  1107. set_bit(IGB_RING_FLAG_TX_CTX_IDX, &ring->flags);
  1108. /* apply Tx specific ring traits */
  1109. ring->count = adapter->tx_ring_count;
  1110. ring->queue_index = txr_idx;
  1111. u64_stats_init(&ring->tx_syncp);
  1112. u64_stats_init(&ring->tx_syncp2);
  1113. /* assign ring to adapter */
  1114. adapter->tx_ring[txr_idx] = ring;
  1115. /* push pointer to next ring */
  1116. ring++;
  1117. }
  1118. if (rxr_count) {
  1119. /* assign generic ring traits */
  1120. ring->dev = &adapter->pdev->dev;
  1121. ring->netdev = adapter->netdev;
  1122. /* configure backlink on ring */
  1123. ring->q_vector = q_vector;
  1124. /* update q_vector Rx values */
  1125. igb_add_ring(ring, &q_vector->rx);
  1126. /* set flag indicating ring supports SCTP checksum offload */
  1127. if (adapter->hw.mac.type >= e1000_82576)
  1128. set_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags);
  1129. /* On i350, i354, i210, and i211, loopback VLAN packets
  1130. * have the tag byte-swapped.
  1131. */
  1132. if (adapter->hw.mac.type >= e1000_i350)
  1133. set_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &ring->flags);
  1134. /* apply Rx specific ring traits */
  1135. ring->count = adapter->rx_ring_count;
  1136. ring->queue_index = rxr_idx;
  1137. u64_stats_init(&ring->rx_syncp);
  1138. /* assign ring to adapter */
  1139. adapter->rx_ring[rxr_idx] = ring;
  1140. }
  1141. return 0;
  1142. }
  1143. /**
  1144. * igb_alloc_q_vectors - Allocate memory for interrupt vectors
  1145. * @adapter: board private structure to initialize
  1146. *
  1147. * We allocate one q_vector per queue interrupt. If allocation fails we
  1148. * return -ENOMEM.
  1149. **/
  1150. static int igb_alloc_q_vectors(struct igb_adapter *adapter)
  1151. {
  1152. int q_vectors = adapter->num_q_vectors;
  1153. int rxr_remaining = adapter->num_rx_queues;
  1154. int txr_remaining = adapter->num_tx_queues;
  1155. int rxr_idx = 0, txr_idx = 0, v_idx = 0;
  1156. int err;
  1157. if (q_vectors >= (rxr_remaining + txr_remaining)) {
  1158. for (; rxr_remaining; v_idx++) {
  1159. err = igb_alloc_q_vector(adapter, q_vectors, v_idx,
  1160. 0, 0, 1, rxr_idx);
  1161. if (err)
  1162. goto err_out;
  1163. /* update counts and index */
  1164. rxr_remaining--;
  1165. rxr_idx++;
  1166. }
  1167. }
  1168. for (; v_idx < q_vectors; v_idx++) {
  1169. int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_idx);
  1170. int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_idx);
  1171. err = igb_alloc_q_vector(adapter, q_vectors, v_idx,
  1172. tqpv, txr_idx, rqpv, rxr_idx);
  1173. if (err)
  1174. goto err_out;
  1175. /* update counts and index */
  1176. rxr_remaining -= rqpv;
  1177. txr_remaining -= tqpv;
  1178. rxr_idx++;
  1179. txr_idx++;
  1180. }
  1181. return 0;
  1182. err_out:
  1183. adapter->num_tx_queues = 0;
  1184. adapter->num_rx_queues = 0;
  1185. adapter->num_q_vectors = 0;
  1186. while (v_idx--)
  1187. igb_free_q_vector(adapter, v_idx);
  1188. return -ENOMEM;
  1189. }
  1190. /**
  1191. * igb_init_interrupt_scheme - initialize interrupts, allocate queues/vectors
  1192. * @adapter: board private structure to initialize
  1193. * @msix: boolean value of MSIX capability
  1194. *
  1195. * This function initializes the interrupts and allocates all of the queues.
  1196. **/
  1197. static int igb_init_interrupt_scheme(struct igb_adapter *adapter, bool msix)
  1198. {
  1199. struct pci_dev *pdev = adapter->pdev;
  1200. int err;
  1201. igb_set_interrupt_capability(adapter, msix);
  1202. err = igb_alloc_q_vectors(adapter);
  1203. if (err) {
  1204. dev_err(&pdev->dev, "Unable to allocate memory for vectors\n");
  1205. goto err_alloc_q_vectors;
  1206. }
  1207. igb_cache_ring_register(adapter);
  1208. return 0;
  1209. err_alloc_q_vectors:
  1210. igb_reset_interrupt_capability(adapter);
  1211. return err;
  1212. }
  1213. /**
  1214. * igb_request_irq - initialize interrupts
  1215. * @adapter: board private structure to initialize
  1216. *
  1217. * Attempts to configure interrupts using the best available
  1218. * capabilities of the hardware and kernel.
  1219. **/
  1220. static int igb_request_irq(struct igb_adapter *adapter)
  1221. {
  1222. struct net_device *netdev = adapter->netdev;
  1223. struct pci_dev *pdev = adapter->pdev;
  1224. int err = 0;
  1225. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  1226. err = igb_request_msix(adapter);
  1227. if (!err)
  1228. goto request_done;
  1229. /* fall back to MSI */
  1230. igb_free_all_tx_resources(adapter);
  1231. igb_free_all_rx_resources(adapter);
  1232. igb_clear_interrupt_scheme(adapter);
  1233. err = igb_init_interrupt_scheme(adapter, false);
  1234. if (err)
  1235. goto request_done;
  1236. igb_setup_all_tx_resources(adapter);
  1237. igb_setup_all_rx_resources(adapter);
  1238. igb_configure(adapter);
  1239. }
  1240. igb_assign_vector(adapter->q_vector[0], 0);
  1241. if (adapter->flags & IGB_FLAG_HAS_MSI) {
  1242. err = request_irq(pdev->irq, igb_intr_msi, 0,
  1243. netdev->name, adapter);
  1244. if (!err)
  1245. goto request_done;
  1246. /* fall back to legacy interrupts */
  1247. igb_reset_interrupt_capability(adapter);
  1248. adapter->flags &= ~IGB_FLAG_HAS_MSI;
  1249. }
  1250. err = request_irq(pdev->irq, igb_intr, IRQF_SHARED,
  1251. netdev->name, adapter);
  1252. if (err)
  1253. dev_err(&pdev->dev, "Error %d getting interrupt\n",
  1254. err);
  1255. request_done:
  1256. return err;
  1257. }
  1258. static void igb_free_irq(struct igb_adapter *adapter)
  1259. {
  1260. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  1261. int vector = 0, i;
  1262. free_irq(adapter->msix_entries[vector++].vector, adapter);
  1263. for (i = 0; i < adapter->num_q_vectors; i++)
  1264. free_irq(adapter->msix_entries[vector++].vector,
  1265. adapter->q_vector[i]);
  1266. } else {
  1267. free_irq(adapter->pdev->irq, adapter);
  1268. }
  1269. }
  1270. /**
  1271. * igb_irq_disable - Mask off interrupt generation on the NIC
  1272. * @adapter: board private structure
  1273. **/
  1274. static void igb_irq_disable(struct igb_adapter *adapter)
  1275. {
  1276. struct e1000_hw *hw = &adapter->hw;
  1277. /* we need to be careful when disabling interrupts. The VFs are also
  1278. * mapped into these registers and so clearing the bits can cause
  1279. * issues on the VF drivers so we only need to clear what we set
  1280. */
  1281. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  1282. u32 regval = rd32(E1000_EIAM);
  1283. wr32(E1000_EIAM, regval & ~adapter->eims_enable_mask);
  1284. wr32(E1000_EIMC, adapter->eims_enable_mask);
  1285. regval = rd32(E1000_EIAC);
  1286. wr32(E1000_EIAC, regval & ~adapter->eims_enable_mask);
  1287. }
  1288. wr32(E1000_IAM, 0);
  1289. wr32(E1000_IMC, ~0);
  1290. wrfl();
  1291. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  1292. int i;
  1293. for (i = 0; i < adapter->num_q_vectors; i++)
  1294. synchronize_irq(adapter->msix_entries[i].vector);
  1295. } else {
  1296. synchronize_irq(adapter->pdev->irq);
  1297. }
  1298. }
  1299. /**
  1300. * igb_irq_enable - Enable default interrupt generation settings
  1301. * @adapter: board private structure
  1302. **/
  1303. static void igb_irq_enable(struct igb_adapter *adapter)
  1304. {
  1305. struct e1000_hw *hw = &adapter->hw;
  1306. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  1307. u32 ims = E1000_IMS_LSC | E1000_IMS_DOUTSYNC | E1000_IMS_DRSTA;
  1308. u32 regval = rd32(E1000_EIAC);
  1309. wr32(E1000_EIAC, regval | adapter->eims_enable_mask);
  1310. regval = rd32(E1000_EIAM);
  1311. wr32(E1000_EIAM, regval | adapter->eims_enable_mask);
  1312. wr32(E1000_EIMS, adapter->eims_enable_mask);
  1313. if (adapter->vfs_allocated_count) {
  1314. wr32(E1000_MBVFIMR, 0xFF);
  1315. ims |= E1000_IMS_VMMB;
  1316. }
  1317. wr32(E1000_IMS, ims);
  1318. } else {
  1319. wr32(E1000_IMS, IMS_ENABLE_MASK |
  1320. E1000_IMS_DRSTA);
  1321. wr32(E1000_IAM, IMS_ENABLE_MASK |
  1322. E1000_IMS_DRSTA);
  1323. }
  1324. }
  1325. static void igb_update_mng_vlan(struct igb_adapter *adapter)
  1326. {
  1327. struct e1000_hw *hw = &adapter->hw;
  1328. u16 vid = adapter->hw.mng_cookie.vlan_id;
  1329. u16 old_vid = adapter->mng_vlan_id;
  1330. if (hw->mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN) {
  1331. /* add VID to filter table */
  1332. igb_vfta_set(hw, vid, true);
  1333. adapter->mng_vlan_id = vid;
  1334. } else {
  1335. adapter->mng_vlan_id = IGB_MNG_VLAN_NONE;
  1336. }
  1337. if ((old_vid != (u16)IGB_MNG_VLAN_NONE) &&
  1338. (vid != old_vid) &&
  1339. !test_bit(old_vid, adapter->active_vlans)) {
  1340. /* remove VID from filter table */
  1341. igb_vfta_set(hw, old_vid, false);
  1342. }
  1343. }
  1344. /**
  1345. * igb_release_hw_control - release control of the h/w to f/w
  1346. * @adapter: address of board private structure
  1347. *
  1348. * igb_release_hw_control resets CTRL_EXT:DRV_LOAD bit.
  1349. * For ASF and Pass Through versions of f/w this means that the
  1350. * driver is no longer loaded.
  1351. **/
  1352. static void igb_release_hw_control(struct igb_adapter *adapter)
  1353. {
  1354. struct e1000_hw *hw = &adapter->hw;
  1355. u32 ctrl_ext;
  1356. /* Let firmware take over control of h/w */
  1357. ctrl_ext = rd32(E1000_CTRL_EXT);
  1358. wr32(E1000_CTRL_EXT,
  1359. ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
  1360. }
  1361. /**
  1362. * igb_get_hw_control - get control of the h/w from f/w
  1363. * @adapter: address of board private structure
  1364. *
  1365. * igb_get_hw_control sets CTRL_EXT:DRV_LOAD bit.
  1366. * For ASF and Pass Through versions of f/w this means that
  1367. * the driver is loaded.
  1368. **/
  1369. static void igb_get_hw_control(struct igb_adapter *adapter)
  1370. {
  1371. struct e1000_hw *hw = &adapter->hw;
  1372. u32 ctrl_ext;
  1373. /* Let firmware know the driver has taken over */
  1374. ctrl_ext = rd32(E1000_CTRL_EXT);
  1375. wr32(E1000_CTRL_EXT,
  1376. ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
  1377. }
  1378. /**
  1379. * igb_configure - configure the hardware for RX and TX
  1380. * @adapter: private board structure
  1381. **/
  1382. static void igb_configure(struct igb_adapter *adapter)
  1383. {
  1384. struct net_device *netdev = adapter->netdev;
  1385. int i;
  1386. igb_get_hw_control(adapter);
  1387. igb_set_rx_mode(netdev);
  1388. igb_restore_vlan(adapter);
  1389. igb_setup_tctl(adapter);
  1390. igb_setup_mrqc(adapter);
  1391. igb_setup_rctl(adapter);
  1392. igb_configure_tx(adapter);
  1393. igb_configure_rx(adapter);
  1394. igb_rx_fifo_flush_82575(&adapter->hw);
  1395. /* call igb_desc_unused which always leaves
  1396. * at least 1 descriptor unused to make sure
  1397. * next_to_use != next_to_clean
  1398. */
  1399. for (i = 0; i < adapter->num_rx_queues; i++) {
  1400. struct igb_ring *ring = adapter->rx_ring[i];
  1401. igb_alloc_rx_buffers(ring, igb_desc_unused(ring));
  1402. }
  1403. }
  1404. /**
  1405. * igb_power_up_link - Power up the phy/serdes link
  1406. * @adapter: address of board private structure
  1407. **/
  1408. void igb_power_up_link(struct igb_adapter *adapter)
  1409. {
  1410. igb_reset_phy(&adapter->hw);
  1411. if (adapter->hw.phy.media_type == e1000_media_type_copper)
  1412. igb_power_up_phy_copper(&adapter->hw);
  1413. else
  1414. igb_power_up_serdes_link_82575(&adapter->hw);
  1415. igb_setup_link(&adapter->hw);
  1416. }
  1417. /**
  1418. * igb_power_down_link - Power down the phy/serdes link
  1419. * @adapter: address of board private structure
  1420. */
  1421. static void igb_power_down_link(struct igb_adapter *adapter)
  1422. {
  1423. if (adapter->hw.phy.media_type == e1000_media_type_copper)
  1424. igb_power_down_phy_copper_82575(&adapter->hw);
  1425. else
  1426. igb_shutdown_serdes_link_82575(&adapter->hw);
  1427. }
  1428. /**
  1429. * Detect and switch function for Media Auto Sense
  1430. * @adapter: address of the board private structure
  1431. **/
  1432. static void igb_check_swap_media(struct igb_adapter *adapter)
  1433. {
  1434. struct e1000_hw *hw = &adapter->hw;
  1435. u32 ctrl_ext, connsw;
  1436. bool swap_now = false;
  1437. ctrl_ext = rd32(E1000_CTRL_EXT);
  1438. connsw = rd32(E1000_CONNSW);
  1439. /* need to live swap if current media is copper and we have fiber/serdes
  1440. * to go to.
  1441. */
  1442. if ((hw->phy.media_type == e1000_media_type_copper) &&
  1443. (!(connsw & E1000_CONNSW_AUTOSENSE_EN))) {
  1444. swap_now = true;
  1445. } else if (!(connsw & E1000_CONNSW_SERDESD)) {
  1446. /* copper signal takes time to appear */
  1447. if (adapter->copper_tries < 4) {
  1448. adapter->copper_tries++;
  1449. connsw |= E1000_CONNSW_AUTOSENSE_CONF;
  1450. wr32(E1000_CONNSW, connsw);
  1451. return;
  1452. } else {
  1453. adapter->copper_tries = 0;
  1454. if ((connsw & E1000_CONNSW_PHYSD) &&
  1455. (!(connsw & E1000_CONNSW_PHY_PDN))) {
  1456. swap_now = true;
  1457. connsw &= ~E1000_CONNSW_AUTOSENSE_CONF;
  1458. wr32(E1000_CONNSW, connsw);
  1459. }
  1460. }
  1461. }
  1462. if (!swap_now)
  1463. return;
  1464. switch (hw->phy.media_type) {
  1465. case e1000_media_type_copper:
  1466. netdev_info(adapter->netdev,
  1467. "MAS: changing media to fiber/serdes\n");
  1468. ctrl_ext |=
  1469. E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES;
  1470. adapter->flags |= IGB_FLAG_MEDIA_RESET;
  1471. adapter->copper_tries = 0;
  1472. break;
  1473. case e1000_media_type_internal_serdes:
  1474. case e1000_media_type_fiber:
  1475. netdev_info(adapter->netdev,
  1476. "MAS: changing media to copper\n");
  1477. ctrl_ext &=
  1478. ~E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES;
  1479. adapter->flags |= IGB_FLAG_MEDIA_RESET;
  1480. break;
  1481. default:
  1482. /* shouldn't get here during regular operation */
  1483. netdev_err(adapter->netdev,
  1484. "AMS: Invalid media type found, returning\n");
  1485. break;
  1486. }
  1487. wr32(E1000_CTRL_EXT, ctrl_ext);
  1488. }
  1489. /**
  1490. * igb_up - Open the interface and prepare it to handle traffic
  1491. * @adapter: board private structure
  1492. **/
  1493. int igb_up(struct igb_adapter *adapter)
  1494. {
  1495. struct e1000_hw *hw = &adapter->hw;
  1496. int i;
  1497. /* hardware has been reset, we need to reload some things */
  1498. igb_configure(adapter);
  1499. clear_bit(__IGB_DOWN, &adapter->state);
  1500. for (i = 0; i < adapter->num_q_vectors; i++)
  1501. napi_enable(&(adapter->q_vector[i]->napi));
  1502. if (adapter->flags & IGB_FLAG_HAS_MSIX)
  1503. igb_configure_msix(adapter);
  1504. else
  1505. igb_assign_vector(adapter->q_vector[0], 0);
  1506. /* Clear any pending interrupts. */
  1507. rd32(E1000_ICR);
  1508. igb_irq_enable(adapter);
  1509. /* notify VFs that reset has been completed */
  1510. if (adapter->vfs_allocated_count) {
  1511. u32 reg_data = rd32(E1000_CTRL_EXT);
  1512. reg_data |= E1000_CTRL_EXT_PFRSTD;
  1513. wr32(E1000_CTRL_EXT, reg_data);
  1514. }
  1515. netif_tx_start_all_queues(adapter->netdev);
  1516. /* start the watchdog. */
  1517. hw->mac.get_link_status = 1;
  1518. schedule_work(&adapter->watchdog_task);
  1519. if ((adapter->flags & IGB_FLAG_EEE) &&
  1520. (!hw->dev_spec._82575.eee_disable))
  1521. adapter->eee_advert = MDIO_EEE_100TX | MDIO_EEE_1000T;
  1522. return 0;
  1523. }
  1524. void igb_down(struct igb_adapter *adapter)
  1525. {
  1526. struct net_device *netdev = adapter->netdev;
  1527. struct e1000_hw *hw = &adapter->hw;
  1528. u32 tctl, rctl;
  1529. int i;
  1530. /* signal that we're down so the interrupt handler does not
  1531. * reschedule our watchdog timer
  1532. */
  1533. set_bit(__IGB_DOWN, &adapter->state);
  1534. /* disable receives in the hardware */
  1535. rctl = rd32(E1000_RCTL);
  1536. wr32(E1000_RCTL, rctl & ~E1000_RCTL_EN);
  1537. /* flush and sleep below */
  1538. netif_tx_stop_all_queues(netdev);
  1539. /* disable transmits in the hardware */
  1540. tctl = rd32(E1000_TCTL);
  1541. tctl &= ~E1000_TCTL_EN;
  1542. wr32(E1000_TCTL, tctl);
  1543. /* flush both disables and wait for them to finish */
  1544. wrfl();
  1545. usleep_range(10000, 11000);
  1546. igb_irq_disable(adapter);
  1547. adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;
  1548. for (i = 0; i < adapter->num_q_vectors; i++) {
  1549. napi_synchronize(&(adapter->q_vector[i]->napi));
  1550. napi_disable(&(adapter->q_vector[i]->napi));
  1551. }
  1552. del_timer_sync(&adapter->watchdog_timer);
  1553. del_timer_sync(&adapter->phy_info_timer);
  1554. netif_carrier_off(netdev);
  1555. /* record the stats before reset*/
  1556. spin_lock(&adapter->stats64_lock);
  1557. igb_update_stats(adapter, &adapter->stats64);
  1558. spin_unlock(&adapter->stats64_lock);
  1559. adapter->link_speed = 0;
  1560. adapter->link_duplex = 0;
  1561. if (!pci_channel_offline(adapter->pdev))
  1562. igb_reset(adapter);
  1563. igb_clean_all_tx_rings(adapter);
  1564. igb_clean_all_rx_rings(adapter);
  1565. #ifdef CONFIG_IGB_DCA
  1566. /* since we reset the hardware DCA settings were cleared */
  1567. igb_setup_dca(adapter);
  1568. #endif
  1569. }
  1570. void igb_reinit_locked(struct igb_adapter *adapter)
  1571. {
  1572. WARN_ON(in_interrupt());
  1573. while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
  1574. usleep_range(1000, 2000);
  1575. igb_down(adapter);
  1576. igb_up(adapter);
  1577. clear_bit(__IGB_RESETTING, &adapter->state);
  1578. }
  1579. /** igb_enable_mas - Media Autosense re-enable after swap
  1580. *
  1581. * @adapter: adapter struct
  1582. **/
  1583. static s32 igb_enable_mas(struct igb_adapter *adapter)
  1584. {
  1585. struct e1000_hw *hw = &adapter->hw;
  1586. u32 connsw;
  1587. s32 ret_val = 0;
  1588. connsw = rd32(E1000_CONNSW);
  1589. if (!(hw->phy.media_type == e1000_media_type_copper))
  1590. return ret_val;
  1591. /* configure for SerDes media detect */
  1592. if (!(connsw & E1000_CONNSW_SERDESD)) {
  1593. connsw |= E1000_CONNSW_ENRGSRC;
  1594. connsw |= E1000_CONNSW_AUTOSENSE_EN;
  1595. wr32(E1000_CONNSW, connsw);
  1596. wrfl();
  1597. } else if (connsw & E1000_CONNSW_SERDESD) {
  1598. /* already SerDes, no need to enable anything */
  1599. return ret_val;
  1600. } else {
  1601. netdev_info(adapter->netdev,
  1602. "MAS: Unable to configure feature, disabling..\n");
  1603. adapter->flags &= ~IGB_FLAG_MAS_ENABLE;
  1604. }
  1605. return ret_val;
  1606. }
  1607. void igb_reset(struct igb_adapter *adapter)
  1608. {
  1609. struct pci_dev *pdev = adapter->pdev;
  1610. struct e1000_hw *hw = &adapter->hw;
  1611. struct e1000_mac_info *mac = &hw->mac;
  1612. struct e1000_fc_info *fc = &hw->fc;
  1613. u32 pba = 0, tx_space, min_tx_space, min_rx_space, hwm;
  1614. /* Repartition Pba for greater than 9k mtu
  1615. * To take effect CTRL.RST is required.
  1616. */
  1617. switch (mac->type) {
  1618. case e1000_i350:
  1619. case e1000_i354:
  1620. case e1000_82580:
  1621. pba = rd32(E1000_RXPBS);
  1622. pba = igb_rxpbs_adjust_82580(pba);
  1623. break;
  1624. case e1000_82576:
  1625. pba = rd32(E1000_RXPBS);
  1626. pba &= E1000_RXPBS_SIZE_MASK_82576;
  1627. break;
  1628. case e1000_82575:
  1629. case e1000_i210:
  1630. case e1000_i211:
  1631. default:
  1632. pba = E1000_PBA_34K;
  1633. break;
  1634. }
  1635. if ((adapter->max_frame_size > ETH_FRAME_LEN + ETH_FCS_LEN) &&
  1636. (mac->type < e1000_82576)) {
  1637. /* adjust PBA for jumbo frames */
  1638. wr32(E1000_PBA, pba);
  1639. /* To maintain wire speed transmits, the Tx FIFO should be
  1640. * large enough to accommodate two full transmit packets,
  1641. * rounded up to the next 1KB and expressed in KB. Likewise,
  1642. * the Rx FIFO should be large enough to accommodate at least
  1643. * one full receive packet and is similarly rounded up and
  1644. * expressed in KB.
  1645. */
  1646. pba = rd32(E1000_PBA);
  1647. /* upper 16 bits has Tx packet buffer allocation size in KB */
  1648. tx_space = pba >> 16;
  1649. /* lower 16 bits has Rx packet buffer allocation size in KB */
  1650. pba &= 0xffff;
  1651. /* the Tx fifo also stores 16 bytes of information about the Tx
  1652. * but don't include ethernet FCS because hardware appends it
  1653. */
  1654. min_tx_space = (adapter->max_frame_size +
  1655. sizeof(union e1000_adv_tx_desc) -
  1656. ETH_FCS_LEN) * 2;
  1657. min_tx_space = ALIGN(min_tx_space, 1024);
  1658. min_tx_space >>= 10;
  1659. /* software strips receive CRC, so leave room for it */
  1660. min_rx_space = adapter->max_frame_size;
  1661. min_rx_space = ALIGN(min_rx_space, 1024);
  1662. min_rx_space >>= 10;
  1663. /* If current Tx allocation is less than the min Tx FIFO size,
  1664. * and the min Tx FIFO size is less than the current Rx FIFO
  1665. * allocation, take space away from current Rx allocation
  1666. */
  1667. if (tx_space < min_tx_space &&
  1668. ((min_tx_space - tx_space) < pba)) {
  1669. pba = pba - (min_tx_space - tx_space);
  1670. /* if short on Rx space, Rx wins and must trump Tx
  1671. * adjustment
  1672. */
  1673. if (pba < min_rx_space)
  1674. pba = min_rx_space;
  1675. }
  1676. wr32(E1000_PBA, pba);
  1677. }
  1678. /* flow control settings */
  1679. /* The high water mark must be low enough to fit one full frame
  1680. * (or the size used for early receive) above it in the Rx FIFO.
  1681. * Set it to the lower of:
  1682. * - 90% of the Rx FIFO size, or
  1683. * - the full Rx FIFO size minus one full frame
  1684. */
  1685. hwm = min(((pba << 10) * 9 / 10),
  1686. ((pba << 10) - 2 * adapter->max_frame_size));
  1687. fc->high_water = hwm & 0xFFFFFFF0; /* 16-byte granularity */
  1688. fc->low_water = fc->high_water - 16;
  1689. fc->pause_time = 0xFFFF;
  1690. fc->send_xon = 1;
  1691. fc->current_mode = fc->requested_mode;
  1692. /* disable receive for all VFs and wait one second */
  1693. if (adapter->vfs_allocated_count) {
  1694. int i;
  1695. for (i = 0 ; i < adapter->vfs_allocated_count; i++)
  1696. adapter->vf_data[i].flags &= IGB_VF_FLAG_PF_SET_MAC;
  1697. /* ping all the active vfs to let them know we are going down */
  1698. igb_ping_all_vfs(adapter);
  1699. /* disable transmits and receives */
  1700. wr32(E1000_VFRE, 0);
  1701. wr32(E1000_VFTE, 0);
  1702. }
  1703. /* Allow time for pending master requests to run */
  1704. hw->mac.ops.reset_hw(hw);
  1705. wr32(E1000_WUC, 0);
  1706. if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
  1707. /* need to resetup here after media swap */
  1708. adapter->ei.get_invariants(hw);
  1709. adapter->flags &= ~IGB_FLAG_MEDIA_RESET;
  1710. }
  1711. if (adapter->flags & IGB_FLAG_MAS_ENABLE) {
  1712. if (igb_enable_mas(adapter))
  1713. dev_err(&pdev->dev,
  1714. "Error enabling Media Auto Sense\n");
  1715. }
  1716. if (hw->mac.ops.init_hw(hw))
  1717. dev_err(&pdev->dev, "Hardware Error\n");
  1718. /* Flow control settings reset on hardware reset, so guarantee flow
  1719. * control is off when forcing speed.
  1720. */
  1721. if (!hw->mac.autoneg)
  1722. igb_force_mac_fc(hw);
  1723. igb_init_dmac(adapter, pba);
  1724. #ifdef CONFIG_IGB_HWMON
  1725. /* Re-initialize the thermal sensor on i350 devices. */
  1726. if (!test_bit(__IGB_DOWN, &adapter->state)) {
  1727. if (mac->type == e1000_i350 && hw->bus.func == 0) {
  1728. /* If present, re-initialize the external thermal sensor
  1729. * interface.
  1730. */
  1731. if (adapter->ets)
  1732. mac->ops.init_thermal_sensor_thresh(hw);
  1733. }
  1734. }
  1735. #endif
  1736. /* Re-establish EEE setting */
  1737. if (hw->phy.media_type == e1000_media_type_copper) {
  1738. switch (mac->type) {
  1739. case e1000_i350:
  1740. case e1000_i210:
  1741. case e1000_i211:
  1742. igb_set_eee_i350(hw, true, true);
  1743. break;
  1744. case e1000_i354:
  1745. igb_set_eee_i354(hw, true, true);
  1746. break;
  1747. default:
  1748. break;
  1749. }
  1750. }
  1751. if (!netif_running(adapter->netdev))
  1752. igb_power_down_link(adapter);
  1753. igb_update_mng_vlan(adapter);
  1754. /* Enable h/w to recognize an 802.1Q VLAN Ethernet packet */
  1755. wr32(E1000_VET, ETHERNET_IEEE_VLAN_TYPE);
  1756. /* Re-enable PTP, where applicable. */
  1757. igb_ptp_reset(adapter);
  1758. igb_get_phy_info(hw);
  1759. }
  1760. static netdev_features_t igb_fix_features(struct net_device *netdev,
  1761. netdev_features_t features)
  1762. {
  1763. /* Since there is no support for separate Rx/Tx vlan accel
  1764. * enable/disable make sure Tx flag is always in same state as Rx.
  1765. */
  1766. if (features & NETIF_F_HW_VLAN_CTAG_RX)
  1767. features |= NETIF_F_HW_VLAN_CTAG_TX;
  1768. else
  1769. features &= ~NETIF_F_HW_VLAN_CTAG_TX;
  1770. return features;
  1771. }
  1772. static int igb_set_features(struct net_device *netdev,
  1773. netdev_features_t features)
  1774. {
  1775. netdev_features_t changed = netdev->features ^ features;
  1776. struct igb_adapter *adapter = netdev_priv(netdev);
  1777. if (changed & NETIF_F_HW_VLAN_CTAG_RX)
  1778. igb_vlan_mode(netdev, features);
  1779. if (!(changed & NETIF_F_RXALL))
  1780. return 0;
  1781. netdev->features = features;
  1782. if (netif_running(netdev))
  1783. igb_reinit_locked(adapter);
  1784. else
  1785. igb_reset(adapter);
  1786. return 0;
  1787. }
  1788. static const struct net_device_ops igb_netdev_ops = {
  1789. .ndo_open = igb_open,
  1790. .ndo_stop = igb_close,
  1791. .ndo_start_xmit = igb_xmit_frame,
  1792. .ndo_get_stats64 = igb_get_stats64,
  1793. .ndo_set_rx_mode = igb_set_rx_mode,
  1794. .ndo_set_mac_address = igb_set_mac,
  1795. .ndo_change_mtu = igb_change_mtu,
  1796. .ndo_do_ioctl = igb_ioctl,
  1797. .ndo_tx_timeout = igb_tx_timeout,
  1798. .ndo_validate_addr = eth_validate_addr,
  1799. .ndo_vlan_rx_add_vid = igb_vlan_rx_add_vid,
  1800. .ndo_vlan_rx_kill_vid = igb_vlan_rx_kill_vid,
  1801. .ndo_set_vf_mac = igb_ndo_set_vf_mac,
  1802. .ndo_set_vf_vlan = igb_ndo_set_vf_vlan,
  1803. .ndo_set_vf_rate = igb_ndo_set_vf_bw,
  1804. .ndo_set_vf_spoofchk = igb_ndo_set_vf_spoofchk,
  1805. .ndo_get_vf_config = igb_ndo_get_vf_config,
  1806. #ifdef CONFIG_NET_POLL_CONTROLLER
  1807. .ndo_poll_controller = igb_netpoll,
  1808. #endif
  1809. .ndo_fix_features = igb_fix_features,
  1810. .ndo_set_features = igb_set_features,
  1811. };
  1812. /**
  1813. * igb_set_fw_version - Configure version string for ethtool
  1814. * @adapter: adapter struct
  1815. **/
  1816. void igb_set_fw_version(struct igb_adapter *adapter)
  1817. {
  1818. struct e1000_hw *hw = &adapter->hw;
  1819. struct e1000_fw_version fw;
  1820. igb_get_fw_version(hw, &fw);
  1821. switch (hw->mac.type) {
  1822. case e1000_i210:
  1823. case e1000_i211:
  1824. if (!(igb_get_flash_presence_i210(hw))) {
  1825. snprintf(adapter->fw_version,
  1826. sizeof(adapter->fw_version),
  1827. "%2d.%2d-%d",
  1828. fw.invm_major, fw.invm_minor,
  1829. fw.invm_img_type);
  1830. break;
  1831. }
  1832. /* fall through */
  1833. default:
  1834. /* if option is rom valid, display its version too */
  1835. if (fw.or_valid) {
  1836. snprintf(adapter->fw_version,
  1837. sizeof(adapter->fw_version),
  1838. "%d.%d, 0x%08x, %d.%d.%d",
  1839. fw.eep_major, fw.eep_minor, fw.etrack_id,
  1840. fw.or_major, fw.or_build, fw.or_patch);
  1841. /* no option rom */
  1842. } else if (fw.etrack_id != 0X0000) {
  1843. snprintf(adapter->fw_version,
  1844. sizeof(adapter->fw_version),
  1845. "%d.%d, 0x%08x",
  1846. fw.eep_major, fw.eep_minor, fw.etrack_id);
  1847. } else {
  1848. snprintf(adapter->fw_version,
  1849. sizeof(adapter->fw_version),
  1850. "%d.%d.%d",
  1851. fw.eep_major, fw.eep_minor, fw.eep_build);
  1852. }
  1853. break;
  1854. }
  1855. }
  1856. /**
  1857. * igb_init_mas - init Media Autosense feature if enabled in the NVM
  1858. *
  1859. * @adapter: adapter struct
  1860. **/
  1861. static void igb_init_mas(struct igb_adapter *adapter)
  1862. {
  1863. struct e1000_hw *hw = &adapter->hw;
  1864. u16 eeprom_data;
  1865. hw->nvm.ops.read(hw, NVM_COMPAT, 1, &eeprom_data);
  1866. switch (hw->bus.func) {
  1867. case E1000_FUNC_0:
  1868. if (eeprom_data & IGB_MAS_ENABLE_0) {
  1869. adapter->flags |= IGB_FLAG_MAS_ENABLE;
  1870. netdev_info(adapter->netdev,
  1871. "MAS: Enabling Media Autosense for port %d\n",
  1872. hw->bus.func);
  1873. }
  1874. break;
  1875. case E1000_FUNC_1:
  1876. if (eeprom_data & IGB_MAS_ENABLE_1) {
  1877. adapter->flags |= IGB_FLAG_MAS_ENABLE;
  1878. netdev_info(adapter->netdev,
  1879. "MAS: Enabling Media Autosense for port %d\n",
  1880. hw->bus.func);
  1881. }
  1882. break;
  1883. case E1000_FUNC_2:
  1884. if (eeprom_data & IGB_MAS_ENABLE_2) {
  1885. adapter->flags |= IGB_FLAG_MAS_ENABLE;
  1886. netdev_info(adapter->netdev,
  1887. "MAS: Enabling Media Autosense for port %d\n",
  1888. hw->bus.func);
  1889. }
  1890. break;
  1891. case E1000_FUNC_3:
  1892. if (eeprom_data & IGB_MAS_ENABLE_3) {
  1893. adapter->flags |= IGB_FLAG_MAS_ENABLE;
  1894. netdev_info(adapter->netdev,
  1895. "MAS: Enabling Media Autosense for port %d\n",
  1896. hw->bus.func);
  1897. }
  1898. break;
  1899. default:
  1900. /* Shouldn't get here */
  1901. netdev_err(adapter->netdev,
  1902. "MAS: Invalid port configuration, returning\n");
  1903. break;
  1904. }
  1905. }
  1906. /**
  1907. * igb_init_i2c - Init I2C interface
  1908. * @adapter: pointer to adapter structure
  1909. **/
  1910. static s32 igb_init_i2c(struct igb_adapter *adapter)
  1911. {
  1912. s32 status = 0;
  1913. /* I2C interface supported on i350 devices */
  1914. if (adapter->hw.mac.type != e1000_i350)
  1915. return 0;
  1916. /* Initialize the i2c bus which is controlled by the registers.
  1917. * This bus will use the i2c_algo_bit structue that implements
  1918. * the protocol through toggling of the 4 bits in the register.
  1919. */
  1920. adapter->i2c_adap.owner = THIS_MODULE;
  1921. adapter->i2c_algo = igb_i2c_algo;
  1922. adapter->i2c_algo.data = adapter;
  1923. adapter->i2c_adap.algo_data = &adapter->i2c_algo;
  1924. adapter->i2c_adap.dev.parent = &adapter->pdev->dev;
  1925. strlcpy(adapter->i2c_adap.name, "igb BB",
  1926. sizeof(adapter->i2c_adap.name));
  1927. status = i2c_bit_add_bus(&adapter->i2c_adap);
  1928. return status;
  1929. }
  1930. /**
  1931. * igb_probe - Device Initialization Routine
  1932. * @pdev: PCI device information struct
  1933. * @ent: entry in igb_pci_tbl
  1934. *
  1935. * Returns 0 on success, negative on failure
  1936. *
  1937. * igb_probe initializes an adapter identified by a pci_dev structure.
  1938. * The OS initialization, configuring of the adapter private structure,
  1939. * and a hardware reset occur.
  1940. **/
  1941. static int igb_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1942. {
  1943. struct net_device *netdev;
  1944. struct igb_adapter *adapter;
  1945. struct e1000_hw *hw;
  1946. u16 eeprom_data = 0;
  1947. s32 ret_val;
  1948. static int global_quad_port_a; /* global quad port a indication */
  1949. const struct e1000_info *ei = igb_info_tbl[ent->driver_data];
  1950. int err, pci_using_dac;
  1951. u8 part_str[E1000_PBANUM_LENGTH];
  1952. /* Catch broken hardware that put the wrong VF device ID in
  1953. * the PCIe SR-IOV capability.
  1954. */
  1955. if (pdev->is_virtfn) {
  1956. WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
  1957. pci_name(pdev), pdev->vendor, pdev->device);
  1958. return -EINVAL;
  1959. }
  1960. err = pci_enable_device_mem(pdev);
  1961. if (err)
  1962. return err;
  1963. pci_using_dac = 0;
  1964. err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
  1965. if (!err) {
  1966. pci_using_dac = 1;
  1967. } else {
  1968. err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
  1969. if (err) {
  1970. dev_err(&pdev->dev,
  1971. "No usable DMA configuration, aborting\n");
  1972. goto err_dma;
  1973. }
  1974. }
  1975. err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
  1976. IORESOURCE_MEM),
  1977. igb_driver_name);
  1978. if (err)
  1979. goto err_pci_reg;
  1980. pci_enable_pcie_error_reporting(pdev);
  1981. pci_set_master(pdev);
  1982. pci_save_state(pdev);
  1983. err = -ENOMEM;
  1984. netdev = alloc_etherdev_mq(sizeof(struct igb_adapter),
  1985. IGB_MAX_TX_QUEUES);
  1986. if (!netdev)
  1987. goto err_alloc_etherdev;
  1988. SET_NETDEV_DEV(netdev, &pdev->dev);
  1989. pci_set_drvdata(pdev, netdev);
  1990. adapter = netdev_priv(netdev);
  1991. adapter->netdev = netdev;
  1992. adapter->pdev = pdev;
  1993. hw = &adapter->hw;
  1994. hw->back = adapter;
  1995. adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
  1996. err = -EIO;
  1997. hw->hw_addr = pci_iomap(pdev, 0, 0);
  1998. if (!hw->hw_addr)
  1999. goto err_ioremap;
  2000. netdev->netdev_ops = &igb_netdev_ops;
  2001. igb_set_ethtool_ops(netdev);
  2002. netdev->watchdog_timeo = 5 * HZ;
  2003. strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
  2004. netdev->mem_start = pci_resource_start(pdev, 0);
  2005. netdev->mem_end = pci_resource_end(pdev, 0);
  2006. /* PCI config space info */
  2007. hw->vendor_id = pdev->vendor;
  2008. hw->device_id = pdev->device;
  2009. hw->revision_id = pdev->revision;
  2010. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  2011. hw->subsystem_device_id = pdev->subsystem_device;
  2012. /* Copy the default MAC, PHY and NVM function pointers */
  2013. memcpy(&hw->mac.ops, ei->mac_ops, sizeof(hw->mac.ops));
  2014. memcpy(&hw->phy.ops, ei->phy_ops, sizeof(hw->phy.ops));
  2015. memcpy(&hw->nvm.ops, ei->nvm_ops, sizeof(hw->nvm.ops));
  2016. /* Initialize skew-specific constants */
  2017. err = ei->get_invariants(hw);
  2018. if (err)
  2019. goto err_sw_init;
  2020. /* setup the private structure */
  2021. err = igb_sw_init(adapter);
  2022. if (err)
  2023. goto err_sw_init;
  2024. igb_get_bus_info_pcie(hw);
  2025. hw->phy.autoneg_wait_to_complete = false;
  2026. /* Copper options */
  2027. if (hw->phy.media_type == e1000_media_type_copper) {
  2028. hw->phy.mdix = AUTO_ALL_MODES;
  2029. hw->phy.disable_polarity_correction = false;
  2030. hw->phy.ms_type = e1000_ms_hw_default;
  2031. }
  2032. if (igb_check_reset_block(hw))
  2033. dev_info(&pdev->dev,
  2034. "PHY reset is blocked due to SOL/IDER session.\n");
  2035. /* features is initialized to 0 in allocation, it might have bits
  2036. * set by igb_sw_init so we should use an or instead of an
  2037. * assignment.
  2038. */
  2039. netdev->features |= NETIF_F_SG |
  2040. NETIF_F_IP_CSUM |
  2041. NETIF_F_IPV6_CSUM |
  2042. NETIF_F_TSO |
  2043. NETIF_F_TSO6 |
  2044. NETIF_F_RXHASH |
  2045. NETIF_F_RXCSUM |
  2046. NETIF_F_HW_VLAN_CTAG_RX |
  2047. NETIF_F_HW_VLAN_CTAG_TX;
  2048. /* copy netdev features into list of user selectable features */
  2049. netdev->hw_features |= netdev->features;
  2050. netdev->hw_features |= NETIF_F_RXALL;
  2051. /* set this bit last since it cannot be part of hw_features */
  2052. netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
  2053. netdev->vlan_features |= NETIF_F_TSO |
  2054. NETIF_F_TSO6 |
  2055. NETIF_F_IP_CSUM |
  2056. NETIF_F_IPV6_CSUM |
  2057. NETIF_F_SG;
  2058. netdev->priv_flags |= IFF_SUPP_NOFCS;
  2059. if (pci_using_dac) {
  2060. netdev->features |= NETIF_F_HIGHDMA;
  2061. netdev->vlan_features |= NETIF_F_HIGHDMA;
  2062. }
  2063. if (hw->mac.type >= e1000_82576) {
  2064. netdev->hw_features |= NETIF_F_SCTP_CSUM;
  2065. netdev->features |= NETIF_F_SCTP_CSUM;
  2066. }
  2067. netdev->priv_flags |= IFF_UNICAST_FLT;
  2068. adapter->en_mng_pt = igb_enable_mng_pass_thru(hw);
  2069. /* before reading the NVM, reset the controller to put the device in a
  2070. * known good starting state
  2071. */
  2072. hw->mac.ops.reset_hw(hw);
  2073. /* make sure the NVM is good , i211/i210 parts can have special NVM
  2074. * that doesn't contain a checksum
  2075. */
  2076. switch (hw->mac.type) {
  2077. case e1000_i210:
  2078. case e1000_i211:
  2079. if (igb_get_flash_presence_i210(hw)) {
  2080. if (hw->nvm.ops.validate(hw) < 0) {
  2081. dev_err(&pdev->dev,
  2082. "The NVM Checksum Is Not Valid\n");
  2083. err = -EIO;
  2084. goto err_eeprom;
  2085. }
  2086. }
  2087. break;
  2088. default:
  2089. if (hw->nvm.ops.validate(hw) < 0) {
  2090. dev_err(&pdev->dev, "The NVM Checksum Is Not Valid\n");
  2091. err = -EIO;
  2092. goto err_eeprom;
  2093. }
  2094. break;
  2095. }
  2096. /* copy the MAC address out of the NVM */
  2097. if (hw->mac.ops.read_mac_addr(hw))
  2098. dev_err(&pdev->dev, "NVM Read Error\n");
  2099. memcpy(netdev->dev_addr, hw->mac.addr, netdev->addr_len);
  2100. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2101. dev_err(&pdev->dev, "Invalid MAC Address\n");
  2102. err = -EIO;
  2103. goto err_eeprom;
  2104. }
  2105. /* get firmware version for ethtool -i */
  2106. igb_set_fw_version(adapter);
  2107. /* configure RXPBSIZE and TXPBSIZE */
  2108. if (hw->mac.type == e1000_i210) {
  2109. wr32(E1000_RXPBS, I210_RXPBSIZE_DEFAULT);
  2110. wr32(E1000_TXPBS, I210_TXPBSIZE_DEFAULT);
  2111. }
  2112. setup_timer(&adapter->watchdog_timer, igb_watchdog,
  2113. (unsigned long) adapter);
  2114. setup_timer(&adapter->phy_info_timer, igb_update_phy_info,
  2115. (unsigned long) adapter);
  2116. INIT_WORK(&adapter->reset_task, igb_reset_task);
  2117. INIT_WORK(&adapter->watchdog_task, igb_watchdog_task);
  2118. /* Initialize link properties that are user-changeable */
  2119. adapter->fc_autoneg = true;
  2120. hw->mac.autoneg = true;
  2121. hw->phy.autoneg_advertised = 0x2f;
  2122. hw->fc.requested_mode = e1000_fc_default;
  2123. hw->fc.current_mode = e1000_fc_default;
  2124. igb_validate_mdi_setting(hw);
  2125. /* By default, support wake on port A */
  2126. if (hw->bus.func == 0)
  2127. adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
  2128. /* Check the NVM for wake support on non-port A ports */
  2129. if (hw->mac.type >= e1000_82580)
  2130. hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_A +
  2131. NVM_82580_LAN_FUNC_OFFSET(hw->bus.func), 1,
  2132. &eeprom_data);
  2133. else if (hw->bus.func == 1)
  2134. hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data);
  2135. if (eeprom_data & IGB_EEPROM_APME)
  2136. adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
  2137. /* now that we have the eeprom settings, apply the special cases where
  2138. * the eeprom may be wrong or the board simply won't support wake on
  2139. * lan on a particular port
  2140. */
  2141. switch (pdev->device) {
  2142. case E1000_DEV_ID_82575GB_QUAD_COPPER:
  2143. adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
  2144. break;
  2145. case E1000_DEV_ID_82575EB_FIBER_SERDES:
  2146. case E1000_DEV_ID_82576_FIBER:
  2147. case E1000_DEV_ID_82576_SERDES:
  2148. /* Wake events only supported on port A for dual fiber
  2149. * regardless of eeprom setting
  2150. */
  2151. if (rd32(E1000_STATUS) & E1000_STATUS_FUNC_1)
  2152. adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
  2153. break;
  2154. case E1000_DEV_ID_82576_QUAD_COPPER:
  2155. case E1000_DEV_ID_82576_QUAD_COPPER_ET2:
  2156. /* if quad port adapter, disable WoL on all but port A */
  2157. if (global_quad_port_a != 0)
  2158. adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
  2159. else
  2160. adapter->flags |= IGB_FLAG_QUAD_PORT_A;
  2161. /* Reset for multiple quad port adapters */
  2162. if (++global_quad_port_a == 4)
  2163. global_quad_port_a = 0;
  2164. break;
  2165. default:
  2166. /* If the device can't wake, don't set software support */
  2167. if (!device_can_wakeup(&adapter->pdev->dev))
  2168. adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
  2169. }
  2170. /* initialize the wol settings based on the eeprom settings */
  2171. if (adapter->flags & IGB_FLAG_WOL_SUPPORTED)
  2172. adapter->wol |= E1000_WUFC_MAG;
  2173. /* Some vendors want WoL disabled by default, but still supported */
  2174. if ((hw->mac.type == e1000_i350) &&
  2175. (pdev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  2176. adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
  2177. adapter->wol = 0;
  2178. }
  2179. device_set_wakeup_enable(&adapter->pdev->dev,
  2180. adapter->flags & IGB_FLAG_WOL_SUPPORTED);
  2181. /* reset the hardware with the new settings */
  2182. igb_reset(adapter);
  2183. /* Init the I2C interface */
  2184. err = igb_init_i2c(adapter);
  2185. if (err) {
  2186. dev_err(&pdev->dev, "failed to init i2c interface\n");
  2187. goto err_eeprom;
  2188. }
  2189. /* let the f/w know that the h/w is now under the control of the
  2190. * driver.
  2191. */
  2192. igb_get_hw_control(adapter);
  2193. strcpy(netdev->name, "eth%d");
  2194. err = register_netdev(netdev);
  2195. if (err)
  2196. goto err_register;
  2197. /* carrier off reporting is important to ethtool even BEFORE open */
  2198. netif_carrier_off(netdev);
  2199. #ifdef CONFIG_IGB_DCA
  2200. if (dca_add_requester(&pdev->dev) == 0) {
  2201. adapter->flags |= IGB_FLAG_DCA_ENABLED;
  2202. dev_info(&pdev->dev, "DCA enabled\n");
  2203. igb_setup_dca(adapter);
  2204. }
  2205. #endif
  2206. #ifdef CONFIG_IGB_HWMON
  2207. /* Initialize the thermal sensor on i350 devices. */
  2208. if (hw->mac.type == e1000_i350 && hw->bus.func == 0) {
  2209. u16 ets_word;
  2210. /* Read the NVM to determine if this i350 device supports an
  2211. * external thermal sensor.
  2212. */
  2213. hw->nvm.ops.read(hw, NVM_ETS_CFG, 1, &ets_word);
  2214. if (ets_word != 0x0000 && ets_word != 0xFFFF)
  2215. adapter->ets = true;
  2216. else
  2217. adapter->ets = false;
  2218. if (igb_sysfs_init(adapter))
  2219. dev_err(&pdev->dev,
  2220. "failed to allocate sysfs resources\n");
  2221. } else {
  2222. adapter->ets = false;
  2223. }
  2224. #endif
  2225. /* Check if Media Autosense is enabled */
  2226. adapter->ei = *ei;
  2227. if (hw->dev_spec._82575.mas_capable)
  2228. igb_init_mas(adapter);
  2229. /* do hw tstamp init after resetting */
  2230. igb_ptp_init(adapter);
  2231. dev_info(&pdev->dev, "Intel(R) Gigabit Ethernet Network Connection\n");
  2232. /* print bus type/speed/width info, not applicable to i354 */
  2233. if (hw->mac.type != e1000_i354) {
  2234. dev_info(&pdev->dev, "%s: (PCIe:%s:%s) %pM\n",
  2235. netdev->name,
  2236. ((hw->bus.speed == e1000_bus_speed_2500) ? "2.5Gb/s" :
  2237. (hw->bus.speed == e1000_bus_speed_5000) ? "5.0Gb/s" :
  2238. "unknown"),
  2239. ((hw->bus.width == e1000_bus_width_pcie_x4) ?
  2240. "Width x4" :
  2241. (hw->bus.width == e1000_bus_width_pcie_x2) ?
  2242. "Width x2" :
  2243. (hw->bus.width == e1000_bus_width_pcie_x1) ?
  2244. "Width x1" : "unknown"), netdev->dev_addr);
  2245. }
  2246. if ((hw->mac.type >= e1000_i210 ||
  2247. igb_get_flash_presence_i210(hw))) {
  2248. ret_val = igb_read_part_string(hw, part_str,
  2249. E1000_PBANUM_LENGTH);
  2250. } else {
  2251. ret_val = -E1000_ERR_INVM_VALUE_NOT_FOUND;
  2252. }
  2253. if (ret_val)
  2254. strcpy(part_str, "Unknown");
  2255. dev_info(&pdev->dev, "%s: PBA No: %s\n", netdev->name, part_str);
  2256. dev_info(&pdev->dev,
  2257. "Using %s interrupts. %d rx queue(s), %d tx queue(s)\n",
  2258. (adapter->flags & IGB_FLAG_HAS_MSIX) ? "MSI-X" :
  2259. (adapter->flags & IGB_FLAG_HAS_MSI) ? "MSI" : "legacy",
  2260. adapter->num_rx_queues, adapter->num_tx_queues);
  2261. if (hw->phy.media_type == e1000_media_type_copper) {
  2262. switch (hw->mac.type) {
  2263. case e1000_i350:
  2264. case e1000_i210:
  2265. case e1000_i211:
  2266. /* Enable EEE for internal copper PHY devices */
  2267. err = igb_set_eee_i350(hw, true, true);
  2268. if ((!err) &&
  2269. (!hw->dev_spec._82575.eee_disable)) {
  2270. adapter->eee_advert =
  2271. MDIO_EEE_100TX | MDIO_EEE_1000T;
  2272. adapter->flags |= IGB_FLAG_EEE;
  2273. }
  2274. break;
  2275. case e1000_i354:
  2276. if ((rd32(E1000_CTRL_EXT) &
  2277. E1000_CTRL_EXT_LINK_MODE_SGMII)) {
  2278. err = igb_set_eee_i354(hw, true, true);
  2279. if ((!err) &&
  2280. (!hw->dev_spec._82575.eee_disable)) {
  2281. adapter->eee_advert =
  2282. MDIO_EEE_100TX | MDIO_EEE_1000T;
  2283. adapter->flags |= IGB_FLAG_EEE;
  2284. }
  2285. }
  2286. break;
  2287. default:
  2288. break;
  2289. }
  2290. }
  2291. pm_runtime_put_noidle(&pdev->dev);
  2292. return 0;
  2293. err_register:
  2294. igb_release_hw_control(adapter);
  2295. memset(&adapter->i2c_adap, 0, sizeof(adapter->i2c_adap));
  2296. err_eeprom:
  2297. if (!igb_check_reset_block(hw))
  2298. igb_reset_phy(hw);
  2299. if (hw->flash_address)
  2300. iounmap(hw->flash_address);
  2301. err_sw_init:
  2302. igb_clear_interrupt_scheme(adapter);
  2303. pci_iounmap(pdev, hw->hw_addr);
  2304. err_ioremap:
  2305. free_netdev(netdev);
  2306. err_alloc_etherdev:
  2307. pci_release_selected_regions(pdev,
  2308. pci_select_bars(pdev, IORESOURCE_MEM));
  2309. err_pci_reg:
  2310. err_dma:
  2311. pci_disable_device(pdev);
  2312. return err;
  2313. }
  2314. #ifdef CONFIG_PCI_IOV
  2315. static int igb_disable_sriov(struct pci_dev *pdev)
  2316. {
  2317. struct net_device *netdev = pci_get_drvdata(pdev);
  2318. struct igb_adapter *adapter = netdev_priv(netdev);
  2319. struct e1000_hw *hw = &adapter->hw;
  2320. /* reclaim resources allocated to VFs */
  2321. if (adapter->vf_data) {
  2322. /* disable iov and allow time for transactions to clear */
  2323. if (pci_vfs_assigned(pdev)) {
  2324. dev_warn(&pdev->dev,
  2325. "Cannot deallocate SR-IOV virtual functions while they are assigned - VFs will not be deallocated\n");
  2326. return -EPERM;
  2327. } else {
  2328. pci_disable_sriov(pdev);
  2329. msleep(500);
  2330. }
  2331. kfree(adapter->vf_data);
  2332. adapter->vf_data = NULL;
  2333. adapter->vfs_allocated_count = 0;
  2334. wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
  2335. wrfl();
  2336. msleep(100);
  2337. dev_info(&pdev->dev, "IOV Disabled\n");
  2338. /* Re-enable DMA Coalescing flag since IOV is turned off */
  2339. adapter->flags |= IGB_FLAG_DMAC;
  2340. }
  2341. return 0;
  2342. }
  2343. static int igb_enable_sriov(struct pci_dev *pdev, int num_vfs)
  2344. {
  2345. struct net_device *netdev = pci_get_drvdata(pdev);
  2346. struct igb_adapter *adapter = netdev_priv(netdev);
  2347. int old_vfs = pci_num_vf(pdev);
  2348. int err = 0;
  2349. int i;
  2350. if (!(adapter->flags & IGB_FLAG_HAS_MSIX) || num_vfs > 7) {
  2351. err = -EPERM;
  2352. goto out;
  2353. }
  2354. if (!num_vfs)
  2355. goto out;
  2356. if (old_vfs) {
  2357. dev_info(&pdev->dev, "%d pre-allocated VFs found - override max_vfs setting of %d\n",
  2358. old_vfs, max_vfs);
  2359. adapter->vfs_allocated_count = old_vfs;
  2360. } else
  2361. adapter->vfs_allocated_count = num_vfs;
  2362. adapter->vf_data = kcalloc(adapter->vfs_allocated_count,
  2363. sizeof(struct vf_data_storage), GFP_KERNEL);
  2364. /* if allocation failed then we do not support SR-IOV */
  2365. if (!adapter->vf_data) {
  2366. adapter->vfs_allocated_count = 0;
  2367. dev_err(&pdev->dev,
  2368. "Unable to allocate memory for VF Data Storage\n");
  2369. err = -ENOMEM;
  2370. goto out;
  2371. }
  2372. /* only call pci_enable_sriov() if no VFs are allocated already */
  2373. if (!old_vfs) {
  2374. err = pci_enable_sriov(pdev, adapter->vfs_allocated_count);
  2375. if (err)
  2376. goto err_out;
  2377. }
  2378. dev_info(&pdev->dev, "%d VFs allocated\n",
  2379. adapter->vfs_allocated_count);
  2380. for (i = 0; i < adapter->vfs_allocated_count; i++)
  2381. igb_vf_configure(adapter, i);
  2382. /* DMA Coalescing is not supported in IOV mode. */
  2383. adapter->flags &= ~IGB_FLAG_DMAC;
  2384. goto out;
  2385. err_out:
  2386. kfree(adapter->vf_data);
  2387. adapter->vf_data = NULL;
  2388. adapter->vfs_allocated_count = 0;
  2389. out:
  2390. return err;
  2391. }
  2392. #endif
  2393. /**
  2394. * igb_remove_i2c - Cleanup I2C interface
  2395. * @adapter: pointer to adapter structure
  2396. **/
  2397. static void igb_remove_i2c(struct igb_adapter *adapter)
  2398. {
  2399. /* free the adapter bus structure */
  2400. i2c_del_adapter(&adapter->i2c_adap);
  2401. }
  2402. /**
  2403. * igb_remove - Device Removal Routine
  2404. * @pdev: PCI device information struct
  2405. *
  2406. * igb_remove is called by the PCI subsystem to alert the driver
  2407. * that it should release a PCI device. The could be caused by a
  2408. * Hot-Plug event, or because the driver is going to be removed from
  2409. * memory.
  2410. **/
  2411. static void igb_remove(struct pci_dev *pdev)
  2412. {
  2413. struct net_device *netdev = pci_get_drvdata(pdev);
  2414. struct igb_adapter *adapter = netdev_priv(netdev);
  2415. struct e1000_hw *hw = &adapter->hw;
  2416. pm_runtime_get_noresume(&pdev->dev);
  2417. #ifdef CONFIG_IGB_HWMON
  2418. igb_sysfs_exit(adapter);
  2419. #endif
  2420. igb_remove_i2c(adapter);
  2421. igb_ptp_stop(adapter);
  2422. /* The watchdog timer may be rescheduled, so explicitly
  2423. * disable watchdog from being rescheduled.
  2424. */
  2425. set_bit(__IGB_DOWN, &adapter->state);
  2426. del_timer_sync(&adapter->watchdog_timer);
  2427. del_timer_sync(&adapter->phy_info_timer);
  2428. cancel_work_sync(&adapter->reset_task);
  2429. cancel_work_sync(&adapter->watchdog_task);
  2430. #ifdef CONFIG_IGB_DCA
  2431. if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
  2432. dev_info(&pdev->dev, "DCA disabled\n");
  2433. dca_remove_requester(&pdev->dev);
  2434. adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
  2435. wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
  2436. }
  2437. #endif
  2438. /* Release control of h/w to f/w. If f/w is AMT enabled, this
  2439. * would have already happened in close and is redundant.
  2440. */
  2441. igb_release_hw_control(adapter);
  2442. unregister_netdev(netdev);
  2443. igb_clear_interrupt_scheme(adapter);
  2444. #ifdef CONFIG_PCI_IOV
  2445. igb_disable_sriov(pdev);
  2446. #endif
  2447. pci_iounmap(pdev, hw->hw_addr);
  2448. if (hw->flash_address)
  2449. iounmap(hw->flash_address);
  2450. pci_release_selected_regions(pdev,
  2451. pci_select_bars(pdev, IORESOURCE_MEM));
  2452. kfree(adapter->shadow_vfta);
  2453. free_netdev(netdev);
  2454. pci_disable_pcie_error_reporting(pdev);
  2455. pci_disable_device(pdev);
  2456. }
  2457. /**
  2458. * igb_probe_vfs - Initialize vf data storage and add VFs to pci config space
  2459. * @adapter: board private structure to initialize
  2460. *
  2461. * This function initializes the vf specific data storage and then attempts to
  2462. * allocate the VFs. The reason for ordering it this way is because it is much
  2463. * mor expensive time wise to disable SR-IOV than it is to allocate and free
  2464. * the memory for the VFs.
  2465. **/
  2466. static void igb_probe_vfs(struct igb_adapter *adapter)
  2467. {
  2468. #ifdef CONFIG_PCI_IOV
  2469. struct pci_dev *pdev = adapter->pdev;
  2470. struct e1000_hw *hw = &adapter->hw;
  2471. /* Virtualization features not supported on i210 family. */
  2472. if ((hw->mac.type == e1000_i210) || (hw->mac.type == e1000_i211))
  2473. return;
  2474. pci_sriov_set_totalvfs(pdev, 7);
  2475. igb_pci_enable_sriov(pdev, max_vfs);
  2476. #endif /* CONFIG_PCI_IOV */
  2477. }
  2478. static void igb_init_queue_configuration(struct igb_adapter *adapter)
  2479. {
  2480. struct e1000_hw *hw = &adapter->hw;
  2481. u32 max_rss_queues;
  2482. /* Determine the maximum number of RSS queues supported. */
  2483. switch (hw->mac.type) {
  2484. case e1000_i211:
  2485. max_rss_queues = IGB_MAX_RX_QUEUES_I211;
  2486. break;
  2487. case e1000_82575:
  2488. case e1000_i210:
  2489. max_rss_queues = IGB_MAX_RX_QUEUES_82575;
  2490. break;
  2491. case e1000_i350:
  2492. /* I350 cannot do RSS and SR-IOV at the same time */
  2493. if (!!adapter->vfs_allocated_count) {
  2494. max_rss_queues = 1;
  2495. break;
  2496. }
  2497. /* fall through */
  2498. case e1000_82576:
  2499. if (!!adapter->vfs_allocated_count) {
  2500. max_rss_queues = 2;
  2501. break;
  2502. }
  2503. /* fall through */
  2504. case e1000_82580:
  2505. case e1000_i354:
  2506. default:
  2507. max_rss_queues = IGB_MAX_RX_QUEUES;
  2508. break;
  2509. }
  2510. adapter->rss_queues = min_t(u32, max_rss_queues, num_online_cpus());
  2511. /* Determine if we need to pair queues. */
  2512. switch (hw->mac.type) {
  2513. case e1000_82575:
  2514. case e1000_i211:
  2515. /* Device supports enough interrupts without queue pairing. */
  2516. break;
  2517. case e1000_82576:
  2518. /* If VFs are going to be allocated with RSS queues then we
  2519. * should pair the queues in order to conserve interrupts due
  2520. * to limited supply.
  2521. */
  2522. if ((adapter->rss_queues > 1) &&
  2523. (adapter->vfs_allocated_count > 6))
  2524. adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
  2525. /* fall through */
  2526. case e1000_82580:
  2527. case e1000_i350:
  2528. case e1000_i354:
  2529. case e1000_i210:
  2530. default:
  2531. /* If rss_queues > half of max_rss_queues, pair the queues in
  2532. * order to conserve interrupts due to limited supply.
  2533. */
  2534. if (adapter->rss_queues > (max_rss_queues / 2))
  2535. adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
  2536. break;
  2537. }
  2538. }
  2539. /**
  2540. * igb_sw_init - Initialize general software structures (struct igb_adapter)
  2541. * @adapter: board private structure to initialize
  2542. *
  2543. * igb_sw_init initializes the Adapter private data structure.
  2544. * Fields are initialized based on PCI device information and
  2545. * OS network device settings (MTU size).
  2546. **/
  2547. static int igb_sw_init(struct igb_adapter *adapter)
  2548. {
  2549. struct e1000_hw *hw = &adapter->hw;
  2550. struct net_device *netdev = adapter->netdev;
  2551. struct pci_dev *pdev = adapter->pdev;
  2552. pci_read_config_word(pdev, PCI_COMMAND, &hw->bus.pci_cmd_word);
  2553. /* set default ring sizes */
  2554. adapter->tx_ring_count = IGB_DEFAULT_TXD;
  2555. adapter->rx_ring_count = IGB_DEFAULT_RXD;
  2556. /* set default ITR values */
  2557. adapter->rx_itr_setting = IGB_DEFAULT_ITR;
  2558. adapter->tx_itr_setting = IGB_DEFAULT_ITR;
  2559. /* set default work limits */
  2560. adapter->tx_work_limit = IGB_DEFAULT_TX_WORK;
  2561. adapter->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN +
  2562. VLAN_HLEN;
  2563. adapter->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  2564. spin_lock_init(&adapter->stats64_lock);
  2565. #ifdef CONFIG_PCI_IOV
  2566. switch (hw->mac.type) {
  2567. case e1000_82576:
  2568. case e1000_i350:
  2569. if (max_vfs > 7) {
  2570. dev_warn(&pdev->dev,
  2571. "Maximum of 7 VFs per PF, using max\n");
  2572. max_vfs = adapter->vfs_allocated_count = 7;
  2573. } else
  2574. adapter->vfs_allocated_count = max_vfs;
  2575. if (adapter->vfs_allocated_count)
  2576. dev_warn(&pdev->dev,
  2577. "Enabling SR-IOV VFs using the module parameter is deprecated - please use the pci sysfs interface.\n");
  2578. break;
  2579. default:
  2580. break;
  2581. }
  2582. #endif /* CONFIG_PCI_IOV */
  2583. igb_init_queue_configuration(adapter);
  2584. /* Setup and initialize a copy of the hw vlan table array */
  2585. adapter->shadow_vfta = kcalloc(E1000_VLAN_FILTER_TBL_SIZE, sizeof(u32),
  2586. GFP_ATOMIC);
  2587. /* This call may decrease the number of queues */
  2588. if (igb_init_interrupt_scheme(adapter, true)) {
  2589. dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
  2590. return -ENOMEM;
  2591. }
  2592. igb_probe_vfs(adapter);
  2593. /* Explicitly disable IRQ since the NIC can be in any state. */
  2594. igb_irq_disable(adapter);
  2595. if (hw->mac.type >= e1000_i350)
  2596. adapter->flags &= ~IGB_FLAG_DMAC;
  2597. set_bit(__IGB_DOWN, &adapter->state);
  2598. return 0;
  2599. }
  2600. /**
  2601. * igb_open - Called when a network interface is made active
  2602. * @netdev: network interface device structure
  2603. *
  2604. * Returns 0 on success, negative value on failure
  2605. *
  2606. * The open entry point is called when a network interface is made
  2607. * active by the system (IFF_UP). At this point all resources needed
  2608. * for transmit and receive operations are allocated, the interrupt
  2609. * handler is registered with the OS, the watchdog timer is started,
  2610. * and the stack is notified that the interface is ready.
  2611. **/
  2612. static int __igb_open(struct net_device *netdev, bool resuming)
  2613. {
  2614. struct igb_adapter *adapter = netdev_priv(netdev);
  2615. struct e1000_hw *hw = &adapter->hw;
  2616. struct pci_dev *pdev = adapter->pdev;
  2617. int err;
  2618. int i;
  2619. /* disallow open during test */
  2620. if (test_bit(__IGB_TESTING, &adapter->state)) {
  2621. WARN_ON(resuming);
  2622. return -EBUSY;
  2623. }
  2624. if (!resuming)
  2625. pm_runtime_get_sync(&pdev->dev);
  2626. netif_carrier_off(netdev);
  2627. /* allocate transmit descriptors */
  2628. err = igb_setup_all_tx_resources(adapter);
  2629. if (err)
  2630. goto err_setup_tx;
  2631. /* allocate receive descriptors */
  2632. err = igb_setup_all_rx_resources(adapter);
  2633. if (err)
  2634. goto err_setup_rx;
  2635. igb_power_up_link(adapter);
  2636. /* before we allocate an interrupt, we must be ready to handle it.
  2637. * Setting DEBUG_SHIRQ in the kernel makes it fire an interrupt
  2638. * as soon as we call pci_request_irq, so we have to setup our
  2639. * clean_rx handler before we do so.
  2640. */
  2641. igb_configure(adapter);
  2642. err = igb_request_irq(adapter);
  2643. if (err)
  2644. goto err_req_irq;
  2645. /* Notify the stack of the actual queue counts. */
  2646. err = netif_set_real_num_tx_queues(adapter->netdev,
  2647. adapter->num_tx_queues);
  2648. if (err)
  2649. goto err_set_queues;
  2650. err = netif_set_real_num_rx_queues(adapter->netdev,
  2651. adapter->num_rx_queues);
  2652. if (err)
  2653. goto err_set_queues;
  2654. /* From here on the code is the same as igb_up() */
  2655. clear_bit(__IGB_DOWN, &adapter->state);
  2656. for (i = 0; i < adapter->num_q_vectors; i++)
  2657. napi_enable(&(adapter->q_vector[i]->napi));
  2658. /* Clear any pending interrupts. */
  2659. rd32(E1000_ICR);
  2660. igb_irq_enable(adapter);
  2661. /* notify VFs that reset has been completed */
  2662. if (adapter->vfs_allocated_count) {
  2663. u32 reg_data = rd32(E1000_CTRL_EXT);
  2664. reg_data |= E1000_CTRL_EXT_PFRSTD;
  2665. wr32(E1000_CTRL_EXT, reg_data);
  2666. }
  2667. netif_tx_start_all_queues(netdev);
  2668. if (!resuming)
  2669. pm_runtime_put(&pdev->dev);
  2670. /* start the watchdog. */
  2671. hw->mac.get_link_status = 1;
  2672. schedule_work(&adapter->watchdog_task);
  2673. return 0;
  2674. err_set_queues:
  2675. igb_free_irq(adapter);
  2676. err_req_irq:
  2677. igb_release_hw_control(adapter);
  2678. igb_power_down_link(adapter);
  2679. igb_free_all_rx_resources(adapter);
  2680. err_setup_rx:
  2681. igb_free_all_tx_resources(adapter);
  2682. err_setup_tx:
  2683. igb_reset(adapter);
  2684. if (!resuming)
  2685. pm_runtime_put(&pdev->dev);
  2686. return err;
  2687. }
  2688. static int igb_open(struct net_device *netdev)
  2689. {
  2690. return __igb_open(netdev, false);
  2691. }
  2692. /**
  2693. * igb_close - Disables a network interface
  2694. * @netdev: network interface device structure
  2695. *
  2696. * Returns 0, this is not allowed to fail
  2697. *
  2698. * The close entry point is called when an interface is de-activated
  2699. * by the OS. The hardware is still under the driver's control, but
  2700. * needs to be disabled. A global MAC reset is issued to stop the
  2701. * hardware, and all transmit and receive resources are freed.
  2702. **/
  2703. static int __igb_close(struct net_device *netdev, bool suspending)
  2704. {
  2705. struct igb_adapter *adapter = netdev_priv(netdev);
  2706. struct pci_dev *pdev = adapter->pdev;
  2707. WARN_ON(test_bit(__IGB_RESETTING, &adapter->state));
  2708. if (!suspending)
  2709. pm_runtime_get_sync(&pdev->dev);
  2710. igb_down(adapter);
  2711. igb_free_irq(adapter);
  2712. igb_free_all_tx_resources(adapter);
  2713. igb_free_all_rx_resources(adapter);
  2714. if (!suspending)
  2715. pm_runtime_put_sync(&pdev->dev);
  2716. return 0;
  2717. }
  2718. static int igb_close(struct net_device *netdev)
  2719. {
  2720. return __igb_close(netdev, false);
  2721. }
  2722. /**
  2723. * igb_setup_tx_resources - allocate Tx resources (Descriptors)
  2724. * @tx_ring: tx descriptor ring (for a specific queue) to setup
  2725. *
  2726. * Return 0 on success, negative on failure
  2727. **/
  2728. int igb_setup_tx_resources(struct igb_ring *tx_ring)
  2729. {
  2730. struct device *dev = tx_ring->dev;
  2731. int size;
  2732. size = sizeof(struct igb_tx_buffer) * tx_ring->count;
  2733. tx_ring->tx_buffer_info = vzalloc(size);
  2734. if (!tx_ring->tx_buffer_info)
  2735. goto err;
  2736. /* round up to nearest 4K */
  2737. tx_ring->size = tx_ring->count * sizeof(union e1000_adv_tx_desc);
  2738. tx_ring->size = ALIGN(tx_ring->size, 4096);
  2739. tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
  2740. &tx_ring->dma, GFP_KERNEL);
  2741. if (!tx_ring->desc)
  2742. goto err;
  2743. tx_ring->next_to_use = 0;
  2744. tx_ring->next_to_clean = 0;
  2745. return 0;
  2746. err:
  2747. vfree(tx_ring->tx_buffer_info);
  2748. tx_ring->tx_buffer_info = NULL;
  2749. dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
  2750. return -ENOMEM;
  2751. }
  2752. /**
  2753. * igb_setup_all_tx_resources - wrapper to allocate Tx resources
  2754. * (Descriptors) for all queues
  2755. * @adapter: board private structure
  2756. *
  2757. * Return 0 on success, negative on failure
  2758. **/
  2759. static int igb_setup_all_tx_resources(struct igb_adapter *adapter)
  2760. {
  2761. struct pci_dev *pdev = adapter->pdev;
  2762. int i, err = 0;
  2763. for (i = 0; i < adapter->num_tx_queues; i++) {
  2764. err = igb_setup_tx_resources(adapter->tx_ring[i]);
  2765. if (err) {
  2766. dev_err(&pdev->dev,
  2767. "Allocation for Tx Queue %u failed\n", i);
  2768. for (i--; i >= 0; i--)
  2769. igb_free_tx_resources(adapter->tx_ring[i]);
  2770. break;
  2771. }
  2772. }
  2773. return err;
  2774. }
  2775. /**
  2776. * igb_setup_tctl - configure the transmit control registers
  2777. * @adapter: Board private structure
  2778. **/
  2779. void igb_setup_tctl(struct igb_adapter *adapter)
  2780. {
  2781. struct e1000_hw *hw = &adapter->hw;
  2782. u32 tctl;
  2783. /* disable queue 0 which is enabled by default on 82575 and 82576 */
  2784. wr32(E1000_TXDCTL(0), 0);
  2785. /* Program the Transmit Control Register */
  2786. tctl = rd32(E1000_TCTL);
  2787. tctl &= ~E1000_TCTL_CT;
  2788. tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC |
  2789. (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);
  2790. igb_config_collision_dist(hw);
  2791. /* Enable transmits */
  2792. tctl |= E1000_TCTL_EN;
  2793. wr32(E1000_TCTL, tctl);
  2794. }
  2795. /**
  2796. * igb_configure_tx_ring - Configure transmit ring after Reset
  2797. * @adapter: board private structure
  2798. * @ring: tx ring to configure
  2799. *
  2800. * Configure a transmit ring after a reset.
  2801. **/
  2802. void igb_configure_tx_ring(struct igb_adapter *adapter,
  2803. struct igb_ring *ring)
  2804. {
  2805. struct e1000_hw *hw = &adapter->hw;
  2806. u32 txdctl = 0;
  2807. u64 tdba = ring->dma;
  2808. int reg_idx = ring->reg_idx;
  2809. /* disable the queue */
  2810. wr32(E1000_TXDCTL(reg_idx), 0);
  2811. wrfl();
  2812. mdelay(10);
  2813. wr32(E1000_TDLEN(reg_idx),
  2814. ring->count * sizeof(union e1000_adv_tx_desc));
  2815. wr32(E1000_TDBAL(reg_idx),
  2816. tdba & 0x00000000ffffffffULL);
  2817. wr32(E1000_TDBAH(reg_idx), tdba >> 32);
  2818. ring->tail = hw->hw_addr + E1000_TDT(reg_idx);
  2819. wr32(E1000_TDH(reg_idx), 0);
  2820. writel(0, ring->tail);
  2821. txdctl |= IGB_TX_PTHRESH;
  2822. txdctl |= IGB_TX_HTHRESH << 8;
  2823. txdctl |= IGB_TX_WTHRESH << 16;
  2824. txdctl |= E1000_TXDCTL_QUEUE_ENABLE;
  2825. wr32(E1000_TXDCTL(reg_idx), txdctl);
  2826. }
  2827. /**
  2828. * igb_configure_tx - Configure transmit Unit after Reset
  2829. * @adapter: board private structure
  2830. *
  2831. * Configure the Tx unit of the MAC after a reset.
  2832. **/
  2833. static void igb_configure_tx(struct igb_adapter *adapter)
  2834. {
  2835. int i;
  2836. for (i = 0; i < adapter->num_tx_queues; i++)
  2837. igb_configure_tx_ring(adapter, adapter->tx_ring[i]);
  2838. }
  2839. /**
  2840. * igb_setup_rx_resources - allocate Rx resources (Descriptors)
  2841. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  2842. *
  2843. * Returns 0 on success, negative on failure
  2844. **/
  2845. int igb_setup_rx_resources(struct igb_ring *rx_ring)
  2846. {
  2847. struct device *dev = rx_ring->dev;
  2848. int size;
  2849. size = sizeof(struct igb_rx_buffer) * rx_ring->count;
  2850. rx_ring->rx_buffer_info = vzalloc(size);
  2851. if (!rx_ring->rx_buffer_info)
  2852. goto err;
  2853. /* Round up to nearest 4K */
  2854. rx_ring->size = rx_ring->count * sizeof(union e1000_adv_rx_desc);
  2855. rx_ring->size = ALIGN(rx_ring->size, 4096);
  2856. rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
  2857. &rx_ring->dma, GFP_KERNEL);
  2858. if (!rx_ring->desc)
  2859. goto err;
  2860. rx_ring->next_to_alloc = 0;
  2861. rx_ring->next_to_clean = 0;
  2862. rx_ring->next_to_use = 0;
  2863. return 0;
  2864. err:
  2865. vfree(rx_ring->rx_buffer_info);
  2866. rx_ring->rx_buffer_info = NULL;
  2867. dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
  2868. return -ENOMEM;
  2869. }
  2870. /**
  2871. * igb_setup_all_rx_resources - wrapper to allocate Rx resources
  2872. * (Descriptors) for all queues
  2873. * @adapter: board private structure
  2874. *
  2875. * Return 0 on success, negative on failure
  2876. **/
  2877. static int igb_setup_all_rx_resources(struct igb_adapter *adapter)
  2878. {
  2879. struct pci_dev *pdev = adapter->pdev;
  2880. int i, err = 0;
  2881. for (i = 0; i < adapter->num_rx_queues; i++) {
  2882. err = igb_setup_rx_resources(adapter->rx_ring[i]);
  2883. if (err) {
  2884. dev_err(&pdev->dev,
  2885. "Allocation for Rx Queue %u failed\n", i);
  2886. for (i--; i >= 0; i--)
  2887. igb_free_rx_resources(adapter->rx_ring[i]);
  2888. break;
  2889. }
  2890. }
  2891. return err;
  2892. }
  2893. /**
  2894. * igb_setup_mrqc - configure the multiple receive queue control registers
  2895. * @adapter: Board private structure
  2896. **/
  2897. static void igb_setup_mrqc(struct igb_adapter *adapter)
  2898. {
  2899. struct e1000_hw *hw = &adapter->hw;
  2900. u32 mrqc, rxcsum;
  2901. u32 j, num_rx_queues;
  2902. static const u32 rsskey[10] = { 0xDA565A6D, 0xC20E5B25, 0x3D256741,
  2903. 0xB08FA343, 0xCB2BCAD0, 0xB4307BAE,
  2904. 0xA32DCB77, 0x0CF23080, 0x3BB7426A,
  2905. 0xFA01ACBE };
  2906. /* Fill out hash function seeds */
  2907. for (j = 0; j < 10; j++)
  2908. wr32(E1000_RSSRK(j), rsskey[j]);
  2909. num_rx_queues = adapter->rss_queues;
  2910. switch (hw->mac.type) {
  2911. case e1000_82576:
  2912. /* 82576 supports 2 RSS queues for SR-IOV */
  2913. if (adapter->vfs_allocated_count)
  2914. num_rx_queues = 2;
  2915. break;
  2916. default:
  2917. break;
  2918. }
  2919. if (adapter->rss_indir_tbl_init != num_rx_queues) {
  2920. for (j = 0; j < IGB_RETA_SIZE; j++)
  2921. adapter->rss_indir_tbl[j] =
  2922. (j * num_rx_queues) / IGB_RETA_SIZE;
  2923. adapter->rss_indir_tbl_init = num_rx_queues;
  2924. }
  2925. igb_write_rss_indir_tbl(adapter);
  2926. /* Disable raw packet checksumming so that RSS hash is placed in
  2927. * descriptor on writeback. No need to enable TCP/UDP/IP checksum
  2928. * offloads as they are enabled by default
  2929. */
  2930. rxcsum = rd32(E1000_RXCSUM);
  2931. rxcsum |= E1000_RXCSUM_PCSD;
  2932. if (adapter->hw.mac.type >= e1000_82576)
  2933. /* Enable Receive Checksum Offload for SCTP */
  2934. rxcsum |= E1000_RXCSUM_CRCOFL;
  2935. /* Don't need to set TUOFL or IPOFL, they default to 1 */
  2936. wr32(E1000_RXCSUM, rxcsum);
  2937. /* Generate RSS hash based on packet types, TCP/UDP
  2938. * port numbers and/or IPv4/v6 src and dst addresses
  2939. */
  2940. mrqc = E1000_MRQC_RSS_FIELD_IPV4 |
  2941. E1000_MRQC_RSS_FIELD_IPV4_TCP |
  2942. E1000_MRQC_RSS_FIELD_IPV6 |
  2943. E1000_MRQC_RSS_FIELD_IPV6_TCP |
  2944. E1000_MRQC_RSS_FIELD_IPV6_TCP_EX;
  2945. if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV4_UDP)
  2946. mrqc |= E1000_MRQC_RSS_FIELD_IPV4_UDP;
  2947. if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV6_UDP)
  2948. mrqc |= E1000_MRQC_RSS_FIELD_IPV6_UDP;
  2949. /* If VMDq is enabled then we set the appropriate mode for that, else
  2950. * we default to RSS so that an RSS hash is calculated per packet even
  2951. * if we are only using one queue
  2952. */
  2953. if (adapter->vfs_allocated_count) {
  2954. if (hw->mac.type > e1000_82575) {
  2955. /* Set the default pool for the PF's first queue */
  2956. u32 vtctl = rd32(E1000_VT_CTL);
  2957. vtctl &= ~(E1000_VT_CTL_DEFAULT_POOL_MASK |
  2958. E1000_VT_CTL_DISABLE_DEF_POOL);
  2959. vtctl |= adapter->vfs_allocated_count <<
  2960. E1000_VT_CTL_DEFAULT_POOL_SHIFT;
  2961. wr32(E1000_VT_CTL, vtctl);
  2962. }
  2963. if (adapter->rss_queues > 1)
  2964. mrqc |= E1000_MRQC_ENABLE_VMDQ_RSS_2Q;
  2965. else
  2966. mrqc |= E1000_MRQC_ENABLE_VMDQ;
  2967. } else {
  2968. if (hw->mac.type != e1000_i211)
  2969. mrqc |= E1000_MRQC_ENABLE_RSS_4Q;
  2970. }
  2971. igb_vmm_control(adapter);
  2972. wr32(E1000_MRQC, mrqc);
  2973. }
  2974. /**
  2975. * igb_setup_rctl - configure the receive control registers
  2976. * @adapter: Board private structure
  2977. **/
  2978. void igb_setup_rctl(struct igb_adapter *adapter)
  2979. {
  2980. struct e1000_hw *hw = &adapter->hw;
  2981. u32 rctl;
  2982. rctl = rd32(E1000_RCTL);
  2983. rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
  2984. rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
  2985. rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_RDMTS_HALF |
  2986. (hw->mac.mc_filter_type << E1000_RCTL_MO_SHIFT);
  2987. /* enable stripping of CRC. It's unlikely this will break BMC
  2988. * redirection as it did with e1000. Newer features require
  2989. * that the HW strips the CRC.
  2990. */
  2991. rctl |= E1000_RCTL_SECRC;
  2992. /* disable store bad packets and clear size bits. */
  2993. rctl &= ~(E1000_RCTL_SBP | E1000_RCTL_SZ_256);
  2994. /* enable LPE to prevent packets larger than max_frame_size */
  2995. rctl |= E1000_RCTL_LPE;
  2996. /* disable queue 0 to prevent tail write w/o re-config */
  2997. wr32(E1000_RXDCTL(0), 0);
  2998. /* Attention!!! For SR-IOV PF driver operations you must enable
  2999. * queue drop for all VF and PF queues to prevent head of line blocking
  3000. * if an un-trusted VF does not provide descriptors to hardware.
  3001. */
  3002. if (adapter->vfs_allocated_count) {
  3003. /* set all queue drop enable bits */
  3004. wr32(E1000_QDE, ALL_QUEUES);
  3005. }
  3006. /* This is useful for sniffing bad packets. */
  3007. if (adapter->netdev->features & NETIF_F_RXALL) {
  3008. /* UPE and MPE will be handled by normal PROMISC logic
  3009. * in e1000e_set_rx_mode
  3010. */
  3011. rctl |= (E1000_RCTL_SBP | /* Receive bad packets */
  3012. E1000_RCTL_BAM | /* RX All Bcast Pkts */
  3013. E1000_RCTL_PMCF); /* RX All MAC Ctrl Pkts */
  3014. rctl &= ~(E1000_RCTL_VFE | /* Disable VLAN filter */
  3015. E1000_RCTL_DPF | /* Allow filtered pause */
  3016. E1000_RCTL_CFIEN); /* Dis VLAN CFIEN Filter */
  3017. /* Do not mess with E1000_CTRL_VME, it affects transmit as well,
  3018. * and that breaks VLANs.
  3019. */
  3020. }
  3021. wr32(E1000_RCTL, rctl);
  3022. }
  3023. static inline int igb_set_vf_rlpml(struct igb_adapter *adapter, int size,
  3024. int vfn)
  3025. {
  3026. struct e1000_hw *hw = &adapter->hw;
  3027. u32 vmolr;
  3028. /* if it isn't the PF check to see if VFs are enabled and
  3029. * increase the size to support vlan tags
  3030. */
  3031. if (vfn < adapter->vfs_allocated_count &&
  3032. adapter->vf_data[vfn].vlans_enabled)
  3033. size += VLAN_TAG_SIZE;
  3034. vmolr = rd32(E1000_VMOLR(vfn));
  3035. vmolr &= ~E1000_VMOLR_RLPML_MASK;
  3036. vmolr |= size | E1000_VMOLR_LPE;
  3037. wr32(E1000_VMOLR(vfn), vmolr);
  3038. return 0;
  3039. }
  3040. /**
  3041. * igb_rlpml_set - set maximum receive packet size
  3042. * @adapter: board private structure
  3043. *
  3044. * Configure maximum receivable packet size.
  3045. **/
  3046. static void igb_rlpml_set(struct igb_adapter *adapter)
  3047. {
  3048. u32 max_frame_size = adapter->max_frame_size;
  3049. struct e1000_hw *hw = &adapter->hw;
  3050. u16 pf_id = adapter->vfs_allocated_count;
  3051. if (pf_id) {
  3052. igb_set_vf_rlpml(adapter, max_frame_size, pf_id);
  3053. /* If we're in VMDQ or SR-IOV mode, then set global RLPML
  3054. * to our max jumbo frame size, in case we need to enable
  3055. * jumbo frames on one of the rings later.
  3056. * This will not pass over-length frames into the default
  3057. * queue because it's gated by the VMOLR.RLPML.
  3058. */
  3059. max_frame_size = MAX_JUMBO_FRAME_SIZE;
  3060. }
  3061. wr32(E1000_RLPML, max_frame_size);
  3062. }
  3063. static inline void igb_set_vmolr(struct igb_adapter *adapter,
  3064. int vfn, bool aupe)
  3065. {
  3066. struct e1000_hw *hw = &adapter->hw;
  3067. u32 vmolr;
  3068. /* This register exists only on 82576 and newer so if we are older then
  3069. * we should exit and do nothing
  3070. */
  3071. if (hw->mac.type < e1000_82576)
  3072. return;
  3073. vmolr = rd32(E1000_VMOLR(vfn));
  3074. vmolr |= E1000_VMOLR_STRVLAN; /* Strip vlan tags */
  3075. if (hw->mac.type == e1000_i350) {
  3076. u32 dvmolr;
  3077. dvmolr = rd32(E1000_DVMOLR(vfn));
  3078. dvmolr |= E1000_DVMOLR_STRVLAN;
  3079. wr32(E1000_DVMOLR(vfn), dvmolr);
  3080. }
  3081. if (aupe)
  3082. vmolr |= E1000_VMOLR_AUPE; /* Accept untagged packets */
  3083. else
  3084. vmolr &= ~(E1000_VMOLR_AUPE); /* Tagged packets ONLY */
  3085. /* clear all bits that might not be set */
  3086. vmolr &= ~(E1000_VMOLR_BAM | E1000_VMOLR_RSSE);
  3087. if (adapter->rss_queues > 1 && vfn == adapter->vfs_allocated_count)
  3088. vmolr |= E1000_VMOLR_RSSE; /* enable RSS */
  3089. /* for VMDq only allow the VFs and pool 0 to accept broadcast and
  3090. * multicast packets
  3091. */
  3092. if (vfn <= adapter->vfs_allocated_count)
  3093. vmolr |= E1000_VMOLR_BAM; /* Accept broadcast */
  3094. wr32(E1000_VMOLR(vfn), vmolr);
  3095. }
  3096. /**
  3097. * igb_configure_rx_ring - Configure a receive ring after Reset
  3098. * @adapter: board private structure
  3099. * @ring: receive ring to be configured
  3100. *
  3101. * Configure the Rx unit of the MAC after a reset.
  3102. **/
  3103. void igb_configure_rx_ring(struct igb_adapter *adapter,
  3104. struct igb_ring *ring)
  3105. {
  3106. struct e1000_hw *hw = &adapter->hw;
  3107. u64 rdba = ring->dma;
  3108. int reg_idx = ring->reg_idx;
  3109. u32 srrctl = 0, rxdctl = 0;
  3110. /* disable the queue */
  3111. wr32(E1000_RXDCTL(reg_idx), 0);
  3112. /* Set DMA base address registers */
  3113. wr32(E1000_RDBAL(reg_idx),
  3114. rdba & 0x00000000ffffffffULL);
  3115. wr32(E1000_RDBAH(reg_idx), rdba >> 32);
  3116. wr32(E1000_RDLEN(reg_idx),
  3117. ring->count * sizeof(union e1000_adv_rx_desc));
  3118. /* initialize head and tail */
  3119. ring->tail = hw->hw_addr + E1000_RDT(reg_idx);
  3120. wr32(E1000_RDH(reg_idx), 0);
  3121. writel(0, ring->tail);
  3122. /* set descriptor configuration */
  3123. srrctl = IGB_RX_HDR_LEN << E1000_SRRCTL_BSIZEHDRSIZE_SHIFT;
  3124. srrctl |= IGB_RX_BUFSZ >> E1000_SRRCTL_BSIZEPKT_SHIFT;
  3125. srrctl |= E1000_SRRCTL_DESCTYPE_ADV_ONEBUF;
  3126. if (hw->mac.type >= e1000_82580)
  3127. srrctl |= E1000_SRRCTL_TIMESTAMP;
  3128. /* Only set Drop Enable if we are supporting multiple queues */
  3129. if (adapter->vfs_allocated_count || adapter->num_rx_queues > 1)
  3130. srrctl |= E1000_SRRCTL_DROP_EN;
  3131. wr32(E1000_SRRCTL(reg_idx), srrctl);
  3132. /* set filtering for VMDQ pools */
  3133. igb_set_vmolr(adapter, reg_idx & 0x7, true);
  3134. rxdctl |= IGB_RX_PTHRESH;
  3135. rxdctl |= IGB_RX_HTHRESH << 8;
  3136. rxdctl |= IGB_RX_WTHRESH << 16;
  3137. /* enable receive descriptor fetching */
  3138. rxdctl |= E1000_RXDCTL_QUEUE_ENABLE;
  3139. wr32(E1000_RXDCTL(reg_idx), rxdctl);
  3140. }
  3141. /**
  3142. * igb_configure_rx - Configure receive Unit after Reset
  3143. * @adapter: board private structure
  3144. *
  3145. * Configure the Rx unit of the MAC after a reset.
  3146. **/
  3147. static void igb_configure_rx(struct igb_adapter *adapter)
  3148. {
  3149. int i;
  3150. /* set UTA to appropriate mode */
  3151. igb_set_uta(adapter);
  3152. /* set the correct pool for the PF default MAC address in entry 0 */
  3153. igb_rar_set_qsel(adapter, adapter->hw.mac.addr, 0,
  3154. adapter->vfs_allocated_count);
  3155. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  3156. * the Base and Length of the Rx Descriptor Ring
  3157. */
  3158. for (i = 0; i < adapter->num_rx_queues; i++)
  3159. igb_configure_rx_ring(adapter, adapter->rx_ring[i]);
  3160. }
  3161. /**
  3162. * igb_free_tx_resources - Free Tx Resources per Queue
  3163. * @tx_ring: Tx descriptor ring for a specific queue
  3164. *
  3165. * Free all transmit software resources
  3166. **/
  3167. void igb_free_tx_resources(struct igb_ring *tx_ring)
  3168. {
  3169. igb_clean_tx_ring(tx_ring);
  3170. vfree(tx_ring->tx_buffer_info);
  3171. tx_ring->tx_buffer_info = NULL;
  3172. /* if not set, then don't free */
  3173. if (!tx_ring->desc)
  3174. return;
  3175. dma_free_coherent(tx_ring->dev, tx_ring->size,
  3176. tx_ring->desc, tx_ring->dma);
  3177. tx_ring->desc = NULL;
  3178. }
  3179. /**
  3180. * igb_free_all_tx_resources - Free Tx Resources for All Queues
  3181. * @adapter: board private structure
  3182. *
  3183. * Free all transmit software resources
  3184. **/
  3185. static void igb_free_all_tx_resources(struct igb_adapter *adapter)
  3186. {
  3187. int i;
  3188. for (i = 0; i < adapter->num_tx_queues; i++)
  3189. igb_free_tx_resources(adapter->tx_ring[i]);
  3190. }
  3191. void igb_unmap_and_free_tx_resource(struct igb_ring *ring,
  3192. struct igb_tx_buffer *tx_buffer)
  3193. {
  3194. if (tx_buffer->skb) {
  3195. dev_kfree_skb_any(tx_buffer->skb);
  3196. if (dma_unmap_len(tx_buffer, len))
  3197. dma_unmap_single(ring->dev,
  3198. dma_unmap_addr(tx_buffer, dma),
  3199. dma_unmap_len(tx_buffer, len),
  3200. DMA_TO_DEVICE);
  3201. } else if (dma_unmap_len(tx_buffer, len)) {
  3202. dma_unmap_page(ring->dev,
  3203. dma_unmap_addr(tx_buffer, dma),
  3204. dma_unmap_len(tx_buffer, len),
  3205. DMA_TO_DEVICE);
  3206. }
  3207. tx_buffer->next_to_watch = NULL;
  3208. tx_buffer->skb = NULL;
  3209. dma_unmap_len_set(tx_buffer, len, 0);
  3210. /* buffer_info must be completely set up in the transmit path */
  3211. }
  3212. /**
  3213. * igb_clean_tx_ring - Free Tx Buffers
  3214. * @tx_ring: ring to be cleaned
  3215. **/
  3216. static void igb_clean_tx_ring(struct igb_ring *tx_ring)
  3217. {
  3218. struct igb_tx_buffer *buffer_info;
  3219. unsigned long size;
  3220. u16 i;
  3221. if (!tx_ring->tx_buffer_info)
  3222. return;
  3223. /* Free all the Tx ring sk_buffs */
  3224. for (i = 0; i < tx_ring->count; i++) {
  3225. buffer_info = &tx_ring->tx_buffer_info[i];
  3226. igb_unmap_and_free_tx_resource(tx_ring, buffer_info);
  3227. }
  3228. netdev_tx_reset_queue(txring_txq(tx_ring));
  3229. size = sizeof(struct igb_tx_buffer) * tx_ring->count;
  3230. memset(tx_ring->tx_buffer_info, 0, size);
  3231. /* Zero out the descriptor ring */
  3232. memset(tx_ring->desc, 0, tx_ring->size);
  3233. tx_ring->next_to_use = 0;
  3234. tx_ring->next_to_clean = 0;
  3235. }
  3236. /**
  3237. * igb_clean_all_tx_rings - Free Tx Buffers for all queues
  3238. * @adapter: board private structure
  3239. **/
  3240. static void igb_clean_all_tx_rings(struct igb_adapter *adapter)
  3241. {
  3242. int i;
  3243. for (i = 0; i < adapter->num_tx_queues; i++)
  3244. igb_clean_tx_ring(adapter->tx_ring[i]);
  3245. }
  3246. /**
  3247. * igb_free_rx_resources - Free Rx Resources
  3248. * @rx_ring: ring to clean the resources from
  3249. *
  3250. * Free all receive software resources
  3251. **/
  3252. void igb_free_rx_resources(struct igb_ring *rx_ring)
  3253. {
  3254. igb_clean_rx_ring(rx_ring);
  3255. vfree(rx_ring->rx_buffer_info);
  3256. rx_ring->rx_buffer_info = NULL;
  3257. /* if not set, then don't free */
  3258. if (!rx_ring->desc)
  3259. return;
  3260. dma_free_coherent(rx_ring->dev, rx_ring->size,
  3261. rx_ring->desc, rx_ring->dma);
  3262. rx_ring->desc = NULL;
  3263. }
  3264. /**
  3265. * igb_free_all_rx_resources - Free Rx Resources for All Queues
  3266. * @adapter: board private structure
  3267. *
  3268. * Free all receive software resources
  3269. **/
  3270. static void igb_free_all_rx_resources(struct igb_adapter *adapter)
  3271. {
  3272. int i;
  3273. for (i = 0; i < adapter->num_rx_queues; i++)
  3274. igb_free_rx_resources(adapter->rx_ring[i]);
  3275. }
  3276. /**
  3277. * igb_clean_rx_ring - Free Rx Buffers per Queue
  3278. * @rx_ring: ring to free buffers from
  3279. **/
  3280. static void igb_clean_rx_ring(struct igb_ring *rx_ring)
  3281. {
  3282. unsigned long size;
  3283. u16 i;
  3284. if (rx_ring->skb)
  3285. dev_kfree_skb(rx_ring->skb);
  3286. rx_ring->skb = NULL;
  3287. if (!rx_ring->rx_buffer_info)
  3288. return;
  3289. /* Free all the Rx ring sk_buffs */
  3290. for (i = 0; i < rx_ring->count; i++) {
  3291. struct igb_rx_buffer *buffer_info = &rx_ring->rx_buffer_info[i];
  3292. if (!buffer_info->page)
  3293. continue;
  3294. dma_unmap_page(rx_ring->dev,
  3295. buffer_info->dma,
  3296. PAGE_SIZE,
  3297. DMA_FROM_DEVICE);
  3298. __free_page(buffer_info->page);
  3299. buffer_info->page = NULL;
  3300. }
  3301. size = sizeof(struct igb_rx_buffer) * rx_ring->count;
  3302. memset(rx_ring->rx_buffer_info, 0, size);
  3303. /* Zero out the descriptor ring */
  3304. memset(rx_ring->desc, 0, rx_ring->size);
  3305. rx_ring->next_to_alloc = 0;
  3306. rx_ring->next_to_clean = 0;
  3307. rx_ring->next_to_use = 0;
  3308. }
  3309. /**
  3310. * igb_clean_all_rx_rings - Free Rx Buffers for all queues
  3311. * @adapter: board private structure
  3312. **/
  3313. static void igb_clean_all_rx_rings(struct igb_adapter *adapter)
  3314. {
  3315. int i;
  3316. for (i = 0; i < adapter->num_rx_queues; i++)
  3317. igb_clean_rx_ring(adapter->rx_ring[i]);
  3318. }
  3319. /**
  3320. * igb_set_mac - Change the Ethernet Address of the NIC
  3321. * @netdev: network interface device structure
  3322. * @p: pointer to an address structure
  3323. *
  3324. * Returns 0 on success, negative on failure
  3325. **/
  3326. static int igb_set_mac(struct net_device *netdev, void *p)
  3327. {
  3328. struct igb_adapter *adapter = netdev_priv(netdev);
  3329. struct e1000_hw *hw = &adapter->hw;
  3330. struct sockaddr *addr = p;
  3331. if (!is_valid_ether_addr(addr->sa_data))
  3332. return -EADDRNOTAVAIL;
  3333. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  3334. memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
  3335. /* set the correct pool for the new PF MAC address in entry 0 */
  3336. igb_rar_set_qsel(adapter, hw->mac.addr, 0,
  3337. adapter->vfs_allocated_count);
  3338. return 0;
  3339. }
  3340. /**
  3341. * igb_write_mc_addr_list - write multicast addresses to MTA
  3342. * @netdev: network interface device structure
  3343. *
  3344. * Writes multicast address list to the MTA hash table.
  3345. * Returns: -ENOMEM on failure
  3346. * 0 on no addresses written
  3347. * X on writing X addresses to MTA
  3348. **/
  3349. static int igb_write_mc_addr_list(struct net_device *netdev)
  3350. {
  3351. struct igb_adapter *adapter = netdev_priv(netdev);
  3352. struct e1000_hw *hw = &adapter->hw;
  3353. struct netdev_hw_addr *ha;
  3354. u8 *mta_list;
  3355. int i;
  3356. if (netdev_mc_empty(netdev)) {
  3357. /* nothing to program, so clear mc list */
  3358. igb_update_mc_addr_list(hw, NULL, 0);
  3359. igb_restore_vf_multicasts(adapter);
  3360. return 0;
  3361. }
  3362. mta_list = kzalloc(netdev_mc_count(netdev) * 6, GFP_ATOMIC);
  3363. if (!mta_list)
  3364. return -ENOMEM;
  3365. /* The shared function expects a packed array of only addresses. */
  3366. i = 0;
  3367. netdev_for_each_mc_addr(ha, netdev)
  3368. memcpy(mta_list + (i++ * ETH_ALEN), ha->addr, ETH_ALEN);
  3369. igb_update_mc_addr_list(hw, mta_list, i);
  3370. kfree(mta_list);
  3371. return netdev_mc_count(netdev);
  3372. }
  3373. /**
  3374. * igb_write_uc_addr_list - write unicast addresses to RAR table
  3375. * @netdev: network interface device structure
  3376. *
  3377. * Writes unicast address list to the RAR table.
  3378. * Returns: -ENOMEM on failure/insufficient address space
  3379. * 0 on no addresses written
  3380. * X on writing X addresses to the RAR table
  3381. **/
  3382. static int igb_write_uc_addr_list(struct net_device *netdev)
  3383. {
  3384. struct igb_adapter *adapter = netdev_priv(netdev);
  3385. struct e1000_hw *hw = &adapter->hw;
  3386. unsigned int vfn = adapter->vfs_allocated_count;
  3387. unsigned int rar_entries = hw->mac.rar_entry_count - (vfn + 1);
  3388. int count = 0;
  3389. /* return ENOMEM indicating insufficient memory for addresses */
  3390. if (netdev_uc_count(netdev) > rar_entries)
  3391. return -ENOMEM;
  3392. if (!netdev_uc_empty(netdev) && rar_entries) {
  3393. struct netdev_hw_addr *ha;
  3394. netdev_for_each_uc_addr(ha, netdev) {
  3395. if (!rar_entries)
  3396. break;
  3397. igb_rar_set_qsel(adapter, ha->addr,
  3398. rar_entries--,
  3399. vfn);
  3400. count++;
  3401. }
  3402. }
  3403. /* write the addresses in reverse order to avoid write combining */
  3404. for (; rar_entries > 0 ; rar_entries--) {
  3405. wr32(E1000_RAH(rar_entries), 0);
  3406. wr32(E1000_RAL(rar_entries), 0);
  3407. }
  3408. wrfl();
  3409. return count;
  3410. }
  3411. /**
  3412. * igb_set_rx_mode - Secondary Unicast, Multicast and Promiscuous mode set
  3413. * @netdev: network interface device structure
  3414. *
  3415. * The set_rx_mode entry point is called whenever the unicast or multicast
  3416. * address lists or the network interface flags are updated. This routine is
  3417. * responsible for configuring the hardware for proper unicast, multicast,
  3418. * promiscuous mode, and all-multi behavior.
  3419. **/
  3420. static void igb_set_rx_mode(struct net_device *netdev)
  3421. {
  3422. struct igb_adapter *adapter = netdev_priv(netdev);
  3423. struct e1000_hw *hw = &adapter->hw;
  3424. unsigned int vfn = adapter->vfs_allocated_count;
  3425. u32 rctl, vmolr = 0;
  3426. int count;
  3427. /* Check for Promiscuous and All Multicast modes */
  3428. rctl = rd32(E1000_RCTL);
  3429. /* clear the effected bits */
  3430. rctl &= ~(E1000_RCTL_UPE | E1000_RCTL_MPE | E1000_RCTL_VFE);
  3431. if (netdev->flags & IFF_PROMISC) {
  3432. /* retain VLAN HW filtering if in VT mode */
  3433. if (adapter->vfs_allocated_count)
  3434. rctl |= E1000_RCTL_VFE;
  3435. rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE);
  3436. vmolr |= (E1000_VMOLR_ROPE | E1000_VMOLR_MPME);
  3437. } else {
  3438. if (netdev->flags & IFF_ALLMULTI) {
  3439. rctl |= E1000_RCTL_MPE;
  3440. vmolr |= E1000_VMOLR_MPME;
  3441. } else {
  3442. /* Write addresses to the MTA, if the attempt fails
  3443. * then we should just turn on promiscuous mode so
  3444. * that we can at least receive multicast traffic
  3445. */
  3446. count = igb_write_mc_addr_list(netdev);
  3447. if (count < 0) {
  3448. rctl |= E1000_RCTL_MPE;
  3449. vmolr |= E1000_VMOLR_MPME;
  3450. } else if (count) {
  3451. vmolr |= E1000_VMOLR_ROMPE;
  3452. }
  3453. }
  3454. /* Write addresses to available RAR registers, if there is not
  3455. * sufficient space to store all the addresses then enable
  3456. * unicast promiscuous mode
  3457. */
  3458. count = igb_write_uc_addr_list(netdev);
  3459. if (count < 0) {
  3460. rctl |= E1000_RCTL_UPE;
  3461. vmolr |= E1000_VMOLR_ROPE;
  3462. }
  3463. rctl |= E1000_RCTL_VFE;
  3464. }
  3465. wr32(E1000_RCTL, rctl);
  3466. /* In order to support SR-IOV and eventually VMDq it is necessary to set
  3467. * the VMOLR to enable the appropriate modes. Without this workaround
  3468. * we will have issues with VLAN tag stripping not being done for frames
  3469. * that are only arriving because we are the default pool
  3470. */
  3471. if ((hw->mac.type < e1000_82576) || (hw->mac.type > e1000_i350))
  3472. return;
  3473. vmolr |= rd32(E1000_VMOLR(vfn)) &
  3474. ~(E1000_VMOLR_ROPE | E1000_VMOLR_MPME | E1000_VMOLR_ROMPE);
  3475. wr32(E1000_VMOLR(vfn), vmolr);
  3476. igb_restore_vf_multicasts(adapter);
  3477. }
  3478. static void igb_check_wvbr(struct igb_adapter *adapter)
  3479. {
  3480. struct e1000_hw *hw = &adapter->hw;
  3481. u32 wvbr = 0;
  3482. switch (hw->mac.type) {
  3483. case e1000_82576:
  3484. case e1000_i350:
  3485. wvbr = rd32(E1000_WVBR);
  3486. if (!wvbr)
  3487. return;
  3488. break;
  3489. default:
  3490. break;
  3491. }
  3492. adapter->wvbr |= wvbr;
  3493. }
  3494. #define IGB_STAGGERED_QUEUE_OFFSET 8
  3495. static void igb_spoof_check(struct igb_adapter *adapter)
  3496. {
  3497. int j;
  3498. if (!adapter->wvbr)
  3499. return;
  3500. for (j = 0; j < adapter->vfs_allocated_count; j++) {
  3501. if (adapter->wvbr & (1 << j) ||
  3502. adapter->wvbr & (1 << (j + IGB_STAGGERED_QUEUE_OFFSET))) {
  3503. dev_warn(&adapter->pdev->dev,
  3504. "Spoof event(s) detected on VF %d\n", j);
  3505. adapter->wvbr &=
  3506. ~((1 << j) |
  3507. (1 << (j + IGB_STAGGERED_QUEUE_OFFSET)));
  3508. }
  3509. }
  3510. }
  3511. /* Need to wait a few seconds after link up to get diagnostic information from
  3512. * the phy
  3513. */
  3514. static void igb_update_phy_info(unsigned long data)
  3515. {
  3516. struct igb_adapter *adapter = (struct igb_adapter *) data;
  3517. igb_get_phy_info(&adapter->hw);
  3518. }
  3519. /**
  3520. * igb_has_link - check shared code for link and determine up/down
  3521. * @adapter: pointer to driver private info
  3522. **/
  3523. bool igb_has_link(struct igb_adapter *adapter)
  3524. {
  3525. struct e1000_hw *hw = &adapter->hw;
  3526. bool link_active = false;
  3527. /* get_link_status is set on LSC (link status) interrupt or
  3528. * rx sequence error interrupt. get_link_status will stay
  3529. * false until the e1000_check_for_link establishes link
  3530. * for copper adapters ONLY
  3531. */
  3532. switch (hw->phy.media_type) {
  3533. case e1000_media_type_copper:
  3534. if (!hw->mac.get_link_status)
  3535. return true;
  3536. case e1000_media_type_internal_serdes:
  3537. hw->mac.ops.check_for_link(hw);
  3538. link_active = !hw->mac.get_link_status;
  3539. break;
  3540. default:
  3541. case e1000_media_type_unknown:
  3542. break;
  3543. }
  3544. if (((hw->mac.type == e1000_i210) ||
  3545. (hw->mac.type == e1000_i211)) &&
  3546. (hw->phy.id == I210_I_PHY_ID)) {
  3547. if (!netif_carrier_ok(adapter->netdev)) {
  3548. adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;
  3549. } else if (!(adapter->flags & IGB_FLAG_NEED_LINK_UPDATE)) {
  3550. adapter->flags |= IGB_FLAG_NEED_LINK_UPDATE;
  3551. adapter->link_check_timeout = jiffies;
  3552. }
  3553. }
  3554. return link_active;
  3555. }
  3556. static bool igb_thermal_sensor_event(struct e1000_hw *hw, u32 event)
  3557. {
  3558. bool ret = false;
  3559. u32 ctrl_ext, thstat;
  3560. /* check for thermal sensor event on i350 copper only */
  3561. if (hw->mac.type == e1000_i350) {
  3562. thstat = rd32(E1000_THSTAT);
  3563. ctrl_ext = rd32(E1000_CTRL_EXT);
  3564. if ((hw->phy.media_type == e1000_media_type_copper) &&
  3565. !(ctrl_ext & E1000_CTRL_EXT_LINK_MODE_SGMII))
  3566. ret = !!(thstat & event);
  3567. }
  3568. return ret;
  3569. }
  3570. /**
  3571. * igb_check_lvmmc - check for malformed packets received
  3572. * and indicated in LVMMC register
  3573. * @adapter: pointer to adapter
  3574. **/
  3575. static void igb_check_lvmmc(struct igb_adapter *adapter)
  3576. {
  3577. struct e1000_hw *hw = &adapter->hw;
  3578. u32 lvmmc;
  3579. lvmmc = rd32(E1000_LVMMC);
  3580. if (lvmmc) {
  3581. if (unlikely(net_ratelimit())) {
  3582. netdev_warn(adapter->netdev,
  3583. "malformed Tx packet detected and dropped, LVMMC:0x%08x\n",
  3584. lvmmc);
  3585. }
  3586. }
  3587. }
  3588. /**
  3589. * igb_watchdog - Timer Call-back
  3590. * @data: pointer to adapter cast into an unsigned long
  3591. **/
  3592. static void igb_watchdog(unsigned long data)
  3593. {
  3594. struct igb_adapter *adapter = (struct igb_adapter *)data;
  3595. /* Do the rest outside of interrupt context */
  3596. schedule_work(&adapter->watchdog_task);
  3597. }
  3598. static void igb_watchdog_task(struct work_struct *work)
  3599. {
  3600. struct igb_adapter *adapter = container_of(work,
  3601. struct igb_adapter,
  3602. watchdog_task);
  3603. struct e1000_hw *hw = &adapter->hw;
  3604. struct e1000_phy_info *phy = &hw->phy;
  3605. struct net_device *netdev = adapter->netdev;
  3606. u32 link;
  3607. int i;
  3608. u32 connsw;
  3609. link = igb_has_link(adapter);
  3610. if (adapter->flags & IGB_FLAG_NEED_LINK_UPDATE) {
  3611. if (time_after(jiffies, (adapter->link_check_timeout + HZ)))
  3612. adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;
  3613. else
  3614. link = false;
  3615. }
  3616. /* Force link down if we have fiber to swap to */
  3617. if (adapter->flags & IGB_FLAG_MAS_ENABLE) {
  3618. if (hw->phy.media_type == e1000_media_type_copper) {
  3619. connsw = rd32(E1000_CONNSW);
  3620. if (!(connsw & E1000_CONNSW_AUTOSENSE_EN))
  3621. link = 0;
  3622. }
  3623. }
  3624. if (link) {
  3625. /* Perform a reset if the media type changed. */
  3626. if (hw->dev_spec._82575.media_changed) {
  3627. hw->dev_spec._82575.media_changed = false;
  3628. adapter->flags |= IGB_FLAG_MEDIA_RESET;
  3629. igb_reset(adapter);
  3630. }
  3631. /* Cancel scheduled suspend requests. */
  3632. pm_runtime_resume(netdev->dev.parent);
  3633. if (!netif_carrier_ok(netdev)) {
  3634. u32 ctrl;
  3635. hw->mac.ops.get_speed_and_duplex(hw,
  3636. &adapter->link_speed,
  3637. &adapter->link_duplex);
  3638. ctrl = rd32(E1000_CTRL);
  3639. /* Links status message must follow this format */
  3640. netdev_info(netdev,
  3641. "igb: %s NIC Link is Up %d Mbps %s Duplex, Flow Control: %s\n",
  3642. netdev->name,
  3643. adapter->link_speed,
  3644. adapter->link_duplex == FULL_DUPLEX ?
  3645. "Full" : "Half",
  3646. (ctrl & E1000_CTRL_TFCE) &&
  3647. (ctrl & E1000_CTRL_RFCE) ? "RX/TX" :
  3648. (ctrl & E1000_CTRL_RFCE) ? "RX" :
  3649. (ctrl & E1000_CTRL_TFCE) ? "TX" : "None");
  3650. /* disable EEE if enabled */
  3651. if ((adapter->flags & IGB_FLAG_EEE) &&
  3652. (adapter->link_duplex == HALF_DUPLEX)) {
  3653. dev_info(&adapter->pdev->dev,
  3654. "EEE Disabled: unsupported at half duplex. Re-enable using ethtool when at full duplex.\n");
  3655. adapter->hw.dev_spec._82575.eee_disable = true;
  3656. adapter->flags &= ~IGB_FLAG_EEE;
  3657. }
  3658. /* check if SmartSpeed worked */
  3659. igb_check_downshift(hw);
  3660. if (phy->speed_downgraded)
  3661. netdev_warn(netdev, "Link Speed was downgraded by SmartSpeed\n");
  3662. /* check for thermal sensor event */
  3663. if (igb_thermal_sensor_event(hw,
  3664. E1000_THSTAT_LINK_THROTTLE))
  3665. netdev_info(netdev, "The network adapter link speed was downshifted because it overheated\n");
  3666. /* adjust timeout factor according to speed/duplex */
  3667. adapter->tx_timeout_factor = 1;
  3668. switch (adapter->link_speed) {
  3669. case SPEED_10:
  3670. adapter->tx_timeout_factor = 14;
  3671. break;
  3672. case SPEED_100:
  3673. /* maybe add some timeout factor ? */
  3674. break;
  3675. }
  3676. netif_carrier_on(netdev);
  3677. igb_ping_all_vfs(adapter);
  3678. igb_check_vf_rate_limit(adapter);
  3679. /* link state has changed, schedule phy info update */
  3680. if (!test_bit(__IGB_DOWN, &adapter->state))
  3681. mod_timer(&adapter->phy_info_timer,
  3682. round_jiffies(jiffies + 2 * HZ));
  3683. }
  3684. } else {
  3685. if (netif_carrier_ok(netdev)) {
  3686. adapter->link_speed = 0;
  3687. adapter->link_duplex = 0;
  3688. /* check for thermal sensor event */
  3689. if (igb_thermal_sensor_event(hw,
  3690. E1000_THSTAT_PWR_DOWN)) {
  3691. netdev_err(netdev, "The network adapter was stopped because it overheated\n");
  3692. }
  3693. /* Links status message must follow this format */
  3694. netdev_info(netdev, "igb: %s NIC Link is Down\n",
  3695. netdev->name);
  3696. netif_carrier_off(netdev);
  3697. igb_ping_all_vfs(adapter);
  3698. /* link state has changed, schedule phy info update */
  3699. if (!test_bit(__IGB_DOWN, &adapter->state))
  3700. mod_timer(&adapter->phy_info_timer,
  3701. round_jiffies(jiffies + 2 * HZ));
  3702. /* link is down, time to check for alternate media */
  3703. if (adapter->flags & IGB_FLAG_MAS_ENABLE) {
  3704. igb_check_swap_media(adapter);
  3705. if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
  3706. schedule_work(&adapter->reset_task);
  3707. /* return immediately */
  3708. return;
  3709. }
  3710. }
  3711. pm_schedule_suspend(netdev->dev.parent,
  3712. MSEC_PER_SEC * 5);
  3713. /* also check for alternate media here */
  3714. } else if (!netif_carrier_ok(netdev) &&
  3715. (adapter->flags & IGB_FLAG_MAS_ENABLE)) {
  3716. igb_check_swap_media(adapter);
  3717. if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
  3718. schedule_work(&adapter->reset_task);
  3719. /* return immediately */
  3720. return;
  3721. }
  3722. }
  3723. }
  3724. spin_lock(&adapter->stats64_lock);
  3725. igb_update_stats(adapter, &adapter->stats64);
  3726. spin_unlock(&adapter->stats64_lock);
  3727. for (i = 0; i < adapter->num_tx_queues; i++) {
  3728. struct igb_ring *tx_ring = adapter->tx_ring[i];
  3729. if (!netif_carrier_ok(netdev)) {
  3730. /* We've lost link, so the controller stops DMA,
  3731. * but we've got queued Tx work that's never going
  3732. * to get done, so reset controller to flush Tx.
  3733. * (Do the reset outside of interrupt context).
  3734. */
  3735. if (igb_desc_unused(tx_ring) + 1 < tx_ring->count) {
  3736. adapter->tx_timeout_count++;
  3737. schedule_work(&adapter->reset_task);
  3738. /* return immediately since reset is imminent */
  3739. return;
  3740. }
  3741. }
  3742. /* Force detection of hung controller every watchdog period */
  3743. set_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
  3744. }
  3745. /* Cause software interrupt to ensure Rx ring is cleaned */
  3746. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  3747. u32 eics = 0;
  3748. for (i = 0; i < adapter->num_q_vectors; i++)
  3749. eics |= adapter->q_vector[i]->eims_value;
  3750. wr32(E1000_EICS, eics);
  3751. } else {
  3752. wr32(E1000_ICS, E1000_ICS_RXDMT0);
  3753. }
  3754. igb_spoof_check(adapter);
  3755. igb_ptp_rx_hang(adapter);
  3756. /* Check LVMMC register on i350/i354 only */
  3757. if ((adapter->hw.mac.type == e1000_i350) ||
  3758. (adapter->hw.mac.type == e1000_i354))
  3759. igb_check_lvmmc(adapter);
  3760. /* Reset the timer */
  3761. if (!test_bit(__IGB_DOWN, &adapter->state)) {
  3762. if (adapter->flags & IGB_FLAG_NEED_LINK_UPDATE)
  3763. mod_timer(&adapter->watchdog_timer,
  3764. round_jiffies(jiffies + HZ));
  3765. else
  3766. mod_timer(&adapter->watchdog_timer,
  3767. round_jiffies(jiffies + 2 * HZ));
  3768. }
  3769. }
  3770. enum latency_range {
  3771. lowest_latency = 0,
  3772. low_latency = 1,
  3773. bulk_latency = 2,
  3774. latency_invalid = 255
  3775. };
  3776. /**
  3777. * igb_update_ring_itr - update the dynamic ITR value based on packet size
  3778. * @q_vector: pointer to q_vector
  3779. *
  3780. * Stores a new ITR value based on strictly on packet size. This
  3781. * algorithm is less sophisticated than that used in igb_update_itr,
  3782. * due to the difficulty of synchronizing statistics across multiple
  3783. * receive rings. The divisors and thresholds used by this function
  3784. * were determined based on theoretical maximum wire speed and testing
  3785. * data, in order to minimize response time while increasing bulk
  3786. * throughput.
  3787. * This functionality is controlled by ethtool's coalescing settings.
  3788. * NOTE: This function is called only when operating in a multiqueue
  3789. * receive environment.
  3790. **/
  3791. static void igb_update_ring_itr(struct igb_q_vector *q_vector)
  3792. {
  3793. int new_val = q_vector->itr_val;
  3794. int avg_wire_size = 0;
  3795. struct igb_adapter *adapter = q_vector->adapter;
  3796. unsigned int packets;
  3797. /* For non-gigabit speeds, just fix the interrupt rate at 4000
  3798. * ints/sec - ITR timer value of 120 ticks.
  3799. */
  3800. if (adapter->link_speed != SPEED_1000) {
  3801. new_val = IGB_4K_ITR;
  3802. goto set_itr_val;
  3803. }
  3804. packets = q_vector->rx.total_packets;
  3805. if (packets)
  3806. avg_wire_size = q_vector->rx.total_bytes / packets;
  3807. packets = q_vector->tx.total_packets;
  3808. if (packets)
  3809. avg_wire_size = max_t(u32, avg_wire_size,
  3810. q_vector->tx.total_bytes / packets);
  3811. /* if avg_wire_size isn't set no work was done */
  3812. if (!avg_wire_size)
  3813. goto clear_counts;
  3814. /* Add 24 bytes to size to account for CRC, preamble, and gap */
  3815. avg_wire_size += 24;
  3816. /* Don't starve jumbo frames */
  3817. avg_wire_size = min(avg_wire_size, 3000);
  3818. /* Give a little boost to mid-size frames */
  3819. if ((avg_wire_size > 300) && (avg_wire_size < 1200))
  3820. new_val = avg_wire_size / 3;
  3821. else
  3822. new_val = avg_wire_size / 2;
  3823. /* conservative mode (itr 3) eliminates the lowest_latency setting */
  3824. if (new_val < IGB_20K_ITR &&
  3825. ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
  3826. (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
  3827. new_val = IGB_20K_ITR;
  3828. set_itr_val:
  3829. if (new_val != q_vector->itr_val) {
  3830. q_vector->itr_val = new_val;
  3831. q_vector->set_itr = 1;
  3832. }
  3833. clear_counts:
  3834. q_vector->rx.total_bytes = 0;
  3835. q_vector->rx.total_packets = 0;
  3836. q_vector->tx.total_bytes = 0;
  3837. q_vector->tx.total_packets = 0;
  3838. }
  3839. /**
  3840. * igb_update_itr - update the dynamic ITR value based on statistics
  3841. * @q_vector: pointer to q_vector
  3842. * @ring_container: ring info to update the itr for
  3843. *
  3844. * Stores a new ITR value based on packets and byte
  3845. * counts during the last interrupt. The advantage of per interrupt
  3846. * computation is faster updates and more accurate ITR for the current
  3847. * traffic pattern. Constants in this function were computed
  3848. * based on theoretical maximum wire speed and thresholds were set based
  3849. * on testing data as well as attempting to minimize response time
  3850. * while increasing bulk throughput.
  3851. * This functionality is controlled by ethtool's coalescing settings.
  3852. * NOTE: These calculations are only valid when operating in a single-
  3853. * queue environment.
  3854. **/
  3855. static void igb_update_itr(struct igb_q_vector *q_vector,
  3856. struct igb_ring_container *ring_container)
  3857. {
  3858. unsigned int packets = ring_container->total_packets;
  3859. unsigned int bytes = ring_container->total_bytes;
  3860. u8 itrval = ring_container->itr;
  3861. /* no packets, exit with status unchanged */
  3862. if (packets == 0)
  3863. return;
  3864. switch (itrval) {
  3865. case lowest_latency:
  3866. /* handle TSO and jumbo frames */
  3867. if (bytes/packets > 8000)
  3868. itrval = bulk_latency;
  3869. else if ((packets < 5) && (bytes > 512))
  3870. itrval = low_latency;
  3871. break;
  3872. case low_latency: /* 50 usec aka 20000 ints/s */
  3873. if (bytes > 10000) {
  3874. /* this if handles the TSO accounting */
  3875. if (bytes/packets > 8000)
  3876. itrval = bulk_latency;
  3877. else if ((packets < 10) || ((bytes/packets) > 1200))
  3878. itrval = bulk_latency;
  3879. else if ((packets > 35))
  3880. itrval = lowest_latency;
  3881. } else if (bytes/packets > 2000) {
  3882. itrval = bulk_latency;
  3883. } else if (packets <= 2 && bytes < 512) {
  3884. itrval = lowest_latency;
  3885. }
  3886. break;
  3887. case bulk_latency: /* 250 usec aka 4000 ints/s */
  3888. if (bytes > 25000) {
  3889. if (packets > 35)
  3890. itrval = low_latency;
  3891. } else if (bytes < 1500) {
  3892. itrval = low_latency;
  3893. }
  3894. break;
  3895. }
  3896. /* clear work counters since we have the values we need */
  3897. ring_container->total_bytes = 0;
  3898. ring_container->total_packets = 0;
  3899. /* write updated itr to ring container */
  3900. ring_container->itr = itrval;
  3901. }
  3902. static void igb_set_itr(struct igb_q_vector *q_vector)
  3903. {
  3904. struct igb_adapter *adapter = q_vector->adapter;
  3905. u32 new_itr = q_vector->itr_val;
  3906. u8 current_itr = 0;
  3907. /* for non-gigabit speeds, just fix the interrupt rate at 4000 */
  3908. if (adapter->link_speed != SPEED_1000) {
  3909. current_itr = 0;
  3910. new_itr = IGB_4K_ITR;
  3911. goto set_itr_now;
  3912. }
  3913. igb_update_itr(q_vector, &q_vector->tx);
  3914. igb_update_itr(q_vector, &q_vector->rx);
  3915. current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
  3916. /* conservative mode (itr 3) eliminates the lowest_latency setting */
  3917. if (current_itr == lowest_latency &&
  3918. ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
  3919. (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
  3920. current_itr = low_latency;
  3921. switch (current_itr) {
  3922. /* counts and packets in update_itr are dependent on these numbers */
  3923. case lowest_latency:
  3924. new_itr = IGB_70K_ITR; /* 70,000 ints/sec */
  3925. break;
  3926. case low_latency:
  3927. new_itr = IGB_20K_ITR; /* 20,000 ints/sec */
  3928. break;
  3929. case bulk_latency:
  3930. new_itr = IGB_4K_ITR; /* 4,000 ints/sec */
  3931. break;
  3932. default:
  3933. break;
  3934. }
  3935. set_itr_now:
  3936. if (new_itr != q_vector->itr_val) {
  3937. /* this attempts to bias the interrupt rate towards Bulk
  3938. * by adding intermediate steps when interrupt rate is
  3939. * increasing
  3940. */
  3941. new_itr = new_itr > q_vector->itr_val ?
  3942. max((new_itr * q_vector->itr_val) /
  3943. (new_itr + (q_vector->itr_val >> 2)),
  3944. new_itr) : new_itr;
  3945. /* Don't write the value here; it resets the adapter's
  3946. * internal timer, and causes us to delay far longer than
  3947. * we should between interrupts. Instead, we write the ITR
  3948. * value at the beginning of the next interrupt so the timing
  3949. * ends up being correct.
  3950. */
  3951. q_vector->itr_val = new_itr;
  3952. q_vector->set_itr = 1;
  3953. }
  3954. }
  3955. static void igb_tx_ctxtdesc(struct igb_ring *tx_ring, u32 vlan_macip_lens,
  3956. u32 type_tucmd, u32 mss_l4len_idx)
  3957. {
  3958. struct e1000_adv_tx_context_desc *context_desc;
  3959. u16 i = tx_ring->next_to_use;
  3960. context_desc = IGB_TX_CTXTDESC(tx_ring, i);
  3961. i++;
  3962. tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
  3963. /* set bits to identify this as an advanced context descriptor */
  3964. type_tucmd |= E1000_TXD_CMD_DEXT | E1000_ADVTXD_DTYP_CTXT;
  3965. /* For 82575, context index must be unique per ring. */
  3966. if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
  3967. mss_l4len_idx |= tx_ring->reg_idx << 4;
  3968. context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
  3969. context_desc->seqnum_seed = 0;
  3970. context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd);
  3971. context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
  3972. }
  3973. static int igb_tso(struct igb_ring *tx_ring,
  3974. struct igb_tx_buffer *first,
  3975. u8 *hdr_len)
  3976. {
  3977. struct sk_buff *skb = first->skb;
  3978. u32 vlan_macip_lens, type_tucmd;
  3979. u32 mss_l4len_idx, l4len;
  3980. int err;
  3981. if (skb->ip_summed != CHECKSUM_PARTIAL)
  3982. return 0;
  3983. if (!skb_is_gso(skb))
  3984. return 0;
  3985. err = skb_cow_head(skb, 0);
  3986. if (err < 0)
  3987. return err;
  3988. /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
  3989. type_tucmd = E1000_ADVTXD_TUCMD_L4T_TCP;
  3990. if (first->protocol == htons(ETH_P_IP)) {
  3991. struct iphdr *iph = ip_hdr(skb);
  3992. iph->tot_len = 0;
  3993. iph->check = 0;
  3994. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  3995. iph->daddr, 0,
  3996. IPPROTO_TCP,
  3997. 0);
  3998. type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
  3999. first->tx_flags |= IGB_TX_FLAGS_TSO |
  4000. IGB_TX_FLAGS_CSUM |
  4001. IGB_TX_FLAGS_IPV4;
  4002. } else if (skb_is_gso_v6(skb)) {
  4003. ipv6_hdr(skb)->payload_len = 0;
  4004. tcp_hdr(skb)->check = ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
  4005. &ipv6_hdr(skb)->daddr,
  4006. 0, IPPROTO_TCP, 0);
  4007. first->tx_flags |= IGB_TX_FLAGS_TSO |
  4008. IGB_TX_FLAGS_CSUM;
  4009. }
  4010. /* compute header lengths */
  4011. l4len = tcp_hdrlen(skb);
  4012. *hdr_len = skb_transport_offset(skb) + l4len;
  4013. /* update gso size and bytecount with header size */
  4014. first->gso_segs = skb_shinfo(skb)->gso_segs;
  4015. first->bytecount += (first->gso_segs - 1) * *hdr_len;
  4016. /* MSS L4LEN IDX */
  4017. mss_l4len_idx = l4len << E1000_ADVTXD_L4LEN_SHIFT;
  4018. mss_l4len_idx |= skb_shinfo(skb)->gso_size << E1000_ADVTXD_MSS_SHIFT;
  4019. /* VLAN MACLEN IPLEN */
  4020. vlan_macip_lens = skb_network_header_len(skb);
  4021. vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
  4022. vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
  4023. igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
  4024. return 1;
  4025. }
  4026. static void igb_tx_csum(struct igb_ring *tx_ring, struct igb_tx_buffer *first)
  4027. {
  4028. struct sk_buff *skb = first->skb;
  4029. u32 vlan_macip_lens = 0;
  4030. u32 mss_l4len_idx = 0;
  4031. u32 type_tucmd = 0;
  4032. if (skb->ip_summed != CHECKSUM_PARTIAL) {
  4033. if (!(first->tx_flags & IGB_TX_FLAGS_VLAN))
  4034. return;
  4035. } else {
  4036. u8 l4_hdr = 0;
  4037. switch (first->protocol) {
  4038. case htons(ETH_P_IP):
  4039. vlan_macip_lens |= skb_network_header_len(skb);
  4040. type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
  4041. l4_hdr = ip_hdr(skb)->protocol;
  4042. break;
  4043. case htons(ETH_P_IPV6):
  4044. vlan_macip_lens |= skb_network_header_len(skb);
  4045. l4_hdr = ipv6_hdr(skb)->nexthdr;
  4046. break;
  4047. default:
  4048. if (unlikely(net_ratelimit())) {
  4049. dev_warn(tx_ring->dev,
  4050. "partial checksum but proto=%x!\n",
  4051. first->protocol);
  4052. }
  4053. break;
  4054. }
  4055. switch (l4_hdr) {
  4056. case IPPROTO_TCP:
  4057. type_tucmd |= E1000_ADVTXD_TUCMD_L4T_TCP;
  4058. mss_l4len_idx = tcp_hdrlen(skb) <<
  4059. E1000_ADVTXD_L4LEN_SHIFT;
  4060. break;
  4061. case IPPROTO_SCTP:
  4062. type_tucmd |= E1000_ADVTXD_TUCMD_L4T_SCTP;
  4063. mss_l4len_idx = sizeof(struct sctphdr) <<
  4064. E1000_ADVTXD_L4LEN_SHIFT;
  4065. break;
  4066. case IPPROTO_UDP:
  4067. mss_l4len_idx = sizeof(struct udphdr) <<
  4068. E1000_ADVTXD_L4LEN_SHIFT;
  4069. break;
  4070. default:
  4071. if (unlikely(net_ratelimit())) {
  4072. dev_warn(tx_ring->dev,
  4073. "partial checksum but l4 proto=%x!\n",
  4074. l4_hdr);
  4075. }
  4076. break;
  4077. }
  4078. /* update TX checksum flag */
  4079. first->tx_flags |= IGB_TX_FLAGS_CSUM;
  4080. }
  4081. vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
  4082. vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
  4083. igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
  4084. }
  4085. #define IGB_SET_FLAG(_input, _flag, _result) \
  4086. ((_flag <= _result) ? \
  4087. ((u32)(_input & _flag) * (_result / _flag)) : \
  4088. ((u32)(_input & _flag) / (_flag / _result)))
  4089. static u32 igb_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
  4090. {
  4091. /* set type for advanced descriptor with frame checksum insertion */
  4092. u32 cmd_type = E1000_ADVTXD_DTYP_DATA |
  4093. E1000_ADVTXD_DCMD_DEXT |
  4094. E1000_ADVTXD_DCMD_IFCS;
  4095. /* set HW vlan bit if vlan is present */
  4096. cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_VLAN,
  4097. (E1000_ADVTXD_DCMD_VLE));
  4098. /* set segmentation bits for TSO */
  4099. cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_TSO,
  4100. (E1000_ADVTXD_DCMD_TSE));
  4101. /* set timestamp bit if present */
  4102. cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_TSTAMP,
  4103. (E1000_ADVTXD_MAC_TSTAMP));
  4104. /* insert frame checksum */
  4105. cmd_type ^= IGB_SET_FLAG(skb->no_fcs, 1, E1000_ADVTXD_DCMD_IFCS);
  4106. return cmd_type;
  4107. }
  4108. static void igb_tx_olinfo_status(struct igb_ring *tx_ring,
  4109. union e1000_adv_tx_desc *tx_desc,
  4110. u32 tx_flags, unsigned int paylen)
  4111. {
  4112. u32 olinfo_status = paylen << E1000_ADVTXD_PAYLEN_SHIFT;
  4113. /* 82575 requires a unique index per ring */
  4114. if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
  4115. olinfo_status |= tx_ring->reg_idx << 4;
  4116. /* insert L4 checksum */
  4117. olinfo_status |= IGB_SET_FLAG(tx_flags,
  4118. IGB_TX_FLAGS_CSUM,
  4119. (E1000_TXD_POPTS_TXSM << 8));
  4120. /* insert IPv4 checksum */
  4121. olinfo_status |= IGB_SET_FLAG(tx_flags,
  4122. IGB_TX_FLAGS_IPV4,
  4123. (E1000_TXD_POPTS_IXSM << 8));
  4124. tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
  4125. }
  4126. static int __igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
  4127. {
  4128. struct net_device *netdev = tx_ring->netdev;
  4129. netif_stop_subqueue(netdev, tx_ring->queue_index);
  4130. /* Herbert's original patch had:
  4131. * smp_mb__after_netif_stop_queue();
  4132. * but since that doesn't exist yet, just open code it.
  4133. */
  4134. smp_mb();
  4135. /* We need to check again in a case another CPU has just
  4136. * made room available.
  4137. */
  4138. if (igb_desc_unused(tx_ring) < size)
  4139. return -EBUSY;
  4140. /* A reprieve! */
  4141. netif_wake_subqueue(netdev, tx_ring->queue_index);
  4142. u64_stats_update_begin(&tx_ring->tx_syncp2);
  4143. tx_ring->tx_stats.restart_queue2++;
  4144. u64_stats_update_end(&tx_ring->tx_syncp2);
  4145. return 0;
  4146. }
  4147. static inline int igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
  4148. {
  4149. if (igb_desc_unused(tx_ring) >= size)
  4150. return 0;
  4151. return __igb_maybe_stop_tx(tx_ring, size);
  4152. }
  4153. static void igb_tx_map(struct igb_ring *tx_ring,
  4154. struct igb_tx_buffer *first,
  4155. const u8 hdr_len)
  4156. {
  4157. struct sk_buff *skb = first->skb;
  4158. struct igb_tx_buffer *tx_buffer;
  4159. union e1000_adv_tx_desc *tx_desc;
  4160. struct skb_frag_struct *frag;
  4161. dma_addr_t dma;
  4162. unsigned int data_len, size;
  4163. u32 tx_flags = first->tx_flags;
  4164. u32 cmd_type = igb_tx_cmd_type(skb, tx_flags);
  4165. u16 i = tx_ring->next_to_use;
  4166. tx_desc = IGB_TX_DESC(tx_ring, i);
  4167. igb_tx_olinfo_status(tx_ring, tx_desc, tx_flags, skb->len - hdr_len);
  4168. size = skb_headlen(skb);
  4169. data_len = skb->data_len;
  4170. dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
  4171. tx_buffer = first;
  4172. for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
  4173. if (dma_mapping_error(tx_ring->dev, dma))
  4174. goto dma_error;
  4175. /* record length, and DMA address */
  4176. dma_unmap_len_set(tx_buffer, len, size);
  4177. dma_unmap_addr_set(tx_buffer, dma, dma);
  4178. tx_desc->read.buffer_addr = cpu_to_le64(dma);
  4179. while (unlikely(size > IGB_MAX_DATA_PER_TXD)) {
  4180. tx_desc->read.cmd_type_len =
  4181. cpu_to_le32(cmd_type ^ IGB_MAX_DATA_PER_TXD);
  4182. i++;
  4183. tx_desc++;
  4184. if (i == tx_ring->count) {
  4185. tx_desc = IGB_TX_DESC(tx_ring, 0);
  4186. i = 0;
  4187. }
  4188. tx_desc->read.olinfo_status = 0;
  4189. dma += IGB_MAX_DATA_PER_TXD;
  4190. size -= IGB_MAX_DATA_PER_TXD;
  4191. tx_desc->read.buffer_addr = cpu_to_le64(dma);
  4192. }
  4193. if (likely(!data_len))
  4194. break;
  4195. tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
  4196. i++;
  4197. tx_desc++;
  4198. if (i == tx_ring->count) {
  4199. tx_desc = IGB_TX_DESC(tx_ring, 0);
  4200. i = 0;
  4201. }
  4202. tx_desc->read.olinfo_status = 0;
  4203. size = skb_frag_size(frag);
  4204. data_len -= size;
  4205. dma = skb_frag_dma_map(tx_ring->dev, frag, 0,
  4206. size, DMA_TO_DEVICE);
  4207. tx_buffer = &tx_ring->tx_buffer_info[i];
  4208. }
  4209. /* write last descriptor with RS and EOP bits */
  4210. cmd_type |= size | IGB_TXD_DCMD;
  4211. tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
  4212. netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
  4213. /* set the timestamp */
  4214. first->time_stamp = jiffies;
  4215. /* Force memory writes to complete before letting h/w know there
  4216. * are new descriptors to fetch. (Only applicable for weak-ordered
  4217. * memory model archs, such as IA-64).
  4218. *
  4219. * We also need this memory barrier to make certain all of the
  4220. * status bits have been updated before next_to_watch is written.
  4221. */
  4222. wmb();
  4223. /* set next_to_watch value indicating a packet is present */
  4224. first->next_to_watch = tx_desc;
  4225. i++;
  4226. if (i == tx_ring->count)
  4227. i = 0;
  4228. tx_ring->next_to_use = i;
  4229. /* Make sure there is space in the ring for the next send. */
  4230. igb_maybe_stop_tx(tx_ring, DESC_NEEDED);
  4231. if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {
  4232. writel(i, tx_ring->tail);
  4233. /* we need this if more than one processor can write to our tail
  4234. * at a time, it synchronizes IO on IA64/Altix systems
  4235. */
  4236. mmiowb();
  4237. }
  4238. return;
  4239. dma_error:
  4240. dev_err(tx_ring->dev, "TX DMA map failed\n");
  4241. /* clear dma mappings for failed tx_buffer_info map */
  4242. for (;;) {
  4243. tx_buffer = &tx_ring->tx_buffer_info[i];
  4244. igb_unmap_and_free_tx_resource(tx_ring, tx_buffer);
  4245. if (tx_buffer == first)
  4246. break;
  4247. if (i == 0)
  4248. i = tx_ring->count;
  4249. i--;
  4250. }
  4251. tx_ring->next_to_use = i;
  4252. }
  4253. netdev_tx_t igb_xmit_frame_ring(struct sk_buff *skb,
  4254. struct igb_ring *tx_ring)
  4255. {
  4256. struct igb_tx_buffer *first;
  4257. int tso;
  4258. u32 tx_flags = 0;
  4259. u16 count = TXD_USE_COUNT(skb_headlen(skb));
  4260. __be16 protocol = vlan_get_protocol(skb);
  4261. u8 hdr_len = 0;
  4262. /* need: 1 descriptor per page * PAGE_SIZE/IGB_MAX_DATA_PER_TXD,
  4263. * + 1 desc for skb_headlen/IGB_MAX_DATA_PER_TXD,
  4264. * + 2 desc gap to keep tail from touching head,
  4265. * + 1 desc for context descriptor,
  4266. * otherwise try next time
  4267. */
  4268. if (NETDEV_FRAG_PAGE_MAX_SIZE > IGB_MAX_DATA_PER_TXD) {
  4269. unsigned short f;
  4270. for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
  4271. count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
  4272. } else {
  4273. count += skb_shinfo(skb)->nr_frags;
  4274. }
  4275. if (igb_maybe_stop_tx(tx_ring, count + 3)) {
  4276. /* this is a hard error */
  4277. return NETDEV_TX_BUSY;
  4278. }
  4279. /* record the location of the first descriptor for this packet */
  4280. first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
  4281. first->skb = skb;
  4282. first->bytecount = skb->len;
  4283. first->gso_segs = 1;
  4284. if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
  4285. struct igb_adapter *adapter = netdev_priv(tx_ring->netdev);
  4286. if (!test_and_set_bit_lock(__IGB_PTP_TX_IN_PROGRESS,
  4287. &adapter->state)) {
  4288. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  4289. tx_flags |= IGB_TX_FLAGS_TSTAMP;
  4290. adapter->ptp_tx_skb = skb_get(skb);
  4291. adapter->ptp_tx_start = jiffies;
  4292. if (adapter->hw.mac.type == e1000_82576)
  4293. schedule_work(&adapter->ptp_tx_work);
  4294. }
  4295. }
  4296. skb_tx_timestamp(skb);
  4297. if (vlan_tx_tag_present(skb)) {
  4298. tx_flags |= IGB_TX_FLAGS_VLAN;
  4299. tx_flags |= (vlan_tx_tag_get(skb) << IGB_TX_FLAGS_VLAN_SHIFT);
  4300. }
  4301. /* record initial flags and protocol */
  4302. first->tx_flags = tx_flags;
  4303. first->protocol = protocol;
  4304. tso = igb_tso(tx_ring, first, &hdr_len);
  4305. if (tso < 0)
  4306. goto out_drop;
  4307. else if (!tso)
  4308. igb_tx_csum(tx_ring, first);
  4309. igb_tx_map(tx_ring, first, hdr_len);
  4310. return NETDEV_TX_OK;
  4311. out_drop:
  4312. igb_unmap_and_free_tx_resource(tx_ring, first);
  4313. return NETDEV_TX_OK;
  4314. }
  4315. static inline struct igb_ring *igb_tx_queue_mapping(struct igb_adapter *adapter,
  4316. struct sk_buff *skb)
  4317. {
  4318. unsigned int r_idx = skb->queue_mapping;
  4319. if (r_idx >= adapter->num_tx_queues)
  4320. r_idx = r_idx % adapter->num_tx_queues;
  4321. return adapter->tx_ring[r_idx];
  4322. }
  4323. static netdev_tx_t igb_xmit_frame(struct sk_buff *skb,
  4324. struct net_device *netdev)
  4325. {
  4326. struct igb_adapter *adapter = netdev_priv(netdev);
  4327. if (test_bit(__IGB_DOWN, &adapter->state)) {
  4328. dev_kfree_skb_any(skb);
  4329. return NETDEV_TX_OK;
  4330. }
  4331. if (skb->len <= 0) {
  4332. dev_kfree_skb_any(skb);
  4333. return NETDEV_TX_OK;
  4334. }
  4335. /* The minimum packet size with TCTL.PSP set is 17 so pad the skb
  4336. * in order to meet this minimum size requirement.
  4337. */
  4338. if (unlikely(skb->len < 17)) {
  4339. if (skb_pad(skb, 17 - skb->len))
  4340. return NETDEV_TX_OK;
  4341. skb->len = 17;
  4342. skb_set_tail_pointer(skb, 17);
  4343. }
  4344. return igb_xmit_frame_ring(skb, igb_tx_queue_mapping(adapter, skb));
  4345. }
  4346. /**
  4347. * igb_tx_timeout - Respond to a Tx Hang
  4348. * @netdev: network interface device structure
  4349. **/
  4350. static void igb_tx_timeout(struct net_device *netdev)
  4351. {
  4352. struct igb_adapter *adapter = netdev_priv(netdev);
  4353. struct e1000_hw *hw = &adapter->hw;
  4354. /* Do the reset outside of interrupt context */
  4355. adapter->tx_timeout_count++;
  4356. if (hw->mac.type >= e1000_82580)
  4357. hw->dev_spec._82575.global_device_reset = true;
  4358. schedule_work(&adapter->reset_task);
  4359. wr32(E1000_EICS,
  4360. (adapter->eims_enable_mask & ~adapter->eims_other));
  4361. }
  4362. static void igb_reset_task(struct work_struct *work)
  4363. {
  4364. struct igb_adapter *adapter;
  4365. adapter = container_of(work, struct igb_adapter, reset_task);
  4366. igb_dump(adapter);
  4367. netdev_err(adapter->netdev, "Reset adapter\n");
  4368. igb_reinit_locked(adapter);
  4369. }
  4370. /**
  4371. * igb_get_stats64 - Get System Network Statistics
  4372. * @netdev: network interface device structure
  4373. * @stats: rtnl_link_stats64 pointer
  4374. **/
  4375. static struct rtnl_link_stats64 *igb_get_stats64(struct net_device *netdev,
  4376. struct rtnl_link_stats64 *stats)
  4377. {
  4378. struct igb_adapter *adapter = netdev_priv(netdev);
  4379. spin_lock(&adapter->stats64_lock);
  4380. igb_update_stats(adapter, &adapter->stats64);
  4381. memcpy(stats, &adapter->stats64, sizeof(*stats));
  4382. spin_unlock(&adapter->stats64_lock);
  4383. return stats;
  4384. }
  4385. /**
  4386. * igb_change_mtu - Change the Maximum Transfer Unit
  4387. * @netdev: network interface device structure
  4388. * @new_mtu: new value for maximum frame size
  4389. *
  4390. * Returns 0 on success, negative on failure
  4391. **/
  4392. static int igb_change_mtu(struct net_device *netdev, int new_mtu)
  4393. {
  4394. struct igb_adapter *adapter = netdev_priv(netdev);
  4395. struct pci_dev *pdev = adapter->pdev;
  4396. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  4397. if ((new_mtu < 68) || (max_frame > MAX_JUMBO_FRAME_SIZE)) {
  4398. dev_err(&pdev->dev, "Invalid MTU setting\n");
  4399. return -EINVAL;
  4400. }
  4401. #define MAX_STD_JUMBO_FRAME_SIZE 9238
  4402. if (max_frame > MAX_STD_JUMBO_FRAME_SIZE) {
  4403. dev_err(&pdev->dev, "MTU > 9216 not supported.\n");
  4404. return -EINVAL;
  4405. }
  4406. /* adjust max frame to be at least the size of a standard frame */
  4407. if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
  4408. max_frame = ETH_FRAME_LEN + ETH_FCS_LEN;
  4409. while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
  4410. usleep_range(1000, 2000);
  4411. /* igb_down has a dependency on max_frame_size */
  4412. adapter->max_frame_size = max_frame;
  4413. if (netif_running(netdev))
  4414. igb_down(adapter);
  4415. dev_info(&pdev->dev, "changing MTU from %d to %d\n",
  4416. netdev->mtu, new_mtu);
  4417. netdev->mtu = new_mtu;
  4418. if (netif_running(netdev))
  4419. igb_up(adapter);
  4420. else
  4421. igb_reset(adapter);
  4422. clear_bit(__IGB_RESETTING, &adapter->state);
  4423. return 0;
  4424. }
  4425. /**
  4426. * igb_update_stats - Update the board statistics counters
  4427. * @adapter: board private structure
  4428. **/
  4429. void igb_update_stats(struct igb_adapter *adapter,
  4430. struct rtnl_link_stats64 *net_stats)
  4431. {
  4432. struct e1000_hw *hw = &adapter->hw;
  4433. struct pci_dev *pdev = adapter->pdev;
  4434. u32 reg, mpc;
  4435. int i;
  4436. u64 bytes, packets;
  4437. unsigned int start;
  4438. u64 _bytes, _packets;
  4439. /* Prevent stats update while adapter is being reset, or if the pci
  4440. * connection is down.
  4441. */
  4442. if (adapter->link_speed == 0)
  4443. return;
  4444. if (pci_channel_offline(pdev))
  4445. return;
  4446. bytes = 0;
  4447. packets = 0;
  4448. rcu_read_lock();
  4449. for (i = 0; i < adapter->num_rx_queues; i++) {
  4450. struct igb_ring *ring = adapter->rx_ring[i];
  4451. u32 rqdpc = rd32(E1000_RQDPC(i));
  4452. if (hw->mac.type >= e1000_i210)
  4453. wr32(E1000_RQDPC(i), 0);
  4454. if (rqdpc) {
  4455. ring->rx_stats.drops += rqdpc;
  4456. net_stats->rx_fifo_errors += rqdpc;
  4457. }
  4458. do {
  4459. start = u64_stats_fetch_begin_irq(&ring->rx_syncp);
  4460. _bytes = ring->rx_stats.bytes;
  4461. _packets = ring->rx_stats.packets;
  4462. } while (u64_stats_fetch_retry_irq(&ring->rx_syncp, start));
  4463. bytes += _bytes;
  4464. packets += _packets;
  4465. }
  4466. net_stats->rx_bytes = bytes;
  4467. net_stats->rx_packets = packets;
  4468. bytes = 0;
  4469. packets = 0;
  4470. for (i = 0; i < adapter->num_tx_queues; i++) {
  4471. struct igb_ring *ring = adapter->tx_ring[i];
  4472. do {
  4473. start = u64_stats_fetch_begin_irq(&ring->tx_syncp);
  4474. _bytes = ring->tx_stats.bytes;
  4475. _packets = ring->tx_stats.packets;
  4476. } while (u64_stats_fetch_retry_irq(&ring->tx_syncp, start));
  4477. bytes += _bytes;
  4478. packets += _packets;
  4479. }
  4480. net_stats->tx_bytes = bytes;
  4481. net_stats->tx_packets = packets;
  4482. rcu_read_unlock();
  4483. /* read stats registers */
  4484. adapter->stats.crcerrs += rd32(E1000_CRCERRS);
  4485. adapter->stats.gprc += rd32(E1000_GPRC);
  4486. adapter->stats.gorc += rd32(E1000_GORCL);
  4487. rd32(E1000_GORCH); /* clear GORCL */
  4488. adapter->stats.bprc += rd32(E1000_BPRC);
  4489. adapter->stats.mprc += rd32(E1000_MPRC);
  4490. adapter->stats.roc += rd32(E1000_ROC);
  4491. adapter->stats.prc64 += rd32(E1000_PRC64);
  4492. adapter->stats.prc127 += rd32(E1000_PRC127);
  4493. adapter->stats.prc255 += rd32(E1000_PRC255);
  4494. adapter->stats.prc511 += rd32(E1000_PRC511);
  4495. adapter->stats.prc1023 += rd32(E1000_PRC1023);
  4496. adapter->stats.prc1522 += rd32(E1000_PRC1522);
  4497. adapter->stats.symerrs += rd32(E1000_SYMERRS);
  4498. adapter->stats.sec += rd32(E1000_SEC);
  4499. mpc = rd32(E1000_MPC);
  4500. adapter->stats.mpc += mpc;
  4501. net_stats->rx_fifo_errors += mpc;
  4502. adapter->stats.scc += rd32(E1000_SCC);
  4503. adapter->stats.ecol += rd32(E1000_ECOL);
  4504. adapter->stats.mcc += rd32(E1000_MCC);
  4505. adapter->stats.latecol += rd32(E1000_LATECOL);
  4506. adapter->stats.dc += rd32(E1000_DC);
  4507. adapter->stats.rlec += rd32(E1000_RLEC);
  4508. adapter->stats.xonrxc += rd32(E1000_XONRXC);
  4509. adapter->stats.xontxc += rd32(E1000_XONTXC);
  4510. adapter->stats.xoffrxc += rd32(E1000_XOFFRXC);
  4511. adapter->stats.xofftxc += rd32(E1000_XOFFTXC);
  4512. adapter->stats.fcruc += rd32(E1000_FCRUC);
  4513. adapter->stats.gptc += rd32(E1000_GPTC);
  4514. adapter->stats.gotc += rd32(E1000_GOTCL);
  4515. rd32(E1000_GOTCH); /* clear GOTCL */
  4516. adapter->stats.rnbc += rd32(E1000_RNBC);
  4517. adapter->stats.ruc += rd32(E1000_RUC);
  4518. adapter->stats.rfc += rd32(E1000_RFC);
  4519. adapter->stats.rjc += rd32(E1000_RJC);
  4520. adapter->stats.tor += rd32(E1000_TORH);
  4521. adapter->stats.tot += rd32(E1000_TOTH);
  4522. adapter->stats.tpr += rd32(E1000_TPR);
  4523. adapter->stats.ptc64 += rd32(E1000_PTC64);
  4524. adapter->stats.ptc127 += rd32(E1000_PTC127);
  4525. adapter->stats.ptc255 += rd32(E1000_PTC255);
  4526. adapter->stats.ptc511 += rd32(E1000_PTC511);
  4527. adapter->stats.ptc1023 += rd32(E1000_PTC1023);
  4528. adapter->stats.ptc1522 += rd32(E1000_PTC1522);
  4529. adapter->stats.mptc += rd32(E1000_MPTC);
  4530. adapter->stats.bptc += rd32(E1000_BPTC);
  4531. adapter->stats.tpt += rd32(E1000_TPT);
  4532. adapter->stats.colc += rd32(E1000_COLC);
  4533. adapter->stats.algnerrc += rd32(E1000_ALGNERRC);
  4534. /* read internal phy specific stats */
  4535. reg = rd32(E1000_CTRL_EXT);
  4536. if (!(reg & E1000_CTRL_EXT_LINK_MODE_MASK)) {
  4537. adapter->stats.rxerrc += rd32(E1000_RXERRC);
  4538. /* this stat has invalid values on i210/i211 */
  4539. if ((hw->mac.type != e1000_i210) &&
  4540. (hw->mac.type != e1000_i211))
  4541. adapter->stats.tncrs += rd32(E1000_TNCRS);
  4542. }
  4543. adapter->stats.tsctc += rd32(E1000_TSCTC);
  4544. adapter->stats.tsctfc += rd32(E1000_TSCTFC);
  4545. adapter->stats.iac += rd32(E1000_IAC);
  4546. adapter->stats.icrxoc += rd32(E1000_ICRXOC);
  4547. adapter->stats.icrxptc += rd32(E1000_ICRXPTC);
  4548. adapter->stats.icrxatc += rd32(E1000_ICRXATC);
  4549. adapter->stats.ictxptc += rd32(E1000_ICTXPTC);
  4550. adapter->stats.ictxatc += rd32(E1000_ICTXATC);
  4551. adapter->stats.ictxqec += rd32(E1000_ICTXQEC);
  4552. adapter->stats.ictxqmtc += rd32(E1000_ICTXQMTC);
  4553. adapter->stats.icrxdmtc += rd32(E1000_ICRXDMTC);
  4554. /* Fill out the OS statistics structure */
  4555. net_stats->multicast = adapter->stats.mprc;
  4556. net_stats->collisions = adapter->stats.colc;
  4557. /* Rx Errors */
  4558. /* RLEC on some newer hardware can be incorrect so build
  4559. * our own version based on RUC and ROC
  4560. */
  4561. net_stats->rx_errors = adapter->stats.rxerrc +
  4562. adapter->stats.crcerrs + adapter->stats.algnerrc +
  4563. adapter->stats.ruc + adapter->stats.roc +
  4564. adapter->stats.cexterr;
  4565. net_stats->rx_length_errors = adapter->stats.ruc +
  4566. adapter->stats.roc;
  4567. net_stats->rx_crc_errors = adapter->stats.crcerrs;
  4568. net_stats->rx_frame_errors = adapter->stats.algnerrc;
  4569. net_stats->rx_missed_errors = adapter->stats.mpc;
  4570. /* Tx Errors */
  4571. net_stats->tx_errors = adapter->stats.ecol +
  4572. adapter->stats.latecol;
  4573. net_stats->tx_aborted_errors = adapter->stats.ecol;
  4574. net_stats->tx_window_errors = adapter->stats.latecol;
  4575. net_stats->tx_carrier_errors = adapter->stats.tncrs;
  4576. /* Tx Dropped needs to be maintained elsewhere */
  4577. /* Management Stats */
  4578. adapter->stats.mgptc += rd32(E1000_MGTPTC);
  4579. adapter->stats.mgprc += rd32(E1000_MGTPRC);
  4580. adapter->stats.mgpdc += rd32(E1000_MGTPDC);
  4581. /* OS2BMC Stats */
  4582. reg = rd32(E1000_MANC);
  4583. if (reg & E1000_MANC_EN_BMC2OS) {
  4584. adapter->stats.o2bgptc += rd32(E1000_O2BGPTC);
  4585. adapter->stats.o2bspc += rd32(E1000_O2BSPC);
  4586. adapter->stats.b2ospc += rd32(E1000_B2OSPC);
  4587. adapter->stats.b2ogprc += rd32(E1000_B2OGPRC);
  4588. }
  4589. }
  4590. static irqreturn_t igb_msix_other(int irq, void *data)
  4591. {
  4592. struct igb_adapter *adapter = data;
  4593. struct e1000_hw *hw = &adapter->hw;
  4594. u32 icr = rd32(E1000_ICR);
  4595. /* reading ICR causes bit 31 of EICR to be cleared */
  4596. if (icr & E1000_ICR_DRSTA)
  4597. schedule_work(&adapter->reset_task);
  4598. if (icr & E1000_ICR_DOUTSYNC) {
  4599. /* HW is reporting DMA is out of sync */
  4600. adapter->stats.doosync++;
  4601. /* The DMA Out of Sync is also indication of a spoof event
  4602. * in IOV mode. Check the Wrong VM Behavior register to
  4603. * see if it is really a spoof event.
  4604. */
  4605. igb_check_wvbr(adapter);
  4606. }
  4607. /* Check for a mailbox event */
  4608. if (icr & E1000_ICR_VMMB)
  4609. igb_msg_task(adapter);
  4610. if (icr & E1000_ICR_LSC) {
  4611. hw->mac.get_link_status = 1;
  4612. /* guard against interrupt when we're going down */
  4613. if (!test_bit(__IGB_DOWN, &adapter->state))
  4614. mod_timer(&adapter->watchdog_timer, jiffies + 1);
  4615. }
  4616. if (icr & E1000_ICR_TS) {
  4617. u32 tsicr = rd32(E1000_TSICR);
  4618. if (tsicr & E1000_TSICR_TXTS) {
  4619. /* acknowledge the interrupt */
  4620. wr32(E1000_TSICR, E1000_TSICR_TXTS);
  4621. /* retrieve hardware timestamp */
  4622. schedule_work(&adapter->ptp_tx_work);
  4623. }
  4624. }
  4625. wr32(E1000_EIMS, adapter->eims_other);
  4626. return IRQ_HANDLED;
  4627. }
  4628. static void igb_write_itr(struct igb_q_vector *q_vector)
  4629. {
  4630. struct igb_adapter *adapter = q_vector->adapter;
  4631. u32 itr_val = q_vector->itr_val & 0x7FFC;
  4632. if (!q_vector->set_itr)
  4633. return;
  4634. if (!itr_val)
  4635. itr_val = 0x4;
  4636. if (adapter->hw.mac.type == e1000_82575)
  4637. itr_val |= itr_val << 16;
  4638. else
  4639. itr_val |= E1000_EITR_CNT_IGNR;
  4640. writel(itr_val, q_vector->itr_register);
  4641. q_vector->set_itr = 0;
  4642. }
  4643. static irqreturn_t igb_msix_ring(int irq, void *data)
  4644. {
  4645. struct igb_q_vector *q_vector = data;
  4646. /* Write the ITR value calculated from the previous interrupt. */
  4647. igb_write_itr(q_vector);
  4648. napi_schedule(&q_vector->napi);
  4649. return IRQ_HANDLED;
  4650. }
  4651. #ifdef CONFIG_IGB_DCA
  4652. static void igb_update_tx_dca(struct igb_adapter *adapter,
  4653. struct igb_ring *tx_ring,
  4654. int cpu)
  4655. {
  4656. struct e1000_hw *hw = &adapter->hw;
  4657. u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
  4658. if (hw->mac.type != e1000_82575)
  4659. txctrl <<= E1000_DCA_TXCTRL_CPUID_SHIFT;
  4660. /* We can enable relaxed ordering for reads, but not writes when
  4661. * DCA is enabled. This is due to a known issue in some chipsets
  4662. * which will cause the DCA tag to be cleared.
  4663. */
  4664. txctrl |= E1000_DCA_TXCTRL_DESC_RRO_EN |
  4665. E1000_DCA_TXCTRL_DATA_RRO_EN |
  4666. E1000_DCA_TXCTRL_DESC_DCA_EN;
  4667. wr32(E1000_DCA_TXCTRL(tx_ring->reg_idx), txctrl);
  4668. }
  4669. static void igb_update_rx_dca(struct igb_adapter *adapter,
  4670. struct igb_ring *rx_ring,
  4671. int cpu)
  4672. {
  4673. struct e1000_hw *hw = &adapter->hw;
  4674. u32 rxctrl = dca3_get_tag(&adapter->pdev->dev, cpu);
  4675. if (hw->mac.type != e1000_82575)
  4676. rxctrl <<= E1000_DCA_RXCTRL_CPUID_SHIFT;
  4677. /* We can enable relaxed ordering for reads, but not writes when
  4678. * DCA is enabled. This is due to a known issue in some chipsets
  4679. * which will cause the DCA tag to be cleared.
  4680. */
  4681. rxctrl |= E1000_DCA_RXCTRL_DESC_RRO_EN |
  4682. E1000_DCA_RXCTRL_DESC_DCA_EN;
  4683. wr32(E1000_DCA_RXCTRL(rx_ring->reg_idx), rxctrl);
  4684. }
  4685. static void igb_update_dca(struct igb_q_vector *q_vector)
  4686. {
  4687. struct igb_adapter *adapter = q_vector->adapter;
  4688. int cpu = get_cpu();
  4689. if (q_vector->cpu == cpu)
  4690. goto out_no_update;
  4691. if (q_vector->tx.ring)
  4692. igb_update_tx_dca(adapter, q_vector->tx.ring, cpu);
  4693. if (q_vector->rx.ring)
  4694. igb_update_rx_dca(adapter, q_vector->rx.ring, cpu);
  4695. q_vector->cpu = cpu;
  4696. out_no_update:
  4697. put_cpu();
  4698. }
  4699. static void igb_setup_dca(struct igb_adapter *adapter)
  4700. {
  4701. struct e1000_hw *hw = &adapter->hw;
  4702. int i;
  4703. if (!(adapter->flags & IGB_FLAG_DCA_ENABLED))
  4704. return;
  4705. /* Always use CB2 mode, difference is masked in the CB driver. */
  4706. wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_CB2);
  4707. for (i = 0; i < adapter->num_q_vectors; i++) {
  4708. adapter->q_vector[i]->cpu = -1;
  4709. igb_update_dca(adapter->q_vector[i]);
  4710. }
  4711. }
  4712. static int __igb_notify_dca(struct device *dev, void *data)
  4713. {
  4714. struct net_device *netdev = dev_get_drvdata(dev);
  4715. struct igb_adapter *adapter = netdev_priv(netdev);
  4716. struct pci_dev *pdev = adapter->pdev;
  4717. struct e1000_hw *hw = &adapter->hw;
  4718. unsigned long event = *(unsigned long *)data;
  4719. switch (event) {
  4720. case DCA_PROVIDER_ADD:
  4721. /* if already enabled, don't do it again */
  4722. if (adapter->flags & IGB_FLAG_DCA_ENABLED)
  4723. break;
  4724. if (dca_add_requester(dev) == 0) {
  4725. adapter->flags |= IGB_FLAG_DCA_ENABLED;
  4726. dev_info(&pdev->dev, "DCA enabled\n");
  4727. igb_setup_dca(adapter);
  4728. break;
  4729. }
  4730. /* Fall Through since DCA is disabled. */
  4731. case DCA_PROVIDER_REMOVE:
  4732. if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
  4733. /* without this a class_device is left
  4734. * hanging around in the sysfs model
  4735. */
  4736. dca_remove_requester(dev);
  4737. dev_info(&pdev->dev, "DCA disabled\n");
  4738. adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
  4739. wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
  4740. }
  4741. break;
  4742. }
  4743. return 0;
  4744. }
  4745. static int igb_notify_dca(struct notifier_block *nb, unsigned long event,
  4746. void *p)
  4747. {
  4748. int ret_val;
  4749. ret_val = driver_for_each_device(&igb_driver.driver, NULL, &event,
  4750. __igb_notify_dca);
  4751. return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
  4752. }
  4753. #endif /* CONFIG_IGB_DCA */
  4754. #ifdef CONFIG_PCI_IOV
  4755. static int igb_vf_configure(struct igb_adapter *adapter, int vf)
  4756. {
  4757. unsigned char mac_addr[ETH_ALEN];
  4758. eth_zero_addr(mac_addr);
  4759. igb_set_vf_mac(adapter, vf, mac_addr);
  4760. /* By default spoof check is enabled for all VFs */
  4761. adapter->vf_data[vf].spoofchk_enabled = true;
  4762. return 0;
  4763. }
  4764. #endif
  4765. static void igb_ping_all_vfs(struct igb_adapter *adapter)
  4766. {
  4767. struct e1000_hw *hw = &adapter->hw;
  4768. u32 ping;
  4769. int i;
  4770. for (i = 0 ; i < adapter->vfs_allocated_count; i++) {
  4771. ping = E1000_PF_CONTROL_MSG;
  4772. if (adapter->vf_data[i].flags & IGB_VF_FLAG_CTS)
  4773. ping |= E1000_VT_MSGTYPE_CTS;
  4774. igb_write_mbx(hw, &ping, 1, i);
  4775. }
  4776. }
  4777. static int igb_set_vf_promisc(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
  4778. {
  4779. struct e1000_hw *hw = &adapter->hw;
  4780. u32 vmolr = rd32(E1000_VMOLR(vf));
  4781. struct vf_data_storage *vf_data = &adapter->vf_data[vf];
  4782. vf_data->flags &= ~(IGB_VF_FLAG_UNI_PROMISC |
  4783. IGB_VF_FLAG_MULTI_PROMISC);
  4784. vmolr &= ~(E1000_VMOLR_ROPE | E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
  4785. if (*msgbuf & E1000_VF_SET_PROMISC_MULTICAST) {
  4786. vmolr |= E1000_VMOLR_MPME;
  4787. vf_data->flags |= IGB_VF_FLAG_MULTI_PROMISC;
  4788. *msgbuf &= ~E1000_VF_SET_PROMISC_MULTICAST;
  4789. } else {
  4790. /* if we have hashes and we are clearing a multicast promisc
  4791. * flag we need to write the hashes to the MTA as this step
  4792. * was previously skipped
  4793. */
  4794. if (vf_data->num_vf_mc_hashes > 30) {
  4795. vmolr |= E1000_VMOLR_MPME;
  4796. } else if (vf_data->num_vf_mc_hashes) {
  4797. int j;
  4798. vmolr |= E1000_VMOLR_ROMPE;
  4799. for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
  4800. igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
  4801. }
  4802. }
  4803. wr32(E1000_VMOLR(vf), vmolr);
  4804. /* there are flags left unprocessed, likely not supported */
  4805. if (*msgbuf & E1000_VT_MSGINFO_MASK)
  4806. return -EINVAL;
  4807. return 0;
  4808. }
  4809. static int igb_set_vf_multicasts(struct igb_adapter *adapter,
  4810. u32 *msgbuf, u32 vf)
  4811. {
  4812. int n = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
  4813. u16 *hash_list = (u16 *)&msgbuf[1];
  4814. struct vf_data_storage *vf_data = &adapter->vf_data[vf];
  4815. int i;
  4816. /* salt away the number of multicast addresses assigned
  4817. * to this VF for later use to restore when the PF multi cast
  4818. * list changes
  4819. */
  4820. vf_data->num_vf_mc_hashes = n;
  4821. /* only up to 30 hash values supported */
  4822. if (n > 30)
  4823. n = 30;
  4824. /* store the hashes for later use */
  4825. for (i = 0; i < n; i++)
  4826. vf_data->vf_mc_hashes[i] = hash_list[i];
  4827. /* Flush and reset the mta with the new values */
  4828. igb_set_rx_mode(adapter->netdev);
  4829. return 0;
  4830. }
  4831. static void igb_restore_vf_multicasts(struct igb_adapter *adapter)
  4832. {
  4833. struct e1000_hw *hw = &adapter->hw;
  4834. struct vf_data_storage *vf_data;
  4835. int i, j;
  4836. for (i = 0; i < adapter->vfs_allocated_count; i++) {
  4837. u32 vmolr = rd32(E1000_VMOLR(i));
  4838. vmolr &= ~(E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
  4839. vf_data = &adapter->vf_data[i];
  4840. if ((vf_data->num_vf_mc_hashes > 30) ||
  4841. (vf_data->flags & IGB_VF_FLAG_MULTI_PROMISC)) {
  4842. vmolr |= E1000_VMOLR_MPME;
  4843. } else if (vf_data->num_vf_mc_hashes) {
  4844. vmolr |= E1000_VMOLR_ROMPE;
  4845. for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
  4846. igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
  4847. }
  4848. wr32(E1000_VMOLR(i), vmolr);
  4849. }
  4850. }
  4851. static void igb_clear_vf_vfta(struct igb_adapter *adapter, u32 vf)
  4852. {
  4853. struct e1000_hw *hw = &adapter->hw;
  4854. u32 pool_mask, reg, vid;
  4855. int i;
  4856. pool_mask = 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);
  4857. /* Find the vlan filter for this id */
  4858. for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
  4859. reg = rd32(E1000_VLVF(i));
  4860. /* remove the vf from the pool */
  4861. reg &= ~pool_mask;
  4862. /* if pool is empty then remove entry from vfta */
  4863. if (!(reg & E1000_VLVF_POOLSEL_MASK) &&
  4864. (reg & E1000_VLVF_VLANID_ENABLE)) {
  4865. reg = 0;
  4866. vid = reg & E1000_VLVF_VLANID_MASK;
  4867. igb_vfta_set(hw, vid, false);
  4868. }
  4869. wr32(E1000_VLVF(i), reg);
  4870. }
  4871. adapter->vf_data[vf].vlans_enabled = 0;
  4872. }
  4873. static s32 igb_vlvf_set(struct igb_adapter *adapter, u32 vid, bool add, u32 vf)
  4874. {
  4875. struct e1000_hw *hw = &adapter->hw;
  4876. u32 reg, i;
  4877. /* The vlvf table only exists on 82576 hardware and newer */
  4878. if (hw->mac.type < e1000_82576)
  4879. return -1;
  4880. /* we only need to do this if VMDq is enabled */
  4881. if (!adapter->vfs_allocated_count)
  4882. return -1;
  4883. /* Find the vlan filter for this id */
  4884. for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
  4885. reg = rd32(E1000_VLVF(i));
  4886. if ((reg & E1000_VLVF_VLANID_ENABLE) &&
  4887. vid == (reg & E1000_VLVF_VLANID_MASK))
  4888. break;
  4889. }
  4890. if (add) {
  4891. if (i == E1000_VLVF_ARRAY_SIZE) {
  4892. /* Did not find a matching VLAN ID entry that was
  4893. * enabled. Search for a free filter entry, i.e.
  4894. * one without the enable bit set
  4895. */
  4896. for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
  4897. reg = rd32(E1000_VLVF(i));
  4898. if (!(reg & E1000_VLVF_VLANID_ENABLE))
  4899. break;
  4900. }
  4901. }
  4902. if (i < E1000_VLVF_ARRAY_SIZE) {
  4903. /* Found an enabled/available entry */
  4904. reg |= 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);
  4905. /* if !enabled we need to set this up in vfta */
  4906. if (!(reg & E1000_VLVF_VLANID_ENABLE)) {
  4907. /* add VID to filter table */
  4908. igb_vfta_set(hw, vid, true);
  4909. reg |= E1000_VLVF_VLANID_ENABLE;
  4910. }
  4911. reg &= ~E1000_VLVF_VLANID_MASK;
  4912. reg |= vid;
  4913. wr32(E1000_VLVF(i), reg);
  4914. /* do not modify RLPML for PF devices */
  4915. if (vf >= adapter->vfs_allocated_count)
  4916. return 0;
  4917. if (!adapter->vf_data[vf].vlans_enabled) {
  4918. u32 size;
  4919. reg = rd32(E1000_VMOLR(vf));
  4920. size = reg & E1000_VMOLR_RLPML_MASK;
  4921. size += 4;
  4922. reg &= ~E1000_VMOLR_RLPML_MASK;
  4923. reg |= size;
  4924. wr32(E1000_VMOLR(vf), reg);
  4925. }
  4926. adapter->vf_data[vf].vlans_enabled++;
  4927. }
  4928. } else {
  4929. if (i < E1000_VLVF_ARRAY_SIZE) {
  4930. /* remove vf from the pool */
  4931. reg &= ~(1 << (E1000_VLVF_POOLSEL_SHIFT + vf));
  4932. /* if pool is empty then remove entry from vfta */
  4933. if (!(reg & E1000_VLVF_POOLSEL_MASK)) {
  4934. reg = 0;
  4935. igb_vfta_set(hw, vid, false);
  4936. }
  4937. wr32(E1000_VLVF(i), reg);
  4938. /* do not modify RLPML for PF devices */
  4939. if (vf >= adapter->vfs_allocated_count)
  4940. return 0;
  4941. adapter->vf_data[vf].vlans_enabled--;
  4942. if (!adapter->vf_data[vf].vlans_enabled) {
  4943. u32 size;
  4944. reg = rd32(E1000_VMOLR(vf));
  4945. size = reg & E1000_VMOLR_RLPML_MASK;
  4946. size -= 4;
  4947. reg &= ~E1000_VMOLR_RLPML_MASK;
  4948. reg |= size;
  4949. wr32(E1000_VMOLR(vf), reg);
  4950. }
  4951. }
  4952. }
  4953. return 0;
  4954. }
  4955. static void igb_set_vmvir(struct igb_adapter *adapter, u32 vid, u32 vf)
  4956. {
  4957. struct e1000_hw *hw = &adapter->hw;
  4958. if (vid)
  4959. wr32(E1000_VMVIR(vf), (vid | E1000_VMVIR_VLANA_DEFAULT));
  4960. else
  4961. wr32(E1000_VMVIR(vf), 0);
  4962. }
  4963. static int igb_ndo_set_vf_vlan(struct net_device *netdev,
  4964. int vf, u16 vlan, u8 qos)
  4965. {
  4966. int err = 0;
  4967. struct igb_adapter *adapter = netdev_priv(netdev);
  4968. if ((vf >= adapter->vfs_allocated_count) || (vlan > 4095) || (qos > 7))
  4969. return -EINVAL;
  4970. if (vlan || qos) {
  4971. err = igb_vlvf_set(adapter, vlan, !!vlan, vf);
  4972. if (err)
  4973. goto out;
  4974. igb_set_vmvir(adapter, vlan | (qos << VLAN_PRIO_SHIFT), vf);
  4975. igb_set_vmolr(adapter, vf, !vlan);
  4976. adapter->vf_data[vf].pf_vlan = vlan;
  4977. adapter->vf_data[vf].pf_qos = qos;
  4978. dev_info(&adapter->pdev->dev,
  4979. "Setting VLAN %d, QOS 0x%x on VF %d\n", vlan, qos, vf);
  4980. if (test_bit(__IGB_DOWN, &adapter->state)) {
  4981. dev_warn(&adapter->pdev->dev,
  4982. "The VF VLAN has been set, but the PF device is not up.\n");
  4983. dev_warn(&adapter->pdev->dev,
  4984. "Bring the PF device up before attempting to use the VF device.\n");
  4985. }
  4986. } else {
  4987. igb_vlvf_set(adapter, adapter->vf_data[vf].pf_vlan,
  4988. false, vf);
  4989. igb_set_vmvir(adapter, vlan, vf);
  4990. igb_set_vmolr(adapter, vf, true);
  4991. adapter->vf_data[vf].pf_vlan = 0;
  4992. adapter->vf_data[vf].pf_qos = 0;
  4993. }
  4994. out:
  4995. return err;
  4996. }
  4997. static int igb_find_vlvf_entry(struct igb_adapter *adapter, int vid)
  4998. {
  4999. struct e1000_hw *hw = &adapter->hw;
  5000. int i;
  5001. u32 reg;
  5002. /* Find the vlan filter for this id */
  5003. for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
  5004. reg = rd32(E1000_VLVF(i));
  5005. if ((reg & E1000_VLVF_VLANID_ENABLE) &&
  5006. vid == (reg & E1000_VLVF_VLANID_MASK))
  5007. break;
  5008. }
  5009. if (i >= E1000_VLVF_ARRAY_SIZE)
  5010. i = -1;
  5011. return i;
  5012. }
  5013. static int igb_set_vf_vlan(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
  5014. {
  5015. struct e1000_hw *hw = &adapter->hw;
  5016. int add = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
  5017. int vid = (msgbuf[1] & E1000_VLVF_VLANID_MASK);
  5018. int err = 0;
  5019. /* If in promiscuous mode we need to make sure the PF also has
  5020. * the VLAN filter set.
  5021. */
  5022. if (add && (adapter->netdev->flags & IFF_PROMISC))
  5023. err = igb_vlvf_set(adapter, vid, add,
  5024. adapter->vfs_allocated_count);
  5025. if (err)
  5026. goto out;
  5027. err = igb_vlvf_set(adapter, vid, add, vf);
  5028. if (err)
  5029. goto out;
  5030. /* Go through all the checks to see if the VLAN filter should
  5031. * be wiped completely.
  5032. */
  5033. if (!add && (adapter->netdev->flags & IFF_PROMISC)) {
  5034. u32 vlvf, bits;
  5035. int regndx = igb_find_vlvf_entry(adapter, vid);
  5036. if (regndx < 0)
  5037. goto out;
  5038. /* See if any other pools are set for this VLAN filter
  5039. * entry other than the PF.
  5040. */
  5041. vlvf = bits = rd32(E1000_VLVF(regndx));
  5042. bits &= 1 << (E1000_VLVF_POOLSEL_SHIFT +
  5043. adapter->vfs_allocated_count);
  5044. /* If the filter was removed then ensure PF pool bit
  5045. * is cleared if the PF only added itself to the pool
  5046. * because the PF is in promiscuous mode.
  5047. */
  5048. if ((vlvf & VLAN_VID_MASK) == vid &&
  5049. !test_bit(vid, adapter->active_vlans) &&
  5050. !bits)
  5051. igb_vlvf_set(adapter, vid, add,
  5052. adapter->vfs_allocated_count);
  5053. }
  5054. out:
  5055. return err;
  5056. }
  5057. static inline void igb_vf_reset(struct igb_adapter *adapter, u32 vf)
  5058. {
  5059. /* clear flags - except flag that indicates PF has set the MAC */
  5060. adapter->vf_data[vf].flags &= IGB_VF_FLAG_PF_SET_MAC;
  5061. adapter->vf_data[vf].last_nack = jiffies;
  5062. /* reset offloads to defaults */
  5063. igb_set_vmolr(adapter, vf, true);
  5064. /* reset vlans for device */
  5065. igb_clear_vf_vfta(adapter, vf);
  5066. if (adapter->vf_data[vf].pf_vlan)
  5067. igb_ndo_set_vf_vlan(adapter->netdev, vf,
  5068. adapter->vf_data[vf].pf_vlan,
  5069. adapter->vf_data[vf].pf_qos);
  5070. else
  5071. igb_clear_vf_vfta(adapter, vf);
  5072. /* reset multicast table array for vf */
  5073. adapter->vf_data[vf].num_vf_mc_hashes = 0;
  5074. /* Flush and reset the mta with the new values */
  5075. igb_set_rx_mode(adapter->netdev);
  5076. }
  5077. static void igb_vf_reset_event(struct igb_adapter *adapter, u32 vf)
  5078. {
  5079. unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
  5080. /* clear mac address as we were hotplug removed/added */
  5081. if (!(adapter->vf_data[vf].flags & IGB_VF_FLAG_PF_SET_MAC))
  5082. eth_zero_addr(vf_mac);
  5083. /* process remaining reset events */
  5084. igb_vf_reset(adapter, vf);
  5085. }
  5086. static void igb_vf_reset_msg(struct igb_adapter *adapter, u32 vf)
  5087. {
  5088. struct e1000_hw *hw = &adapter->hw;
  5089. unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
  5090. int rar_entry = hw->mac.rar_entry_count - (vf + 1);
  5091. u32 reg, msgbuf[3];
  5092. u8 *addr = (u8 *)(&msgbuf[1]);
  5093. /* process all the same items cleared in a function level reset */
  5094. igb_vf_reset(adapter, vf);
  5095. /* set vf mac address */
  5096. igb_rar_set_qsel(adapter, vf_mac, rar_entry, vf);
  5097. /* enable transmit and receive for vf */
  5098. reg = rd32(E1000_VFTE);
  5099. wr32(E1000_VFTE, reg | (1 << vf));
  5100. reg = rd32(E1000_VFRE);
  5101. wr32(E1000_VFRE, reg | (1 << vf));
  5102. adapter->vf_data[vf].flags |= IGB_VF_FLAG_CTS;
  5103. /* reply to reset with ack and vf mac address */
  5104. msgbuf[0] = E1000_VF_RESET | E1000_VT_MSGTYPE_ACK;
  5105. memcpy(addr, vf_mac, ETH_ALEN);
  5106. igb_write_mbx(hw, msgbuf, 3, vf);
  5107. }
  5108. static int igb_set_vf_mac_addr(struct igb_adapter *adapter, u32 *msg, int vf)
  5109. {
  5110. /* The VF MAC Address is stored in a packed array of bytes
  5111. * starting at the second 32 bit word of the msg array
  5112. */
  5113. unsigned char *addr = (char *)&msg[1];
  5114. int err = -1;
  5115. if (is_valid_ether_addr(addr))
  5116. err = igb_set_vf_mac(adapter, vf, addr);
  5117. return err;
  5118. }
  5119. static void igb_rcv_ack_from_vf(struct igb_adapter *adapter, u32 vf)
  5120. {
  5121. struct e1000_hw *hw = &adapter->hw;
  5122. struct vf_data_storage *vf_data = &adapter->vf_data[vf];
  5123. u32 msg = E1000_VT_MSGTYPE_NACK;
  5124. /* if device isn't clear to send it shouldn't be reading either */
  5125. if (!(vf_data->flags & IGB_VF_FLAG_CTS) &&
  5126. time_after(jiffies, vf_data->last_nack + (2 * HZ))) {
  5127. igb_write_mbx(hw, &msg, 1, vf);
  5128. vf_data->last_nack = jiffies;
  5129. }
  5130. }
  5131. static void igb_rcv_msg_from_vf(struct igb_adapter *adapter, u32 vf)
  5132. {
  5133. struct pci_dev *pdev = adapter->pdev;
  5134. u32 msgbuf[E1000_VFMAILBOX_SIZE];
  5135. struct e1000_hw *hw = &adapter->hw;
  5136. struct vf_data_storage *vf_data = &adapter->vf_data[vf];
  5137. s32 retval;
  5138. retval = igb_read_mbx(hw, msgbuf, E1000_VFMAILBOX_SIZE, vf);
  5139. if (retval) {
  5140. /* if receive failed revoke VF CTS stats and restart init */
  5141. dev_err(&pdev->dev, "Error receiving message from VF\n");
  5142. vf_data->flags &= ~IGB_VF_FLAG_CTS;
  5143. if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
  5144. return;
  5145. goto out;
  5146. }
  5147. /* this is a message we already processed, do nothing */
  5148. if (msgbuf[0] & (E1000_VT_MSGTYPE_ACK | E1000_VT_MSGTYPE_NACK))
  5149. return;
  5150. /* until the vf completes a reset it should not be
  5151. * allowed to start any configuration.
  5152. */
  5153. if (msgbuf[0] == E1000_VF_RESET) {
  5154. igb_vf_reset_msg(adapter, vf);
  5155. return;
  5156. }
  5157. if (!(vf_data->flags & IGB_VF_FLAG_CTS)) {
  5158. if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
  5159. return;
  5160. retval = -1;
  5161. goto out;
  5162. }
  5163. switch ((msgbuf[0] & 0xFFFF)) {
  5164. case E1000_VF_SET_MAC_ADDR:
  5165. retval = -EINVAL;
  5166. if (!(vf_data->flags & IGB_VF_FLAG_PF_SET_MAC))
  5167. retval = igb_set_vf_mac_addr(adapter, msgbuf, vf);
  5168. else
  5169. dev_warn(&pdev->dev,
  5170. "VF %d attempted to override administratively set MAC address\nReload the VF driver to resume operations\n",
  5171. vf);
  5172. break;
  5173. case E1000_VF_SET_PROMISC:
  5174. retval = igb_set_vf_promisc(adapter, msgbuf, vf);
  5175. break;
  5176. case E1000_VF_SET_MULTICAST:
  5177. retval = igb_set_vf_multicasts(adapter, msgbuf, vf);
  5178. break;
  5179. case E1000_VF_SET_LPE:
  5180. retval = igb_set_vf_rlpml(adapter, msgbuf[1], vf);
  5181. break;
  5182. case E1000_VF_SET_VLAN:
  5183. retval = -1;
  5184. if (vf_data->pf_vlan)
  5185. dev_warn(&pdev->dev,
  5186. "VF %d attempted to override administratively set VLAN tag\nReload the VF driver to resume operations\n",
  5187. vf);
  5188. else
  5189. retval = igb_set_vf_vlan(adapter, msgbuf, vf);
  5190. break;
  5191. default:
  5192. dev_err(&pdev->dev, "Unhandled Msg %08x\n", msgbuf[0]);
  5193. retval = -1;
  5194. break;
  5195. }
  5196. msgbuf[0] |= E1000_VT_MSGTYPE_CTS;
  5197. out:
  5198. /* notify the VF of the results of what it sent us */
  5199. if (retval)
  5200. msgbuf[0] |= E1000_VT_MSGTYPE_NACK;
  5201. else
  5202. msgbuf[0] |= E1000_VT_MSGTYPE_ACK;
  5203. igb_write_mbx(hw, msgbuf, 1, vf);
  5204. }
  5205. static void igb_msg_task(struct igb_adapter *adapter)
  5206. {
  5207. struct e1000_hw *hw = &adapter->hw;
  5208. u32 vf;
  5209. for (vf = 0; vf < adapter->vfs_allocated_count; vf++) {
  5210. /* process any reset requests */
  5211. if (!igb_check_for_rst(hw, vf))
  5212. igb_vf_reset_event(adapter, vf);
  5213. /* process any messages pending */
  5214. if (!igb_check_for_msg(hw, vf))
  5215. igb_rcv_msg_from_vf(adapter, vf);
  5216. /* process any acks */
  5217. if (!igb_check_for_ack(hw, vf))
  5218. igb_rcv_ack_from_vf(adapter, vf);
  5219. }
  5220. }
  5221. /**
  5222. * igb_set_uta - Set unicast filter table address
  5223. * @adapter: board private structure
  5224. *
  5225. * The unicast table address is a register array of 32-bit registers.
  5226. * The table is meant to be used in a way similar to how the MTA is used
  5227. * however due to certain limitations in the hardware it is necessary to
  5228. * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
  5229. * enable bit to allow vlan tag stripping when promiscuous mode is enabled
  5230. **/
  5231. static void igb_set_uta(struct igb_adapter *adapter)
  5232. {
  5233. struct e1000_hw *hw = &adapter->hw;
  5234. int i;
  5235. /* The UTA table only exists on 82576 hardware and newer */
  5236. if (hw->mac.type < e1000_82576)
  5237. return;
  5238. /* we only need to do this if VMDq is enabled */
  5239. if (!adapter->vfs_allocated_count)
  5240. return;
  5241. for (i = 0; i < hw->mac.uta_reg_count; i++)
  5242. array_wr32(E1000_UTA, i, ~0);
  5243. }
  5244. /**
  5245. * igb_intr_msi - Interrupt Handler
  5246. * @irq: interrupt number
  5247. * @data: pointer to a network interface device structure
  5248. **/
  5249. static irqreturn_t igb_intr_msi(int irq, void *data)
  5250. {
  5251. struct igb_adapter *adapter = data;
  5252. struct igb_q_vector *q_vector = adapter->q_vector[0];
  5253. struct e1000_hw *hw = &adapter->hw;
  5254. /* read ICR disables interrupts using IAM */
  5255. u32 icr = rd32(E1000_ICR);
  5256. igb_write_itr(q_vector);
  5257. if (icr & E1000_ICR_DRSTA)
  5258. schedule_work(&adapter->reset_task);
  5259. if (icr & E1000_ICR_DOUTSYNC) {
  5260. /* HW is reporting DMA is out of sync */
  5261. adapter->stats.doosync++;
  5262. }
  5263. if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
  5264. hw->mac.get_link_status = 1;
  5265. if (!test_bit(__IGB_DOWN, &adapter->state))
  5266. mod_timer(&adapter->watchdog_timer, jiffies + 1);
  5267. }
  5268. if (icr & E1000_ICR_TS) {
  5269. u32 tsicr = rd32(E1000_TSICR);
  5270. if (tsicr & E1000_TSICR_TXTS) {
  5271. /* acknowledge the interrupt */
  5272. wr32(E1000_TSICR, E1000_TSICR_TXTS);
  5273. /* retrieve hardware timestamp */
  5274. schedule_work(&adapter->ptp_tx_work);
  5275. }
  5276. }
  5277. napi_schedule(&q_vector->napi);
  5278. return IRQ_HANDLED;
  5279. }
  5280. /**
  5281. * igb_intr - Legacy Interrupt Handler
  5282. * @irq: interrupt number
  5283. * @data: pointer to a network interface device structure
  5284. **/
  5285. static irqreturn_t igb_intr(int irq, void *data)
  5286. {
  5287. struct igb_adapter *adapter = data;
  5288. struct igb_q_vector *q_vector = adapter->q_vector[0];
  5289. struct e1000_hw *hw = &adapter->hw;
  5290. /* Interrupt Auto-Mask...upon reading ICR, interrupts are masked. No
  5291. * need for the IMC write
  5292. */
  5293. u32 icr = rd32(E1000_ICR);
  5294. /* IMS will not auto-mask if INT_ASSERTED is not set, and if it is
  5295. * not set, then the adapter didn't send an interrupt
  5296. */
  5297. if (!(icr & E1000_ICR_INT_ASSERTED))
  5298. return IRQ_NONE;
  5299. igb_write_itr(q_vector);
  5300. if (icr & E1000_ICR_DRSTA)
  5301. schedule_work(&adapter->reset_task);
  5302. if (icr & E1000_ICR_DOUTSYNC) {
  5303. /* HW is reporting DMA is out of sync */
  5304. adapter->stats.doosync++;
  5305. }
  5306. if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
  5307. hw->mac.get_link_status = 1;
  5308. /* guard against interrupt when we're going down */
  5309. if (!test_bit(__IGB_DOWN, &adapter->state))
  5310. mod_timer(&adapter->watchdog_timer, jiffies + 1);
  5311. }
  5312. if (icr & E1000_ICR_TS) {
  5313. u32 tsicr = rd32(E1000_TSICR);
  5314. if (tsicr & E1000_TSICR_TXTS) {
  5315. /* acknowledge the interrupt */
  5316. wr32(E1000_TSICR, E1000_TSICR_TXTS);
  5317. /* retrieve hardware timestamp */
  5318. schedule_work(&adapter->ptp_tx_work);
  5319. }
  5320. }
  5321. napi_schedule(&q_vector->napi);
  5322. return IRQ_HANDLED;
  5323. }
  5324. static void igb_ring_irq_enable(struct igb_q_vector *q_vector)
  5325. {
  5326. struct igb_adapter *adapter = q_vector->adapter;
  5327. struct e1000_hw *hw = &adapter->hw;
  5328. if ((q_vector->rx.ring && (adapter->rx_itr_setting & 3)) ||
  5329. (!q_vector->rx.ring && (adapter->tx_itr_setting & 3))) {
  5330. if ((adapter->num_q_vectors == 1) && !adapter->vf_data)
  5331. igb_set_itr(q_vector);
  5332. else
  5333. igb_update_ring_itr(q_vector);
  5334. }
  5335. if (!test_bit(__IGB_DOWN, &adapter->state)) {
  5336. if (adapter->flags & IGB_FLAG_HAS_MSIX)
  5337. wr32(E1000_EIMS, q_vector->eims_value);
  5338. else
  5339. igb_irq_enable(adapter);
  5340. }
  5341. }
  5342. /**
  5343. * igb_poll - NAPI Rx polling callback
  5344. * @napi: napi polling structure
  5345. * @budget: count of how many packets we should handle
  5346. **/
  5347. static int igb_poll(struct napi_struct *napi, int budget)
  5348. {
  5349. struct igb_q_vector *q_vector = container_of(napi,
  5350. struct igb_q_vector,
  5351. napi);
  5352. bool clean_complete = true;
  5353. #ifdef CONFIG_IGB_DCA
  5354. if (q_vector->adapter->flags & IGB_FLAG_DCA_ENABLED)
  5355. igb_update_dca(q_vector);
  5356. #endif
  5357. if (q_vector->tx.ring)
  5358. clean_complete = igb_clean_tx_irq(q_vector);
  5359. if (q_vector->rx.ring)
  5360. clean_complete &= igb_clean_rx_irq(q_vector, budget);
  5361. /* If all work not completed, return budget and keep polling */
  5362. if (!clean_complete)
  5363. return budget;
  5364. /* If not enough Rx work done, exit the polling mode */
  5365. napi_complete(napi);
  5366. igb_ring_irq_enable(q_vector);
  5367. return 0;
  5368. }
  5369. /**
  5370. * igb_clean_tx_irq - Reclaim resources after transmit completes
  5371. * @q_vector: pointer to q_vector containing needed info
  5372. *
  5373. * returns true if ring is completely cleaned
  5374. **/
  5375. static bool igb_clean_tx_irq(struct igb_q_vector *q_vector)
  5376. {
  5377. struct igb_adapter *adapter = q_vector->adapter;
  5378. struct igb_ring *tx_ring = q_vector->tx.ring;
  5379. struct igb_tx_buffer *tx_buffer;
  5380. union e1000_adv_tx_desc *tx_desc;
  5381. unsigned int total_bytes = 0, total_packets = 0;
  5382. unsigned int budget = q_vector->tx.work_limit;
  5383. unsigned int i = tx_ring->next_to_clean;
  5384. if (test_bit(__IGB_DOWN, &adapter->state))
  5385. return true;
  5386. tx_buffer = &tx_ring->tx_buffer_info[i];
  5387. tx_desc = IGB_TX_DESC(tx_ring, i);
  5388. i -= tx_ring->count;
  5389. do {
  5390. union e1000_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
  5391. /* if next_to_watch is not set then there is no work pending */
  5392. if (!eop_desc)
  5393. break;
  5394. /* prevent any other reads prior to eop_desc */
  5395. read_barrier_depends();
  5396. /* if DD is not set pending work has not been completed */
  5397. if (!(eop_desc->wb.status & cpu_to_le32(E1000_TXD_STAT_DD)))
  5398. break;
  5399. /* clear next_to_watch to prevent false hangs */
  5400. tx_buffer->next_to_watch = NULL;
  5401. /* update the statistics for this packet */
  5402. total_bytes += tx_buffer->bytecount;
  5403. total_packets += tx_buffer->gso_segs;
  5404. /* free the skb */
  5405. dev_consume_skb_any(tx_buffer->skb);
  5406. /* unmap skb header data */
  5407. dma_unmap_single(tx_ring->dev,
  5408. dma_unmap_addr(tx_buffer, dma),
  5409. dma_unmap_len(tx_buffer, len),
  5410. DMA_TO_DEVICE);
  5411. /* clear tx_buffer data */
  5412. tx_buffer->skb = NULL;
  5413. dma_unmap_len_set(tx_buffer, len, 0);
  5414. /* clear last DMA location and unmap remaining buffers */
  5415. while (tx_desc != eop_desc) {
  5416. tx_buffer++;
  5417. tx_desc++;
  5418. i++;
  5419. if (unlikely(!i)) {
  5420. i -= tx_ring->count;
  5421. tx_buffer = tx_ring->tx_buffer_info;
  5422. tx_desc = IGB_TX_DESC(tx_ring, 0);
  5423. }
  5424. /* unmap any remaining paged data */
  5425. if (dma_unmap_len(tx_buffer, len)) {
  5426. dma_unmap_page(tx_ring->dev,
  5427. dma_unmap_addr(tx_buffer, dma),
  5428. dma_unmap_len(tx_buffer, len),
  5429. DMA_TO_DEVICE);
  5430. dma_unmap_len_set(tx_buffer, len, 0);
  5431. }
  5432. }
  5433. /* move us one more past the eop_desc for start of next pkt */
  5434. tx_buffer++;
  5435. tx_desc++;
  5436. i++;
  5437. if (unlikely(!i)) {
  5438. i -= tx_ring->count;
  5439. tx_buffer = tx_ring->tx_buffer_info;
  5440. tx_desc = IGB_TX_DESC(tx_ring, 0);
  5441. }
  5442. /* issue prefetch for next Tx descriptor */
  5443. prefetch(tx_desc);
  5444. /* update budget accounting */
  5445. budget--;
  5446. } while (likely(budget));
  5447. netdev_tx_completed_queue(txring_txq(tx_ring),
  5448. total_packets, total_bytes);
  5449. i += tx_ring->count;
  5450. tx_ring->next_to_clean = i;
  5451. u64_stats_update_begin(&tx_ring->tx_syncp);
  5452. tx_ring->tx_stats.bytes += total_bytes;
  5453. tx_ring->tx_stats.packets += total_packets;
  5454. u64_stats_update_end(&tx_ring->tx_syncp);
  5455. q_vector->tx.total_bytes += total_bytes;
  5456. q_vector->tx.total_packets += total_packets;
  5457. if (test_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags)) {
  5458. struct e1000_hw *hw = &adapter->hw;
  5459. /* Detect a transmit hang in hardware, this serializes the
  5460. * check with the clearing of time_stamp and movement of i
  5461. */
  5462. clear_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
  5463. if (tx_buffer->next_to_watch &&
  5464. time_after(jiffies, tx_buffer->time_stamp +
  5465. (adapter->tx_timeout_factor * HZ)) &&
  5466. !(rd32(E1000_STATUS) & E1000_STATUS_TXOFF)) {
  5467. /* detected Tx unit hang */
  5468. dev_err(tx_ring->dev,
  5469. "Detected Tx Unit Hang\n"
  5470. " Tx Queue <%d>\n"
  5471. " TDH <%x>\n"
  5472. " TDT <%x>\n"
  5473. " next_to_use <%x>\n"
  5474. " next_to_clean <%x>\n"
  5475. "buffer_info[next_to_clean]\n"
  5476. " time_stamp <%lx>\n"
  5477. " next_to_watch <%p>\n"
  5478. " jiffies <%lx>\n"
  5479. " desc.status <%x>\n",
  5480. tx_ring->queue_index,
  5481. rd32(E1000_TDH(tx_ring->reg_idx)),
  5482. readl(tx_ring->tail),
  5483. tx_ring->next_to_use,
  5484. tx_ring->next_to_clean,
  5485. tx_buffer->time_stamp,
  5486. tx_buffer->next_to_watch,
  5487. jiffies,
  5488. tx_buffer->next_to_watch->wb.status);
  5489. netif_stop_subqueue(tx_ring->netdev,
  5490. tx_ring->queue_index);
  5491. /* we are about to reset, no point in enabling stuff */
  5492. return true;
  5493. }
  5494. }
  5495. #define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
  5496. if (unlikely(total_packets &&
  5497. netif_carrier_ok(tx_ring->netdev) &&
  5498. igb_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD)) {
  5499. /* Make sure that anybody stopping the queue after this
  5500. * sees the new next_to_clean.
  5501. */
  5502. smp_mb();
  5503. if (__netif_subqueue_stopped(tx_ring->netdev,
  5504. tx_ring->queue_index) &&
  5505. !(test_bit(__IGB_DOWN, &adapter->state))) {
  5506. netif_wake_subqueue(tx_ring->netdev,
  5507. tx_ring->queue_index);
  5508. u64_stats_update_begin(&tx_ring->tx_syncp);
  5509. tx_ring->tx_stats.restart_queue++;
  5510. u64_stats_update_end(&tx_ring->tx_syncp);
  5511. }
  5512. }
  5513. return !!budget;
  5514. }
  5515. /**
  5516. * igb_reuse_rx_page - page flip buffer and store it back on the ring
  5517. * @rx_ring: rx descriptor ring to store buffers on
  5518. * @old_buff: donor buffer to have page reused
  5519. *
  5520. * Synchronizes page for reuse by the adapter
  5521. **/
  5522. static void igb_reuse_rx_page(struct igb_ring *rx_ring,
  5523. struct igb_rx_buffer *old_buff)
  5524. {
  5525. struct igb_rx_buffer *new_buff;
  5526. u16 nta = rx_ring->next_to_alloc;
  5527. new_buff = &rx_ring->rx_buffer_info[nta];
  5528. /* update, and store next to alloc */
  5529. nta++;
  5530. rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
  5531. /* transfer page from old buffer to new buffer */
  5532. *new_buff = *old_buff;
  5533. /* sync the buffer for use by the device */
  5534. dma_sync_single_range_for_device(rx_ring->dev, old_buff->dma,
  5535. old_buff->page_offset,
  5536. IGB_RX_BUFSZ,
  5537. DMA_FROM_DEVICE);
  5538. }
  5539. static bool igb_can_reuse_rx_page(struct igb_rx_buffer *rx_buffer,
  5540. struct page *page,
  5541. unsigned int truesize)
  5542. {
  5543. /* avoid re-using remote pages */
  5544. if (unlikely(page_to_nid(page) != numa_node_id()))
  5545. return false;
  5546. if (unlikely(page->pfmemalloc))
  5547. return false;
  5548. #if (PAGE_SIZE < 8192)
  5549. /* if we are only owner of page we can reuse it */
  5550. if (unlikely(page_count(page) != 1))
  5551. return false;
  5552. /* flip page offset to other buffer */
  5553. rx_buffer->page_offset ^= IGB_RX_BUFSZ;
  5554. /* Even if we own the page, we are not allowed to use atomic_set()
  5555. * This would break get_page_unless_zero() users.
  5556. */
  5557. atomic_inc(&page->_count);
  5558. #else
  5559. /* move offset up to the next cache line */
  5560. rx_buffer->page_offset += truesize;
  5561. if (rx_buffer->page_offset > (PAGE_SIZE - IGB_RX_BUFSZ))
  5562. return false;
  5563. /* bump ref count on page before it is given to the stack */
  5564. get_page(page);
  5565. #endif
  5566. return true;
  5567. }
  5568. /**
  5569. * igb_add_rx_frag - Add contents of Rx buffer to sk_buff
  5570. * @rx_ring: rx descriptor ring to transact packets on
  5571. * @rx_buffer: buffer containing page to add
  5572. * @rx_desc: descriptor containing length of buffer written by hardware
  5573. * @skb: sk_buff to place the data into
  5574. *
  5575. * This function will add the data contained in rx_buffer->page to the skb.
  5576. * This is done either through a direct copy if the data in the buffer is
  5577. * less than the skb header size, otherwise it will just attach the page as
  5578. * a frag to the skb.
  5579. *
  5580. * The function will then update the page offset if necessary and return
  5581. * true if the buffer can be reused by the adapter.
  5582. **/
  5583. static bool igb_add_rx_frag(struct igb_ring *rx_ring,
  5584. struct igb_rx_buffer *rx_buffer,
  5585. union e1000_adv_rx_desc *rx_desc,
  5586. struct sk_buff *skb)
  5587. {
  5588. struct page *page = rx_buffer->page;
  5589. unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
  5590. #if (PAGE_SIZE < 8192)
  5591. unsigned int truesize = IGB_RX_BUFSZ;
  5592. #else
  5593. unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
  5594. #endif
  5595. if ((size <= IGB_RX_HDR_LEN) && !skb_is_nonlinear(skb)) {
  5596. unsigned char *va = page_address(page) + rx_buffer->page_offset;
  5597. if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP)) {
  5598. igb_ptp_rx_pktstamp(rx_ring->q_vector, va, skb);
  5599. va += IGB_TS_HDR_LEN;
  5600. size -= IGB_TS_HDR_LEN;
  5601. }
  5602. memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
  5603. /* we can reuse buffer as-is, just make sure it is local */
  5604. if (likely((page_to_nid(page) == numa_node_id()) &&
  5605. !page->pfmemalloc))
  5606. return true;
  5607. /* this page cannot be reused so discard it */
  5608. put_page(page);
  5609. return false;
  5610. }
  5611. skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
  5612. rx_buffer->page_offset, size, truesize);
  5613. return igb_can_reuse_rx_page(rx_buffer, page, truesize);
  5614. }
  5615. static struct sk_buff *igb_fetch_rx_buffer(struct igb_ring *rx_ring,
  5616. union e1000_adv_rx_desc *rx_desc,
  5617. struct sk_buff *skb)
  5618. {
  5619. struct igb_rx_buffer *rx_buffer;
  5620. struct page *page;
  5621. rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
  5622. page = rx_buffer->page;
  5623. prefetchw(page);
  5624. if (likely(!skb)) {
  5625. void *page_addr = page_address(page) +
  5626. rx_buffer->page_offset;
  5627. /* prefetch first cache line of first page */
  5628. prefetch(page_addr);
  5629. #if L1_CACHE_BYTES < 128
  5630. prefetch(page_addr + L1_CACHE_BYTES);
  5631. #endif
  5632. /* allocate a skb to store the frags */
  5633. skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
  5634. IGB_RX_HDR_LEN);
  5635. if (unlikely(!skb)) {
  5636. rx_ring->rx_stats.alloc_failed++;
  5637. return NULL;
  5638. }
  5639. /* we will be copying header into skb->data in
  5640. * pskb_may_pull so it is in our interest to prefetch
  5641. * it now to avoid a possible cache miss
  5642. */
  5643. prefetchw(skb->data);
  5644. }
  5645. /* we are reusing so sync this buffer for CPU use */
  5646. dma_sync_single_range_for_cpu(rx_ring->dev,
  5647. rx_buffer->dma,
  5648. rx_buffer->page_offset,
  5649. IGB_RX_BUFSZ,
  5650. DMA_FROM_DEVICE);
  5651. /* pull page into skb */
  5652. if (igb_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
  5653. /* hand second half of page back to the ring */
  5654. igb_reuse_rx_page(rx_ring, rx_buffer);
  5655. } else {
  5656. /* we are not reusing the buffer so unmap it */
  5657. dma_unmap_page(rx_ring->dev, rx_buffer->dma,
  5658. PAGE_SIZE, DMA_FROM_DEVICE);
  5659. }
  5660. /* clear contents of rx_buffer */
  5661. rx_buffer->page = NULL;
  5662. return skb;
  5663. }
  5664. static inline void igb_rx_checksum(struct igb_ring *ring,
  5665. union e1000_adv_rx_desc *rx_desc,
  5666. struct sk_buff *skb)
  5667. {
  5668. skb_checksum_none_assert(skb);
  5669. /* Ignore Checksum bit is set */
  5670. if (igb_test_staterr(rx_desc, E1000_RXD_STAT_IXSM))
  5671. return;
  5672. /* Rx checksum disabled via ethtool */
  5673. if (!(ring->netdev->features & NETIF_F_RXCSUM))
  5674. return;
  5675. /* TCP/UDP checksum error bit is set */
  5676. if (igb_test_staterr(rx_desc,
  5677. E1000_RXDEXT_STATERR_TCPE |
  5678. E1000_RXDEXT_STATERR_IPE)) {
  5679. /* work around errata with sctp packets where the TCPE aka
  5680. * L4E bit is set incorrectly on 64 byte (60 byte w/o crc)
  5681. * packets, (aka let the stack check the crc32c)
  5682. */
  5683. if (!((skb->len == 60) &&
  5684. test_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags))) {
  5685. u64_stats_update_begin(&ring->rx_syncp);
  5686. ring->rx_stats.csum_err++;
  5687. u64_stats_update_end(&ring->rx_syncp);
  5688. }
  5689. /* let the stack verify checksum errors */
  5690. return;
  5691. }
  5692. /* It must be a TCP or UDP packet with a valid checksum */
  5693. if (igb_test_staterr(rx_desc, E1000_RXD_STAT_TCPCS |
  5694. E1000_RXD_STAT_UDPCS))
  5695. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5696. dev_dbg(ring->dev, "cksum success: bits %08X\n",
  5697. le32_to_cpu(rx_desc->wb.upper.status_error));
  5698. }
  5699. static inline void igb_rx_hash(struct igb_ring *ring,
  5700. union e1000_adv_rx_desc *rx_desc,
  5701. struct sk_buff *skb)
  5702. {
  5703. if (ring->netdev->features & NETIF_F_RXHASH)
  5704. skb_set_hash(skb,
  5705. le32_to_cpu(rx_desc->wb.lower.hi_dword.rss),
  5706. PKT_HASH_TYPE_L3);
  5707. }
  5708. /**
  5709. * igb_is_non_eop - process handling of non-EOP buffers
  5710. * @rx_ring: Rx ring being processed
  5711. * @rx_desc: Rx descriptor for current buffer
  5712. * @skb: current socket buffer containing buffer in progress
  5713. *
  5714. * This function updates next to clean. If the buffer is an EOP buffer
  5715. * this function exits returning false, otherwise it will place the
  5716. * sk_buff in the next buffer to be chained and return true indicating
  5717. * that this is in fact a non-EOP buffer.
  5718. **/
  5719. static bool igb_is_non_eop(struct igb_ring *rx_ring,
  5720. union e1000_adv_rx_desc *rx_desc)
  5721. {
  5722. u32 ntc = rx_ring->next_to_clean + 1;
  5723. /* fetch, update, and store next to clean */
  5724. ntc = (ntc < rx_ring->count) ? ntc : 0;
  5725. rx_ring->next_to_clean = ntc;
  5726. prefetch(IGB_RX_DESC(rx_ring, ntc));
  5727. if (likely(igb_test_staterr(rx_desc, E1000_RXD_STAT_EOP)))
  5728. return false;
  5729. return true;
  5730. }
  5731. /**
  5732. * igb_pull_tail - igb specific version of skb_pull_tail
  5733. * @rx_ring: rx descriptor ring packet is being transacted on
  5734. * @rx_desc: pointer to the EOP Rx descriptor
  5735. * @skb: pointer to current skb being adjusted
  5736. *
  5737. * This function is an igb specific version of __pskb_pull_tail. The
  5738. * main difference between this version and the original function is that
  5739. * this function can make several assumptions about the state of things
  5740. * that allow for significant optimizations versus the standard function.
  5741. * As a result we can do things like drop a frag and maintain an accurate
  5742. * truesize for the skb.
  5743. */
  5744. static void igb_pull_tail(struct igb_ring *rx_ring,
  5745. union e1000_adv_rx_desc *rx_desc,
  5746. struct sk_buff *skb)
  5747. {
  5748. struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
  5749. unsigned char *va;
  5750. unsigned int pull_len;
  5751. /* it is valid to use page_address instead of kmap since we are
  5752. * working with pages allocated out of the lomem pool per
  5753. * alloc_page(GFP_ATOMIC)
  5754. */
  5755. va = skb_frag_address(frag);
  5756. if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP)) {
  5757. /* retrieve timestamp from buffer */
  5758. igb_ptp_rx_pktstamp(rx_ring->q_vector, va, skb);
  5759. /* update pointers to remove timestamp header */
  5760. skb_frag_size_sub(frag, IGB_TS_HDR_LEN);
  5761. frag->page_offset += IGB_TS_HDR_LEN;
  5762. skb->data_len -= IGB_TS_HDR_LEN;
  5763. skb->len -= IGB_TS_HDR_LEN;
  5764. /* move va to start of packet data */
  5765. va += IGB_TS_HDR_LEN;
  5766. }
  5767. /* we need the header to contain the greater of either ETH_HLEN or
  5768. * 60 bytes if the skb->len is less than 60 for skb_pad.
  5769. */
  5770. pull_len = eth_get_headlen(va, IGB_RX_HDR_LEN);
  5771. /* align pull length to size of long to optimize memcpy performance */
  5772. skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));
  5773. /* update all of the pointers */
  5774. skb_frag_size_sub(frag, pull_len);
  5775. frag->page_offset += pull_len;
  5776. skb->data_len -= pull_len;
  5777. skb->tail += pull_len;
  5778. }
  5779. /**
  5780. * igb_cleanup_headers - Correct corrupted or empty headers
  5781. * @rx_ring: rx descriptor ring packet is being transacted on
  5782. * @rx_desc: pointer to the EOP Rx descriptor
  5783. * @skb: pointer to current skb being fixed
  5784. *
  5785. * Address the case where we are pulling data in on pages only
  5786. * and as such no data is present in the skb header.
  5787. *
  5788. * In addition if skb is not at least 60 bytes we need to pad it so that
  5789. * it is large enough to qualify as a valid Ethernet frame.
  5790. *
  5791. * Returns true if an error was encountered and skb was freed.
  5792. **/
  5793. static bool igb_cleanup_headers(struct igb_ring *rx_ring,
  5794. union e1000_adv_rx_desc *rx_desc,
  5795. struct sk_buff *skb)
  5796. {
  5797. if (unlikely((igb_test_staterr(rx_desc,
  5798. E1000_RXDEXT_ERR_FRAME_ERR_MASK)))) {
  5799. struct net_device *netdev = rx_ring->netdev;
  5800. if (!(netdev->features & NETIF_F_RXALL)) {
  5801. dev_kfree_skb_any(skb);
  5802. return true;
  5803. }
  5804. }
  5805. /* place header in linear portion of buffer */
  5806. if (skb_is_nonlinear(skb))
  5807. igb_pull_tail(rx_ring, rx_desc, skb);
  5808. /* if skb_pad returns an error the skb was freed */
  5809. if (unlikely(skb->len < 60)) {
  5810. int pad_len = 60 - skb->len;
  5811. if (skb_pad(skb, pad_len))
  5812. return true;
  5813. __skb_put(skb, pad_len);
  5814. }
  5815. return false;
  5816. }
  5817. /**
  5818. * igb_process_skb_fields - Populate skb header fields from Rx descriptor
  5819. * @rx_ring: rx descriptor ring packet is being transacted on
  5820. * @rx_desc: pointer to the EOP Rx descriptor
  5821. * @skb: pointer to current skb being populated
  5822. *
  5823. * This function checks the ring, descriptor, and packet information in
  5824. * order to populate the hash, checksum, VLAN, timestamp, protocol, and
  5825. * other fields within the skb.
  5826. **/
  5827. static void igb_process_skb_fields(struct igb_ring *rx_ring,
  5828. union e1000_adv_rx_desc *rx_desc,
  5829. struct sk_buff *skb)
  5830. {
  5831. struct net_device *dev = rx_ring->netdev;
  5832. igb_rx_hash(rx_ring, rx_desc, skb);
  5833. igb_rx_checksum(rx_ring, rx_desc, skb);
  5834. if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TS) &&
  5835. !igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP))
  5836. igb_ptp_rx_rgtstamp(rx_ring->q_vector, skb);
  5837. if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
  5838. igb_test_staterr(rx_desc, E1000_RXD_STAT_VP)) {
  5839. u16 vid;
  5840. if (igb_test_staterr(rx_desc, E1000_RXDEXT_STATERR_LB) &&
  5841. test_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &rx_ring->flags))
  5842. vid = be16_to_cpu(rx_desc->wb.upper.vlan);
  5843. else
  5844. vid = le16_to_cpu(rx_desc->wb.upper.vlan);
  5845. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
  5846. }
  5847. skb_record_rx_queue(skb, rx_ring->queue_index);
  5848. skb->protocol = eth_type_trans(skb, rx_ring->netdev);
  5849. }
  5850. static bool igb_clean_rx_irq(struct igb_q_vector *q_vector, const int budget)
  5851. {
  5852. struct igb_ring *rx_ring = q_vector->rx.ring;
  5853. struct sk_buff *skb = rx_ring->skb;
  5854. unsigned int total_bytes = 0, total_packets = 0;
  5855. u16 cleaned_count = igb_desc_unused(rx_ring);
  5856. while (likely(total_packets < budget)) {
  5857. union e1000_adv_rx_desc *rx_desc;
  5858. /* return some buffers to hardware, one at a time is too slow */
  5859. if (cleaned_count >= IGB_RX_BUFFER_WRITE) {
  5860. igb_alloc_rx_buffers(rx_ring, cleaned_count);
  5861. cleaned_count = 0;
  5862. }
  5863. rx_desc = IGB_RX_DESC(rx_ring, rx_ring->next_to_clean);
  5864. if (!igb_test_staterr(rx_desc, E1000_RXD_STAT_DD))
  5865. break;
  5866. /* This memory barrier is needed to keep us from reading
  5867. * any other fields out of the rx_desc until we know the
  5868. * RXD_STAT_DD bit is set
  5869. */
  5870. rmb();
  5871. /* retrieve a buffer from the ring */
  5872. skb = igb_fetch_rx_buffer(rx_ring, rx_desc, skb);
  5873. /* exit if we failed to retrieve a buffer */
  5874. if (!skb)
  5875. break;
  5876. cleaned_count++;
  5877. /* fetch next buffer in frame if non-eop */
  5878. if (igb_is_non_eop(rx_ring, rx_desc))
  5879. continue;
  5880. /* verify the packet layout is correct */
  5881. if (igb_cleanup_headers(rx_ring, rx_desc, skb)) {
  5882. skb = NULL;
  5883. continue;
  5884. }
  5885. /* probably a little skewed due to removing CRC */
  5886. total_bytes += skb->len;
  5887. /* populate checksum, timestamp, VLAN, and protocol */
  5888. igb_process_skb_fields(rx_ring, rx_desc, skb);
  5889. napi_gro_receive(&q_vector->napi, skb);
  5890. /* reset skb pointer */
  5891. skb = NULL;
  5892. /* update budget accounting */
  5893. total_packets++;
  5894. }
  5895. /* place incomplete frames back on ring for completion */
  5896. rx_ring->skb = skb;
  5897. u64_stats_update_begin(&rx_ring->rx_syncp);
  5898. rx_ring->rx_stats.packets += total_packets;
  5899. rx_ring->rx_stats.bytes += total_bytes;
  5900. u64_stats_update_end(&rx_ring->rx_syncp);
  5901. q_vector->rx.total_packets += total_packets;
  5902. q_vector->rx.total_bytes += total_bytes;
  5903. if (cleaned_count)
  5904. igb_alloc_rx_buffers(rx_ring, cleaned_count);
  5905. return total_packets < budget;
  5906. }
  5907. static bool igb_alloc_mapped_page(struct igb_ring *rx_ring,
  5908. struct igb_rx_buffer *bi)
  5909. {
  5910. struct page *page = bi->page;
  5911. dma_addr_t dma;
  5912. /* since we are recycling buffers we should seldom need to alloc */
  5913. if (likely(page))
  5914. return true;
  5915. /* alloc new page for storage */
  5916. page = __skb_alloc_page(GFP_ATOMIC | __GFP_COLD, NULL);
  5917. if (unlikely(!page)) {
  5918. rx_ring->rx_stats.alloc_failed++;
  5919. return false;
  5920. }
  5921. /* map page for use */
  5922. dma = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
  5923. /* if mapping failed free memory back to system since
  5924. * there isn't much point in holding memory we can't use
  5925. */
  5926. if (dma_mapping_error(rx_ring->dev, dma)) {
  5927. __free_page(page);
  5928. rx_ring->rx_stats.alloc_failed++;
  5929. return false;
  5930. }
  5931. bi->dma = dma;
  5932. bi->page = page;
  5933. bi->page_offset = 0;
  5934. return true;
  5935. }
  5936. /**
  5937. * igb_alloc_rx_buffers - Replace used receive buffers; packet split
  5938. * @adapter: address of board private structure
  5939. **/
  5940. void igb_alloc_rx_buffers(struct igb_ring *rx_ring, u16 cleaned_count)
  5941. {
  5942. union e1000_adv_rx_desc *rx_desc;
  5943. struct igb_rx_buffer *bi;
  5944. u16 i = rx_ring->next_to_use;
  5945. /* nothing to do */
  5946. if (!cleaned_count)
  5947. return;
  5948. rx_desc = IGB_RX_DESC(rx_ring, i);
  5949. bi = &rx_ring->rx_buffer_info[i];
  5950. i -= rx_ring->count;
  5951. do {
  5952. if (!igb_alloc_mapped_page(rx_ring, bi))
  5953. break;
  5954. /* Refresh the desc even if buffer_addrs didn't change
  5955. * because each write-back erases this info.
  5956. */
  5957. rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
  5958. rx_desc++;
  5959. bi++;
  5960. i++;
  5961. if (unlikely(!i)) {
  5962. rx_desc = IGB_RX_DESC(rx_ring, 0);
  5963. bi = rx_ring->rx_buffer_info;
  5964. i -= rx_ring->count;
  5965. }
  5966. /* clear the hdr_addr for the next_to_use descriptor */
  5967. rx_desc->read.hdr_addr = 0;
  5968. cleaned_count--;
  5969. } while (cleaned_count);
  5970. i += rx_ring->count;
  5971. if (rx_ring->next_to_use != i) {
  5972. /* record the next descriptor to use */
  5973. rx_ring->next_to_use = i;
  5974. /* update next to alloc since we have filled the ring */
  5975. rx_ring->next_to_alloc = i;
  5976. /* Force memory writes to complete before letting h/w
  5977. * know there are new descriptors to fetch. (Only
  5978. * applicable for weak-ordered memory model archs,
  5979. * such as IA-64).
  5980. */
  5981. wmb();
  5982. writel(i, rx_ring->tail);
  5983. }
  5984. }
  5985. /**
  5986. * igb_mii_ioctl -
  5987. * @netdev:
  5988. * @ifreq:
  5989. * @cmd:
  5990. **/
  5991. static int igb_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  5992. {
  5993. struct igb_adapter *adapter = netdev_priv(netdev);
  5994. struct mii_ioctl_data *data = if_mii(ifr);
  5995. if (adapter->hw.phy.media_type != e1000_media_type_copper)
  5996. return -EOPNOTSUPP;
  5997. switch (cmd) {
  5998. case SIOCGMIIPHY:
  5999. data->phy_id = adapter->hw.phy.addr;
  6000. break;
  6001. case SIOCGMIIREG:
  6002. if (igb_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
  6003. &data->val_out))
  6004. return -EIO;
  6005. break;
  6006. case SIOCSMIIREG:
  6007. default:
  6008. return -EOPNOTSUPP;
  6009. }
  6010. return 0;
  6011. }
  6012. /**
  6013. * igb_ioctl -
  6014. * @netdev:
  6015. * @ifreq:
  6016. * @cmd:
  6017. **/
  6018. static int igb_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  6019. {
  6020. switch (cmd) {
  6021. case SIOCGMIIPHY:
  6022. case SIOCGMIIREG:
  6023. case SIOCSMIIREG:
  6024. return igb_mii_ioctl(netdev, ifr, cmd);
  6025. case SIOCGHWTSTAMP:
  6026. return igb_ptp_get_ts_config(netdev, ifr);
  6027. case SIOCSHWTSTAMP:
  6028. return igb_ptp_set_ts_config(netdev, ifr);
  6029. default:
  6030. return -EOPNOTSUPP;
  6031. }
  6032. }
  6033. void igb_read_pci_cfg(struct e1000_hw *hw, u32 reg, u16 *value)
  6034. {
  6035. struct igb_adapter *adapter = hw->back;
  6036. pci_read_config_word(adapter->pdev, reg, value);
  6037. }
  6038. void igb_write_pci_cfg(struct e1000_hw *hw, u32 reg, u16 *value)
  6039. {
  6040. struct igb_adapter *adapter = hw->back;
  6041. pci_write_config_word(adapter->pdev, reg, *value);
  6042. }
  6043. s32 igb_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
  6044. {
  6045. struct igb_adapter *adapter = hw->back;
  6046. if (pcie_capability_read_word(adapter->pdev, reg, value))
  6047. return -E1000_ERR_CONFIG;
  6048. return 0;
  6049. }
  6050. s32 igb_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
  6051. {
  6052. struct igb_adapter *adapter = hw->back;
  6053. if (pcie_capability_write_word(adapter->pdev, reg, *value))
  6054. return -E1000_ERR_CONFIG;
  6055. return 0;
  6056. }
  6057. static void igb_vlan_mode(struct net_device *netdev, netdev_features_t features)
  6058. {
  6059. struct igb_adapter *adapter = netdev_priv(netdev);
  6060. struct e1000_hw *hw = &adapter->hw;
  6061. u32 ctrl, rctl;
  6062. bool enable = !!(features & NETIF_F_HW_VLAN_CTAG_RX);
  6063. if (enable) {
  6064. /* enable VLAN tag insert/strip */
  6065. ctrl = rd32(E1000_CTRL);
  6066. ctrl |= E1000_CTRL_VME;
  6067. wr32(E1000_CTRL, ctrl);
  6068. /* Disable CFI check */
  6069. rctl = rd32(E1000_RCTL);
  6070. rctl &= ~E1000_RCTL_CFIEN;
  6071. wr32(E1000_RCTL, rctl);
  6072. } else {
  6073. /* disable VLAN tag insert/strip */
  6074. ctrl = rd32(E1000_CTRL);
  6075. ctrl &= ~E1000_CTRL_VME;
  6076. wr32(E1000_CTRL, ctrl);
  6077. }
  6078. igb_rlpml_set(adapter);
  6079. }
  6080. static int igb_vlan_rx_add_vid(struct net_device *netdev,
  6081. __be16 proto, u16 vid)
  6082. {
  6083. struct igb_adapter *adapter = netdev_priv(netdev);
  6084. struct e1000_hw *hw = &adapter->hw;
  6085. int pf_id = adapter->vfs_allocated_count;
  6086. /* attempt to add filter to vlvf array */
  6087. igb_vlvf_set(adapter, vid, true, pf_id);
  6088. /* add the filter since PF can receive vlans w/o entry in vlvf */
  6089. igb_vfta_set(hw, vid, true);
  6090. set_bit(vid, adapter->active_vlans);
  6091. return 0;
  6092. }
  6093. static int igb_vlan_rx_kill_vid(struct net_device *netdev,
  6094. __be16 proto, u16 vid)
  6095. {
  6096. struct igb_adapter *adapter = netdev_priv(netdev);
  6097. struct e1000_hw *hw = &adapter->hw;
  6098. int pf_id = adapter->vfs_allocated_count;
  6099. s32 err;
  6100. /* remove vlan from VLVF table array */
  6101. err = igb_vlvf_set(adapter, vid, false, pf_id);
  6102. /* if vid was not present in VLVF just remove it from table */
  6103. if (err)
  6104. igb_vfta_set(hw, vid, false);
  6105. clear_bit(vid, adapter->active_vlans);
  6106. return 0;
  6107. }
  6108. static void igb_restore_vlan(struct igb_adapter *adapter)
  6109. {
  6110. u16 vid;
  6111. igb_vlan_mode(adapter->netdev, adapter->netdev->features);
  6112. for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
  6113. igb_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
  6114. }
  6115. int igb_set_spd_dplx(struct igb_adapter *adapter, u32 spd, u8 dplx)
  6116. {
  6117. struct pci_dev *pdev = adapter->pdev;
  6118. struct e1000_mac_info *mac = &adapter->hw.mac;
  6119. mac->autoneg = 0;
  6120. /* Make sure dplx is at most 1 bit and lsb of speed is not set
  6121. * for the switch() below to work
  6122. */
  6123. if ((spd & 1) || (dplx & ~1))
  6124. goto err_inval;
  6125. /* Fiber NIC's only allow 1000 gbps Full duplex
  6126. * and 100Mbps Full duplex for 100baseFx sfp
  6127. */
  6128. if (adapter->hw.phy.media_type == e1000_media_type_internal_serdes) {
  6129. switch (spd + dplx) {
  6130. case SPEED_10 + DUPLEX_HALF:
  6131. case SPEED_10 + DUPLEX_FULL:
  6132. case SPEED_100 + DUPLEX_HALF:
  6133. goto err_inval;
  6134. default:
  6135. break;
  6136. }
  6137. }
  6138. switch (spd + dplx) {
  6139. case SPEED_10 + DUPLEX_HALF:
  6140. mac->forced_speed_duplex = ADVERTISE_10_HALF;
  6141. break;
  6142. case SPEED_10 + DUPLEX_FULL:
  6143. mac->forced_speed_duplex = ADVERTISE_10_FULL;
  6144. break;
  6145. case SPEED_100 + DUPLEX_HALF:
  6146. mac->forced_speed_duplex = ADVERTISE_100_HALF;
  6147. break;
  6148. case SPEED_100 + DUPLEX_FULL:
  6149. mac->forced_speed_duplex = ADVERTISE_100_FULL;
  6150. break;
  6151. case SPEED_1000 + DUPLEX_FULL:
  6152. mac->autoneg = 1;
  6153. adapter->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL;
  6154. break;
  6155. case SPEED_1000 + DUPLEX_HALF: /* not supported */
  6156. default:
  6157. goto err_inval;
  6158. }
  6159. /* clear MDI, MDI(-X) override is only allowed when autoneg enabled */
  6160. adapter->hw.phy.mdix = AUTO_ALL_MODES;
  6161. return 0;
  6162. err_inval:
  6163. dev_err(&pdev->dev, "Unsupported Speed/Duplex configuration\n");
  6164. return -EINVAL;
  6165. }
  6166. static int __igb_shutdown(struct pci_dev *pdev, bool *enable_wake,
  6167. bool runtime)
  6168. {
  6169. struct net_device *netdev = pci_get_drvdata(pdev);
  6170. struct igb_adapter *adapter = netdev_priv(netdev);
  6171. struct e1000_hw *hw = &adapter->hw;
  6172. u32 ctrl, rctl, status;
  6173. u32 wufc = runtime ? E1000_WUFC_LNKC : adapter->wol;
  6174. #ifdef CONFIG_PM
  6175. int retval = 0;
  6176. #endif
  6177. netif_device_detach(netdev);
  6178. if (netif_running(netdev))
  6179. __igb_close(netdev, true);
  6180. igb_clear_interrupt_scheme(adapter);
  6181. #ifdef CONFIG_PM
  6182. retval = pci_save_state(pdev);
  6183. if (retval)
  6184. return retval;
  6185. #endif
  6186. status = rd32(E1000_STATUS);
  6187. if (status & E1000_STATUS_LU)
  6188. wufc &= ~E1000_WUFC_LNKC;
  6189. if (wufc) {
  6190. igb_setup_rctl(adapter);
  6191. igb_set_rx_mode(netdev);
  6192. /* turn on all-multi mode if wake on multicast is enabled */
  6193. if (wufc & E1000_WUFC_MC) {
  6194. rctl = rd32(E1000_RCTL);
  6195. rctl |= E1000_RCTL_MPE;
  6196. wr32(E1000_RCTL, rctl);
  6197. }
  6198. ctrl = rd32(E1000_CTRL);
  6199. /* advertise wake from D3Cold */
  6200. #define E1000_CTRL_ADVD3WUC 0x00100000
  6201. /* phy power management enable */
  6202. #define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000
  6203. ctrl |= E1000_CTRL_ADVD3WUC;
  6204. wr32(E1000_CTRL, ctrl);
  6205. /* Allow time for pending master requests to run */
  6206. igb_disable_pcie_master(hw);
  6207. wr32(E1000_WUC, E1000_WUC_PME_EN);
  6208. wr32(E1000_WUFC, wufc);
  6209. } else {
  6210. wr32(E1000_WUC, 0);
  6211. wr32(E1000_WUFC, 0);
  6212. }
  6213. *enable_wake = wufc || adapter->en_mng_pt;
  6214. if (!*enable_wake)
  6215. igb_power_down_link(adapter);
  6216. else
  6217. igb_power_up_link(adapter);
  6218. /* Release control of h/w to f/w. If f/w is AMT enabled, this
  6219. * would have already happened in close and is redundant.
  6220. */
  6221. igb_release_hw_control(adapter);
  6222. pci_disable_device(pdev);
  6223. return 0;
  6224. }
  6225. #ifdef CONFIG_PM
  6226. #ifdef CONFIG_PM_SLEEP
  6227. static int igb_suspend(struct device *dev)
  6228. {
  6229. int retval;
  6230. bool wake;
  6231. struct pci_dev *pdev = to_pci_dev(dev);
  6232. retval = __igb_shutdown(pdev, &wake, 0);
  6233. if (retval)
  6234. return retval;
  6235. if (wake) {
  6236. pci_prepare_to_sleep(pdev);
  6237. } else {
  6238. pci_wake_from_d3(pdev, false);
  6239. pci_set_power_state(pdev, PCI_D3hot);
  6240. }
  6241. return 0;
  6242. }
  6243. #endif /* CONFIG_PM_SLEEP */
  6244. static int igb_resume(struct device *dev)
  6245. {
  6246. struct pci_dev *pdev = to_pci_dev(dev);
  6247. struct net_device *netdev = pci_get_drvdata(pdev);
  6248. struct igb_adapter *adapter = netdev_priv(netdev);
  6249. struct e1000_hw *hw = &adapter->hw;
  6250. u32 err;
  6251. pci_set_power_state(pdev, PCI_D0);
  6252. pci_restore_state(pdev);
  6253. pci_save_state(pdev);
  6254. err = pci_enable_device_mem(pdev);
  6255. if (err) {
  6256. dev_err(&pdev->dev,
  6257. "igb: Cannot enable PCI device from suspend\n");
  6258. return err;
  6259. }
  6260. pci_set_master(pdev);
  6261. pci_enable_wake(pdev, PCI_D3hot, 0);
  6262. pci_enable_wake(pdev, PCI_D3cold, 0);
  6263. if (igb_init_interrupt_scheme(adapter, true)) {
  6264. dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
  6265. return -ENOMEM;
  6266. }
  6267. igb_reset(adapter);
  6268. /* let the f/w know that the h/w is now under the control of the
  6269. * driver.
  6270. */
  6271. igb_get_hw_control(adapter);
  6272. wr32(E1000_WUS, ~0);
  6273. if (netdev->flags & IFF_UP) {
  6274. rtnl_lock();
  6275. err = __igb_open(netdev, true);
  6276. rtnl_unlock();
  6277. if (err)
  6278. return err;
  6279. }
  6280. netif_device_attach(netdev);
  6281. return 0;
  6282. }
  6283. static int igb_runtime_idle(struct device *dev)
  6284. {
  6285. struct pci_dev *pdev = to_pci_dev(dev);
  6286. struct net_device *netdev = pci_get_drvdata(pdev);
  6287. struct igb_adapter *adapter = netdev_priv(netdev);
  6288. if (!igb_has_link(adapter))
  6289. pm_schedule_suspend(dev, MSEC_PER_SEC * 5);
  6290. return -EBUSY;
  6291. }
  6292. static int igb_runtime_suspend(struct device *dev)
  6293. {
  6294. struct pci_dev *pdev = to_pci_dev(dev);
  6295. int retval;
  6296. bool wake;
  6297. retval = __igb_shutdown(pdev, &wake, 1);
  6298. if (retval)
  6299. return retval;
  6300. if (wake) {
  6301. pci_prepare_to_sleep(pdev);
  6302. } else {
  6303. pci_wake_from_d3(pdev, false);
  6304. pci_set_power_state(pdev, PCI_D3hot);
  6305. }
  6306. return 0;
  6307. }
  6308. static int igb_runtime_resume(struct device *dev)
  6309. {
  6310. return igb_resume(dev);
  6311. }
  6312. #endif /* CONFIG_PM */
  6313. static void igb_shutdown(struct pci_dev *pdev)
  6314. {
  6315. bool wake;
  6316. __igb_shutdown(pdev, &wake, 0);
  6317. if (system_state == SYSTEM_POWER_OFF) {
  6318. pci_wake_from_d3(pdev, wake);
  6319. pci_set_power_state(pdev, PCI_D3hot);
  6320. }
  6321. }
  6322. #ifdef CONFIG_PCI_IOV
  6323. static int igb_sriov_reinit(struct pci_dev *dev)
  6324. {
  6325. struct net_device *netdev = pci_get_drvdata(dev);
  6326. struct igb_adapter *adapter = netdev_priv(netdev);
  6327. struct pci_dev *pdev = adapter->pdev;
  6328. rtnl_lock();
  6329. if (netif_running(netdev))
  6330. igb_close(netdev);
  6331. else
  6332. igb_reset(adapter);
  6333. igb_clear_interrupt_scheme(adapter);
  6334. igb_init_queue_configuration(adapter);
  6335. if (igb_init_interrupt_scheme(adapter, true)) {
  6336. dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
  6337. return -ENOMEM;
  6338. }
  6339. if (netif_running(netdev))
  6340. igb_open(netdev);
  6341. rtnl_unlock();
  6342. return 0;
  6343. }
  6344. static int igb_pci_disable_sriov(struct pci_dev *dev)
  6345. {
  6346. int err = igb_disable_sriov(dev);
  6347. if (!err)
  6348. err = igb_sriov_reinit(dev);
  6349. return err;
  6350. }
  6351. static int igb_pci_enable_sriov(struct pci_dev *dev, int num_vfs)
  6352. {
  6353. int err = igb_enable_sriov(dev, num_vfs);
  6354. if (err)
  6355. goto out;
  6356. err = igb_sriov_reinit(dev);
  6357. if (!err)
  6358. return num_vfs;
  6359. out:
  6360. return err;
  6361. }
  6362. #endif
  6363. static int igb_pci_sriov_configure(struct pci_dev *dev, int num_vfs)
  6364. {
  6365. #ifdef CONFIG_PCI_IOV
  6366. if (num_vfs == 0)
  6367. return igb_pci_disable_sriov(dev);
  6368. else
  6369. return igb_pci_enable_sriov(dev, num_vfs);
  6370. #endif
  6371. return 0;
  6372. }
  6373. #ifdef CONFIG_NET_POLL_CONTROLLER
  6374. /* Polling 'interrupt' - used by things like netconsole to send skbs
  6375. * without having to re-enable interrupts. It's not called while
  6376. * the interrupt routine is executing.
  6377. */
  6378. static void igb_netpoll(struct net_device *netdev)
  6379. {
  6380. struct igb_adapter *adapter = netdev_priv(netdev);
  6381. struct e1000_hw *hw = &adapter->hw;
  6382. struct igb_q_vector *q_vector;
  6383. int i;
  6384. for (i = 0; i < adapter->num_q_vectors; i++) {
  6385. q_vector = adapter->q_vector[i];
  6386. if (adapter->flags & IGB_FLAG_HAS_MSIX)
  6387. wr32(E1000_EIMC, q_vector->eims_value);
  6388. else
  6389. igb_irq_disable(adapter);
  6390. napi_schedule(&q_vector->napi);
  6391. }
  6392. }
  6393. #endif /* CONFIG_NET_POLL_CONTROLLER */
  6394. /**
  6395. * igb_io_error_detected - called when PCI error is detected
  6396. * @pdev: Pointer to PCI device
  6397. * @state: The current pci connection state
  6398. *
  6399. * This function is called after a PCI bus error affecting
  6400. * this device has been detected.
  6401. **/
  6402. static pci_ers_result_t igb_io_error_detected(struct pci_dev *pdev,
  6403. pci_channel_state_t state)
  6404. {
  6405. struct net_device *netdev = pci_get_drvdata(pdev);
  6406. struct igb_adapter *adapter = netdev_priv(netdev);
  6407. netif_device_detach(netdev);
  6408. if (state == pci_channel_io_perm_failure)
  6409. return PCI_ERS_RESULT_DISCONNECT;
  6410. if (netif_running(netdev))
  6411. igb_down(adapter);
  6412. pci_disable_device(pdev);
  6413. /* Request a slot slot reset. */
  6414. return PCI_ERS_RESULT_NEED_RESET;
  6415. }
  6416. /**
  6417. * igb_io_slot_reset - called after the pci bus has been reset.
  6418. * @pdev: Pointer to PCI device
  6419. *
  6420. * Restart the card from scratch, as if from a cold-boot. Implementation
  6421. * resembles the first-half of the igb_resume routine.
  6422. **/
  6423. static pci_ers_result_t igb_io_slot_reset(struct pci_dev *pdev)
  6424. {
  6425. struct net_device *netdev = pci_get_drvdata(pdev);
  6426. struct igb_adapter *adapter = netdev_priv(netdev);
  6427. struct e1000_hw *hw = &adapter->hw;
  6428. pci_ers_result_t result;
  6429. int err;
  6430. if (pci_enable_device_mem(pdev)) {
  6431. dev_err(&pdev->dev,
  6432. "Cannot re-enable PCI device after reset.\n");
  6433. result = PCI_ERS_RESULT_DISCONNECT;
  6434. } else {
  6435. pci_set_master(pdev);
  6436. pci_restore_state(pdev);
  6437. pci_save_state(pdev);
  6438. pci_enable_wake(pdev, PCI_D3hot, 0);
  6439. pci_enable_wake(pdev, PCI_D3cold, 0);
  6440. igb_reset(adapter);
  6441. wr32(E1000_WUS, ~0);
  6442. result = PCI_ERS_RESULT_RECOVERED;
  6443. }
  6444. err = pci_cleanup_aer_uncorrect_error_status(pdev);
  6445. if (err) {
  6446. dev_err(&pdev->dev,
  6447. "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
  6448. err);
  6449. /* non-fatal, continue */
  6450. }
  6451. return result;
  6452. }
  6453. /**
  6454. * igb_io_resume - called when traffic can start flowing again.
  6455. * @pdev: Pointer to PCI device
  6456. *
  6457. * This callback is called when the error recovery driver tells us that
  6458. * its OK to resume normal operation. Implementation resembles the
  6459. * second-half of the igb_resume routine.
  6460. */
  6461. static void igb_io_resume(struct pci_dev *pdev)
  6462. {
  6463. struct net_device *netdev = pci_get_drvdata(pdev);
  6464. struct igb_adapter *adapter = netdev_priv(netdev);
  6465. if (netif_running(netdev)) {
  6466. if (igb_up(adapter)) {
  6467. dev_err(&pdev->dev, "igb_up failed after reset\n");
  6468. return;
  6469. }
  6470. }
  6471. netif_device_attach(netdev);
  6472. /* let the f/w know that the h/w is now under the control of the
  6473. * driver.
  6474. */
  6475. igb_get_hw_control(adapter);
  6476. }
  6477. static void igb_rar_set_qsel(struct igb_adapter *adapter, u8 *addr, u32 index,
  6478. u8 qsel)
  6479. {
  6480. u32 rar_low, rar_high;
  6481. struct e1000_hw *hw = &adapter->hw;
  6482. /* HW expects these in little endian so we reverse the byte order
  6483. * from network order (big endian) to little endian
  6484. */
  6485. rar_low = ((u32) addr[0] | ((u32) addr[1] << 8) |
  6486. ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
  6487. rar_high = ((u32) addr[4] | ((u32) addr[5] << 8));
  6488. /* Indicate to hardware the Address is Valid. */
  6489. rar_high |= E1000_RAH_AV;
  6490. if (hw->mac.type == e1000_82575)
  6491. rar_high |= E1000_RAH_POOL_1 * qsel;
  6492. else
  6493. rar_high |= E1000_RAH_POOL_1 << qsel;
  6494. wr32(E1000_RAL(index), rar_low);
  6495. wrfl();
  6496. wr32(E1000_RAH(index), rar_high);
  6497. wrfl();
  6498. }
  6499. static int igb_set_vf_mac(struct igb_adapter *adapter,
  6500. int vf, unsigned char *mac_addr)
  6501. {
  6502. struct e1000_hw *hw = &adapter->hw;
  6503. /* VF MAC addresses start at end of receive addresses and moves
  6504. * towards the first, as a result a collision should not be possible
  6505. */
  6506. int rar_entry = hw->mac.rar_entry_count - (vf + 1);
  6507. memcpy(adapter->vf_data[vf].vf_mac_addresses, mac_addr, ETH_ALEN);
  6508. igb_rar_set_qsel(adapter, mac_addr, rar_entry, vf);
  6509. return 0;
  6510. }
  6511. static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac)
  6512. {
  6513. struct igb_adapter *adapter = netdev_priv(netdev);
  6514. if (!is_valid_ether_addr(mac) || (vf >= adapter->vfs_allocated_count))
  6515. return -EINVAL;
  6516. adapter->vf_data[vf].flags |= IGB_VF_FLAG_PF_SET_MAC;
  6517. dev_info(&adapter->pdev->dev, "setting MAC %pM on VF %d\n", mac, vf);
  6518. dev_info(&adapter->pdev->dev,
  6519. "Reload the VF driver to make this change effective.");
  6520. if (test_bit(__IGB_DOWN, &adapter->state)) {
  6521. dev_warn(&adapter->pdev->dev,
  6522. "The VF MAC address has been set, but the PF device is not up.\n");
  6523. dev_warn(&adapter->pdev->dev,
  6524. "Bring the PF device up before attempting to use the VF device.\n");
  6525. }
  6526. return igb_set_vf_mac(adapter, vf, mac);
  6527. }
  6528. static int igb_link_mbps(int internal_link_speed)
  6529. {
  6530. switch (internal_link_speed) {
  6531. case SPEED_100:
  6532. return 100;
  6533. case SPEED_1000:
  6534. return 1000;
  6535. default:
  6536. return 0;
  6537. }
  6538. }
  6539. static void igb_set_vf_rate_limit(struct e1000_hw *hw, int vf, int tx_rate,
  6540. int link_speed)
  6541. {
  6542. int rf_dec, rf_int;
  6543. u32 bcnrc_val;
  6544. if (tx_rate != 0) {
  6545. /* Calculate the rate factor values to set */
  6546. rf_int = link_speed / tx_rate;
  6547. rf_dec = (link_speed - (rf_int * tx_rate));
  6548. rf_dec = (rf_dec * (1 << E1000_RTTBCNRC_RF_INT_SHIFT)) /
  6549. tx_rate;
  6550. bcnrc_val = E1000_RTTBCNRC_RS_ENA;
  6551. bcnrc_val |= ((rf_int << E1000_RTTBCNRC_RF_INT_SHIFT) &
  6552. E1000_RTTBCNRC_RF_INT_MASK);
  6553. bcnrc_val |= (rf_dec & E1000_RTTBCNRC_RF_DEC_MASK);
  6554. } else {
  6555. bcnrc_val = 0;
  6556. }
  6557. wr32(E1000_RTTDQSEL, vf); /* vf X uses queue X */
  6558. /* Set global transmit compensation time to the MMW_SIZE in RTTBCNRM
  6559. * register. MMW_SIZE=0x014 if 9728-byte jumbo is supported.
  6560. */
  6561. wr32(E1000_RTTBCNRM, 0x14);
  6562. wr32(E1000_RTTBCNRC, bcnrc_val);
  6563. }
  6564. static void igb_check_vf_rate_limit(struct igb_adapter *adapter)
  6565. {
  6566. int actual_link_speed, i;
  6567. bool reset_rate = false;
  6568. /* VF TX rate limit was not set or not supported */
  6569. if ((adapter->vf_rate_link_speed == 0) ||
  6570. (adapter->hw.mac.type != e1000_82576))
  6571. return;
  6572. actual_link_speed = igb_link_mbps(adapter->link_speed);
  6573. if (actual_link_speed != adapter->vf_rate_link_speed) {
  6574. reset_rate = true;
  6575. adapter->vf_rate_link_speed = 0;
  6576. dev_info(&adapter->pdev->dev,
  6577. "Link speed has been changed. VF Transmit rate is disabled\n");
  6578. }
  6579. for (i = 0; i < adapter->vfs_allocated_count; i++) {
  6580. if (reset_rate)
  6581. adapter->vf_data[i].tx_rate = 0;
  6582. igb_set_vf_rate_limit(&adapter->hw, i,
  6583. adapter->vf_data[i].tx_rate,
  6584. actual_link_speed);
  6585. }
  6586. }
  6587. static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf,
  6588. int min_tx_rate, int max_tx_rate)
  6589. {
  6590. struct igb_adapter *adapter = netdev_priv(netdev);
  6591. struct e1000_hw *hw = &adapter->hw;
  6592. int actual_link_speed;
  6593. if (hw->mac.type != e1000_82576)
  6594. return -EOPNOTSUPP;
  6595. if (min_tx_rate)
  6596. return -EINVAL;
  6597. actual_link_speed = igb_link_mbps(adapter->link_speed);
  6598. if ((vf >= adapter->vfs_allocated_count) ||
  6599. (!(rd32(E1000_STATUS) & E1000_STATUS_LU)) ||
  6600. (max_tx_rate < 0) ||
  6601. (max_tx_rate > actual_link_speed))
  6602. return -EINVAL;
  6603. adapter->vf_rate_link_speed = actual_link_speed;
  6604. adapter->vf_data[vf].tx_rate = (u16)max_tx_rate;
  6605. igb_set_vf_rate_limit(hw, vf, max_tx_rate, actual_link_speed);
  6606. return 0;
  6607. }
  6608. static int igb_ndo_set_vf_spoofchk(struct net_device *netdev, int vf,
  6609. bool setting)
  6610. {
  6611. struct igb_adapter *adapter = netdev_priv(netdev);
  6612. struct e1000_hw *hw = &adapter->hw;
  6613. u32 reg_val, reg_offset;
  6614. if (!adapter->vfs_allocated_count)
  6615. return -EOPNOTSUPP;
  6616. if (vf >= adapter->vfs_allocated_count)
  6617. return -EINVAL;
  6618. reg_offset = (hw->mac.type == e1000_82576) ? E1000_DTXSWC : E1000_TXSWC;
  6619. reg_val = rd32(reg_offset);
  6620. if (setting)
  6621. reg_val |= ((1 << vf) |
  6622. (1 << (vf + E1000_DTXSWC_VLAN_SPOOF_SHIFT)));
  6623. else
  6624. reg_val &= ~((1 << vf) |
  6625. (1 << (vf + E1000_DTXSWC_VLAN_SPOOF_SHIFT)));
  6626. wr32(reg_offset, reg_val);
  6627. adapter->vf_data[vf].spoofchk_enabled = setting;
  6628. return 0;
  6629. }
  6630. static int igb_ndo_get_vf_config(struct net_device *netdev,
  6631. int vf, struct ifla_vf_info *ivi)
  6632. {
  6633. struct igb_adapter *adapter = netdev_priv(netdev);
  6634. if (vf >= adapter->vfs_allocated_count)
  6635. return -EINVAL;
  6636. ivi->vf = vf;
  6637. memcpy(&ivi->mac, adapter->vf_data[vf].vf_mac_addresses, ETH_ALEN);
  6638. ivi->max_tx_rate = adapter->vf_data[vf].tx_rate;
  6639. ivi->min_tx_rate = 0;
  6640. ivi->vlan = adapter->vf_data[vf].pf_vlan;
  6641. ivi->qos = adapter->vf_data[vf].pf_qos;
  6642. ivi->spoofchk = adapter->vf_data[vf].spoofchk_enabled;
  6643. return 0;
  6644. }
  6645. static void igb_vmm_control(struct igb_adapter *adapter)
  6646. {
  6647. struct e1000_hw *hw = &adapter->hw;
  6648. u32 reg;
  6649. switch (hw->mac.type) {
  6650. case e1000_82575:
  6651. case e1000_i210:
  6652. case e1000_i211:
  6653. case e1000_i354:
  6654. default:
  6655. /* replication is not supported for 82575 */
  6656. return;
  6657. case e1000_82576:
  6658. /* notify HW that the MAC is adding vlan tags */
  6659. reg = rd32(E1000_DTXCTL);
  6660. reg |= E1000_DTXCTL_VLAN_ADDED;
  6661. wr32(E1000_DTXCTL, reg);
  6662. /* Fall through */
  6663. case e1000_82580:
  6664. /* enable replication vlan tag stripping */
  6665. reg = rd32(E1000_RPLOLR);
  6666. reg |= E1000_RPLOLR_STRVLAN;
  6667. wr32(E1000_RPLOLR, reg);
  6668. /* Fall through */
  6669. case e1000_i350:
  6670. /* none of the above registers are supported by i350 */
  6671. break;
  6672. }
  6673. if (adapter->vfs_allocated_count) {
  6674. igb_vmdq_set_loopback_pf(hw, true);
  6675. igb_vmdq_set_replication_pf(hw, true);
  6676. igb_vmdq_set_anti_spoofing_pf(hw, true,
  6677. adapter->vfs_allocated_count);
  6678. } else {
  6679. igb_vmdq_set_loopback_pf(hw, false);
  6680. igb_vmdq_set_replication_pf(hw, false);
  6681. }
  6682. }
  6683. static void igb_init_dmac(struct igb_adapter *adapter, u32 pba)
  6684. {
  6685. struct e1000_hw *hw = &adapter->hw;
  6686. u32 dmac_thr;
  6687. u16 hwm;
  6688. if (hw->mac.type > e1000_82580) {
  6689. if (adapter->flags & IGB_FLAG_DMAC) {
  6690. u32 reg;
  6691. /* force threshold to 0. */
  6692. wr32(E1000_DMCTXTH, 0);
  6693. /* DMA Coalescing high water mark needs to be greater
  6694. * than the Rx threshold. Set hwm to PBA - max frame
  6695. * size in 16B units, capping it at PBA - 6KB.
  6696. */
  6697. hwm = 64 * pba - adapter->max_frame_size / 16;
  6698. if (hwm < 64 * (pba - 6))
  6699. hwm = 64 * (pba - 6);
  6700. reg = rd32(E1000_FCRTC);
  6701. reg &= ~E1000_FCRTC_RTH_COAL_MASK;
  6702. reg |= ((hwm << E1000_FCRTC_RTH_COAL_SHIFT)
  6703. & E1000_FCRTC_RTH_COAL_MASK);
  6704. wr32(E1000_FCRTC, reg);
  6705. /* Set the DMA Coalescing Rx threshold to PBA - 2 * max
  6706. * frame size, capping it at PBA - 10KB.
  6707. */
  6708. dmac_thr = pba - adapter->max_frame_size / 512;
  6709. if (dmac_thr < pba - 10)
  6710. dmac_thr = pba - 10;
  6711. reg = rd32(E1000_DMACR);
  6712. reg &= ~E1000_DMACR_DMACTHR_MASK;
  6713. reg |= ((dmac_thr << E1000_DMACR_DMACTHR_SHIFT)
  6714. & E1000_DMACR_DMACTHR_MASK);
  6715. /* transition to L0x or L1 if available..*/
  6716. reg |= (E1000_DMACR_DMAC_EN | E1000_DMACR_DMAC_LX_MASK);
  6717. /* watchdog timer= +-1000 usec in 32usec intervals */
  6718. reg |= (1000 >> 5);
  6719. /* Disable BMC-to-OS Watchdog Enable */
  6720. if (hw->mac.type != e1000_i354)
  6721. reg &= ~E1000_DMACR_DC_BMC2OSW_EN;
  6722. wr32(E1000_DMACR, reg);
  6723. /* no lower threshold to disable
  6724. * coalescing(smart fifb)-UTRESH=0
  6725. */
  6726. wr32(E1000_DMCRTRH, 0);
  6727. reg = (IGB_DMCTLX_DCFLUSH_DIS | 0x4);
  6728. wr32(E1000_DMCTLX, reg);
  6729. /* free space in tx packet buffer to wake from
  6730. * DMA coal
  6731. */
  6732. wr32(E1000_DMCTXTH, (IGB_MIN_TXPBSIZE -
  6733. (IGB_TX_BUF_4096 + adapter->max_frame_size)) >> 6);
  6734. /* make low power state decision controlled
  6735. * by DMA coal
  6736. */
  6737. reg = rd32(E1000_PCIEMISC);
  6738. reg &= ~E1000_PCIEMISC_LX_DECISION;
  6739. wr32(E1000_PCIEMISC, reg);
  6740. } /* endif adapter->dmac is not disabled */
  6741. } else if (hw->mac.type == e1000_82580) {
  6742. u32 reg = rd32(E1000_PCIEMISC);
  6743. wr32(E1000_PCIEMISC, reg & ~E1000_PCIEMISC_LX_DECISION);
  6744. wr32(E1000_DMACR, 0);
  6745. }
  6746. }
  6747. /**
  6748. * igb_read_i2c_byte - Reads 8 bit word over I2C
  6749. * @hw: pointer to hardware structure
  6750. * @byte_offset: byte offset to read
  6751. * @dev_addr: device address
  6752. * @data: value read
  6753. *
  6754. * Performs byte read operation over I2C interface at
  6755. * a specified device address.
  6756. **/
  6757. s32 igb_read_i2c_byte(struct e1000_hw *hw, u8 byte_offset,
  6758. u8 dev_addr, u8 *data)
  6759. {
  6760. struct igb_adapter *adapter = container_of(hw, struct igb_adapter, hw);
  6761. struct i2c_client *this_client = adapter->i2c_client;
  6762. s32 status;
  6763. u16 swfw_mask = 0;
  6764. if (!this_client)
  6765. return E1000_ERR_I2C;
  6766. swfw_mask = E1000_SWFW_PHY0_SM;
  6767. if (hw->mac.ops.acquire_swfw_sync(hw, swfw_mask))
  6768. return E1000_ERR_SWFW_SYNC;
  6769. status = i2c_smbus_read_byte_data(this_client, byte_offset);
  6770. hw->mac.ops.release_swfw_sync(hw, swfw_mask);
  6771. if (status < 0)
  6772. return E1000_ERR_I2C;
  6773. else {
  6774. *data = status;
  6775. return 0;
  6776. }
  6777. }
  6778. /**
  6779. * igb_write_i2c_byte - Writes 8 bit word over I2C
  6780. * @hw: pointer to hardware structure
  6781. * @byte_offset: byte offset to write
  6782. * @dev_addr: device address
  6783. * @data: value to write
  6784. *
  6785. * Performs byte write operation over I2C interface at
  6786. * a specified device address.
  6787. **/
  6788. s32 igb_write_i2c_byte(struct e1000_hw *hw, u8 byte_offset,
  6789. u8 dev_addr, u8 data)
  6790. {
  6791. struct igb_adapter *adapter = container_of(hw, struct igb_adapter, hw);
  6792. struct i2c_client *this_client = adapter->i2c_client;
  6793. s32 status;
  6794. u16 swfw_mask = E1000_SWFW_PHY0_SM;
  6795. if (!this_client)
  6796. return E1000_ERR_I2C;
  6797. if (hw->mac.ops.acquire_swfw_sync(hw, swfw_mask))
  6798. return E1000_ERR_SWFW_SYNC;
  6799. status = i2c_smbus_write_byte_data(this_client, byte_offset, data);
  6800. hw->mac.ops.release_swfw_sync(hw, swfw_mask);
  6801. if (status)
  6802. return E1000_ERR_I2C;
  6803. else
  6804. return 0;
  6805. }
  6806. int igb_reinit_queues(struct igb_adapter *adapter)
  6807. {
  6808. struct net_device *netdev = adapter->netdev;
  6809. struct pci_dev *pdev = adapter->pdev;
  6810. int err = 0;
  6811. if (netif_running(netdev))
  6812. igb_close(netdev);
  6813. igb_reset_interrupt_capability(adapter);
  6814. if (igb_init_interrupt_scheme(adapter, true)) {
  6815. dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
  6816. return -ENOMEM;
  6817. }
  6818. if (netif_running(netdev))
  6819. err = igb_open(netdev);
  6820. return err;
  6821. }
  6822. /* igb_main.c */