timer.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679
  1. /*
  2. * linux/arch/arm/mach-omap2/timer.c
  3. *
  4. * OMAP2 GP timer support.
  5. *
  6. * Copyright (C) 2009 Nokia Corporation
  7. *
  8. * Update to use new clocksource/clockevent layers
  9. * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
  10. * Copyright (C) 2007 MontaVista Software, Inc.
  11. *
  12. * Original driver:
  13. * Copyright (C) 2005 Nokia Corporation
  14. * Author: Paul Mundt <paul.mundt@nokia.com>
  15. * Juha Yrjölä <juha.yrjola@nokia.com>
  16. * OMAP Dual-mode timer framework support by Timo Teras
  17. *
  18. * Some parts based off of TI's 24xx code:
  19. *
  20. * Copyright (C) 2004-2009 Texas Instruments, Inc.
  21. *
  22. * Roughly modelled after the OMAP1 MPU timer code.
  23. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  24. *
  25. * This file is subject to the terms and conditions of the GNU General Public
  26. * License. See the file "COPYING" in the main directory of this archive
  27. * for more details.
  28. */
  29. #include <linux/init.h>
  30. #include <linux/time.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/err.h>
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/irq.h>
  36. #include <linux/clocksource.h>
  37. #include <linux/clockchips.h>
  38. #include <linux/slab.h>
  39. #include <linux/of.h>
  40. #include <linux/of_address.h>
  41. #include <linux/of_irq.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/platform_data/dmtimer-omap.h>
  44. #include <linux/sched_clock.h>
  45. #include <asm/mach/time.h>
  46. #include <asm/smp_twd.h>
  47. #include "omap_hwmod.h"
  48. #include "omap_device.h"
  49. #include <plat/counter-32k.h>
  50. #include <plat/dmtimer.h>
  51. #include "omap-pm.h"
  52. #include "soc.h"
  53. #include "common.h"
  54. #include "control.h"
  55. #include "powerdomain.h"
  56. #include "omap-secure.h"
  57. #define REALTIME_COUNTER_BASE 0x48243200
  58. #define INCREMENTER_NUMERATOR_OFFSET 0x10
  59. #define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14
  60. #define NUMERATOR_DENUMERATOR_MASK 0xfffff000
  61. /* Clockevent code */
  62. static struct omap_dm_timer clkev;
  63. static struct clock_event_device clockevent_gpt;
  64. /* Clockevent hwmod for am335x and am437x suspend */
  65. static struct omap_hwmod *clockevent_gpt_hwmod;
  66. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  67. static unsigned long arch_timer_freq;
  68. void set_cntfreq(void)
  69. {
  70. omap_smc1(OMAP5_DRA7_MON_SET_CNTFRQ_INDEX, arch_timer_freq);
  71. }
  72. #endif
  73. static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
  74. {
  75. struct clock_event_device *evt = &clockevent_gpt;
  76. __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
  77. evt->event_handler(evt);
  78. return IRQ_HANDLED;
  79. }
  80. static struct irqaction omap2_gp_timer_irq = {
  81. .name = "gp_timer",
  82. .flags = IRQF_TIMER | IRQF_IRQPOLL,
  83. .handler = omap2_gp_timer_interrupt,
  84. };
  85. static int omap2_gp_timer_set_next_event(unsigned long cycles,
  86. struct clock_event_device *evt)
  87. {
  88. __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
  89. 0xffffffff - cycles, OMAP_TIMER_POSTED);
  90. return 0;
  91. }
  92. static int omap2_gp_timer_shutdown(struct clock_event_device *evt)
  93. {
  94. __omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate);
  95. return 0;
  96. }
  97. static int omap2_gp_timer_set_periodic(struct clock_event_device *evt)
  98. {
  99. u32 period;
  100. __omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate);
  101. period = clkev.rate / HZ;
  102. period -= 1;
  103. /* Looks like we need to first set the load value separately */
  104. __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG, 0xffffffff - period,
  105. OMAP_TIMER_POSTED);
  106. __omap_dm_timer_load_start(&clkev,
  107. OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
  108. 0xffffffff - period, OMAP_TIMER_POSTED);
  109. return 0;
  110. }
  111. static void omap_clkevt_idle(struct clock_event_device *unused)
  112. {
  113. if (!clockevent_gpt_hwmod)
  114. return;
  115. omap_hwmod_idle(clockevent_gpt_hwmod);
  116. }
  117. static void omap_clkevt_unidle(struct clock_event_device *unused)
  118. {
  119. if (!clockevent_gpt_hwmod)
  120. return;
  121. omap_hwmod_enable(clockevent_gpt_hwmod);
  122. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  123. }
  124. static struct clock_event_device clockevent_gpt = {
  125. .features = CLOCK_EVT_FEAT_PERIODIC |
  126. CLOCK_EVT_FEAT_ONESHOT,
  127. .rating = 300,
  128. .set_next_event = omap2_gp_timer_set_next_event,
  129. .set_state_shutdown = omap2_gp_timer_shutdown,
  130. .set_state_periodic = omap2_gp_timer_set_periodic,
  131. .set_state_oneshot = omap2_gp_timer_shutdown,
  132. .tick_resume = omap2_gp_timer_shutdown,
  133. };
  134. static const struct of_device_id omap_timer_match[] __initconst = {
  135. { .compatible = "ti,omap2420-timer", },
  136. { .compatible = "ti,omap3430-timer", },
  137. { .compatible = "ti,omap4430-timer", },
  138. { .compatible = "ti,omap5430-timer", },
  139. { .compatible = "ti,dm814-timer", },
  140. { .compatible = "ti,dm816-timer", },
  141. { .compatible = "ti,am335x-timer", },
  142. { .compatible = "ti,am335x-timer-1ms", },
  143. { }
  144. };
  145. /**
  146. * omap_get_timer_dt - get a timer using device-tree
  147. * @match - device-tree match structure for matching a device type
  148. * @property - optional timer property to match
  149. *
  150. * Helper function to get a timer during early boot using device-tree for use
  151. * as kernel system timer. Optionally, the property argument can be used to
  152. * select a timer with a specific property. Once a timer is found then mark
  153. * the timer node in device-tree as disabled, to prevent the kernel from
  154. * registering this timer as a platform device and so no one else can use it.
  155. */
  156. static struct device_node * __init omap_get_timer_dt(const struct of_device_id *match,
  157. const char *property)
  158. {
  159. struct device_node *np;
  160. for_each_matching_node(np, match) {
  161. if (!of_device_is_available(np))
  162. continue;
  163. if (property && !of_get_property(np, property, NULL))
  164. continue;
  165. if (!property && (of_get_property(np, "ti,timer-alwon", NULL) ||
  166. of_get_property(np, "ti,timer-dsp", NULL) ||
  167. of_get_property(np, "ti,timer-pwm", NULL) ||
  168. of_get_property(np, "ti,timer-secure", NULL)))
  169. continue;
  170. if (!of_device_is_compatible(np, "ti,omap-counter32k")) {
  171. struct property *prop;
  172. prop = kzalloc(sizeof(*prop), GFP_KERNEL);
  173. if (!prop)
  174. return NULL;
  175. prop->name = "status";
  176. prop->value = "disabled";
  177. prop->length = strlen(prop->value);
  178. of_add_property(np, prop);
  179. }
  180. return np;
  181. }
  182. return NULL;
  183. }
  184. /**
  185. * omap_dmtimer_init - initialisation function when device tree is used
  186. *
  187. * For secure OMAP3/DRA7xx devices, timers with device type "timer-secure"
  188. * cannot be used by the kernel as they are reserved. Therefore, to prevent the
  189. * kernel registering these devices remove them dynamically from the device
  190. * tree on boot.
  191. */
  192. static void __init omap_dmtimer_init(void)
  193. {
  194. struct device_node *np;
  195. if (!cpu_is_omap34xx() && !soc_is_dra7xx())
  196. return;
  197. /* If we are a secure device, remove any secure timer nodes */
  198. if ((omap_type() != OMAP2_DEVICE_TYPE_GP)) {
  199. np = omap_get_timer_dt(omap_timer_match, "ti,timer-secure");
  200. of_node_put(np);
  201. }
  202. }
  203. /**
  204. * omap_dm_timer_get_errata - get errata flags for a timer
  205. *
  206. * Get the timer errata flags that are specific to the OMAP device being used.
  207. */
  208. static u32 __init omap_dm_timer_get_errata(void)
  209. {
  210. if (cpu_is_omap24xx())
  211. return 0;
  212. return OMAP_TIMER_ERRATA_I103_I767;
  213. }
  214. static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
  215. const char *fck_source,
  216. const char *property,
  217. const char **timer_name,
  218. int posted)
  219. {
  220. const char *oh_name = NULL;
  221. struct device_node *np;
  222. struct omap_hwmod *oh;
  223. struct clk *src;
  224. int r = 0;
  225. np = omap_get_timer_dt(omap_timer_match, property);
  226. if (!np)
  227. return -ENODEV;
  228. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  229. if (!oh_name)
  230. return -ENODEV;
  231. timer->irq = irq_of_parse_and_map(np, 0);
  232. if (!timer->irq)
  233. return -ENXIO;
  234. timer->io_base = of_iomap(np, 0);
  235. timer->fclk = of_clk_get_by_name(np, "fck");
  236. of_node_put(np);
  237. oh = omap_hwmod_lookup(oh_name);
  238. if (!oh)
  239. return -ENODEV;
  240. *timer_name = oh->name;
  241. if (!timer->io_base)
  242. return -ENXIO;
  243. omap_hwmod_setup_one(oh_name);
  244. /* After the dmtimer is using hwmod these clocks won't be needed */
  245. if (IS_ERR_OR_NULL(timer->fclk))
  246. timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
  247. if (IS_ERR(timer->fclk))
  248. return PTR_ERR(timer->fclk);
  249. src = clk_get(NULL, fck_source);
  250. if (IS_ERR(src))
  251. return PTR_ERR(src);
  252. WARN(clk_set_parent(timer->fclk, src) < 0,
  253. "Cannot set timer parent clock, no PLL clock driver?");
  254. clk_put(src);
  255. omap_hwmod_enable(oh);
  256. __omap_dm_timer_init_regs(timer);
  257. if (posted)
  258. __omap_dm_timer_enable_posted(timer);
  259. /* Check that the intended posted configuration matches the actual */
  260. if (posted != timer->posted)
  261. return -EINVAL;
  262. timer->rate = clk_get_rate(timer->fclk);
  263. timer->reserved = 1;
  264. return r;
  265. }
  266. #if !defined(CONFIG_SMP) && defined(CONFIG_GENERIC_CLOCKEVENTS_BROADCAST)
  267. void tick_broadcast(const struct cpumask *mask)
  268. {
  269. }
  270. #endif
  271. static void __init omap2_gp_clockevent_init(int gptimer_id,
  272. const char *fck_source,
  273. const char *property)
  274. {
  275. int res;
  276. clkev.id = gptimer_id;
  277. clkev.errata = omap_dm_timer_get_errata();
  278. /*
  279. * For clock-event timers we never read the timer counter and
  280. * so we are not impacted by errata i103 and i767. Therefore,
  281. * we can safely ignore this errata for clock-event timers.
  282. */
  283. __omap_dm_timer_override_errata(&clkev, OMAP_TIMER_ERRATA_I103_I767);
  284. res = omap_dm_timer_init_one(&clkev, fck_source, property,
  285. &clockevent_gpt.name, OMAP_TIMER_POSTED);
  286. BUG_ON(res);
  287. omap2_gp_timer_irq.dev_id = &clkev;
  288. setup_irq(clkev.irq, &omap2_gp_timer_irq);
  289. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  290. clockevent_gpt.cpumask = cpu_possible_mask;
  291. clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
  292. clockevents_config_and_register(&clockevent_gpt, clkev.rate,
  293. 3, /* Timer internal resynch latency */
  294. 0xffffffff);
  295. if (soc_is_am33xx() || soc_is_am43xx()) {
  296. clockevent_gpt.suspend = omap_clkevt_idle;
  297. clockevent_gpt.resume = omap_clkevt_unidle;
  298. clockevent_gpt_hwmod =
  299. omap_hwmod_lookup(clockevent_gpt.name);
  300. }
  301. pr_info("OMAP clockevent source: %s at %lu Hz\n", clockevent_gpt.name,
  302. clkev.rate);
  303. }
  304. /* Clocksource code */
  305. static struct omap_dm_timer clksrc;
  306. static bool use_gptimer_clksrc __initdata;
  307. /*
  308. * clocksource
  309. */
  310. static u64 clocksource_read_cycles(struct clocksource *cs)
  311. {
  312. return (u64)__omap_dm_timer_read_counter(&clksrc,
  313. OMAP_TIMER_NONPOSTED);
  314. }
  315. static struct clocksource clocksource_gpt = {
  316. .rating = 300,
  317. .read = clocksource_read_cycles,
  318. .mask = CLOCKSOURCE_MASK(32),
  319. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  320. };
  321. static u64 notrace dmtimer_read_sched_clock(void)
  322. {
  323. if (clksrc.reserved)
  324. return __omap_dm_timer_read_counter(&clksrc,
  325. OMAP_TIMER_NONPOSTED);
  326. return 0;
  327. }
  328. static const struct of_device_id omap_counter_match[] __initconst = {
  329. { .compatible = "ti,omap-counter32k", },
  330. { }
  331. };
  332. /* Setup free-running counter for clocksource */
  333. static int __init __maybe_unused omap2_sync32k_clocksource_init(void)
  334. {
  335. int ret;
  336. struct device_node *np = NULL;
  337. struct omap_hwmod *oh;
  338. const char *oh_name = "counter_32k";
  339. /*
  340. * See if the 32kHz counter is supported.
  341. */
  342. np = omap_get_timer_dt(omap_counter_match, NULL);
  343. if (!np)
  344. return -ENODEV;
  345. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  346. if (!oh_name)
  347. return -ENODEV;
  348. /*
  349. * First check hwmod data is available for sync32k counter
  350. */
  351. oh = omap_hwmod_lookup(oh_name);
  352. if (!oh || oh->slaves_cnt == 0)
  353. return -ENODEV;
  354. omap_hwmod_setup_one(oh_name);
  355. ret = omap_hwmod_enable(oh);
  356. if (ret) {
  357. pr_warn("%s: failed to enable counter_32k module (%d)\n",
  358. __func__, ret);
  359. return ret;
  360. }
  361. return ret;
  362. }
  363. static void __init omap2_gptimer_clocksource_init(int gptimer_id,
  364. const char *fck_source,
  365. const char *property)
  366. {
  367. int res;
  368. clksrc.id = gptimer_id;
  369. clksrc.errata = omap_dm_timer_get_errata();
  370. res = omap_dm_timer_init_one(&clksrc, fck_source, property,
  371. &clocksource_gpt.name,
  372. OMAP_TIMER_NONPOSTED);
  373. BUG_ON(res);
  374. __omap_dm_timer_load_start(&clksrc,
  375. OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0,
  376. OMAP_TIMER_NONPOSTED);
  377. sched_clock_register(dmtimer_read_sched_clock, 32, clksrc.rate);
  378. if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
  379. pr_err("Could not register clocksource %s\n",
  380. clocksource_gpt.name);
  381. else
  382. pr_info("OMAP clocksource: %s at %lu Hz\n",
  383. clocksource_gpt.name, clksrc.rate);
  384. }
  385. static void __init __omap_sync32k_timer_init(int clkev_nr, const char *clkev_src,
  386. const char *clkev_prop, int clksrc_nr, const char *clksrc_src,
  387. const char *clksrc_prop, bool gptimer)
  388. {
  389. omap_clk_init();
  390. omap_dmtimer_init();
  391. omap2_gp_clockevent_init(clkev_nr, clkev_src, clkev_prop);
  392. /* Enable the use of clocksource="gp_timer" kernel parameter */
  393. if (use_gptimer_clksrc || gptimer)
  394. omap2_gptimer_clocksource_init(clksrc_nr, clksrc_src,
  395. clksrc_prop);
  396. else
  397. omap2_sync32k_clocksource_init();
  398. }
  399. void __init omap_init_time(void)
  400. {
  401. __omap_sync32k_timer_init(1, "timer_32k_ck", "ti,timer-alwon",
  402. 2, "timer_sys_ck", NULL, false);
  403. timer_probe();
  404. }
  405. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_SOC_AM43XX)
  406. void __init omap3_secure_sync32k_timer_init(void)
  407. {
  408. __omap_sync32k_timer_init(12, "secure_32k_fck", "ti,timer-secure",
  409. 2, "timer_sys_ck", NULL, false);
  410. timer_probe();
  411. }
  412. #endif /* CONFIG_ARCH_OMAP3 */
  413. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_SOC_AM33XX) || \
  414. defined(CONFIG_SOC_AM43XX)
  415. void __init omap3_gptimer_timer_init(void)
  416. {
  417. __omap_sync32k_timer_init(2, "timer_sys_ck", NULL,
  418. 1, "timer_sys_ck", "ti,timer-alwon", true);
  419. if (of_have_populated_dt())
  420. timer_probe();
  421. }
  422. #endif
  423. #if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \
  424. defined(CONFIG_SOC_DRA7XX)
  425. static void __init omap4_sync32k_timer_init(void)
  426. {
  427. __omap_sync32k_timer_init(1, "timer_32k_ck", "ti,timer-alwon",
  428. 2, "sys_clkin_ck", NULL, false);
  429. }
  430. void __init omap4_local_timer_init(void)
  431. {
  432. omap4_sync32k_timer_init();
  433. timer_probe();
  434. }
  435. #endif
  436. #if defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX)
  437. /*
  438. * The realtime counter also called master counter, is a free-running
  439. * counter, which is related to real time. It produces the count used
  440. * by the CPU local timer peripherals in the MPU cluster. The timer counts
  441. * at a rate of 6.144 MHz. Because the device operates on different clocks
  442. * in different power modes, the master counter shifts operation between
  443. * clocks, adjusting the increment per clock in hardware accordingly to
  444. * maintain a constant count rate.
  445. */
  446. static void __init realtime_counter_init(void)
  447. {
  448. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  449. void __iomem *base;
  450. static struct clk *sys_clk;
  451. unsigned long rate;
  452. unsigned int reg;
  453. unsigned long long num, den;
  454. base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
  455. if (!base) {
  456. pr_err("%s: ioremap failed\n", __func__);
  457. return;
  458. }
  459. sys_clk = clk_get(NULL, "sys_clkin");
  460. if (IS_ERR(sys_clk)) {
  461. pr_err("%s: failed to get system clock handle\n", __func__);
  462. iounmap(base);
  463. return;
  464. }
  465. rate = clk_get_rate(sys_clk);
  466. if (soc_is_dra7xx()) {
  467. /*
  468. * Errata i856 says the 32.768KHz crystal does not start at
  469. * power on, so the CPU falls back to an emulated 32KHz clock
  470. * based on sysclk / 610 instead. This causes the master counter
  471. * frequency to not be 6.144MHz but at sysclk / 610 * 375 / 2
  472. * (OR sysclk * 75 / 244)
  473. *
  474. * This affects at least the DRA7/AM572x 1.0, 1.1 revisions.
  475. * Of course any board built without a populated 32.768KHz
  476. * crystal would also need this fix even if the CPU is fixed
  477. * later.
  478. *
  479. * Either case can be detected by using the two speedselect bits
  480. * If they are not 0, then the 32.768KHz clock driving the
  481. * coarse counter that corrects the fine counter every time it
  482. * ticks is actually rate/610 rather than 32.768KHz and we
  483. * should compensate to avoid the 570ppm (at 20MHz, much worse
  484. * at other rates) too fast system time.
  485. */
  486. reg = omap_ctrl_readl(DRA7_CTRL_CORE_BOOTSTRAP);
  487. if (reg & DRA7_SPEEDSELECT_MASK) {
  488. num = 75;
  489. den = 244;
  490. goto sysclk1_based;
  491. }
  492. }
  493. /* Numerator/denumerator values refer TRM Realtime Counter section */
  494. switch (rate) {
  495. case 12000000:
  496. num = 64;
  497. den = 125;
  498. break;
  499. case 13000000:
  500. num = 768;
  501. den = 1625;
  502. break;
  503. case 19200000:
  504. num = 8;
  505. den = 25;
  506. break;
  507. case 20000000:
  508. num = 192;
  509. den = 625;
  510. break;
  511. case 26000000:
  512. num = 384;
  513. den = 1625;
  514. break;
  515. case 27000000:
  516. num = 256;
  517. den = 1125;
  518. break;
  519. case 38400000:
  520. default:
  521. /* Program it for 38.4 MHz */
  522. num = 4;
  523. den = 25;
  524. break;
  525. }
  526. sysclk1_based:
  527. /* Program numerator and denumerator registers */
  528. reg = readl_relaxed(base + INCREMENTER_NUMERATOR_OFFSET) &
  529. NUMERATOR_DENUMERATOR_MASK;
  530. reg |= num;
  531. writel_relaxed(reg, base + INCREMENTER_NUMERATOR_OFFSET);
  532. reg = readl_relaxed(base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET) &
  533. NUMERATOR_DENUMERATOR_MASK;
  534. reg |= den;
  535. writel_relaxed(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
  536. arch_timer_freq = DIV_ROUND_UP_ULL(rate * num, den);
  537. set_cntfreq();
  538. iounmap(base);
  539. #endif
  540. }
  541. void __init omap5_realtime_timer_init(void)
  542. {
  543. omap4_sync32k_timer_init();
  544. realtime_counter_init();
  545. timer_probe();
  546. }
  547. #endif /* CONFIG_SOC_OMAP5 || CONFIG_SOC_DRA7XX */
  548. /**
  549. * omap2_override_clocksource - clocksource override with user configuration
  550. *
  551. * Allows user to override default clocksource, using kernel parameter
  552. * clocksource="gp_timer" (For all OMAP2PLUS architectures)
  553. *
  554. * Note that, here we are using same standard kernel parameter "clocksource=",
  555. * and not introducing any OMAP specific interface.
  556. */
  557. static int __init omap2_override_clocksource(char *str)
  558. {
  559. if (!str)
  560. return 0;
  561. /*
  562. * For OMAP architecture, we only have two options
  563. * - sync_32k (default)
  564. * - gp_timer (sys_clk based)
  565. */
  566. if (!strcmp(str, "gp_timer"))
  567. use_gptimer_clksrc = true;
  568. return 0;
  569. }
  570. early_param("clocksource", omap2_override_clocksource);