omap_hwmod.c 99 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | ({read,write}l_relaxed, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk.h>
  133. #include <linux/clk-provider.h>
  134. #include <linux/delay.h>
  135. #include <linux/err.h>
  136. #include <linux/list.h>
  137. #include <linux/mutex.h>
  138. #include <linux/spinlock.h>
  139. #include <linux/slab.h>
  140. #include <linux/cpu.h>
  141. #include <linux/of.h>
  142. #include <linux/of_address.h>
  143. #include <linux/bootmem.h>
  144. #include <linux/platform_data/ti-sysc.h>
  145. #include <asm/system_misc.h>
  146. #include "clock.h"
  147. #include "omap_hwmod.h"
  148. #include "soc.h"
  149. #include "common.h"
  150. #include "clockdomain.h"
  151. #include "powerdomain.h"
  152. #include "cm2xxx.h"
  153. #include "cm3xxx.h"
  154. #include "cm33xx.h"
  155. #include "prm.h"
  156. #include "prm3xxx.h"
  157. #include "prm44xx.h"
  158. #include "prm33xx.h"
  159. #include "prminst44xx.h"
  160. #include "pm.h"
  161. /* Name of the OMAP hwmod for the MPU */
  162. #define MPU_INITIATOR_NAME "mpu"
  163. /*
  164. * Number of struct omap_hwmod_link records per struct
  165. * omap_hwmod_ocp_if record (master->slave and slave->master)
  166. */
  167. #define LINKS_PER_OCP_IF 2
  168. /*
  169. * Address offset (in bytes) between the reset control and the reset
  170. * status registers: 4 bytes on OMAP4
  171. */
  172. #define OMAP4_RST_CTRL_ST_OFFSET 4
  173. /*
  174. * Maximum length for module clock handle names
  175. */
  176. #define MOD_CLK_MAX_NAME_LEN 32
  177. /**
  178. * struct clkctrl_provider - clkctrl provider mapping data
  179. * @addr: base address for the provider
  180. * @size: size of the provider address space
  181. * @offset: offset of the provider from PRCM instance base
  182. * @node: device node associated with the provider
  183. * @link: list link
  184. */
  185. struct clkctrl_provider {
  186. u32 addr;
  187. u32 size;
  188. u16 offset;
  189. struct device_node *node;
  190. struct list_head link;
  191. };
  192. static LIST_HEAD(clkctrl_providers);
  193. /**
  194. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  195. * @enable_module: function to enable a module (via MODULEMODE)
  196. * @disable_module: function to disable a module (via MODULEMODE)
  197. *
  198. * XXX Eventually this functionality will be hidden inside the PRM/CM
  199. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  200. * conditionals in this code.
  201. */
  202. struct omap_hwmod_soc_ops {
  203. void (*enable_module)(struct omap_hwmod *oh);
  204. int (*disable_module)(struct omap_hwmod *oh);
  205. int (*wait_target_ready)(struct omap_hwmod *oh);
  206. int (*assert_hardreset)(struct omap_hwmod *oh,
  207. struct omap_hwmod_rst_info *ohri);
  208. int (*deassert_hardreset)(struct omap_hwmod *oh,
  209. struct omap_hwmod_rst_info *ohri);
  210. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  211. struct omap_hwmod_rst_info *ohri);
  212. int (*init_clkdm)(struct omap_hwmod *oh);
  213. void (*update_context_lost)(struct omap_hwmod *oh);
  214. int (*get_context_lost)(struct omap_hwmod *oh);
  215. int (*disable_direct_prcm)(struct omap_hwmod *oh);
  216. u32 (*xlate_clkctrl)(struct omap_hwmod *oh);
  217. };
  218. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  219. static struct omap_hwmod_soc_ops soc_ops;
  220. /* omap_hwmod_list contains all registered struct omap_hwmods */
  221. static LIST_HEAD(omap_hwmod_list);
  222. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  223. static struct omap_hwmod *mpu_oh;
  224. /* inited: set to true once the hwmod code is initialized */
  225. static bool inited;
  226. /* Private functions */
  227. /**
  228. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  229. * @oh: struct omap_hwmod *
  230. *
  231. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  232. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  233. * OCP_SYSCONFIG register or 0 upon success.
  234. */
  235. static int _update_sysc_cache(struct omap_hwmod *oh)
  236. {
  237. if (!oh->class->sysc) {
  238. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  239. return -EINVAL;
  240. }
  241. /* XXX ensure module interface clock is up */
  242. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  243. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  244. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  245. return 0;
  246. }
  247. /**
  248. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  249. * @v: OCP_SYSCONFIG value to write
  250. * @oh: struct omap_hwmod *
  251. *
  252. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  253. * one. No return value.
  254. */
  255. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  256. {
  257. if (!oh->class->sysc) {
  258. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  259. return;
  260. }
  261. /* XXX ensure module interface clock is up */
  262. /* Module might have lost context, always update cache and register */
  263. oh->_sysc_cache = v;
  264. /*
  265. * Some IP blocks (such as RTC) require unlocking of IP before
  266. * accessing its registers. If a function pointer is present
  267. * to unlock, then call it before accessing sysconfig and
  268. * call lock after writing sysconfig.
  269. */
  270. if (oh->class->unlock)
  271. oh->class->unlock(oh);
  272. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  273. if (oh->class->lock)
  274. oh->class->lock(oh);
  275. }
  276. /**
  277. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  278. * @oh: struct omap_hwmod *
  279. * @standbymode: MIDLEMODE field bits
  280. * @v: pointer to register contents to modify
  281. *
  282. * Update the master standby mode bits in @v to be @standbymode for
  283. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  284. * upon error or 0 upon success.
  285. */
  286. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  287. u32 *v)
  288. {
  289. u32 mstandby_mask;
  290. u8 mstandby_shift;
  291. if (!oh->class->sysc ||
  292. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  293. return -EINVAL;
  294. if (!oh->class->sysc->sysc_fields) {
  295. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  296. return -EINVAL;
  297. }
  298. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  299. mstandby_mask = (0x3 << mstandby_shift);
  300. *v &= ~mstandby_mask;
  301. *v |= __ffs(standbymode) << mstandby_shift;
  302. return 0;
  303. }
  304. /**
  305. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  306. * @oh: struct omap_hwmod *
  307. * @idlemode: SIDLEMODE field bits
  308. * @v: pointer to register contents to modify
  309. *
  310. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  311. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  312. * or 0 upon success.
  313. */
  314. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  315. {
  316. u32 sidle_mask;
  317. u8 sidle_shift;
  318. if (!oh->class->sysc ||
  319. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  320. return -EINVAL;
  321. if (!oh->class->sysc->sysc_fields) {
  322. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  323. return -EINVAL;
  324. }
  325. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  326. sidle_mask = (0x3 << sidle_shift);
  327. *v &= ~sidle_mask;
  328. *v |= __ffs(idlemode) << sidle_shift;
  329. return 0;
  330. }
  331. /**
  332. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  333. * @oh: struct omap_hwmod *
  334. * @clockact: CLOCKACTIVITY field bits
  335. * @v: pointer to register contents to modify
  336. *
  337. * Update the clockactivity mode bits in @v to be @clockact for the
  338. * @oh hwmod. Used for additional powersaving on some modules. Does
  339. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  340. * success.
  341. */
  342. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  343. {
  344. u32 clkact_mask;
  345. u8 clkact_shift;
  346. if (!oh->class->sysc ||
  347. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  348. return -EINVAL;
  349. if (!oh->class->sysc->sysc_fields) {
  350. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  351. return -EINVAL;
  352. }
  353. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  354. clkact_mask = (0x3 << clkact_shift);
  355. *v &= ~clkact_mask;
  356. *v |= clockact << clkact_shift;
  357. return 0;
  358. }
  359. /**
  360. * _set_softreset: set OCP_SYSCONFIG.SOFTRESET bit in @v
  361. * @oh: struct omap_hwmod *
  362. * @v: pointer to register contents to modify
  363. *
  364. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  365. * error or 0 upon success.
  366. */
  367. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  368. {
  369. u32 softrst_mask;
  370. if (!oh->class->sysc ||
  371. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  372. return -EINVAL;
  373. if (!oh->class->sysc->sysc_fields) {
  374. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  375. return -EINVAL;
  376. }
  377. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  378. *v |= softrst_mask;
  379. return 0;
  380. }
  381. /**
  382. * _clear_softreset: clear OCP_SYSCONFIG.SOFTRESET bit in @v
  383. * @oh: struct omap_hwmod *
  384. * @v: pointer to register contents to modify
  385. *
  386. * Clear the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  387. * error or 0 upon success.
  388. */
  389. static int _clear_softreset(struct omap_hwmod *oh, u32 *v)
  390. {
  391. u32 softrst_mask;
  392. if (!oh->class->sysc ||
  393. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  394. return -EINVAL;
  395. if (!oh->class->sysc->sysc_fields) {
  396. WARN(1,
  397. "omap_hwmod: %s: sysc_fields absent for sysconfig class\n",
  398. oh->name);
  399. return -EINVAL;
  400. }
  401. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  402. *v &= ~softrst_mask;
  403. return 0;
  404. }
  405. /**
  406. * _wait_softreset_complete - wait for an OCP softreset to complete
  407. * @oh: struct omap_hwmod * to wait on
  408. *
  409. * Wait until the IP block represented by @oh reports that its OCP
  410. * softreset is complete. This can be triggered by software (see
  411. * _ocp_softreset()) or by hardware upon returning from off-mode (one
  412. * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
  413. * microseconds. Returns the number of microseconds waited.
  414. */
  415. static int _wait_softreset_complete(struct omap_hwmod *oh)
  416. {
  417. struct omap_hwmod_class_sysconfig *sysc;
  418. u32 softrst_mask;
  419. int c = 0;
  420. sysc = oh->class->sysc;
  421. if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
  422. omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
  423. & SYSS_RESETDONE_MASK),
  424. MAX_MODULE_SOFTRESET_WAIT, c);
  425. else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  426. softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
  427. omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
  428. & softrst_mask),
  429. MAX_MODULE_SOFTRESET_WAIT, c);
  430. }
  431. return c;
  432. }
  433. /**
  434. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  435. * @oh: struct omap_hwmod *
  436. *
  437. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  438. * of some modules. When the DMA must perform read/write accesses, the
  439. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  440. * for power management, software must set the DMADISABLE bit back to 1.
  441. *
  442. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  443. * error or 0 upon success.
  444. */
  445. static int _set_dmadisable(struct omap_hwmod *oh)
  446. {
  447. u32 v;
  448. u32 dmadisable_mask;
  449. if (!oh->class->sysc ||
  450. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  451. return -EINVAL;
  452. if (!oh->class->sysc->sysc_fields) {
  453. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  454. return -EINVAL;
  455. }
  456. /* clocks must be on for this operation */
  457. if (oh->_state != _HWMOD_STATE_ENABLED) {
  458. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  459. return -EINVAL;
  460. }
  461. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  462. v = oh->_sysc_cache;
  463. dmadisable_mask =
  464. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  465. v |= dmadisable_mask;
  466. _write_sysconfig(v, oh);
  467. return 0;
  468. }
  469. /**
  470. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  471. * @oh: struct omap_hwmod *
  472. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  473. * @v: pointer to register contents to modify
  474. *
  475. * Update the module autoidle bit in @v to be @autoidle for the @oh
  476. * hwmod. The autoidle bit controls whether the module can gate
  477. * internal clocks automatically when it isn't doing anything; the
  478. * exact function of this bit varies on a per-module basis. This
  479. * function does not write to the hardware. Returns -EINVAL upon
  480. * error or 0 upon success.
  481. */
  482. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  483. u32 *v)
  484. {
  485. u32 autoidle_mask;
  486. u8 autoidle_shift;
  487. if (!oh->class->sysc ||
  488. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  489. return -EINVAL;
  490. if (!oh->class->sysc->sysc_fields) {
  491. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  492. return -EINVAL;
  493. }
  494. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  495. autoidle_mask = (0x1 << autoidle_shift);
  496. *v &= ~autoidle_mask;
  497. *v |= autoidle << autoidle_shift;
  498. return 0;
  499. }
  500. /**
  501. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  502. * @oh: struct omap_hwmod *
  503. *
  504. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  505. * upon error or 0 upon success.
  506. */
  507. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  508. {
  509. if (!oh->class->sysc ||
  510. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  511. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  512. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  513. return -EINVAL;
  514. if (!oh->class->sysc->sysc_fields) {
  515. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  516. return -EINVAL;
  517. }
  518. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  519. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  520. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  521. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  522. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  523. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  524. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  525. return 0;
  526. }
  527. /**
  528. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  529. * @oh: struct omap_hwmod *
  530. *
  531. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  532. * upon error or 0 upon success.
  533. */
  534. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  535. {
  536. if (!oh->class->sysc ||
  537. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  538. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  539. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  540. return -EINVAL;
  541. if (!oh->class->sysc->sysc_fields) {
  542. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  543. return -EINVAL;
  544. }
  545. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  546. *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  547. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  548. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  549. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  550. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
  551. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  552. return 0;
  553. }
  554. static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
  555. {
  556. struct clk_hw_omap *clk;
  557. if (oh->clkdm) {
  558. return oh->clkdm;
  559. } else if (oh->_clk) {
  560. if (__clk_get_flags(oh->_clk) & CLK_IS_BASIC)
  561. return NULL;
  562. clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
  563. return clk->clkdm;
  564. }
  565. return NULL;
  566. }
  567. /**
  568. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  569. * @oh: struct omap_hwmod *
  570. *
  571. * Prevent the hardware module @oh from entering idle while the
  572. * hardare module initiator @init_oh is active. Useful when a module
  573. * will be accessed by a particular initiator (e.g., if a module will
  574. * be accessed by the IVA, there should be a sleepdep between the IVA
  575. * initiator and the module). Only applies to modules in smart-idle
  576. * mode. If the clockdomain is marked as not needing autodeps, return
  577. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  578. * passes along clkdm_add_sleepdep() value upon success.
  579. */
  580. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  581. {
  582. struct clockdomain *clkdm, *init_clkdm;
  583. clkdm = _get_clkdm(oh);
  584. init_clkdm = _get_clkdm(init_oh);
  585. if (!clkdm || !init_clkdm)
  586. return -EINVAL;
  587. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  588. return 0;
  589. return clkdm_add_sleepdep(clkdm, init_clkdm);
  590. }
  591. /**
  592. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  593. * @oh: struct omap_hwmod *
  594. *
  595. * Allow the hardware module @oh to enter idle while the hardare
  596. * module initiator @init_oh is active. Useful when a module will not
  597. * be accessed by a particular initiator (e.g., if a module will not
  598. * be accessed by the IVA, there should be no sleepdep between the IVA
  599. * initiator and the module). Only applies to modules in smart-idle
  600. * mode. If the clockdomain is marked as not needing autodeps, return
  601. * 0 without doing anything. Returns -EINVAL upon error or passes
  602. * along clkdm_del_sleepdep() value upon success.
  603. */
  604. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  605. {
  606. struct clockdomain *clkdm, *init_clkdm;
  607. clkdm = _get_clkdm(oh);
  608. init_clkdm = _get_clkdm(init_oh);
  609. if (!clkdm || !init_clkdm)
  610. return -EINVAL;
  611. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  612. return 0;
  613. return clkdm_del_sleepdep(clkdm, init_clkdm);
  614. }
  615. static const struct of_device_id ti_clkctrl_match_table[] __initconst = {
  616. { .compatible = "ti,clkctrl" },
  617. { }
  618. };
  619. static int __init _setup_clkctrl_provider(struct device_node *np)
  620. {
  621. const __be32 *addrp;
  622. struct clkctrl_provider *provider;
  623. u64 size;
  624. provider = memblock_virt_alloc(sizeof(*provider), 0);
  625. if (!provider)
  626. return -ENOMEM;
  627. addrp = of_get_address(np, 0, &size, NULL);
  628. provider->addr = (u32)of_translate_address(np, addrp);
  629. addrp = of_get_address(np->parent, 0, NULL, NULL);
  630. provider->offset = provider->addr -
  631. (u32)of_translate_address(np->parent, addrp);
  632. provider->addr &= ~0xff;
  633. provider->size = size | 0xff;
  634. provider->node = np;
  635. pr_debug("%s: %s: %x...%x [+%x]\n", __func__, np->parent->name,
  636. provider->addr, provider->addr + provider->size,
  637. provider->offset);
  638. list_add(&provider->link, &clkctrl_providers);
  639. return 0;
  640. }
  641. static int __init _init_clkctrl_providers(void)
  642. {
  643. struct device_node *np;
  644. int ret = 0;
  645. for_each_matching_node(np, ti_clkctrl_match_table) {
  646. ret = _setup_clkctrl_provider(np);
  647. if (ret)
  648. break;
  649. }
  650. return ret;
  651. }
  652. static u32 _omap4_xlate_clkctrl(struct omap_hwmod *oh)
  653. {
  654. if (!oh->prcm.omap4.modulemode)
  655. return 0;
  656. return omap_cm_xlate_clkctrl(oh->clkdm->prcm_partition,
  657. oh->clkdm->cm_inst,
  658. oh->prcm.omap4.clkctrl_offs);
  659. }
  660. static struct clk *_lookup_clkctrl_clk(struct omap_hwmod *oh)
  661. {
  662. struct clkctrl_provider *provider;
  663. struct clk *clk;
  664. u32 addr;
  665. if (!soc_ops.xlate_clkctrl)
  666. return NULL;
  667. addr = soc_ops.xlate_clkctrl(oh);
  668. if (!addr)
  669. return NULL;
  670. pr_debug("%s: %s: addr=%x\n", __func__, oh->name, addr);
  671. list_for_each_entry(provider, &clkctrl_providers, link) {
  672. if (provider->addr <= addr &&
  673. provider->addr + provider->size >= addr) {
  674. struct of_phandle_args clkspec;
  675. clkspec.np = provider->node;
  676. clkspec.args_count = 2;
  677. clkspec.args[0] = addr - provider->addr -
  678. provider->offset;
  679. clkspec.args[1] = 0;
  680. clk = of_clk_get_from_provider(&clkspec);
  681. pr_debug("%s: %s got %p (offset=%x, provider=%s)\n",
  682. __func__, oh->name, clk, clkspec.args[0],
  683. provider->node->parent->name);
  684. return clk;
  685. }
  686. }
  687. return NULL;
  688. }
  689. /**
  690. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  691. * @oh: struct omap_hwmod *
  692. *
  693. * Called from _init_clocks(). Populates the @oh _clk (main
  694. * functional clock pointer) if a clock matching the hwmod name is found,
  695. * or a main_clk is present. Returns 0 on success or -EINVAL on error.
  696. */
  697. static int _init_main_clk(struct omap_hwmod *oh)
  698. {
  699. int ret = 0;
  700. struct clk *clk = NULL;
  701. clk = _lookup_clkctrl_clk(oh);
  702. if (!IS_ERR_OR_NULL(clk)) {
  703. pr_debug("%s: mapped main_clk %s for %s\n", __func__,
  704. __clk_get_name(clk), oh->name);
  705. oh->main_clk = __clk_get_name(clk);
  706. oh->_clk = clk;
  707. soc_ops.disable_direct_prcm(oh);
  708. } else {
  709. if (!oh->main_clk)
  710. return 0;
  711. oh->_clk = clk_get(NULL, oh->main_clk);
  712. }
  713. if (IS_ERR(oh->_clk)) {
  714. pr_warn("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  715. oh->name, oh->main_clk);
  716. return -EINVAL;
  717. }
  718. /*
  719. * HACK: This needs a re-visit once clk_prepare() is implemented
  720. * to do something meaningful. Today its just a no-op.
  721. * If clk_prepare() is used at some point to do things like
  722. * voltage scaling etc, then this would have to be moved to
  723. * some point where subsystems like i2c and pmic become
  724. * available.
  725. */
  726. clk_prepare(oh->_clk);
  727. if (!_get_clkdm(oh))
  728. pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
  729. oh->name, oh->main_clk);
  730. return ret;
  731. }
  732. /**
  733. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  734. * @oh: struct omap_hwmod *
  735. *
  736. * Called from _init_clocks(). Populates the @oh OCP slave interface
  737. * clock pointers. Returns 0 on success or -EINVAL on error.
  738. */
  739. static int _init_interface_clks(struct omap_hwmod *oh)
  740. {
  741. struct omap_hwmod_ocp_if *os;
  742. struct clk *c;
  743. int ret = 0;
  744. list_for_each_entry(os, &oh->slave_ports, node) {
  745. if (!os->clk)
  746. continue;
  747. c = clk_get(NULL, os->clk);
  748. if (IS_ERR(c)) {
  749. pr_warn("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  750. oh->name, os->clk);
  751. ret = -EINVAL;
  752. continue;
  753. }
  754. os->_clk = c;
  755. /*
  756. * HACK: This needs a re-visit once clk_prepare() is implemented
  757. * to do something meaningful. Today its just a no-op.
  758. * If clk_prepare() is used at some point to do things like
  759. * voltage scaling etc, then this would have to be moved to
  760. * some point where subsystems like i2c and pmic become
  761. * available.
  762. */
  763. clk_prepare(os->_clk);
  764. }
  765. return ret;
  766. }
  767. /**
  768. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  769. * @oh: struct omap_hwmod *
  770. *
  771. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  772. * clock pointers. Returns 0 on success or -EINVAL on error.
  773. */
  774. static int _init_opt_clks(struct omap_hwmod *oh)
  775. {
  776. struct omap_hwmod_opt_clk *oc;
  777. struct clk *c;
  778. int i;
  779. int ret = 0;
  780. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  781. c = clk_get(NULL, oc->clk);
  782. if (IS_ERR(c)) {
  783. pr_warn("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  784. oh->name, oc->clk);
  785. ret = -EINVAL;
  786. continue;
  787. }
  788. oc->_clk = c;
  789. /*
  790. * HACK: This needs a re-visit once clk_prepare() is implemented
  791. * to do something meaningful. Today its just a no-op.
  792. * If clk_prepare() is used at some point to do things like
  793. * voltage scaling etc, then this would have to be moved to
  794. * some point where subsystems like i2c and pmic become
  795. * available.
  796. */
  797. clk_prepare(oc->_clk);
  798. }
  799. return ret;
  800. }
  801. static void _enable_optional_clocks(struct omap_hwmod *oh)
  802. {
  803. struct omap_hwmod_opt_clk *oc;
  804. int i;
  805. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  806. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  807. if (oc->_clk) {
  808. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  809. __clk_get_name(oc->_clk));
  810. clk_enable(oc->_clk);
  811. }
  812. }
  813. static void _disable_optional_clocks(struct omap_hwmod *oh)
  814. {
  815. struct omap_hwmod_opt_clk *oc;
  816. int i;
  817. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  818. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  819. if (oc->_clk) {
  820. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  821. __clk_get_name(oc->_clk));
  822. clk_disable(oc->_clk);
  823. }
  824. }
  825. /**
  826. * _enable_clocks - enable hwmod main clock and interface clocks
  827. * @oh: struct omap_hwmod *
  828. *
  829. * Enables all clocks necessary for register reads and writes to succeed
  830. * on the hwmod @oh. Returns 0.
  831. */
  832. static int _enable_clocks(struct omap_hwmod *oh)
  833. {
  834. struct omap_hwmod_ocp_if *os;
  835. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  836. if (oh->flags & HWMOD_OPT_CLKS_NEEDED)
  837. _enable_optional_clocks(oh);
  838. if (oh->_clk)
  839. clk_enable(oh->_clk);
  840. list_for_each_entry(os, &oh->slave_ports, node) {
  841. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  842. clk_enable(os->_clk);
  843. }
  844. /* The opt clocks are controlled by the device driver. */
  845. return 0;
  846. }
  847. /**
  848. * _omap4_clkctrl_managed_by_clkfwk - true if clkctrl managed by clock framework
  849. * @oh: struct omap_hwmod *
  850. */
  851. static bool _omap4_clkctrl_managed_by_clkfwk(struct omap_hwmod *oh)
  852. {
  853. if (oh->prcm.omap4.flags & HWMOD_OMAP4_CLKFWK_CLKCTR_CLOCK)
  854. return true;
  855. return false;
  856. }
  857. /**
  858. * _omap4_has_clkctrl_clock - returns true if a module has clkctrl clock
  859. * @oh: struct omap_hwmod *
  860. */
  861. static bool _omap4_has_clkctrl_clock(struct omap_hwmod *oh)
  862. {
  863. if (oh->prcm.omap4.clkctrl_offs)
  864. return true;
  865. if (!oh->prcm.omap4.clkctrl_offs &&
  866. oh->prcm.omap4.flags & HWMOD_OMAP4_ZERO_CLKCTRL_OFFSET)
  867. return true;
  868. return false;
  869. }
  870. /**
  871. * _disable_clocks - disable hwmod main clock and interface clocks
  872. * @oh: struct omap_hwmod *
  873. *
  874. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  875. */
  876. static int _disable_clocks(struct omap_hwmod *oh)
  877. {
  878. struct omap_hwmod_ocp_if *os;
  879. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  880. if (oh->_clk)
  881. clk_disable(oh->_clk);
  882. list_for_each_entry(os, &oh->slave_ports, node) {
  883. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  884. clk_disable(os->_clk);
  885. }
  886. if (oh->flags & HWMOD_OPT_CLKS_NEEDED)
  887. _disable_optional_clocks(oh);
  888. /* The opt clocks are controlled by the device driver. */
  889. return 0;
  890. }
  891. /**
  892. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  893. * @oh: struct omap_hwmod *
  894. *
  895. * Enables the PRCM module mode related to the hwmod @oh.
  896. * No return value.
  897. */
  898. static void _omap4_enable_module(struct omap_hwmod *oh)
  899. {
  900. if (!oh->clkdm || !oh->prcm.omap4.modulemode ||
  901. _omap4_clkctrl_managed_by_clkfwk(oh))
  902. return;
  903. pr_debug("omap_hwmod: %s: %s: %d\n",
  904. oh->name, __func__, oh->prcm.omap4.modulemode);
  905. omap_cm_module_enable(oh->prcm.omap4.modulemode,
  906. oh->clkdm->prcm_partition,
  907. oh->clkdm->cm_inst, oh->prcm.omap4.clkctrl_offs);
  908. }
  909. /**
  910. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  911. * @oh: struct omap_hwmod *
  912. *
  913. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  914. * does not have an IDLEST bit or if the module successfully enters
  915. * slave idle; otherwise, pass along the return value of the
  916. * appropriate *_cm*_wait_module_idle() function.
  917. */
  918. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  919. {
  920. if (!oh)
  921. return -EINVAL;
  922. if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
  923. return 0;
  924. if (oh->flags & HWMOD_NO_IDLEST)
  925. return 0;
  926. if (_omap4_clkctrl_managed_by_clkfwk(oh))
  927. return 0;
  928. if (!_omap4_has_clkctrl_clock(oh))
  929. return 0;
  930. return omap_cm_wait_module_idle(oh->clkdm->prcm_partition,
  931. oh->clkdm->cm_inst,
  932. oh->prcm.omap4.clkctrl_offs, 0);
  933. }
  934. /**
  935. * _save_mpu_port_index - find and save the index to @oh's MPU port
  936. * @oh: struct omap_hwmod *
  937. *
  938. * Determines the array index of the OCP slave port that the MPU uses
  939. * to address the device, and saves it into the struct omap_hwmod.
  940. * Intended to be called during hwmod registration only. No return
  941. * value.
  942. */
  943. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  944. {
  945. struct omap_hwmod_ocp_if *os = NULL;
  946. if (!oh)
  947. return;
  948. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  949. list_for_each_entry(os, &oh->slave_ports, node) {
  950. if (os->user & OCP_USER_MPU) {
  951. oh->_mpu_port = os;
  952. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  953. break;
  954. }
  955. }
  956. return;
  957. }
  958. /**
  959. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  960. * @oh: struct omap_hwmod *
  961. *
  962. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  963. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  964. * communicate with the IP block. This interface need not be directly
  965. * connected to the MPU (and almost certainly is not), but is directly
  966. * connected to the IP block represented by @oh. Returns a pointer
  967. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  968. * error or if there does not appear to be a path from the MPU to this
  969. * IP block.
  970. */
  971. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  972. {
  973. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  974. return NULL;
  975. return oh->_mpu_port;
  976. };
  977. /**
  978. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  979. * @oh: struct omap_hwmod *
  980. *
  981. * Ensure that the OCP_SYSCONFIG register for the IP block represented
  982. * by @oh is set to indicate to the PRCM that the IP block is active.
  983. * Usually this means placing the module into smart-idle mode and
  984. * smart-standby, but if there is a bug in the automatic idle handling
  985. * for the IP block, it may need to be placed into the force-idle or
  986. * no-idle variants of these modes. No return value.
  987. */
  988. static void _enable_sysc(struct omap_hwmod *oh)
  989. {
  990. u8 idlemode, sf;
  991. u32 v;
  992. bool clkdm_act;
  993. struct clockdomain *clkdm;
  994. if (!oh->class->sysc)
  995. return;
  996. /*
  997. * Wait until reset has completed, this is needed as the IP
  998. * block is reset automatically by hardware in some cases
  999. * (off-mode for example), and the drivers require the
  1000. * IP to be ready when they access it
  1001. */
  1002. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1003. _enable_optional_clocks(oh);
  1004. _wait_softreset_complete(oh);
  1005. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1006. _disable_optional_clocks(oh);
  1007. v = oh->_sysc_cache;
  1008. sf = oh->class->sysc->sysc_flags;
  1009. clkdm = _get_clkdm(oh);
  1010. if (sf & SYSC_HAS_SIDLEMODE) {
  1011. if (oh->flags & HWMOD_SWSUP_SIDLE ||
  1012. oh->flags & HWMOD_SWSUP_SIDLE_ACT) {
  1013. idlemode = HWMOD_IDLEMODE_NO;
  1014. } else {
  1015. if (sf & SYSC_HAS_ENAWAKEUP)
  1016. _enable_wakeup(oh, &v);
  1017. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1018. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1019. else
  1020. idlemode = HWMOD_IDLEMODE_SMART;
  1021. }
  1022. /*
  1023. * This is special handling for some IPs like
  1024. * 32k sync timer. Force them to idle!
  1025. */
  1026. clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
  1027. if (clkdm_act && !(oh->class->sysc->idlemodes &
  1028. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1029. idlemode = HWMOD_IDLEMODE_FORCE;
  1030. _set_slave_idlemode(oh, idlemode, &v);
  1031. }
  1032. if (sf & SYSC_HAS_MIDLEMODE) {
  1033. if (oh->flags & HWMOD_FORCE_MSTANDBY) {
  1034. idlemode = HWMOD_IDLEMODE_FORCE;
  1035. } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1036. idlemode = HWMOD_IDLEMODE_NO;
  1037. } else {
  1038. if (sf & SYSC_HAS_ENAWAKEUP)
  1039. _enable_wakeup(oh, &v);
  1040. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1041. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1042. else
  1043. idlemode = HWMOD_IDLEMODE_SMART;
  1044. }
  1045. _set_master_standbymode(oh, idlemode, &v);
  1046. }
  1047. /*
  1048. * XXX The clock framework should handle this, by
  1049. * calling into this code. But this must wait until the
  1050. * clock structures are tagged with omap_hwmod entries
  1051. */
  1052. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1053. (sf & SYSC_HAS_CLOCKACTIVITY))
  1054. _set_clockactivity(oh, CLOCKACT_TEST_ICLK, &v);
  1055. _write_sysconfig(v, oh);
  1056. /*
  1057. * Set the autoidle bit only after setting the smartidle bit
  1058. * Setting this will not have any impact on the other modules.
  1059. */
  1060. if (sf & SYSC_HAS_AUTOIDLE) {
  1061. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1062. 0 : 1;
  1063. _set_module_autoidle(oh, idlemode, &v);
  1064. _write_sysconfig(v, oh);
  1065. }
  1066. }
  1067. /**
  1068. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1069. * @oh: struct omap_hwmod *
  1070. *
  1071. * If module is marked as SWSUP_SIDLE, force the module into slave
  1072. * idle; otherwise, configure it for smart-idle. If module is marked
  1073. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1074. * configure it for smart-standby. No return value.
  1075. */
  1076. static void _idle_sysc(struct omap_hwmod *oh)
  1077. {
  1078. u8 idlemode, sf;
  1079. u32 v;
  1080. if (!oh->class->sysc)
  1081. return;
  1082. v = oh->_sysc_cache;
  1083. sf = oh->class->sysc->sysc_flags;
  1084. if (sf & SYSC_HAS_SIDLEMODE) {
  1085. if (oh->flags & HWMOD_SWSUP_SIDLE) {
  1086. idlemode = HWMOD_IDLEMODE_FORCE;
  1087. } else {
  1088. if (sf & SYSC_HAS_ENAWAKEUP)
  1089. _enable_wakeup(oh, &v);
  1090. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1091. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1092. else
  1093. idlemode = HWMOD_IDLEMODE_SMART;
  1094. }
  1095. _set_slave_idlemode(oh, idlemode, &v);
  1096. }
  1097. if (sf & SYSC_HAS_MIDLEMODE) {
  1098. if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
  1099. (oh->flags & HWMOD_FORCE_MSTANDBY)) {
  1100. idlemode = HWMOD_IDLEMODE_FORCE;
  1101. } else {
  1102. if (sf & SYSC_HAS_ENAWAKEUP)
  1103. _enable_wakeup(oh, &v);
  1104. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1105. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1106. else
  1107. idlemode = HWMOD_IDLEMODE_SMART;
  1108. }
  1109. _set_master_standbymode(oh, idlemode, &v);
  1110. }
  1111. /* If the cached value is the same as the new value, skip the write */
  1112. if (oh->_sysc_cache != v)
  1113. _write_sysconfig(v, oh);
  1114. }
  1115. /**
  1116. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1117. * @oh: struct omap_hwmod *
  1118. *
  1119. * Force the module into slave idle and master suspend. No return
  1120. * value.
  1121. */
  1122. static void _shutdown_sysc(struct omap_hwmod *oh)
  1123. {
  1124. u32 v;
  1125. u8 sf;
  1126. if (!oh->class->sysc)
  1127. return;
  1128. v = oh->_sysc_cache;
  1129. sf = oh->class->sysc->sysc_flags;
  1130. if (sf & SYSC_HAS_SIDLEMODE)
  1131. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1132. if (sf & SYSC_HAS_MIDLEMODE)
  1133. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1134. if (sf & SYSC_HAS_AUTOIDLE)
  1135. _set_module_autoidle(oh, 1, &v);
  1136. _write_sysconfig(v, oh);
  1137. }
  1138. /**
  1139. * _lookup - find an omap_hwmod by name
  1140. * @name: find an omap_hwmod by name
  1141. *
  1142. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1143. */
  1144. static struct omap_hwmod *_lookup(const char *name)
  1145. {
  1146. struct omap_hwmod *oh, *temp_oh;
  1147. oh = NULL;
  1148. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1149. if (!strcmp(name, temp_oh->name)) {
  1150. oh = temp_oh;
  1151. break;
  1152. }
  1153. }
  1154. return oh;
  1155. }
  1156. /**
  1157. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1158. * @oh: struct omap_hwmod *
  1159. *
  1160. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1161. * clockdomain pointer, and save it into the struct omap_hwmod.
  1162. * Return -EINVAL if the clkdm_name lookup failed.
  1163. */
  1164. static int _init_clkdm(struct omap_hwmod *oh)
  1165. {
  1166. if (!oh->clkdm_name) {
  1167. pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
  1168. return 0;
  1169. }
  1170. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1171. if (!oh->clkdm) {
  1172. pr_warn("omap_hwmod: %s: could not associate to clkdm %s\n",
  1173. oh->name, oh->clkdm_name);
  1174. return 0;
  1175. }
  1176. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1177. oh->name, oh->clkdm_name);
  1178. return 0;
  1179. }
  1180. /**
  1181. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1182. * well the clockdomain.
  1183. * @oh: struct omap_hwmod *
  1184. * @np: device_node mapped to this hwmod
  1185. *
  1186. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1187. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1188. * success, or a negative error code on failure.
  1189. */
  1190. static int _init_clocks(struct omap_hwmod *oh, struct device_node *np)
  1191. {
  1192. int ret = 0;
  1193. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1194. return 0;
  1195. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1196. if (soc_ops.init_clkdm)
  1197. ret |= soc_ops.init_clkdm(oh);
  1198. ret |= _init_main_clk(oh);
  1199. ret |= _init_interface_clks(oh);
  1200. ret |= _init_opt_clks(oh);
  1201. if (!ret)
  1202. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1203. else
  1204. pr_warn("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1205. return ret;
  1206. }
  1207. /**
  1208. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1209. * @oh: struct omap_hwmod *
  1210. * @name: name of the reset line in the context of this hwmod
  1211. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1212. *
  1213. * Return the bit position of the reset line that match the
  1214. * input name. Return -ENOENT if not found.
  1215. */
  1216. static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1217. struct omap_hwmod_rst_info *ohri)
  1218. {
  1219. int i;
  1220. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1221. const char *rst_line = oh->rst_lines[i].name;
  1222. if (!strcmp(rst_line, name)) {
  1223. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1224. ohri->st_shift = oh->rst_lines[i].st_shift;
  1225. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1226. oh->name, __func__, rst_line, ohri->rst_shift,
  1227. ohri->st_shift);
  1228. return 0;
  1229. }
  1230. }
  1231. return -ENOENT;
  1232. }
  1233. /**
  1234. * _assert_hardreset - assert the HW reset line of submodules
  1235. * contained in the hwmod module.
  1236. * @oh: struct omap_hwmod *
  1237. * @name: name of the reset line to lookup and assert
  1238. *
  1239. * Some IP like dsp, ipu or iva contain processor that require an HW
  1240. * reset line to be assert / deassert in order to enable fully the IP.
  1241. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1242. * asserting the hardreset line on the currently-booted SoC, or passes
  1243. * along the return value from _lookup_hardreset() or the SoC's
  1244. * assert_hardreset code.
  1245. */
  1246. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1247. {
  1248. struct omap_hwmod_rst_info ohri;
  1249. int ret = -EINVAL;
  1250. if (!oh)
  1251. return -EINVAL;
  1252. if (!soc_ops.assert_hardreset)
  1253. return -ENOSYS;
  1254. ret = _lookup_hardreset(oh, name, &ohri);
  1255. if (ret < 0)
  1256. return ret;
  1257. ret = soc_ops.assert_hardreset(oh, &ohri);
  1258. return ret;
  1259. }
  1260. /**
  1261. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1262. * in the hwmod module.
  1263. * @oh: struct omap_hwmod *
  1264. * @name: name of the reset line to look up and deassert
  1265. *
  1266. * Some IP like dsp, ipu or iva contain processor that require an HW
  1267. * reset line to be assert / deassert in order to enable fully the IP.
  1268. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1269. * deasserting the hardreset line on the currently-booted SoC, or passes
  1270. * along the return value from _lookup_hardreset() or the SoC's
  1271. * deassert_hardreset code.
  1272. */
  1273. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1274. {
  1275. struct omap_hwmod_rst_info ohri;
  1276. int ret = -EINVAL;
  1277. if (!oh)
  1278. return -EINVAL;
  1279. if (!soc_ops.deassert_hardreset)
  1280. return -ENOSYS;
  1281. ret = _lookup_hardreset(oh, name, &ohri);
  1282. if (ret < 0)
  1283. return ret;
  1284. if (oh->clkdm) {
  1285. /*
  1286. * A clockdomain must be in SW_SUP otherwise reset
  1287. * might not be completed. The clockdomain can be set
  1288. * in HW_AUTO only when the module become ready.
  1289. */
  1290. clkdm_deny_idle(oh->clkdm);
  1291. ret = clkdm_hwmod_enable(oh->clkdm, oh);
  1292. if (ret) {
  1293. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1294. oh->name, oh->clkdm->name, ret);
  1295. return ret;
  1296. }
  1297. }
  1298. _enable_clocks(oh);
  1299. if (soc_ops.enable_module)
  1300. soc_ops.enable_module(oh);
  1301. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1302. if (soc_ops.disable_module)
  1303. soc_ops.disable_module(oh);
  1304. _disable_clocks(oh);
  1305. if (ret == -EBUSY)
  1306. pr_warn("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1307. if (oh->clkdm) {
  1308. /*
  1309. * Set the clockdomain to HW_AUTO, assuming that the
  1310. * previous state was HW_AUTO.
  1311. */
  1312. clkdm_allow_idle(oh->clkdm);
  1313. clkdm_hwmod_disable(oh->clkdm, oh);
  1314. }
  1315. return ret;
  1316. }
  1317. /**
  1318. * _read_hardreset - read the HW reset line state of submodules
  1319. * contained in the hwmod module
  1320. * @oh: struct omap_hwmod *
  1321. * @name: name of the reset line to look up and read
  1322. *
  1323. * Return the state of the reset line. Returns -EINVAL if @oh is
  1324. * null, -ENOSYS if we have no way of reading the hardreset line
  1325. * status on the currently-booted SoC, or passes along the return
  1326. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1327. * code.
  1328. */
  1329. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1330. {
  1331. struct omap_hwmod_rst_info ohri;
  1332. int ret = -EINVAL;
  1333. if (!oh)
  1334. return -EINVAL;
  1335. if (!soc_ops.is_hardreset_asserted)
  1336. return -ENOSYS;
  1337. ret = _lookup_hardreset(oh, name, &ohri);
  1338. if (ret < 0)
  1339. return ret;
  1340. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1341. }
  1342. /**
  1343. * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
  1344. * @oh: struct omap_hwmod *
  1345. *
  1346. * If all hardreset lines associated with @oh are asserted, then return true.
  1347. * Otherwise, if part of @oh is out hardreset or if no hardreset lines
  1348. * associated with @oh are asserted, then return false.
  1349. * This function is used to avoid executing some parts of the IP block
  1350. * enable/disable sequence if its hardreset line is set.
  1351. */
  1352. static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
  1353. {
  1354. int i, rst_cnt = 0;
  1355. if (oh->rst_lines_cnt == 0)
  1356. return false;
  1357. for (i = 0; i < oh->rst_lines_cnt; i++)
  1358. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1359. rst_cnt++;
  1360. if (oh->rst_lines_cnt == rst_cnt)
  1361. return true;
  1362. return false;
  1363. }
  1364. /**
  1365. * _are_any_hardreset_lines_asserted - return true if any part of @oh is
  1366. * hard-reset
  1367. * @oh: struct omap_hwmod *
  1368. *
  1369. * If any hardreset lines associated with @oh are asserted, then
  1370. * return true. Otherwise, if no hardreset lines associated with @oh
  1371. * are asserted, or if @oh has no hardreset lines, then return false.
  1372. * This function is used to avoid executing some parts of the IP block
  1373. * enable/disable sequence if any hardreset line is set.
  1374. */
  1375. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1376. {
  1377. int rst_cnt = 0;
  1378. int i;
  1379. for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
  1380. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1381. rst_cnt++;
  1382. return (rst_cnt) ? true : false;
  1383. }
  1384. /**
  1385. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1386. * @oh: struct omap_hwmod *
  1387. *
  1388. * Disable the PRCM module mode related to the hwmod @oh.
  1389. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1390. */
  1391. static int _omap4_disable_module(struct omap_hwmod *oh)
  1392. {
  1393. int v;
  1394. if (!oh->clkdm || !oh->prcm.omap4.modulemode ||
  1395. _omap4_clkctrl_managed_by_clkfwk(oh))
  1396. return -EINVAL;
  1397. /*
  1398. * Since integration code might still be doing something, only
  1399. * disable if all lines are under hardreset.
  1400. */
  1401. if (_are_any_hardreset_lines_asserted(oh))
  1402. return 0;
  1403. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1404. omap_cm_module_disable(oh->clkdm->prcm_partition, oh->clkdm->cm_inst,
  1405. oh->prcm.omap4.clkctrl_offs);
  1406. v = _omap4_wait_target_disable(oh);
  1407. if (v)
  1408. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1409. oh->name);
  1410. return 0;
  1411. }
  1412. /**
  1413. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1414. * @oh: struct omap_hwmod *
  1415. *
  1416. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1417. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1418. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1419. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1420. *
  1421. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1422. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1423. * use the SYSCONFIG softreset bit to provide the status.
  1424. *
  1425. * Note that some IP like McBSP do have reset control but don't have
  1426. * reset status.
  1427. */
  1428. static int _ocp_softreset(struct omap_hwmod *oh)
  1429. {
  1430. u32 v;
  1431. int c = 0;
  1432. int ret = 0;
  1433. if (!oh->class->sysc ||
  1434. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1435. return -ENOENT;
  1436. /* clocks must be on for this operation */
  1437. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1438. pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
  1439. oh->name);
  1440. return -EINVAL;
  1441. }
  1442. /* For some modules, all optionnal clocks need to be enabled as well */
  1443. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1444. _enable_optional_clocks(oh);
  1445. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1446. v = oh->_sysc_cache;
  1447. ret = _set_softreset(oh, &v);
  1448. if (ret)
  1449. goto dis_opt_clks;
  1450. _write_sysconfig(v, oh);
  1451. if (oh->class->sysc->srst_udelay)
  1452. udelay(oh->class->sysc->srst_udelay);
  1453. c = _wait_softreset_complete(oh);
  1454. if (c == MAX_MODULE_SOFTRESET_WAIT) {
  1455. pr_warn("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1456. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1457. ret = -ETIMEDOUT;
  1458. goto dis_opt_clks;
  1459. } else {
  1460. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1461. }
  1462. ret = _clear_softreset(oh, &v);
  1463. if (ret)
  1464. goto dis_opt_clks;
  1465. _write_sysconfig(v, oh);
  1466. /*
  1467. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1468. * _wait_target_ready() or _reset()
  1469. */
  1470. dis_opt_clks:
  1471. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1472. _disable_optional_clocks(oh);
  1473. return ret;
  1474. }
  1475. /**
  1476. * _reset - reset an omap_hwmod
  1477. * @oh: struct omap_hwmod *
  1478. *
  1479. * Resets an omap_hwmod @oh. If the module has a custom reset
  1480. * function pointer defined, then call it to reset the IP block, and
  1481. * pass along its return value to the caller. Otherwise, if the IP
  1482. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1483. * associated with it, call a function to reset the IP block via that
  1484. * method, and pass along the return value to the caller. Finally, if
  1485. * the IP block has some hardreset lines associated with it, assert
  1486. * all of those, but do _not_ deassert them. (This is because driver
  1487. * authors have expressed an apparent requirement to control the
  1488. * deassertion of the hardreset lines themselves.)
  1489. *
  1490. * The default software reset mechanism for most OMAP IP blocks is
  1491. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1492. * hwmods cannot be reset via this method. Some are not targets and
  1493. * therefore have no OCP header registers to access. Others (like the
  1494. * IVA) have idiosyncratic reset sequences. So for these relatively
  1495. * rare cases, custom reset code can be supplied in the struct
  1496. * omap_hwmod_class .reset function pointer.
  1497. *
  1498. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1499. * does not prevent idling of the system. This is necessary for cases
  1500. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1501. * kernel without disabling dma.
  1502. *
  1503. * Passes along the return value from either _ocp_softreset() or the
  1504. * custom reset function - these must return -EINVAL if the hwmod
  1505. * cannot be reset this way or if the hwmod is in the wrong state,
  1506. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1507. */
  1508. static int _reset(struct omap_hwmod *oh)
  1509. {
  1510. int i, r;
  1511. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1512. if (oh->class->reset) {
  1513. r = oh->class->reset(oh);
  1514. } else {
  1515. if (oh->rst_lines_cnt > 0) {
  1516. for (i = 0; i < oh->rst_lines_cnt; i++)
  1517. _assert_hardreset(oh, oh->rst_lines[i].name);
  1518. return 0;
  1519. } else {
  1520. r = _ocp_softreset(oh);
  1521. if (r == -ENOENT)
  1522. r = 0;
  1523. }
  1524. }
  1525. _set_dmadisable(oh);
  1526. /*
  1527. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1528. * softreset. The _enable() function should be split to avoid
  1529. * the rewrite of the OCP_SYSCONFIG register.
  1530. */
  1531. if (oh->class->sysc) {
  1532. _update_sysc_cache(oh);
  1533. _enable_sysc(oh);
  1534. }
  1535. return r;
  1536. }
  1537. /**
  1538. * _omap4_update_context_lost - increment hwmod context loss counter if
  1539. * hwmod context was lost, and clear hardware context loss reg
  1540. * @oh: hwmod to check for context loss
  1541. *
  1542. * If the PRCM indicates that the hwmod @oh lost context, increment
  1543. * our in-memory context loss counter, and clear the RM_*_CONTEXT
  1544. * bits. No return value.
  1545. */
  1546. static void _omap4_update_context_lost(struct omap_hwmod *oh)
  1547. {
  1548. if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
  1549. return;
  1550. if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1551. oh->clkdm->pwrdm.ptr->prcm_offs,
  1552. oh->prcm.omap4.context_offs))
  1553. return;
  1554. oh->prcm.omap4.context_lost_counter++;
  1555. prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1556. oh->clkdm->pwrdm.ptr->prcm_offs,
  1557. oh->prcm.omap4.context_offs);
  1558. }
  1559. /**
  1560. * _omap4_get_context_lost - get context loss counter for a hwmod
  1561. * @oh: hwmod to get context loss counter for
  1562. *
  1563. * Returns the in-memory context loss counter for a hwmod.
  1564. */
  1565. static int _omap4_get_context_lost(struct omap_hwmod *oh)
  1566. {
  1567. return oh->prcm.omap4.context_lost_counter;
  1568. }
  1569. /**
  1570. * _enable_preprogram - Pre-program an IP block during the _enable() process
  1571. * @oh: struct omap_hwmod *
  1572. *
  1573. * Some IP blocks (such as AESS) require some additional programming
  1574. * after enable before they can enter idle. If a function pointer to
  1575. * do so is present in the hwmod data, then call it and pass along the
  1576. * return value; otherwise, return 0.
  1577. */
  1578. static int _enable_preprogram(struct omap_hwmod *oh)
  1579. {
  1580. if (!oh->class->enable_preprogram)
  1581. return 0;
  1582. return oh->class->enable_preprogram(oh);
  1583. }
  1584. /**
  1585. * _enable - enable an omap_hwmod
  1586. * @oh: struct omap_hwmod *
  1587. *
  1588. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1589. * register target. Returns -EINVAL if the hwmod is in the wrong
  1590. * state or passes along the return value of _wait_target_ready().
  1591. */
  1592. static int _enable(struct omap_hwmod *oh)
  1593. {
  1594. int r;
  1595. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1596. /*
  1597. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1598. * state at init.
  1599. */
  1600. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1601. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1602. return 0;
  1603. }
  1604. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1605. oh->_state != _HWMOD_STATE_IDLE &&
  1606. oh->_state != _HWMOD_STATE_DISABLED) {
  1607. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1608. oh->name);
  1609. return -EINVAL;
  1610. }
  1611. /*
  1612. * If an IP block contains HW reset lines and all of them are
  1613. * asserted, we let integration code associated with that
  1614. * block handle the enable. We've received very little
  1615. * information on what those driver authors need, and until
  1616. * detailed information is provided and the driver code is
  1617. * posted to the public lists, this is probably the best we
  1618. * can do.
  1619. */
  1620. if (_are_all_hardreset_lines_asserted(oh))
  1621. return 0;
  1622. _add_initiator_dep(oh, mpu_oh);
  1623. if (oh->clkdm) {
  1624. /*
  1625. * A clockdomain must be in SW_SUP before enabling
  1626. * completely the module. The clockdomain can be set
  1627. * in HW_AUTO only when the module become ready.
  1628. */
  1629. clkdm_deny_idle(oh->clkdm);
  1630. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1631. if (r) {
  1632. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1633. oh->name, oh->clkdm->name, r);
  1634. return r;
  1635. }
  1636. }
  1637. _enable_clocks(oh);
  1638. if (soc_ops.enable_module)
  1639. soc_ops.enable_module(oh);
  1640. if (oh->flags & HWMOD_BLOCK_WFI)
  1641. cpu_idle_poll_ctrl(true);
  1642. if (soc_ops.update_context_lost)
  1643. soc_ops.update_context_lost(oh);
  1644. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1645. -EINVAL;
  1646. if (oh->clkdm && !(oh->flags & HWMOD_CLKDM_NOAUTO))
  1647. clkdm_allow_idle(oh->clkdm);
  1648. if (!r) {
  1649. oh->_state = _HWMOD_STATE_ENABLED;
  1650. /* Access the sysconfig only if the target is ready */
  1651. if (oh->class->sysc) {
  1652. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1653. _update_sysc_cache(oh);
  1654. _enable_sysc(oh);
  1655. }
  1656. r = _enable_preprogram(oh);
  1657. } else {
  1658. if (soc_ops.disable_module)
  1659. soc_ops.disable_module(oh);
  1660. _disable_clocks(oh);
  1661. pr_err("omap_hwmod: %s: _wait_target_ready failed: %d\n",
  1662. oh->name, r);
  1663. if (oh->clkdm)
  1664. clkdm_hwmod_disable(oh->clkdm, oh);
  1665. }
  1666. return r;
  1667. }
  1668. /**
  1669. * _idle - idle an omap_hwmod
  1670. * @oh: struct omap_hwmod *
  1671. *
  1672. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1673. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1674. * state or returns 0.
  1675. */
  1676. static int _idle(struct omap_hwmod *oh)
  1677. {
  1678. if (oh->flags & HWMOD_NO_IDLE) {
  1679. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  1680. return 0;
  1681. }
  1682. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1683. if (_are_all_hardreset_lines_asserted(oh))
  1684. return 0;
  1685. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1686. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1687. oh->name);
  1688. return -EINVAL;
  1689. }
  1690. if (oh->class->sysc)
  1691. _idle_sysc(oh);
  1692. _del_initiator_dep(oh, mpu_oh);
  1693. /*
  1694. * If HWMOD_CLKDM_NOAUTO is set then we don't
  1695. * deny idle the clkdm again since idle was already denied
  1696. * in _enable()
  1697. */
  1698. if (oh->clkdm && !(oh->flags & HWMOD_CLKDM_NOAUTO))
  1699. clkdm_deny_idle(oh->clkdm);
  1700. if (oh->flags & HWMOD_BLOCK_WFI)
  1701. cpu_idle_poll_ctrl(false);
  1702. if (soc_ops.disable_module)
  1703. soc_ops.disable_module(oh);
  1704. /*
  1705. * The module must be in idle mode before disabling any parents
  1706. * clocks. Otherwise, the parent clock might be disabled before
  1707. * the module transition is done, and thus will prevent the
  1708. * transition to complete properly.
  1709. */
  1710. _disable_clocks(oh);
  1711. if (oh->clkdm) {
  1712. clkdm_allow_idle(oh->clkdm);
  1713. clkdm_hwmod_disable(oh->clkdm, oh);
  1714. }
  1715. oh->_state = _HWMOD_STATE_IDLE;
  1716. return 0;
  1717. }
  1718. /**
  1719. * _shutdown - shutdown an omap_hwmod
  1720. * @oh: struct omap_hwmod *
  1721. *
  1722. * Shut down an omap_hwmod @oh. This should be called when the driver
  1723. * used for the hwmod is removed or unloaded or if the driver is not
  1724. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1725. * state or returns 0.
  1726. */
  1727. static int _shutdown(struct omap_hwmod *oh)
  1728. {
  1729. int ret, i;
  1730. u8 prev_state;
  1731. if (_are_all_hardreset_lines_asserted(oh))
  1732. return 0;
  1733. if (oh->_state != _HWMOD_STATE_IDLE &&
  1734. oh->_state != _HWMOD_STATE_ENABLED) {
  1735. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1736. oh->name);
  1737. return -EINVAL;
  1738. }
  1739. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1740. if (oh->class->pre_shutdown) {
  1741. prev_state = oh->_state;
  1742. if (oh->_state == _HWMOD_STATE_IDLE)
  1743. _enable(oh);
  1744. ret = oh->class->pre_shutdown(oh);
  1745. if (ret) {
  1746. if (prev_state == _HWMOD_STATE_IDLE)
  1747. _idle(oh);
  1748. return ret;
  1749. }
  1750. }
  1751. if (oh->class->sysc) {
  1752. if (oh->_state == _HWMOD_STATE_IDLE)
  1753. _enable(oh);
  1754. _shutdown_sysc(oh);
  1755. }
  1756. /* clocks and deps are already disabled in idle */
  1757. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1758. _del_initiator_dep(oh, mpu_oh);
  1759. /* XXX what about the other system initiators here? dma, dsp */
  1760. if (oh->flags & HWMOD_BLOCK_WFI)
  1761. cpu_idle_poll_ctrl(false);
  1762. if (soc_ops.disable_module)
  1763. soc_ops.disable_module(oh);
  1764. _disable_clocks(oh);
  1765. if (oh->clkdm)
  1766. clkdm_hwmod_disable(oh->clkdm, oh);
  1767. }
  1768. /* XXX Should this code also force-disable the optional clocks? */
  1769. for (i = 0; i < oh->rst_lines_cnt; i++)
  1770. _assert_hardreset(oh, oh->rst_lines[i].name);
  1771. oh->_state = _HWMOD_STATE_DISABLED;
  1772. return 0;
  1773. }
  1774. static int of_dev_find_hwmod(struct device_node *np,
  1775. struct omap_hwmod *oh)
  1776. {
  1777. int count, i, res;
  1778. const char *p;
  1779. count = of_property_count_strings(np, "ti,hwmods");
  1780. if (count < 1)
  1781. return -ENODEV;
  1782. for (i = 0; i < count; i++) {
  1783. res = of_property_read_string_index(np, "ti,hwmods",
  1784. i, &p);
  1785. if (res)
  1786. continue;
  1787. if (!strcmp(p, oh->name)) {
  1788. pr_debug("omap_hwmod: dt %s[%i] uses hwmod %s\n",
  1789. np->name, i, oh->name);
  1790. return i;
  1791. }
  1792. }
  1793. return -ENODEV;
  1794. }
  1795. /**
  1796. * of_dev_hwmod_lookup - look up needed hwmod from dt blob
  1797. * @np: struct device_node *
  1798. * @oh: struct omap_hwmod *
  1799. * @index: index of the entry found
  1800. * @found: struct device_node * found or NULL
  1801. *
  1802. * Parse the dt blob and find out needed hwmod. Recursive function is
  1803. * implemented to take care hierarchical dt blob parsing.
  1804. * Return: Returns 0 on success, -ENODEV when not found.
  1805. */
  1806. static int of_dev_hwmod_lookup(struct device_node *np,
  1807. struct omap_hwmod *oh,
  1808. int *index,
  1809. struct device_node **found)
  1810. {
  1811. struct device_node *np0 = NULL;
  1812. int res;
  1813. res = of_dev_find_hwmod(np, oh);
  1814. if (res >= 0) {
  1815. *found = np;
  1816. *index = res;
  1817. return 0;
  1818. }
  1819. for_each_child_of_node(np, np0) {
  1820. struct device_node *fc;
  1821. int i;
  1822. res = of_dev_hwmod_lookup(np0, oh, &i, &fc);
  1823. if (res == 0) {
  1824. *found = fc;
  1825. *index = i;
  1826. return 0;
  1827. }
  1828. }
  1829. *found = NULL;
  1830. *index = 0;
  1831. return -ENODEV;
  1832. }
  1833. /**
  1834. * omap_hwmod_parse_module_range - map module IO range from device tree
  1835. * @oh: struct omap_hwmod *
  1836. * @np: struct device_node *
  1837. *
  1838. * Parse the device tree range an interconnect target module provides
  1839. * for it's child device IP blocks. This way we can support the old
  1840. * "ti,hwmods" property with just dts data without a need for platform
  1841. * data for IO resources. And we don't need all the child IP device
  1842. * nodes available in the dts.
  1843. */
  1844. int omap_hwmod_parse_module_range(struct omap_hwmod *oh,
  1845. struct device_node *np,
  1846. struct resource *res)
  1847. {
  1848. struct property *prop;
  1849. const __be32 *ranges;
  1850. const char *name;
  1851. u32 nr_addr, nr_size;
  1852. u64 base, size;
  1853. int len, error;
  1854. if (!res)
  1855. return -EINVAL;
  1856. ranges = of_get_property(np, "ranges", &len);
  1857. if (!ranges)
  1858. return -ENOENT;
  1859. len /= sizeof(*ranges);
  1860. if (len < 3)
  1861. return -EINVAL;
  1862. of_property_for_each_string(np, "compatible", prop, name)
  1863. if (!strncmp("ti,sysc-", name, 8))
  1864. break;
  1865. if (!name)
  1866. return -ENOENT;
  1867. error = of_property_read_u32(np, "#address-cells", &nr_addr);
  1868. if (error)
  1869. return -ENOENT;
  1870. error = of_property_read_u32(np, "#size-cells", &nr_size);
  1871. if (error)
  1872. return -ENOENT;
  1873. if (nr_addr != 1 || nr_size != 1) {
  1874. pr_err("%s: invalid range for %s->%s\n", __func__,
  1875. oh->name, np->name);
  1876. return -EINVAL;
  1877. }
  1878. ranges++;
  1879. base = of_translate_address(np, ranges++);
  1880. size = be32_to_cpup(ranges);
  1881. pr_debug("omap_hwmod: %s %s at 0x%llx size 0x%llx\n",
  1882. oh->name, np->name, base, size);
  1883. res->start = base;
  1884. res->end = base + size - 1;
  1885. res->flags = IORESOURCE_MEM;
  1886. return 0;
  1887. }
  1888. /**
  1889. * _init_mpu_rt_base - populate the virtual address for a hwmod
  1890. * @oh: struct omap_hwmod * to locate the virtual address
  1891. * @data: (unused, caller should pass NULL)
  1892. * @index: index of the reg entry iospace in device tree
  1893. * @np: struct device_node * of the IP block's device node in the DT data
  1894. *
  1895. * Cache the virtual address used by the MPU to access this IP block's
  1896. * registers. This address is needed early so the OCP registers that
  1897. * are part of the device's address space can be ioremapped properly.
  1898. *
  1899. * If SYSC access is not needed, the registers will not be remapped
  1900. * and non-availability of MPU access is not treated as an error.
  1901. *
  1902. * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and
  1903. * -ENXIO on absent or invalid register target address space.
  1904. */
  1905. static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data,
  1906. int index, struct device_node *np)
  1907. {
  1908. void __iomem *va_start = NULL;
  1909. struct resource res;
  1910. int error;
  1911. if (!oh)
  1912. return -EINVAL;
  1913. _save_mpu_port_index(oh);
  1914. /* if we don't need sysc access we don't need to ioremap */
  1915. if (!oh->class->sysc)
  1916. return 0;
  1917. /* we can't continue without MPU PORT if we need sysc access */
  1918. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  1919. return -ENXIO;
  1920. if (!np) {
  1921. pr_err("omap_hwmod: %s: no dt node\n", oh->name);
  1922. return -ENXIO;
  1923. }
  1924. /* Do we have a dts range for the interconnect target module? */
  1925. error = omap_hwmod_parse_module_range(oh, np, &res);
  1926. if (!error)
  1927. va_start = ioremap(res.start, resource_size(&res));
  1928. /* No ranges, rely on device reg entry */
  1929. if (!va_start)
  1930. va_start = of_iomap(np, index + oh->mpu_rt_idx);
  1931. if (!va_start) {
  1932. pr_err("omap_hwmod: %s: Missing dt reg%i for %pOF\n",
  1933. oh->name, index, np);
  1934. return -ENXIO;
  1935. }
  1936. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  1937. oh->name, va_start);
  1938. oh->_mpu_rt_va = va_start;
  1939. return 0;
  1940. }
  1941. /**
  1942. * _init - initialize internal data for the hwmod @oh
  1943. * @oh: struct omap_hwmod *
  1944. * @n: (unused)
  1945. *
  1946. * Look up the clocks and the address space used by the MPU to access
  1947. * registers belonging to the hwmod @oh. @oh must already be
  1948. * registered at this point. This is the first of two phases for
  1949. * hwmod initialization. Code called here does not touch any hardware
  1950. * registers, it simply prepares internal data structures. Returns 0
  1951. * upon success or if the hwmod isn't registered or if the hwmod's
  1952. * address space is not defined, or -EINVAL upon failure.
  1953. */
  1954. static int __init _init(struct omap_hwmod *oh, void *data)
  1955. {
  1956. int r, index;
  1957. struct device_node *np = NULL;
  1958. struct device_node *bus;
  1959. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1960. return 0;
  1961. bus = of_find_node_by_name(NULL, "ocp");
  1962. if (!bus)
  1963. return -ENODEV;
  1964. r = of_dev_hwmod_lookup(bus, oh, &index, &np);
  1965. if (r)
  1966. pr_debug("omap_hwmod: %s missing dt data\n", oh->name);
  1967. else if (np && index)
  1968. pr_warn("omap_hwmod: %s using broken dt data from %s\n",
  1969. oh->name, np->name);
  1970. r = _init_mpu_rt_base(oh, NULL, index, np);
  1971. if (r < 0) {
  1972. WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n",
  1973. oh->name);
  1974. return 0;
  1975. }
  1976. r = _init_clocks(oh, np);
  1977. if (r < 0) {
  1978. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  1979. return -EINVAL;
  1980. }
  1981. if (np) {
  1982. if (of_find_property(np, "ti,no-reset-on-init", NULL))
  1983. oh->flags |= HWMOD_INIT_NO_RESET;
  1984. if (of_find_property(np, "ti,no-idle-on-init", NULL))
  1985. oh->flags |= HWMOD_INIT_NO_IDLE;
  1986. if (of_find_property(np, "ti,no-idle", NULL))
  1987. oh->flags |= HWMOD_NO_IDLE;
  1988. }
  1989. oh->_state = _HWMOD_STATE_INITIALIZED;
  1990. return 0;
  1991. }
  1992. /**
  1993. * _setup_iclk_autoidle - configure an IP block's interface clocks
  1994. * @oh: struct omap_hwmod *
  1995. *
  1996. * Set up the module's interface clocks. XXX This function is still mostly
  1997. * a stub; implementing this properly requires iclk autoidle usecounting in
  1998. * the clock code. No return value.
  1999. */
  2000. static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
  2001. {
  2002. struct omap_hwmod_ocp_if *os;
  2003. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2004. return;
  2005. list_for_each_entry(os, &oh->slave_ports, node) {
  2006. if (!os->_clk)
  2007. continue;
  2008. if (os->flags & OCPIF_SWSUP_IDLE) {
  2009. /* XXX omap_iclk_deny_idle(c); */
  2010. } else {
  2011. /* XXX omap_iclk_allow_idle(c); */
  2012. clk_enable(os->_clk);
  2013. }
  2014. }
  2015. return;
  2016. }
  2017. /**
  2018. * _setup_reset - reset an IP block during the setup process
  2019. * @oh: struct omap_hwmod *
  2020. *
  2021. * Reset the IP block corresponding to the hwmod @oh during the setup
  2022. * process. The IP block is first enabled so it can be successfully
  2023. * reset. Returns 0 upon success or a negative error code upon
  2024. * failure.
  2025. */
  2026. static int __init _setup_reset(struct omap_hwmod *oh)
  2027. {
  2028. int r;
  2029. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2030. return -EINVAL;
  2031. if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
  2032. return -EPERM;
  2033. if (oh->rst_lines_cnt == 0) {
  2034. r = _enable(oh);
  2035. if (r) {
  2036. pr_warn("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  2037. oh->name, oh->_state);
  2038. return -EINVAL;
  2039. }
  2040. }
  2041. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  2042. r = _reset(oh);
  2043. return r;
  2044. }
  2045. /**
  2046. * _setup_postsetup - transition to the appropriate state after _setup
  2047. * @oh: struct omap_hwmod *
  2048. *
  2049. * Place an IP block represented by @oh into a "post-setup" state --
  2050. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  2051. * this function is called at the end of _setup().) The postsetup
  2052. * state for an IP block can be changed by calling
  2053. * omap_hwmod_enter_postsetup_state() early in the boot process,
  2054. * before one of the omap_hwmod_setup*() functions are called for the
  2055. * IP block.
  2056. *
  2057. * The IP block stays in this state until a PM runtime-based driver is
  2058. * loaded for that IP block. A post-setup state of IDLE is
  2059. * appropriate for almost all IP blocks with runtime PM-enabled
  2060. * drivers, since those drivers are able to enable the IP block. A
  2061. * post-setup state of ENABLED is appropriate for kernels with PM
  2062. * runtime disabled. The DISABLED state is appropriate for unusual IP
  2063. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  2064. * included, since the WDTIMER starts running on reset and will reset
  2065. * the MPU if left active.
  2066. *
  2067. * This post-setup mechanism is deprecated. Once all of the OMAP
  2068. * drivers have been converted to use PM runtime, and all of the IP
  2069. * block data and interconnect data is available to the hwmod code, it
  2070. * should be possible to replace this mechanism with a "lazy reset"
  2071. * arrangement. In a "lazy reset" setup, each IP block is enabled
  2072. * when the driver first probes, then all remaining IP blocks without
  2073. * drivers are either shut down or enabled after the drivers have
  2074. * loaded. However, this cannot take place until the above
  2075. * preconditions have been met, since otherwise the late reset code
  2076. * has no way of knowing which IP blocks are in use by drivers, and
  2077. * which ones are unused.
  2078. *
  2079. * No return value.
  2080. */
  2081. static void __init _setup_postsetup(struct omap_hwmod *oh)
  2082. {
  2083. u8 postsetup_state;
  2084. if (oh->rst_lines_cnt > 0)
  2085. return;
  2086. postsetup_state = oh->_postsetup_state;
  2087. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  2088. postsetup_state = _HWMOD_STATE_ENABLED;
  2089. /*
  2090. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  2091. * it should be set by the core code as a runtime flag during startup
  2092. */
  2093. if ((oh->flags & (HWMOD_INIT_NO_IDLE | HWMOD_NO_IDLE)) &&
  2094. (postsetup_state == _HWMOD_STATE_IDLE)) {
  2095. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  2096. postsetup_state = _HWMOD_STATE_ENABLED;
  2097. }
  2098. if (postsetup_state == _HWMOD_STATE_IDLE)
  2099. _idle(oh);
  2100. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2101. _shutdown(oh);
  2102. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2103. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2104. oh->name, postsetup_state);
  2105. return;
  2106. }
  2107. /**
  2108. * _setup - prepare IP block hardware for use
  2109. * @oh: struct omap_hwmod *
  2110. * @n: (unused, pass NULL)
  2111. *
  2112. * Configure the IP block represented by @oh. This may include
  2113. * enabling the IP block, resetting it, and placing it into a
  2114. * post-setup state, depending on the type of IP block and applicable
  2115. * flags. IP blocks are reset to prevent any previous configuration
  2116. * by the bootloader or previous operating system from interfering
  2117. * with power management or other parts of the system. The reset can
  2118. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  2119. * two phases for hwmod initialization. Code called here generally
  2120. * affects the IP block hardware, or system integration hardware
  2121. * associated with the IP block. Returns 0.
  2122. */
  2123. static int __init _setup(struct omap_hwmod *oh, void *data)
  2124. {
  2125. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2126. return 0;
  2127. if (oh->parent_hwmod) {
  2128. int r;
  2129. r = _enable(oh->parent_hwmod);
  2130. WARN(r, "hwmod: %s: setup: failed to enable parent hwmod %s\n",
  2131. oh->name, oh->parent_hwmod->name);
  2132. }
  2133. _setup_iclk_autoidle(oh);
  2134. if (!_setup_reset(oh))
  2135. _setup_postsetup(oh);
  2136. if (oh->parent_hwmod) {
  2137. u8 postsetup_state;
  2138. postsetup_state = oh->parent_hwmod->_postsetup_state;
  2139. if (postsetup_state == _HWMOD_STATE_IDLE)
  2140. _idle(oh->parent_hwmod);
  2141. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2142. _shutdown(oh->parent_hwmod);
  2143. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2144. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2145. oh->parent_hwmod->name, postsetup_state);
  2146. }
  2147. return 0;
  2148. }
  2149. /**
  2150. * _register - register a struct omap_hwmod
  2151. * @oh: struct omap_hwmod *
  2152. *
  2153. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  2154. * already has been registered by the same name; -EINVAL if the
  2155. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  2156. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  2157. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  2158. * success.
  2159. *
  2160. * XXX The data should be copied into bootmem, so the original data
  2161. * should be marked __initdata and freed after init. This would allow
  2162. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  2163. * that the copy process would be relatively complex due to the large number
  2164. * of substructures.
  2165. */
  2166. static int __init _register(struct omap_hwmod *oh)
  2167. {
  2168. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  2169. (oh->_state != _HWMOD_STATE_UNKNOWN))
  2170. return -EINVAL;
  2171. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  2172. if (_lookup(oh->name))
  2173. return -EEXIST;
  2174. list_add_tail(&oh->node, &omap_hwmod_list);
  2175. INIT_LIST_HEAD(&oh->slave_ports);
  2176. spin_lock_init(&oh->_lock);
  2177. lockdep_set_class(&oh->_lock, &oh->hwmod_key);
  2178. oh->_state = _HWMOD_STATE_REGISTERED;
  2179. /*
  2180. * XXX Rather than doing a strcmp(), this should test a flag
  2181. * set in the hwmod data, inserted by the autogenerator code.
  2182. */
  2183. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  2184. mpu_oh = oh;
  2185. return 0;
  2186. }
  2187. /**
  2188. * _add_link - add an interconnect between two IP blocks
  2189. * @oi: pointer to a struct omap_hwmod_ocp_if record
  2190. *
  2191. * Add struct omap_hwmod_link records connecting the slave IP block
  2192. * specified in @oi->slave to @oi. This code is assumed to run before
  2193. * preemption or SMP has been enabled, thus avoiding the need for
  2194. * locking in this code. Changes to this assumption will require
  2195. * additional locking. Returns 0.
  2196. */
  2197. static int __init _add_link(struct omap_hwmod_ocp_if *oi)
  2198. {
  2199. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  2200. oi->slave->name);
  2201. list_add(&oi->node, &oi->slave->slave_ports);
  2202. oi->slave->slaves_cnt++;
  2203. return 0;
  2204. }
  2205. /**
  2206. * _register_link - register a struct omap_hwmod_ocp_if
  2207. * @oi: struct omap_hwmod_ocp_if *
  2208. *
  2209. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2210. * has already been registered; -EINVAL if @oi is NULL or if the
  2211. * record pointed to by @oi is missing required fields; or 0 upon
  2212. * success.
  2213. *
  2214. * XXX The data should be copied into bootmem, so the original data
  2215. * should be marked __initdata and freed after init. This would allow
  2216. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2217. */
  2218. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2219. {
  2220. if (!oi || !oi->master || !oi->slave || !oi->user)
  2221. return -EINVAL;
  2222. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2223. return -EEXIST;
  2224. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2225. oi->master->name, oi->slave->name);
  2226. /*
  2227. * Register the connected hwmods, if they haven't been
  2228. * registered already
  2229. */
  2230. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2231. _register(oi->master);
  2232. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2233. _register(oi->slave);
  2234. _add_link(oi);
  2235. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2236. return 0;
  2237. }
  2238. /* Static functions intended only for use in soc_ops field function pointers */
  2239. /**
  2240. * _omap2xxx_3xxx_wait_target_ready - wait for a module to leave slave idle
  2241. * @oh: struct omap_hwmod *
  2242. *
  2243. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2244. * does not have an IDLEST bit or if the module successfully leaves
  2245. * slave idle; otherwise, pass along the return value of the
  2246. * appropriate *_cm*_wait_module_ready() function.
  2247. */
  2248. static int _omap2xxx_3xxx_wait_target_ready(struct omap_hwmod *oh)
  2249. {
  2250. if (!oh)
  2251. return -EINVAL;
  2252. if (oh->flags & HWMOD_NO_IDLEST)
  2253. return 0;
  2254. if (!_find_mpu_rt_port(oh))
  2255. return 0;
  2256. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2257. return omap_cm_wait_module_ready(0, oh->prcm.omap2.module_offs,
  2258. oh->prcm.omap2.idlest_reg_id,
  2259. oh->prcm.omap2.idlest_idle_bit);
  2260. }
  2261. /**
  2262. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2263. * @oh: struct omap_hwmod *
  2264. *
  2265. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2266. * does not have an IDLEST bit or if the module successfully leaves
  2267. * slave idle; otherwise, pass along the return value of the
  2268. * appropriate *_cm*_wait_module_ready() function.
  2269. */
  2270. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2271. {
  2272. if (!oh)
  2273. return -EINVAL;
  2274. if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
  2275. return 0;
  2276. if (!_find_mpu_rt_port(oh))
  2277. return 0;
  2278. if (_omap4_clkctrl_managed_by_clkfwk(oh))
  2279. return 0;
  2280. if (!_omap4_has_clkctrl_clock(oh))
  2281. return 0;
  2282. /* XXX check module SIDLEMODE, hardreset status */
  2283. return omap_cm_wait_module_ready(oh->clkdm->prcm_partition,
  2284. oh->clkdm->cm_inst,
  2285. oh->prcm.omap4.clkctrl_offs, 0);
  2286. }
  2287. /**
  2288. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2289. * @oh: struct omap_hwmod * to assert hardreset
  2290. * @ohri: hardreset line data
  2291. *
  2292. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2293. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2294. * use as an soc_ops function pointer. Passes along the return value
  2295. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2296. * for removal when the PRM code is moved into drivers/.
  2297. */
  2298. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2299. struct omap_hwmod_rst_info *ohri)
  2300. {
  2301. return omap_prm_assert_hardreset(ohri->rst_shift, 0,
  2302. oh->prcm.omap2.module_offs, 0);
  2303. }
  2304. /**
  2305. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2306. * @oh: struct omap_hwmod * to deassert hardreset
  2307. * @ohri: hardreset line data
  2308. *
  2309. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2310. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2311. * use as an soc_ops function pointer. Passes along the return value
  2312. * from omap2_prm_deassert_hardreset(). XXX This function is
  2313. * scheduled for removal when the PRM code is moved into drivers/.
  2314. */
  2315. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2316. struct omap_hwmod_rst_info *ohri)
  2317. {
  2318. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift, 0,
  2319. oh->prcm.omap2.module_offs, 0, 0);
  2320. }
  2321. /**
  2322. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2323. * @oh: struct omap_hwmod * to test hardreset
  2324. * @ohri: hardreset line data
  2325. *
  2326. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2327. * from the hwmod @oh and the hardreset line data @ohri. Only
  2328. * intended for use as an soc_ops function pointer. Passes along the
  2329. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2330. * function is scheduled for removal when the PRM code is moved into
  2331. * drivers/.
  2332. */
  2333. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2334. struct omap_hwmod_rst_info *ohri)
  2335. {
  2336. return omap_prm_is_hardreset_asserted(ohri->st_shift, 0,
  2337. oh->prcm.omap2.module_offs, 0);
  2338. }
  2339. /**
  2340. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2341. * @oh: struct omap_hwmod * to assert hardreset
  2342. * @ohri: hardreset line data
  2343. *
  2344. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2345. * from the hwmod @oh and the hardreset line data @ohri. Only
  2346. * intended for use as an soc_ops function pointer. Passes along the
  2347. * return value from omap4_prminst_assert_hardreset(). XXX This
  2348. * function is scheduled for removal when the PRM code is moved into
  2349. * drivers/.
  2350. */
  2351. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2352. struct omap_hwmod_rst_info *ohri)
  2353. {
  2354. if (!oh->clkdm)
  2355. return -EINVAL;
  2356. return omap_prm_assert_hardreset(ohri->rst_shift,
  2357. oh->clkdm->pwrdm.ptr->prcm_partition,
  2358. oh->clkdm->pwrdm.ptr->prcm_offs,
  2359. oh->prcm.omap4.rstctrl_offs);
  2360. }
  2361. /**
  2362. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2363. * @oh: struct omap_hwmod * to deassert hardreset
  2364. * @ohri: hardreset line data
  2365. *
  2366. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2367. * from the hwmod @oh and the hardreset line data @ohri. Only
  2368. * intended for use as an soc_ops function pointer. Passes along the
  2369. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2370. * function is scheduled for removal when the PRM code is moved into
  2371. * drivers/.
  2372. */
  2373. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2374. struct omap_hwmod_rst_info *ohri)
  2375. {
  2376. if (!oh->clkdm)
  2377. return -EINVAL;
  2378. if (ohri->st_shift)
  2379. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2380. oh->name, ohri->name);
  2381. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->rst_shift,
  2382. oh->clkdm->pwrdm.ptr->prcm_partition,
  2383. oh->clkdm->pwrdm.ptr->prcm_offs,
  2384. oh->prcm.omap4.rstctrl_offs,
  2385. oh->prcm.omap4.rstctrl_offs +
  2386. OMAP4_RST_CTRL_ST_OFFSET);
  2387. }
  2388. /**
  2389. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2390. * @oh: struct omap_hwmod * to test hardreset
  2391. * @ohri: hardreset line data
  2392. *
  2393. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2394. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2395. * Only intended for use as an soc_ops function pointer. Passes along
  2396. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2397. * This function is scheduled for removal when the PRM code is moved
  2398. * into drivers/.
  2399. */
  2400. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2401. struct omap_hwmod_rst_info *ohri)
  2402. {
  2403. if (!oh->clkdm)
  2404. return -EINVAL;
  2405. return omap_prm_is_hardreset_asserted(ohri->rst_shift,
  2406. oh->clkdm->pwrdm.ptr->
  2407. prcm_partition,
  2408. oh->clkdm->pwrdm.ptr->prcm_offs,
  2409. oh->prcm.omap4.rstctrl_offs);
  2410. }
  2411. /**
  2412. * _omap4_disable_direct_prcm - disable direct PRCM control for hwmod
  2413. * @oh: struct omap_hwmod * to disable control for
  2414. *
  2415. * Disables direct PRCM clkctrl done by hwmod core. Instead, the hwmod
  2416. * will be using its main_clk to enable/disable the module. Returns
  2417. * 0 if successful.
  2418. */
  2419. static int _omap4_disable_direct_prcm(struct omap_hwmod *oh)
  2420. {
  2421. if (!oh)
  2422. return -EINVAL;
  2423. oh->prcm.omap4.flags |= HWMOD_OMAP4_CLKFWK_CLKCTR_CLOCK;
  2424. return 0;
  2425. }
  2426. /**
  2427. * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2428. * @oh: struct omap_hwmod * to deassert hardreset
  2429. * @ohri: hardreset line data
  2430. *
  2431. * Call am33xx_prminst_deassert_hardreset() with parameters extracted
  2432. * from the hwmod @oh and the hardreset line data @ohri. Only
  2433. * intended for use as an soc_ops function pointer. Passes along the
  2434. * return value from am33xx_prminst_deassert_hardreset(). XXX This
  2435. * function is scheduled for removal when the PRM code is moved into
  2436. * drivers/.
  2437. */
  2438. static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
  2439. struct omap_hwmod_rst_info *ohri)
  2440. {
  2441. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift,
  2442. oh->clkdm->pwrdm.ptr->prcm_partition,
  2443. oh->clkdm->pwrdm.ptr->prcm_offs,
  2444. oh->prcm.omap4.rstctrl_offs,
  2445. oh->prcm.omap4.rstst_offs);
  2446. }
  2447. /* Public functions */
  2448. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2449. {
  2450. if (oh->flags & HWMOD_16BIT_REG)
  2451. return readw_relaxed(oh->_mpu_rt_va + reg_offs);
  2452. else
  2453. return readl_relaxed(oh->_mpu_rt_va + reg_offs);
  2454. }
  2455. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2456. {
  2457. if (oh->flags & HWMOD_16BIT_REG)
  2458. writew_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2459. else
  2460. writel_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2461. }
  2462. /**
  2463. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2464. * @oh: struct omap_hwmod *
  2465. *
  2466. * This is a public function exposed to drivers. Some drivers may need to do
  2467. * some settings before and after resetting the device. Those drivers after
  2468. * doing the necessary settings could use this function to start a reset by
  2469. * setting the SYSCONFIG.SOFTRESET bit.
  2470. */
  2471. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2472. {
  2473. u32 v;
  2474. int ret;
  2475. if (!oh || !(oh->_sysc_cache))
  2476. return -EINVAL;
  2477. v = oh->_sysc_cache;
  2478. ret = _set_softreset(oh, &v);
  2479. if (ret)
  2480. goto error;
  2481. _write_sysconfig(v, oh);
  2482. ret = _clear_softreset(oh, &v);
  2483. if (ret)
  2484. goto error;
  2485. _write_sysconfig(v, oh);
  2486. error:
  2487. return ret;
  2488. }
  2489. /**
  2490. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2491. * @name: name of the omap_hwmod to look up
  2492. *
  2493. * Given a @name of an omap_hwmod, return a pointer to the registered
  2494. * struct omap_hwmod *, or NULL upon error.
  2495. */
  2496. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2497. {
  2498. struct omap_hwmod *oh;
  2499. if (!name)
  2500. return NULL;
  2501. oh = _lookup(name);
  2502. return oh;
  2503. }
  2504. /**
  2505. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2506. * @fn: pointer to a callback function
  2507. * @data: void * data to pass to callback function
  2508. *
  2509. * Call @fn for each registered omap_hwmod, passing @data to each
  2510. * function. @fn must return 0 for success or any other value for
  2511. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2512. * will stop and the non-zero return value will be passed to the
  2513. * caller of omap_hwmod_for_each(). @fn is called with
  2514. * omap_hwmod_for_each() held.
  2515. */
  2516. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2517. void *data)
  2518. {
  2519. struct omap_hwmod *temp_oh;
  2520. int ret = 0;
  2521. if (!fn)
  2522. return -EINVAL;
  2523. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2524. ret = (*fn)(temp_oh, data);
  2525. if (ret)
  2526. break;
  2527. }
  2528. return ret;
  2529. }
  2530. /**
  2531. * omap_hwmod_register_links - register an array of hwmod links
  2532. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2533. *
  2534. * Intended to be called early in boot before the clock framework is
  2535. * initialized. If @ois is not null, will register all omap_hwmods
  2536. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2537. * omap_hwmod_init() hasn't been called before calling this function,
  2538. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2539. * success.
  2540. */
  2541. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2542. {
  2543. int r, i;
  2544. if (!inited)
  2545. return -EINVAL;
  2546. if (!ois)
  2547. return 0;
  2548. if (ois[0] == NULL) /* Empty list */
  2549. return 0;
  2550. i = 0;
  2551. do {
  2552. r = _register_link(ois[i]);
  2553. WARN(r && r != -EEXIST,
  2554. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2555. ois[i]->master->name, ois[i]->slave->name, r);
  2556. } while (ois[++i]);
  2557. return 0;
  2558. }
  2559. /**
  2560. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2561. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2562. *
  2563. * If the hwmod data corresponding to the MPU subsystem IP block
  2564. * hasn't been initialized and set up yet, do so now. This must be
  2565. * done first since sleep dependencies may be added from other hwmods
  2566. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2567. * return value.
  2568. */
  2569. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2570. {
  2571. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2572. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2573. __func__, MPU_INITIATOR_NAME);
  2574. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2575. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2576. }
  2577. /**
  2578. * omap_hwmod_setup_one - set up a single hwmod
  2579. * @oh_name: const char * name of the already-registered hwmod to set up
  2580. *
  2581. * Initialize and set up a single hwmod. Intended to be used for a
  2582. * small number of early devices, such as the timer IP blocks used for
  2583. * the scheduler clock. Must be called after omap2_clk_init().
  2584. * Resolves the struct clk names to struct clk pointers for each
  2585. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2586. * -EINVAL upon error or 0 upon success.
  2587. */
  2588. int __init omap_hwmod_setup_one(const char *oh_name)
  2589. {
  2590. struct omap_hwmod *oh;
  2591. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2592. oh = _lookup(oh_name);
  2593. if (!oh) {
  2594. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2595. return -EINVAL;
  2596. }
  2597. _ensure_mpu_hwmod_is_setup(oh);
  2598. _init(oh, NULL);
  2599. _setup(oh, NULL);
  2600. return 0;
  2601. }
  2602. /**
  2603. * omap_hwmod_setup_earlycon_flags - set up flags for early console
  2604. *
  2605. * Enable DEBUG_OMAPUART_FLAGS for uart hwmod that is being used as
  2606. * early concole so that hwmod core doesn't reset and keep it in idle
  2607. * that specific uart.
  2608. */
  2609. #ifdef CONFIG_SERIAL_EARLYCON
  2610. static void __init omap_hwmod_setup_earlycon_flags(void)
  2611. {
  2612. struct device_node *np;
  2613. struct omap_hwmod *oh;
  2614. const char *uart;
  2615. np = of_find_node_by_path("/chosen");
  2616. if (np) {
  2617. uart = of_get_property(np, "stdout-path", NULL);
  2618. if (uart) {
  2619. np = of_find_node_by_path(uart);
  2620. if (np) {
  2621. uart = of_get_property(np, "ti,hwmods", NULL);
  2622. oh = omap_hwmod_lookup(uart);
  2623. if (oh)
  2624. oh->flags |= DEBUG_OMAPUART_FLAGS;
  2625. }
  2626. }
  2627. }
  2628. }
  2629. #endif
  2630. /**
  2631. * omap_hwmod_setup_all - set up all registered IP blocks
  2632. *
  2633. * Initialize and set up all IP blocks registered with the hwmod code.
  2634. * Must be called after omap2_clk_init(). Resolves the struct clk
  2635. * names to struct clk pointers for each registered omap_hwmod. Also
  2636. * calls _setup() on each hwmod. Returns 0 upon success.
  2637. */
  2638. static int __init omap_hwmod_setup_all(void)
  2639. {
  2640. _ensure_mpu_hwmod_is_setup(NULL);
  2641. omap_hwmod_for_each(_init, NULL);
  2642. #ifdef CONFIG_SERIAL_EARLYCON
  2643. omap_hwmod_setup_earlycon_flags();
  2644. #endif
  2645. omap_hwmod_for_each(_setup, NULL);
  2646. return 0;
  2647. }
  2648. omap_postcore_initcall(omap_hwmod_setup_all);
  2649. /**
  2650. * omap_hwmod_enable - enable an omap_hwmod
  2651. * @oh: struct omap_hwmod *
  2652. *
  2653. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  2654. * Returns -EINVAL on error or passes along the return value from _enable().
  2655. */
  2656. int omap_hwmod_enable(struct omap_hwmod *oh)
  2657. {
  2658. int r;
  2659. unsigned long flags;
  2660. if (!oh)
  2661. return -EINVAL;
  2662. spin_lock_irqsave(&oh->_lock, flags);
  2663. r = _enable(oh);
  2664. spin_unlock_irqrestore(&oh->_lock, flags);
  2665. return r;
  2666. }
  2667. /**
  2668. * omap_hwmod_idle - idle an omap_hwmod
  2669. * @oh: struct omap_hwmod *
  2670. *
  2671. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  2672. * Returns -EINVAL on error or passes along the return value from _idle().
  2673. */
  2674. int omap_hwmod_idle(struct omap_hwmod *oh)
  2675. {
  2676. int r;
  2677. unsigned long flags;
  2678. if (!oh)
  2679. return -EINVAL;
  2680. spin_lock_irqsave(&oh->_lock, flags);
  2681. r = _idle(oh);
  2682. spin_unlock_irqrestore(&oh->_lock, flags);
  2683. return r;
  2684. }
  2685. /**
  2686. * omap_hwmod_shutdown - shutdown an omap_hwmod
  2687. * @oh: struct omap_hwmod *
  2688. *
  2689. * Shutdown an omap_hwmod @oh. Intended to be called by
  2690. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  2691. * the return value from _shutdown().
  2692. */
  2693. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  2694. {
  2695. int r;
  2696. unsigned long flags;
  2697. if (!oh)
  2698. return -EINVAL;
  2699. spin_lock_irqsave(&oh->_lock, flags);
  2700. r = _shutdown(oh);
  2701. spin_unlock_irqrestore(&oh->_lock, flags);
  2702. return r;
  2703. }
  2704. /*
  2705. * IP block data retrieval functions
  2706. */
  2707. /**
  2708. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  2709. * @oh: struct omap_hwmod *
  2710. *
  2711. * Return the powerdomain pointer associated with the OMAP module
  2712. * @oh's main clock. If @oh does not have a main clk, return the
  2713. * powerdomain associated with the interface clock associated with the
  2714. * module's MPU port. (XXX Perhaps this should use the SDMA port
  2715. * instead?) Returns NULL on error, or a struct powerdomain * on
  2716. * success.
  2717. */
  2718. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  2719. {
  2720. struct clk *c;
  2721. struct omap_hwmod_ocp_if *oi;
  2722. struct clockdomain *clkdm;
  2723. struct clk_hw_omap *clk;
  2724. if (!oh)
  2725. return NULL;
  2726. if (oh->clkdm)
  2727. return oh->clkdm->pwrdm.ptr;
  2728. if (oh->_clk) {
  2729. c = oh->_clk;
  2730. } else {
  2731. oi = _find_mpu_rt_port(oh);
  2732. if (!oi)
  2733. return NULL;
  2734. c = oi->_clk;
  2735. }
  2736. clk = to_clk_hw_omap(__clk_get_hw(c));
  2737. clkdm = clk->clkdm;
  2738. if (!clkdm)
  2739. return NULL;
  2740. return clkdm->pwrdm.ptr;
  2741. }
  2742. /**
  2743. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  2744. * @oh: struct omap_hwmod *
  2745. *
  2746. * Returns the virtual address corresponding to the beginning of the
  2747. * module's register target, in the address range that is intended to
  2748. * be used by the MPU. Returns the virtual address upon success or NULL
  2749. * upon error.
  2750. */
  2751. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  2752. {
  2753. if (!oh)
  2754. return NULL;
  2755. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  2756. return NULL;
  2757. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  2758. return NULL;
  2759. return oh->_mpu_rt_va;
  2760. }
  2761. /*
  2762. * XXX what about functions for drivers to save/restore ocp_sysconfig
  2763. * for context save/restore operations?
  2764. */
  2765. /**
  2766. * omap_hwmod_enable_wakeup - allow device to wake up the system
  2767. * @oh: struct omap_hwmod *
  2768. *
  2769. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  2770. * send wakeups to the PRCM, and enable I/O ring wakeup events for
  2771. * this IP block if it has dynamic mux entries. Eventually this
  2772. * should set PRCM wakeup registers to cause the PRCM to receive
  2773. * wakeup events from the module. Does not set any wakeup routing
  2774. * registers beyond this point - if the module is to wake up any other
  2775. * module or subsystem, that must be set separately. Called by
  2776. * omap_device code. Returns -EINVAL on error or 0 upon success.
  2777. */
  2778. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  2779. {
  2780. unsigned long flags;
  2781. u32 v;
  2782. spin_lock_irqsave(&oh->_lock, flags);
  2783. if (oh->class->sysc &&
  2784. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  2785. v = oh->_sysc_cache;
  2786. _enable_wakeup(oh, &v);
  2787. _write_sysconfig(v, oh);
  2788. }
  2789. spin_unlock_irqrestore(&oh->_lock, flags);
  2790. return 0;
  2791. }
  2792. /**
  2793. * omap_hwmod_disable_wakeup - prevent device from waking the system
  2794. * @oh: struct omap_hwmod *
  2795. *
  2796. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  2797. * from sending wakeups to the PRCM, and disable I/O ring wakeup
  2798. * events for this IP block if it has dynamic mux entries. Eventually
  2799. * this should clear PRCM wakeup registers to cause the PRCM to ignore
  2800. * wakeup events from the module. Does not set any wakeup routing
  2801. * registers beyond this point - if the module is to wake up any other
  2802. * module or subsystem, that must be set separately. Called by
  2803. * omap_device code. Returns -EINVAL on error or 0 upon success.
  2804. */
  2805. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  2806. {
  2807. unsigned long flags;
  2808. u32 v;
  2809. spin_lock_irqsave(&oh->_lock, flags);
  2810. if (oh->class->sysc &&
  2811. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  2812. v = oh->_sysc_cache;
  2813. _disable_wakeup(oh, &v);
  2814. _write_sysconfig(v, oh);
  2815. }
  2816. spin_unlock_irqrestore(&oh->_lock, flags);
  2817. return 0;
  2818. }
  2819. /**
  2820. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  2821. * contained in the hwmod module.
  2822. * @oh: struct omap_hwmod *
  2823. * @name: name of the reset line to lookup and assert
  2824. *
  2825. * Some IP like dsp, ipu or iva contain processor that require
  2826. * an HW reset line to be assert / deassert in order to enable fully
  2827. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  2828. * yet supported on this OMAP; otherwise, passes along the return value
  2829. * from _assert_hardreset().
  2830. */
  2831. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  2832. {
  2833. int ret;
  2834. unsigned long flags;
  2835. if (!oh)
  2836. return -EINVAL;
  2837. spin_lock_irqsave(&oh->_lock, flags);
  2838. ret = _assert_hardreset(oh, name);
  2839. spin_unlock_irqrestore(&oh->_lock, flags);
  2840. return ret;
  2841. }
  2842. /**
  2843. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  2844. * contained in the hwmod module.
  2845. * @oh: struct omap_hwmod *
  2846. * @name: name of the reset line to look up and deassert
  2847. *
  2848. * Some IP like dsp, ipu or iva contain processor that require
  2849. * an HW reset line to be assert / deassert in order to enable fully
  2850. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  2851. * yet supported on this OMAP; otherwise, passes along the return value
  2852. * from _deassert_hardreset().
  2853. */
  2854. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  2855. {
  2856. int ret;
  2857. unsigned long flags;
  2858. if (!oh)
  2859. return -EINVAL;
  2860. spin_lock_irqsave(&oh->_lock, flags);
  2861. ret = _deassert_hardreset(oh, name);
  2862. spin_unlock_irqrestore(&oh->_lock, flags);
  2863. return ret;
  2864. }
  2865. /**
  2866. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  2867. * @classname: struct omap_hwmod_class name to search for
  2868. * @fn: callback function pointer to call for each hwmod in class @classname
  2869. * @user: arbitrary context data to pass to the callback function
  2870. *
  2871. * For each omap_hwmod of class @classname, call @fn.
  2872. * If the callback function returns something other than
  2873. * zero, the iterator is terminated, and the callback function's return
  2874. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  2875. * if @classname or @fn are NULL, or passes back the error code from @fn.
  2876. */
  2877. int omap_hwmod_for_each_by_class(const char *classname,
  2878. int (*fn)(struct omap_hwmod *oh,
  2879. void *user),
  2880. void *user)
  2881. {
  2882. struct omap_hwmod *temp_oh;
  2883. int ret = 0;
  2884. if (!classname || !fn)
  2885. return -EINVAL;
  2886. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  2887. __func__, classname);
  2888. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2889. if (!strcmp(temp_oh->class->name, classname)) {
  2890. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  2891. __func__, temp_oh->name);
  2892. ret = (*fn)(temp_oh, user);
  2893. if (ret)
  2894. break;
  2895. }
  2896. }
  2897. if (ret)
  2898. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  2899. __func__, ret);
  2900. return ret;
  2901. }
  2902. /**
  2903. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  2904. * @oh: struct omap_hwmod *
  2905. * @state: state that _setup() should leave the hwmod in
  2906. *
  2907. * Sets the hwmod state that @oh will enter at the end of _setup()
  2908. * (called by omap_hwmod_setup_*()). See also the documentation
  2909. * for _setup_postsetup(), above. Returns 0 upon success or
  2910. * -EINVAL if there is a problem with the arguments or if the hwmod is
  2911. * in the wrong state.
  2912. */
  2913. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  2914. {
  2915. int ret;
  2916. unsigned long flags;
  2917. if (!oh)
  2918. return -EINVAL;
  2919. if (state != _HWMOD_STATE_DISABLED &&
  2920. state != _HWMOD_STATE_ENABLED &&
  2921. state != _HWMOD_STATE_IDLE)
  2922. return -EINVAL;
  2923. spin_lock_irqsave(&oh->_lock, flags);
  2924. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  2925. ret = -EINVAL;
  2926. goto ohsps_unlock;
  2927. }
  2928. oh->_postsetup_state = state;
  2929. ret = 0;
  2930. ohsps_unlock:
  2931. spin_unlock_irqrestore(&oh->_lock, flags);
  2932. return ret;
  2933. }
  2934. /**
  2935. * omap_hwmod_get_context_loss_count - get lost context count
  2936. * @oh: struct omap_hwmod *
  2937. *
  2938. * Returns the context loss count of associated @oh
  2939. * upon success, or zero if no context loss data is available.
  2940. *
  2941. * On OMAP4, this queries the per-hwmod context loss register,
  2942. * assuming one exists. If not, or on OMAP2/3, this queries the
  2943. * enclosing powerdomain context loss count.
  2944. */
  2945. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  2946. {
  2947. struct powerdomain *pwrdm;
  2948. int ret = 0;
  2949. if (soc_ops.get_context_lost)
  2950. return soc_ops.get_context_lost(oh);
  2951. pwrdm = omap_hwmod_get_pwrdm(oh);
  2952. if (pwrdm)
  2953. ret = pwrdm_get_context_loss_count(pwrdm);
  2954. return ret;
  2955. }
  2956. /**
  2957. * omap_hwmod_init - initialize the hwmod code
  2958. *
  2959. * Sets up some function pointers needed by the hwmod code to operate on the
  2960. * currently-booted SoC. Intended to be called once during kernel init
  2961. * before any hwmods are registered. No return value.
  2962. */
  2963. void __init omap_hwmod_init(void)
  2964. {
  2965. if (cpu_is_omap24xx()) {
  2966. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  2967. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  2968. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  2969. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  2970. } else if (cpu_is_omap34xx()) {
  2971. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  2972. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  2973. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  2974. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  2975. soc_ops.init_clkdm = _init_clkdm;
  2976. } else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
  2977. soc_ops.enable_module = _omap4_enable_module;
  2978. soc_ops.disable_module = _omap4_disable_module;
  2979. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  2980. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  2981. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  2982. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  2983. soc_ops.init_clkdm = _init_clkdm;
  2984. soc_ops.update_context_lost = _omap4_update_context_lost;
  2985. soc_ops.get_context_lost = _omap4_get_context_lost;
  2986. soc_ops.disable_direct_prcm = _omap4_disable_direct_prcm;
  2987. soc_ops.xlate_clkctrl = _omap4_xlate_clkctrl;
  2988. } else if (cpu_is_ti814x() || cpu_is_ti816x() || soc_is_am33xx() ||
  2989. soc_is_am43xx()) {
  2990. soc_ops.enable_module = _omap4_enable_module;
  2991. soc_ops.disable_module = _omap4_disable_module;
  2992. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  2993. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  2994. soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
  2995. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  2996. soc_ops.init_clkdm = _init_clkdm;
  2997. soc_ops.disable_direct_prcm = _omap4_disable_direct_prcm;
  2998. soc_ops.xlate_clkctrl = _omap4_xlate_clkctrl;
  2999. } else {
  3000. WARN(1, "omap_hwmod: unknown SoC type\n");
  3001. }
  3002. _init_clkctrl_providers();
  3003. inited = true;
  3004. }
  3005. /**
  3006. * omap_hwmod_get_main_clk - get pointer to main clock name
  3007. * @oh: struct omap_hwmod *
  3008. *
  3009. * Returns the main clock name assocated with @oh upon success,
  3010. * or NULL if @oh is NULL.
  3011. */
  3012. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
  3013. {
  3014. if (!oh)
  3015. return NULL;
  3016. return oh->main_clk;
  3017. }