amdgpu_ttm.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <ttm/ttm_bo_api.h>
  33. #include <ttm/ttm_bo_driver.h>
  34. #include <ttm/ttm_placement.h>
  35. #include <ttm/ttm_module.h>
  36. #include <ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/amdgpu_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include <linux/swiotlb.h>
  42. #include <linux/swap.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/debugfs.h>
  45. #include "amdgpu.h"
  46. #include "bif/bif_4_1_d.h"
  47. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  48. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  49. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  50. static struct amdgpu_device *amdgpu_get_adev(struct ttm_bo_device *bdev)
  51. {
  52. struct amdgpu_mman *mman;
  53. struct amdgpu_device *adev;
  54. mman = container_of(bdev, struct amdgpu_mman, bdev);
  55. adev = container_of(mman, struct amdgpu_device, mman);
  56. return adev;
  57. }
  58. /*
  59. * Global memory.
  60. */
  61. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  62. {
  63. return ttm_mem_global_init(ref->object);
  64. }
  65. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  66. {
  67. ttm_mem_global_release(ref->object);
  68. }
  69. static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  70. {
  71. struct drm_global_reference *global_ref;
  72. int r;
  73. adev->mman.mem_global_referenced = false;
  74. global_ref = &adev->mman.mem_global_ref;
  75. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  76. global_ref->size = sizeof(struct ttm_mem_global);
  77. global_ref->init = &amdgpu_ttm_mem_global_init;
  78. global_ref->release = &amdgpu_ttm_mem_global_release;
  79. r = drm_global_item_ref(global_ref);
  80. if (r != 0) {
  81. DRM_ERROR("Failed setting up TTM memory accounting "
  82. "subsystem.\n");
  83. return r;
  84. }
  85. adev->mman.bo_global_ref.mem_glob =
  86. adev->mman.mem_global_ref.object;
  87. global_ref = &adev->mman.bo_global_ref.ref;
  88. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  89. global_ref->size = sizeof(struct ttm_bo_global);
  90. global_ref->init = &ttm_bo_global_init;
  91. global_ref->release = &ttm_bo_global_release;
  92. r = drm_global_item_ref(global_ref);
  93. if (r != 0) {
  94. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  95. drm_global_item_unref(&adev->mman.mem_global_ref);
  96. return r;
  97. }
  98. adev->mman.mem_global_referenced = true;
  99. return 0;
  100. }
  101. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  102. {
  103. if (adev->mman.mem_global_referenced) {
  104. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  105. drm_global_item_unref(&adev->mman.mem_global_ref);
  106. adev->mman.mem_global_referenced = false;
  107. }
  108. }
  109. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  110. {
  111. return 0;
  112. }
  113. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  114. struct ttm_mem_type_manager *man)
  115. {
  116. struct amdgpu_device *adev;
  117. adev = amdgpu_get_adev(bdev);
  118. switch (type) {
  119. case TTM_PL_SYSTEM:
  120. /* System memory */
  121. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  122. man->available_caching = TTM_PL_MASK_CACHING;
  123. man->default_caching = TTM_PL_FLAG_CACHED;
  124. break;
  125. case TTM_PL_TT:
  126. man->func = &ttm_bo_manager_func;
  127. man->gpu_offset = adev->mc.gtt_start;
  128. man->available_caching = TTM_PL_MASK_CACHING;
  129. man->default_caching = TTM_PL_FLAG_CACHED;
  130. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  131. break;
  132. case TTM_PL_VRAM:
  133. /* "On-card" video ram */
  134. man->func = &ttm_bo_manager_func;
  135. man->gpu_offset = adev->mc.vram_start;
  136. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  137. TTM_MEMTYPE_FLAG_MAPPABLE;
  138. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  139. man->default_caching = TTM_PL_FLAG_WC;
  140. break;
  141. case AMDGPU_PL_GDS:
  142. case AMDGPU_PL_GWS:
  143. case AMDGPU_PL_OA:
  144. /* On-chip GDS memory*/
  145. man->func = &ttm_bo_manager_func;
  146. man->gpu_offset = 0;
  147. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  148. man->available_caching = TTM_PL_FLAG_UNCACHED;
  149. man->default_caching = TTM_PL_FLAG_UNCACHED;
  150. break;
  151. default:
  152. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  153. return -EINVAL;
  154. }
  155. return 0;
  156. }
  157. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  158. struct ttm_placement *placement)
  159. {
  160. struct amdgpu_bo *rbo;
  161. static struct ttm_place placements = {
  162. .fpfn = 0,
  163. .lpfn = 0,
  164. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  165. };
  166. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  167. placement->placement = &placements;
  168. placement->busy_placement = &placements;
  169. placement->num_placement = 1;
  170. placement->num_busy_placement = 1;
  171. return;
  172. }
  173. rbo = container_of(bo, struct amdgpu_bo, tbo);
  174. switch (bo->mem.mem_type) {
  175. case TTM_PL_VRAM:
  176. if (rbo->adev->mman.buffer_funcs_ring->ready == false)
  177. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
  178. else
  179. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_GTT);
  180. break;
  181. case TTM_PL_TT:
  182. default:
  183. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
  184. }
  185. *placement = rbo->placement;
  186. }
  187. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  188. {
  189. struct amdgpu_bo *rbo = container_of(bo, struct amdgpu_bo, tbo);
  190. return drm_vma_node_verify_access(&rbo->gem_base.vma_node, filp);
  191. }
  192. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  193. struct ttm_mem_reg *new_mem)
  194. {
  195. struct ttm_mem_reg *old_mem = &bo->mem;
  196. BUG_ON(old_mem->mm_node != NULL);
  197. *old_mem = *new_mem;
  198. new_mem->mm_node = NULL;
  199. }
  200. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  201. bool evict, bool no_wait_gpu,
  202. struct ttm_mem_reg *new_mem,
  203. struct ttm_mem_reg *old_mem)
  204. {
  205. struct amdgpu_device *adev;
  206. struct amdgpu_ring *ring;
  207. uint64_t old_start, new_start;
  208. struct fence *fence;
  209. int r;
  210. adev = amdgpu_get_adev(bo->bdev);
  211. ring = adev->mman.buffer_funcs_ring;
  212. old_start = old_mem->start << PAGE_SHIFT;
  213. new_start = new_mem->start << PAGE_SHIFT;
  214. switch (old_mem->mem_type) {
  215. case TTM_PL_VRAM:
  216. old_start += adev->mc.vram_start;
  217. break;
  218. case TTM_PL_TT:
  219. old_start += adev->mc.gtt_start;
  220. break;
  221. default:
  222. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  223. return -EINVAL;
  224. }
  225. switch (new_mem->mem_type) {
  226. case TTM_PL_VRAM:
  227. new_start += adev->mc.vram_start;
  228. break;
  229. case TTM_PL_TT:
  230. new_start += adev->mc.gtt_start;
  231. break;
  232. default:
  233. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  234. return -EINVAL;
  235. }
  236. if (!ring->ready) {
  237. DRM_ERROR("Trying to move memory with ring turned off.\n");
  238. return -EINVAL;
  239. }
  240. BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
  241. r = amdgpu_copy_buffer(ring, old_start, new_start,
  242. new_mem->num_pages * PAGE_SIZE, /* bytes */
  243. bo->resv, &fence);
  244. /* FIXME: handle copy error */
  245. r = ttm_bo_move_accel_cleanup(bo, fence,
  246. evict, no_wait_gpu, new_mem);
  247. fence_put(fence);
  248. return r;
  249. }
  250. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
  251. bool evict, bool interruptible,
  252. bool no_wait_gpu,
  253. struct ttm_mem_reg *new_mem)
  254. {
  255. struct amdgpu_device *adev;
  256. struct ttm_mem_reg *old_mem = &bo->mem;
  257. struct ttm_mem_reg tmp_mem;
  258. struct ttm_place placements;
  259. struct ttm_placement placement;
  260. int r;
  261. adev = amdgpu_get_adev(bo->bdev);
  262. tmp_mem = *new_mem;
  263. tmp_mem.mm_node = NULL;
  264. placement.num_placement = 1;
  265. placement.placement = &placements;
  266. placement.num_busy_placement = 1;
  267. placement.busy_placement = &placements;
  268. placements.fpfn = 0;
  269. placements.lpfn = 0;
  270. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  271. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  272. interruptible, no_wait_gpu);
  273. if (unlikely(r)) {
  274. return r;
  275. }
  276. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  277. if (unlikely(r)) {
  278. goto out_cleanup;
  279. }
  280. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  281. if (unlikely(r)) {
  282. goto out_cleanup;
  283. }
  284. r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  285. if (unlikely(r)) {
  286. goto out_cleanup;
  287. }
  288. r = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
  289. out_cleanup:
  290. ttm_bo_mem_put(bo, &tmp_mem);
  291. return r;
  292. }
  293. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
  294. bool evict, bool interruptible,
  295. bool no_wait_gpu,
  296. struct ttm_mem_reg *new_mem)
  297. {
  298. struct amdgpu_device *adev;
  299. struct ttm_mem_reg *old_mem = &bo->mem;
  300. struct ttm_mem_reg tmp_mem;
  301. struct ttm_placement placement;
  302. struct ttm_place placements;
  303. int r;
  304. adev = amdgpu_get_adev(bo->bdev);
  305. tmp_mem = *new_mem;
  306. tmp_mem.mm_node = NULL;
  307. placement.num_placement = 1;
  308. placement.placement = &placements;
  309. placement.num_busy_placement = 1;
  310. placement.busy_placement = &placements;
  311. placements.fpfn = 0;
  312. placements.lpfn = 0;
  313. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  314. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  315. interruptible, no_wait_gpu);
  316. if (unlikely(r)) {
  317. return r;
  318. }
  319. r = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
  320. if (unlikely(r)) {
  321. goto out_cleanup;
  322. }
  323. r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  324. if (unlikely(r)) {
  325. goto out_cleanup;
  326. }
  327. out_cleanup:
  328. ttm_bo_mem_put(bo, &tmp_mem);
  329. return r;
  330. }
  331. static int amdgpu_bo_move(struct ttm_buffer_object *bo,
  332. bool evict, bool interruptible,
  333. bool no_wait_gpu,
  334. struct ttm_mem_reg *new_mem)
  335. {
  336. struct amdgpu_device *adev;
  337. struct ttm_mem_reg *old_mem = &bo->mem;
  338. int r;
  339. adev = amdgpu_get_adev(bo->bdev);
  340. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  341. amdgpu_move_null(bo, new_mem);
  342. return 0;
  343. }
  344. if ((old_mem->mem_type == TTM_PL_TT &&
  345. new_mem->mem_type == TTM_PL_SYSTEM) ||
  346. (old_mem->mem_type == TTM_PL_SYSTEM &&
  347. new_mem->mem_type == TTM_PL_TT)) {
  348. /* bind is enough */
  349. amdgpu_move_null(bo, new_mem);
  350. return 0;
  351. }
  352. if (adev->mman.buffer_funcs == NULL ||
  353. adev->mman.buffer_funcs_ring == NULL ||
  354. !adev->mman.buffer_funcs_ring->ready) {
  355. /* use memcpy */
  356. goto memcpy;
  357. }
  358. if (old_mem->mem_type == TTM_PL_VRAM &&
  359. new_mem->mem_type == TTM_PL_SYSTEM) {
  360. r = amdgpu_move_vram_ram(bo, evict, interruptible,
  361. no_wait_gpu, new_mem);
  362. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  363. new_mem->mem_type == TTM_PL_VRAM) {
  364. r = amdgpu_move_ram_vram(bo, evict, interruptible,
  365. no_wait_gpu, new_mem);
  366. } else {
  367. r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  368. }
  369. if (r) {
  370. memcpy:
  371. r = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
  372. if (r) {
  373. return r;
  374. }
  375. }
  376. /* update statistics */
  377. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  378. return 0;
  379. }
  380. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  381. {
  382. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  383. struct amdgpu_device *adev = amdgpu_get_adev(bdev);
  384. mem->bus.addr = NULL;
  385. mem->bus.offset = 0;
  386. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  387. mem->bus.base = 0;
  388. mem->bus.is_iomem = false;
  389. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  390. return -EINVAL;
  391. switch (mem->mem_type) {
  392. case TTM_PL_SYSTEM:
  393. /* system memory */
  394. return 0;
  395. case TTM_PL_TT:
  396. break;
  397. case TTM_PL_VRAM:
  398. mem->bus.offset = mem->start << PAGE_SHIFT;
  399. /* check if it's visible */
  400. if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
  401. return -EINVAL;
  402. mem->bus.base = adev->mc.aper_base;
  403. mem->bus.is_iomem = true;
  404. #ifdef __alpha__
  405. /*
  406. * Alpha: use bus.addr to hold the ioremap() return,
  407. * so we can modify bus.base below.
  408. */
  409. if (mem->placement & TTM_PL_FLAG_WC)
  410. mem->bus.addr =
  411. ioremap_wc(mem->bus.base + mem->bus.offset,
  412. mem->bus.size);
  413. else
  414. mem->bus.addr =
  415. ioremap_nocache(mem->bus.base + mem->bus.offset,
  416. mem->bus.size);
  417. /*
  418. * Alpha: Use just the bus offset plus
  419. * the hose/domain memory base for bus.base.
  420. * It then can be used to build PTEs for VRAM
  421. * access, as done in ttm_bo_vm_fault().
  422. */
  423. mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
  424. adev->ddev->hose->dense_mem_base;
  425. #endif
  426. break;
  427. default:
  428. return -EINVAL;
  429. }
  430. return 0;
  431. }
  432. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  433. {
  434. }
  435. /*
  436. * TTM backend functions.
  437. */
  438. struct amdgpu_ttm_tt {
  439. struct ttm_dma_tt ttm;
  440. struct amdgpu_device *adev;
  441. u64 offset;
  442. uint64_t userptr;
  443. struct mm_struct *usermm;
  444. uint32_t userflags;
  445. };
  446. /* prepare the sg table with the user pages */
  447. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  448. {
  449. struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
  450. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  451. unsigned pinned = 0, nents;
  452. int r;
  453. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  454. enum dma_data_direction direction = write ?
  455. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  456. if (current->mm != gtt->usermm)
  457. return -EPERM;
  458. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  459. /* check that we only pin down anonymous memory
  460. to prevent problems with writeback */
  461. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  462. struct vm_area_struct *vma;
  463. vma = find_vma(gtt->usermm, gtt->userptr);
  464. if (!vma || vma->vm_file || vma->vm_end < end)
  465. return -EPERM;
  466. }
  467. do {
  468. unsigned num_pages = ttm->num_pages - pinned;
  469. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  470. struct page **pages = ttm->pages + pinned;
  471. r = get_user_pages(userptr, num_pages, write, 0, pages, NULL);
  472. if (r < 0)
  473. goto release_pages;
  474. pinned += r;
  475. } while (pinned < ttm->num_pages);
  476. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  477. ttm->num_pages << PAGE_SHIFT,
  478. GFP_KERNEL);
  479. if (r)
  480. goto release_sg;
  481. r = -ENOMEM;
  482. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  483. if (nents != ttm->sg->nents)
  484. goto release_sg;
  485. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  486. gtt->ttm.dma_address, ttm->num_pages);
  487. return 0;
  488. release_sg:
  489. kfree(ttm->sg);
  490. release_pages:
  491. release_pages(ttm->pages, pinned, 0);
  492. return r;
  493. }
  494. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  495. {
  496. struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
  497. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  498. struct sg_page_iter sg_iter;
  499. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  500. enum dma_data_direction direction = write ?
  501. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  502. /* double check that we don't free the table twice */
  503. if (!ttm->sg->sgl)
  504. return;
  505. /* free the sg table and pages again */
  506. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  507. for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
  508. struct page *page = sg_page_iter_page(&sg_iter);
  509. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  510. set_page_dirty(page);
  511. mark_page_accessed(page);
  512. page_cache_release(page);
  513. }
  514. sg_free_table(ttm->sg);
  515. }
  516. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  517. struct ttm_mem_reg *bo_mem)
  518. {
  519. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  520. uint32_t flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
  521. int r;
  522. if (gtt->userptr) {
  523. r = amdgpu_ttm_tt_pin_userptr(ttm);
  524. if (r) {
  525. DRM_ERROR("failed to pin userptr\n");
  526. return r;
  527. }
  528. }
  529. gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
  530. if (!ttm->num_pages) {
  531. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  532. ttm->num_pages, bo_mem, ttm);
  533. }
  534. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  535. bo_mem->mem_type == AMDGPU_PL_GWS ||
  536. bo_mem->mem_type == AMDGPU_PL_OA)
  537. return -EINVAL;
  538. r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
  539. ttm->pages, gtt->ttm.dma_address, flags);
  540. if (r) {
  541. DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
  542. ttm->num_pages, (unsigned)gtt->offset);
  543. return r;
  544. }
  545. return 0;
  546. }
  547. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  548. {
  549. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  550. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  551. if (gtt->adev->gart.ready)
  552. amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
  553. if (gtt->userptr)
  554. amdgpu_ttm_tt_unpin_userptr(ttm);
  555. return 0;
  556. }
  557. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  558. {
  559. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  560. ttm_dma_tt_fini(&gtt->ttm);
  561. kfree(gtt);
  562. }
  563. static struct ttm_backend_func amdgpu_backend_func = {
  564. .bind = &amdgpu_ttm_backend_bind,
  565. .unbind = &amdgpu_ttm_backend_unbind,
  566. .destroy = &amdgpu_ttm_backend_destroy,
  567. };
  568. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
  569. unsigned long size, uint32_t page_flags,
  570. struct page *dummy_read_page)
  571. {
  572. struct amdgpu_device *adev;
  573. struct amdgpu_ttm_tt *gtt;
  574. adev = amdgpu_get_adev(bdev);
  575. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  576. if (gtt == NULL) {
  577. return NULL;
  578. }
  579. gtt->ttm.ttm.func = &amdgpu_backend_func;
  580. gtt->adev = adev;
  581. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  582. kfree(gtt);
  583. return NULL;
  584. }
  585. return &gtt->ttm.ttm;
  586. }
  587. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
  588. {
  589. struct amdgpu_device *adev;
  590. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  591. unsigned i;
  592. int r;
  593. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  594. if (ttm->state != tt_unpopulated)
  595. return 0;
  596. if (gtt && gtt->userptr) {
  597. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  598. if (!ttm->sg)
  599. return -ENOMEM;
  600. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  601. ttm->state = tt_unbound;
  602. return 0;
  603. }
  604. if (slave && ttm->sg) {
  605. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  606. gtt->ttm.dma_address, ttm->num_pages);
  607. ttm->state = tt_unbound;
  608. return 0;
  609. }
  610. adev = amdgpu_get_adev(ttm->bdev);
  611. #ifdef CONFIG_SWIOTLB
  612. if (swiotlb_nr_tbl()) {
  613. return ttm_dma_populate(&gtt->ttm, adev->dev);
  614. }
  615. #endif
  616. r = ttm_pool_populate(ttm);
  617. if (r) {
  618. return r;
  619. }
  620. for (i = 0; i < ttm->num_pages; i++) {
  621. gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
  622. 0, PAGE_SIZE,
  623. PCI_DMA_BIDIRECTIONAL);
  624. if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
  625. while (--i) {
  626. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  627. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  628. gtt->ttm.dma_address[i] = 0;
  629. }
  630. ttm_pool_unpopulate(ttm);
  631. return -EFAULT;
  632. }
  633. }
  634. return 0;
  635. }
  636. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  637. {
  638. struct amdgpu_device *adev;
  639. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  640. unsigned i;
  641. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  642. if (gtt && gtt->userptr) {
  643. kfree(ttm->sg);
  644. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  645. return;
  646. }
  647. if (slave)
  648. return;
  649. adev = amdgpu_get_adev(ttm->bdev);
  650. #ifdef CONFIG_SWIOTLB
  651. if (swiotlb_nr_tbl()) {
  652. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  653. return;
  654. }
  655. #endif
  656. for (i = 0; i < ttm->num_pages; i++) {
  657. if (gtt->ttm.dma_address[i]) {
  658. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  659. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  660. }
  661. }
  662. ttm_pool_unpopulate(ttm);
  663. }
  664. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  665. uint32_t flags)
  666. {
  667. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  668. if (gtt == NULL)
  669. return -EINVAL;
  670. gtt->userptr = addr;
  671. gtt->usermm = current->mm;
  672. gtt->userflags = flags;
  673. return 0;
  674. }
  675. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm)
  676. {
  677. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  678. if (gtt == NULL)
  679. return false;
  680. return !!gtt->userptr;
  681. }
  682. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  683. unsigned long end)
  684. {
  685. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  686. unsigned long size;
  687. if (gtt == NULL)
  688. return false;
  689. if (gtt->ttm.ttm.state != tt_bound || !gtt->userptr)
  690. return false;
  691. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  692. if (gtt->userptr > end || gtt->userptr + size <= start)
  693. return false;
  694. return true;
  695. }
  696. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  697. {
  698. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  699. if (gtt == NULL)
  700. return false;
  701. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  702. }
  703. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  704. struct ttm_mem_reg *mem)
  705. {
  706. uint32_t flags = 0;
  707. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  708. flags |= AMDGPU_PTE_VALID;
  709. if (mem && mem->mem_type == TTM_PL_TT) {
  710. flags |= AMDGPU_PTE_SYSTEM;
  711. if (ttm->caching_state == tt_cached)
  712. flags |= AMDGPU_PTE_SNOOPED;
  713. }
  714. if (adev->asic_type >= CHIP_TONGA)
  715. flags |= AMDGPU_PTE_EXECUTABLE;
  716. flags |= AMDGPU_PTE_READABLE;
  717. if (!amdgpu_ttm_tt_is_readonly(ttm))
  718. flags |= AMDGPU_PTE_WRITEABLE;
  719. return flags;
  720. }
  721. static struct ttm_bo_driver amdgpu_bo_driver = {
  722. .ttm_tt_create = &amdgpu_ttm_tt_create,
  723. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  724. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  725. .invalidate_caches = &amdgpu_invalidate_caches,
  726. .init_mem_type = &amdgpu_init_mem_type,
  727. .evict_flags = &amdgpu_evict_flags,
  728. .move = &amdgpu_bo_move,
  729. .verify_access = &amdgpu_verify_access,
  730. .move_notify = &amdgpu_bo_move_notify,
  731. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  732. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  733. .io_mem_free = &amdgpu_ttm_io_mem_free,
  734. };
  735. int amdgpu_ttm_init(struct amdgpu_device *adev)
  736. {
  737. int r;
  738. r = amdgpu_ttm_global_init(adev);
  739. if (r) {
  740. return r;
  741. }
  742. /* No others user of address space so set it to 0 */
  743. r = ttm_bo_device_init(&adev->mman.bdev,
  744. adev->mman.bo_global_ref.ref.object,
  745. &amdgpu_bo_driver,
  746. adev->ddev->anon_inode->i_mapping,
  747. DRM_FILE_PAGE_OFFSET,
  748. adev->need_dma32);
  749. if (r) {
  750. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  751. return r;
  752. }
  753. adev->mman.initialized = true;
  754. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  755. adev->mc.real_vram_size >> PAGE_SHIFT);
  756. if (r) {
  757. DRM_ERROR("Failed initializing VRAM heap.\n");
  758. return r;
  759. }
  760. /* Change the size here instead of the init above so only lpfn is affected */
  761. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  762. r = amdgpu_bo_create(adev, 256 * 1024, PAGE_SIZE, true,
  763. AMDGPU_GEM_DOMAIN_VRAM,
  764. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  765. NULL, NULL, &adev->stollen_vga_memory);
  766. if (r) {
  767. return r;
  768. }
  769. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  770. if (r)
  771. return r;
  772. r = amdgpu_bo_pin(adev->stollen_vga_memory, AMDGPU_GEM_DOMAIN_VRAM, NULL);
  773. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  774. if (r) {
  775. amdgpu_bo_unref(&adev->stollen_vga_memory);
  776. return r;
  777. }
  778. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  779. (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
  780. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT,
  781. adev->mc.gtt_size >> PAGE_SHIFT);
  782. if (r) {
  783. DRM_ERROR("Failed initializing GTT heap.\n");
  784. return r;
  785. }
  786. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  787. (unsigned)(adev->mc.gtt_size / (1024 * 1024)));
  788. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  789. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  790. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  791. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  792. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  793. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  794. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  795. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  796. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  797. /* GDS Memory */
  798. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  799. adev->gds.mem.total_size >> PAGE_SHIFT);
  800. if (r) {
  801. DRM_ERROR("Failed initializing GDS heap.\n");
  802. return r;
  803. }
  804. /* GWS */
  805. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  806. adev->gds.gws.total_size >> PAGE_SHIFT);
  807. if (r) {
  808. DRM_ERROR("Failed initializing gws heap.\n");
  809. return r;
  810. }
  811. /* OA */
  812. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  813. adev->gds.oa.total_size >> PAGE_SHIFT);
  814. if (r) {
  815. DRM_ERROR("Failed initializing oa heap.\n");
  816. return r;
  817. }
  818. r = amdgpu_ttm_debugfs_init(adev);
  819. if (r) {
  820. DRM_ERROR("Failed to init debugfs\n");
  821. return r;
  822. }
  823. return 0;
  824. }
  825. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  826. {
  827. int r;
  828. if (!adev->mman.initialized)
  829. return;
  830. amdgpu_ttm_debugfs_fini(adev);
  831. if (adev->stollen_vga_memory) {
  832. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  833. if (r == 0) {
  834. amdgpu_bo_unpin(adev->stollen_vga_memory);
  835. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  836. }
  837. amdgpu_bo_unref(&adev->stollen_vga_memory);
  838. }
  839. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  840. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  841. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  842. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  843. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  844. ttm_bo_device_release(&adev->mman.bdev);
  845. amdgpu_gart_fini(adev);
  846. amdgpu_ttm_global_fini(adev);
  847. adev->mman.initialized = false;
  848. DRM_INFO("amdgpu: ttm finalized\n");
  849. }
  850. /* this should only be called at bootup or when userspace
  851. * isn't running */
  852. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
  853. {
  854. struct ttm_mem_type_manager *man;
  855. if (!adev->mman.initialized)
  856. return;
  857. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  858. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  859. man->size = size >> PAGE_SHIFT;
  860. }
  861. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  862. {
  863. struct drm_file *file_priv;
  864. struct amdgpu_device *adev;
  865. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  866. return -EINVAL;
  867. file_priv = filp->private_data;
  868. adev = file_priv->minor->dev->dev_private;
  869. if (adev == NULL)
  870. return -EINVAL;
  871. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  872. }
  873. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  874. uint64_t src_offset,
  875. uint64_t dst_offset,
  876. uint32_t byte_count,
  877. struct reservation_object *resv,
  878. struct fence **fence)
  879. {
  880. struct amdgpu_device *adev = ring->adev;
  881. uint32_t max_bytes;
  882. unsigned num_loops, num_dw;
  883. struct amdgpu_ib *ib;
  884. unsigned i;
  885. int r;
  886. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  887. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  888. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  889. /* for IB padding */
  890. while (num_dw & 0x7)
  891. num_dw++;
  892. ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL);
  893. if (!ib)
  894. return -ENOMEM;
  895. r = amdgpu_ib_get(ring, NULL, num_dw * 4, ib);
  896. if (r) {
  897. kfree(ib);
  898. return r;
  899. }
  900. ib->length_dw = 0;
  901. if (resv) {
  902. r = amdgpu_sync_resv(adev, &ib->sync, resv,
  903. AMDGPU_FENCE_OWNER_UNDEFINED);
  904. if (r) {
  905. DRM_ERROR("sync failed (%d).\n", r);
  906. goto error_free;
  907. }
  908. }
  909. for (i = 0; i < num_loops; i++) {
  910. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  911. amdgpu_emit_copy_buffer(adev, ib, src_offset, dst_offset,
  912. cur_size_in_bytes);
  913. src_offset += cur_size_in_bytes;
  914. dst_offset += cur_size_in_bytes;
  915. byte_count -= cur_size_in_bytes;
  916. }
  917. amdgpu_vm_pad_ib(adev, ib);
  918. WARN_ON(ib->length_dw > num_dw);
  919. r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, ib, 1,
  920. &amdgpu_vm_free_job,
  921. AMDGPU_FENCE_OWNER_UNDEFINED,
  922. fence);
  923. if (r)
  924. goto error_free;
  925. if (!amdgpu_enable_scheduler) {
  926. amdgpu_ib_free(adev, ib);
  927. kfree(ib);
  928. }
  929. return 0;
  930. error_free:
  931. amdgpu_ib_free(adev, ib);
  932. kfree(ib);
  933. return r;
  934. }
  935. #if defined(CONFIG_DEBUG_FS)
  936. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  937. {
  938. struct drm_info_node *node = (struct drm_info_node *)m->private;
  939. unsigned ttm_pl = *(int *)node->info_ent->data;
  940. struct drm_device *dev = node->minor->dev;
  941. struct amdgpu_device *adev = dev->dev_private;
  942. struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
  943. int ret;
  944. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  945. spin_lock(&glob->lru_lock);
  946. ret = drm_mm_dump_table(m, mm);
  947. spin_unlock(&glob->lru_lock);
  948. if (ttm_pl == TTM_PL_VRAM)
  949. seq_printf(m, "man size:%llu pages, ram usage:%lluMB, vis usage:%lluMB\n",
  950. adev->mman.bdev.man[ttm_pl].size,
  951. (u64)atomic64_read(&adev->vram_usage) >> 20,
  952. (u64)atomic64_read(&adev->vram_vis_usage) >> 20);
  953. return ret;
  954. }
  955. static int ttm_pl_vram = TTM_PL_VRAM;
  956. static int ttm_pl_tt = TTM_PL_TT;
  957. static struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  958. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  959. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  960. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  961. #ifdef CONFIG_SWIOTLB
  962. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  963. #endif
  964. };
  965. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  966. size_t size, loff_t *pos)
  967. {
  968. struct amdgpu_device *adev = f->f_inode->i_private;
  969. ssize_t result = 0;
  970. int r;
  971. if (size & 0x3 || *pos & 0x3)
  972. return -EINVAL;
  973. while (size) {
  974. unsigned long flags;
  975. uint32_t value;
  976. if (*pos >= adev->mc.mc_vram_size)
  977. return result;
  978. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  979. WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  980. WREG32(mmMM_INDEX_HI, *pos >> 31);
  981. value = RREG32(mmMM_DATA);
  982. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  983. r = put_user(value, (uint32_t *)buf);
  984. if (r)
  985. return r;
  986. result += 4;
  987. buf += 4;
  988. *pos += 4;
  989. size -= 4;
  990. }
  991. return result;
  992. }
  993. static const struct file_operations amdgpu_ttm_vram_fops = {
  994. .owner = THIS_MODULE,
  995. .read = amdgpu_ttm_vram_read,
  996. .llseek = default_llseek
  997. };
  998. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  999. size_t size, loff_t *pos)
  1000. {
  1001. struct amdgpu_device *adev = f->f_inode->i_private;
  1002. ssize_t result = 0;
  1003. int r;
  1004. while (size) {
  1005. loff_t p = *pos / PAGE_SIZE;
  1006. unsigned off = *pos & ~PAGE_MASK;
  1007. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  1008. struct page *page;
  1009. void *ptr;
  1010. if (p >= adev->gart.num_cpu_pages)
  1011. return result;
  1012. page = adev->gart.pages[p];
  1013. if (page) {
  1014. ptr = kmap(page);
  1015. ptr += off;
  1016. r = copy_to_user(buf, ptr, cur_size);
  1017. kunmap(adev->gart.pages[p]);
  1018. } else
  1019. r = clear_user(buf, cur_size);
  1020. if (r)
  1021. return -EFAULT;
  1022. result += cur_size;
  1023. buf += cur_size;
  1024. *pos += cur_size;
  1025. size -= cur_size;
  1026. }
  1027. return result;
  1028. }
  1029. static const struct file_operations amdgpu_ttm_gtt_fops = {
  1030. .owner = THIS_MODULE,
  1031. .read = amdgpu_ttm_gtt_read,
  1032. .llseek = default_llseek
  1033. };
  1034. #endif
  1035. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  1036. {
  1037. #if defined(CONFIG_DEBUG_FS)
  1038. unsigned count;
  1039. struct drm_minor *minor = adev->ddev->primary;
  1040. struct dentry *ent, *root = minor->debugfs_root;
  1041. ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
  1042. adev, &amdgpu_ttm_vram_fops);
  1043. if (IS_ERR(ent))
  1044. return PTR_ERR(ent);
  1045. i_size_write(ent->d_inode, adev->mc.mc_vram_size);
  1046. adev->mman.vram = ent;
  1047. ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
  1048. adev, &amdgpu_ttm_gtt_fops);
  1049. if (IS_ERR(ent))
  1050. return PTR_ERR(ent);
  1051. i_size_write(ent->d_inode, adev->mc.gtt_size);
  1052. adev->mman.gtt = ent;
  1053. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  1054. #ifdef CONFIG_SWIOTLB
  1055. if (!swiotlb_nr_tbl())
  1056. --count;
  1057. #endif
  1058. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  1059. #else
  1060. return 0;
  1061. #endif
  1062. }
  1063. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  1064. {
  1065. #if defined(CONFIG_DEBUG_FS)
  1066. debugfs_remove(adev->mman.vram);
  1067. adev->mman.vram = NULL;
  1068. debugfs_remove(adev->mman.gtt);
  1069. adev->mman.gtt = NULL;
  1070. #endif
  1071. }