intel_pm.c 197 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. *
  26. */
  27. #include <linux/cpufreq.h>
  28. #include "i915_drv.h"
  29. #include "intel_drv.h"
  30. #include "../../../platform/x86/intel_ips.h"
  31. #include <linux/module.h>
  32. #include <linux/vgaarb.h>
  33. #include <drm/i915_powerwell.h>
  34. #include <linux/pm_runtime.h>
  35. /**
  36. * RC6 is a special power stage which allows the GPU to enter an very
  37. * low-voltage mode when idle, using down to 0V while at this stage. This
  38. * stage is entered automatically when the GPU is idle when RC6 support is
  39. * enabled, and as soon as new workload arises GPU wakes up automatically as well.
  40. *
  41. * There are different RC6 modes available in Intel GPU, which differentiate
  42. * among each other with the latency required to enter and leave RC6 and
  43. * voltage consumed by the GPU in different states.
  44. *
  45. * The combination of the following flags define which states GPU is allowed
  46. * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
  47. * RC6pp is deepest RC6. Their support by hardware varies according to the
  48. * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
  49. * which brings the most power savings; deeper states save more power, but
  50. * require higher latency to switch to and wake up.
  51. */
  52. #define INTEL_RC6_ENABLE (1<<0)
  53. #define INTEL_RC6p_ENABLE (1<<1)
  54. #define INTEL_RC6pp_ENABLE (1<<2)
  55. /* FBC, or Frame Buffer Compression, is a technique employed to compress the
  56. * framebuffer contents in-memory, aiming at reducing the required bandwidth
  57. * during in-memory transfers and, therefore, reduce the power packet.
  58. *
  59. * The benefits of FBC are mostly visible with solid backgrounds and
  60. * variation-less patterns.
  61. *
  62. * FBC-related functionality can be enabled by the means of the
  63. * i915.i915_enable_fbc parameter
  64. */
  65. static void i8xx_disable_fbc(struct drm_device *dev)
  66. {
  67. struct drm_i915_private *dev_priv = dev->dev_private;
  68. u32 fbc_ctl;
  69. /* Disable compression */
  70. fbc_ctl = I915_READ(FBC_CONTROL);
  71. if ((fbc_ctl & FBC_CTL_EN) == 0)
  72. return;
  73. fbc_ctl &= ~FBC_CTL_EN;
  74. I915_WRITE(FBC_CONTROL, fbc_ctl);
  75. /* Wait for compressing bit to clear */
  76. if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
  77. DRM_DEBUG_KMS("FBC idle timed out\n");
  78. return;
  79. }
  80. DRM_DEBUG_KMS("disabled FBC\n");
  81. }
  82. static void i8xx_enable_fbc(struct drm_crtc *crtc)
  83. {
  84. struct drm_device *dev = crtc->dev;
  85. struct drm_i915_private *dev_priv = dev->dev_private;
  86. struct drm_framebuffer *fb = crtc->primary->fb;
  87. struct drm_i915_gem_object *obj = intel_fb_obj(fb);
  88. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  89. int cfb_pitch;
  90. int i;
  91. u32 fbc_ctl;
  92. cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
  93. if (fb->pitches[0] < cfb_pitch)
  94. cfb_pitch = fb->pitches[0];
  95. /* FBC_CTL wants 32B or 64B units */
  96. if (IS_GEN2(dev))
  97. cfb_pitch = (cfb_pitch / 32) - 1;
  98. else
  99. cfb_pitch = (cfb_pitch / 64) - 1;
  100. /* Clear old tags */
  101. for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
  102. I915_WRITE(FBC_TAG + (i * 4), 0);
  103. if (IS_GEN4(dev)) {
  104. u32 fbc_ctl2;
  105. /* Set it up... */
  106. fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
  107. fbc_ctl2 |= FBC_CTL_PLANE(intel_crtc->plane);
  108. I915_WRITE(FBC_CONTROL2, fbc_ctl2);
  109. I915_WRITE(FBC_FENCE_OFF, crtc->y);
  110. }
  111. /* enable it... */
  112. fbc_ctl = I915_READ(FBC_CONTROL);
  113. fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
  114. fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
  115. if (IS_I945GM(dev))
  116. fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
  117. fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
  118. fbc_ctl |= obj->fence_reg;
  119. I915_WRITE(FBC_CONTROL, fbc_ctl);
  120. DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c\n",
  121. cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
  122. }
  123. static bool i8xx_fbc_enabled(struct drm_device *dev)
  124. {
  125. struct drm_i915_private *dev_priv = dev->dev_private;
  126. return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
  127. }
  128. static void g4x_enable_fbc(struct drm_crtc *crtc)
  129. {
  130. struct drm_device *dev = crtc->dev;
  131. struct drm_i915_private *dev_priv = dev->dev_private;
  132. struct drm_framebuffer *fb = crtc->primary->fb;
  133. struct drm_i915_gem_object *obj = intel_fb_obj(fb);
  134. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  135. u32 dpfc_ctl;
  136. dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane) | DPFC_SR_EN;
  137. if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
  138. dpfc_ctl |= DPFC_CTL_LIMIT_2X;
  139. else
  140. dpfc_ctl |= DPFC_CTL_LIMIT_1X;
  141. dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
  142. I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
  143. /* enable it... */
  144. I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  145. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  146. }
  147. static void g4x_disable_fbc(struct drm_device *dev)
  148. {
  149. struct drm_i915_private *dev_priv = dev->dev_private;
  150. u32 dpfc_ctl;
  151. /* Disable compression */
  152. dpfc_ctl = I915_READ(DPFC_CONTROL);
  153. if (dpfc_ctl & DPFC_CTL_EN) {
  154. dpfc_ctl &= ~DPFC_CTL_EN;
  155. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  156. DRM_DEBUG_KMS("disabled FBC\n");
  157. }
  158. }
  159. static bool g4x_fbc_enabled(struct drm_device *dev)
  160. {
  161. struct drm_i915_private *dev_priv = dev->dev_private;
  162. return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
  163. }
  164. static void sandybridge_blit_fbc_update(struct drm_device *dev)
  165. {
  166. struct drm_i915_private *dev_priv = dev->dev_private;
  167. u32 blt_ecoskpd;
  168. /* Make sure blitter notifies FBC of writes */
  169. /* Blitter is part of Media powerwell on VLV. No impact of
  170. * his param in other platforms for now */
  171. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_MEDIA);
  172. blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
  173. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
  174. GEN6_BLITTER_LOCK_SHIFT;
  175. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  176. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
  177. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  178. blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
  179. GEN6_BLITTER_LOCK_SHIFT);
  180. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  181. POSTING_READ(GEN6_BLITTER_ECOSKPD);
  182. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_MEDIA);
  183. }
  184. static void ironlake_enable_fbc(struct drm_crtc *crtc)
  185. {
  186. struct drm_device *dev = crtc->dev;
  187. struct drm_i915_private *dev_priv = dev->dev_private;
  188. struct drm_framebuffer *fb = crtc->primary->fb;
  189. struct drm_i915_gem_object *obj = intel_fb_obj(fb);
  190. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  191. u32 dpfc_ctl;
  192. dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane);
  193. if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
  194. dev_priv->fbc.threshold++;
  195. switch (dev_priv->fbc.threshold) {
  196. case 4:
  197. case 3:
  198. dpfc_ctl |= DPFC_CTL_LIMIT_4X;
  199. break;
  200. case 2:
  201. dpfc_ctl |= DPFC_CTL_LIMIT_2X;
  202. break;
  203. case 1:
  204. dpfc_ctl |= DPFC_CTL_LIMIT_1X;
  205. break;
  206. }
  207. dpfc_ctl |= DPFC_CTL_FENCE_EN;
  208. if (IS_GEN5(dev))
  209. dpfc_ctl |= obj->fence_reg;
  210. I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
  211. I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
  212. /* enable it... */
  213. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  214. if (IS_GEN6(dev)) {
  215. I915_WRITE(SNB_DPFC_CTL_SA,
  216. SNB_CPU_FENCE_ENABLE | obj->fence_reg);
  217. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  218. sandybridge_blit_fbc_update(dev);
  219. }
  220. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  221. }
  222. static void ironlake_disable_fbc(struct drm_device *dev)
  223. {
  224. struct drm_i915_private *dev_priv = dev->dev_private;
  225. u32 dpfc_ctl;
  226. /* Disable compression */
  227. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  228. if (dpfc_ctl & DPFC_CTL_EN) {
  229. dpfc_ctl &= ~DPFC_CTL_EN;
  230. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
  231. DRM_DEBUG_KMS("disabled FBC\n");
  232. }
  233. }
  234. static bool ironlake_fbc_enabled(struct drm_device *dev)
  235. {
  236. struct drm_i915_private *dev_priv = dev->dev_private;
  237. return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
  238. }
  239. static void gen7_enable_fbc(struct drm_crtc *crtc)
  240. {
  241. struct drm_device *dev = crtc->dev;
  242. struct drm_i915_private *dev_priv = dev->dev_private;
  243. struct drm_framebuffer *fb = crtc->primary->fb;
  244. struct drm_i915_gem_object *obj = intel_fb_obj(fb);
  245. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  246. u32 dpfc_ctl;
  247. dpfc_ctl = IVB_DPFC_CTL_PLANE(intel_crtc->plane);
  248. if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
  249. dev_priv->fbc.threshold++;
  250. switch (dev_priv->fbc.threshold) {
  251. case 4:
  252. case 3:
  253. dpfc_ctl |= DPFC_CTL_LIMIT_4X;
  254. break;
  255. case 2:
  256. dpfc_ctl |= DPFC_CTL_LIMIT_2X;
  257. break;
  258. case 1:
  259. dpfc_ctl |= DPFC_CTL_LIMIT_1X;
  260. break;
  261. }
  262. dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
  263. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  264. if (IS_IVYBRIDGE(dev)) {
  265. /* WaFbcAsynchFlipDisableFbcQueue:ivb */
  266. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  267. I915_READ(ILK_DISPLAY_CHICKEN1) |
  268. ILK_FBCQ_DIS);
  269. } else {
  270. /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
  271. I915_WRITE(CHICKEN_PIPESL_1(intel_crtc->pipe),
  272. I915_READ(CHICKEN_PIPESL_1(intel_crtc->pipe)) |
  273. HSW_FBCQ_DIS);
  274. }
  275. I915_WRITE(SNB_DPFC_CTL_SA,
  276. SNB_CPU_FENCE_ENABLE | obj->fence_reg);
  277. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  278. sandybridge_blit_fbc_update(dev);
  279. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  280. }
  281. bool intel_fbc_enabled(struct drm_device *dev)
  282. {
  283. struct drm_i915_private *dev_priv = dev->dev_private;
  284. if (!dev_priv->display.fbc_enabled)
  285. return false;
  286. return dev_priv->display.fbc_enabled(dev);
  287. }
  288. static void intel_fbc_work_fn(struct work_struct *__work)
  289. {
  290. struct intel_fbc_work *work =
  291. container_of(to_delayed_work(__work),
  292. struct intel_fbc_work, work);
  293. struct drm_device *dev = work->crtc->dev;
  294. struct drm_i915_private *dev_priv = dev->dev_private;
  295. mutex_lock(&dev->struct_mutex);
  296. if (work == dev_priv->fbc.fbc_work) {
  297. /* Double check that we haven't switched fb without cancelling
  298. * the prior work.
  299. */
  300. if (work->crtc->primary->fb == work->fb) {
  301. dev_priv->display.enable_fbc(work->crtc);
  302. dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
  303. dev_priv->fbc.fb_id = work->crtc->primary->fb->base.id;
  304. dev_priv->fbc.y = work->crtc->y;
  305. }
  306. dev_priv->fbc.fbc_work = NULL;
  307. }
  308. mutex_unlock(&dev->struct_mutex);
  309. kfree(work);
  310. }
  311. static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
  312. {
  313. if (dev_priv->fbc.fbc_work == NULL)
  314. return;
  315. DRM_DEBUG_KMS("cancelling pending FBC enable\n");
  316. /* Synchronisation is provided by struct_mutex and checking of
  317. * dev_priv->fbc.fbc_work, so we can perform the cancellation
  318. * entirely asynchronously.
  319. */
  320. if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
  321. /* tasklet was killed before being run, clean up */
  322. kfree(dev_priv->fbc.fbc_work);
  323. /* Mark the work as no longer wanted so that if it does
  324. * wake-up (because the work was already running and waiting
  325. * for our mutex), it will discover that is no longer
  326. * necessary to run.
  327. */
  328. dev_priv->fbc.fbc_work = NULL;
  329. }
  330. static void intel_enable_fbc(struct drm_crtc *crtc)
  331. {
  332. struct intel_fbc_work *work;
  333. struct drm_device *dev = crtc->dev;
  334. struct drm_i915_private *dev_priv = dev->dev_private;
  335. if (!dev_priv->display.enable_fbc)
  336. return;
  337. intel_cancel_fbc_work(dev_priv);
  338. work = kzalloc(sizeof(*work), GFP_KERNEL);
  339. if (work == NULL) {
  340. DRM_ERROR("Failed to allocate FBC work structure\n");
  341. dev_priv->display.enable_fbc(crtc);
  342. return;
  343. }
  344. work->crtc = crtc;
  345. work->fb = crtc->primary->fb;
  346. INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
  347. dev_priv->fbc.fbc_work = work;
  348. /* Delay the actual enabling to let pageflipping cease and the
  349. * display to settle before starting the compression. Note that
  350. * this delay also serves a second purpose: it allows for a
  351. * vblank to pass after disabling the FBC before we attempt
  352. * to modify the control registers.
  353. *
  354. * A more complicated solution would involve tracking vblanks
  355. * following the termination of the page-flipping sequence
  356. * and indeed performing the enable as a co-routine and not
  357. * waiting synchronously upon the vblank.
  358. *
  359. * WaFbcWaitForVBlankBeforeEnable:ilk,snb
  360. */
  361. schedule_delayed_work(&work->work, msecs_to_jiffies(50));
  362. }
  363. void intel_disable_fbc(struct drm_device *dev)
  364. {
  365. struct drm_i915_private *dev_priv = dev->dev_private;
  366. intel_cancel_fbc_work(dev_priv);
  367. if (!dev_priv->display.disable_fbc)
  368. return;
  369. dev_priv->display.disable_fbc(dev);
  370. dev_priv->fbc.plane = -1;
  371. }
  372. static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
  373. enum no_fbc_reason reason)
  374. {
  375. if (dev_priv->fbc.no_fbc_reason == reason)
  376. return false;
  377. dev_priv->fbc.no_fbc_reason = reason;
  378. return true;
  379. }
  380. /**
  381. * intel_update_fbc - enable/disable FBC as needed
  382. * @dev: the drm_device
  383. *
  384. * Set up the framebuffer compression hardware at mode set time. We
  385. * enable it if possible:
  386. * - plane A only (on pre-965)
  387. * - no pixel mulitply/line duplication
  388. * - no alpha buffer discard
  389. * - no dual wide
  390. * - framebuffer <= max_hdisplay in width, max_vdisplay in height
  391. *
  392. * We can't assume that any compression will take place (worst case),
  393. * so the compressed buffer has to be the same size as the uncompressed
  394. * one. It also must reside (along with the line length buffer) in
  395. * stolen memory.
  396. *
  397. * We need to enable/disable FBC on a global basis.
  398. */
  399. void intel_update_fbc(struct drm_device *dev)
  400. {
  401. struct drm_i915_private *dev_priv = dev->dev_private;
  402. struct drm_crtc *crtc = NULL, *tmp_crtc;
  403. struct intel_crtc *intel_crtc;
  404. struct drm_framebuffer *fb;
  405. struct drm_i915_gem_object *obj;
  406. const struct drm_display_mode *adjusted_mode;
  407. unsigned int max_width, max_height;
  408. if (!HAS_FBC(dev)) {
  409. set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
  410. return;
  411. }
  412. if (!i915.powersave) {
  413. if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
  414. DRM_DEBUG_KMS("fbc disabled per module param\n");
  415. return;
  416. }
  417. /*
  418. * If FBC is already on, we just have to verify that we can
  419. * keep it that way...
  420. * Need to disable if:
  421. * - more than one pipe is active
  422. * - changing FBC params (stride, fence, mode)
  423. * - new fb is too large to fit in compressed buffer
  424. * - going to an unsupported config (interlace, pixel multiply, etc.)
  425. */
  426. for_each_crtc(dev, tmp_crtc) {
  427. if (intel_crtc_active(tmp_crtc) &&
  428. to_intel_crtc(tmp_crtc)->primary_enabled) {
  429. if (crtc) {
  430. if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
  431. DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
  432. goto out_disable;
  433. }
  434. crtc = tmp_crtc;
  435. }
  436. }
  437. if (!crtc || crtc->primary->fb == NULL) {
  438. if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
  439. DRM_DEBUG_KMS("no output, disabling\n");
  440. goto out_disable;
  441. }
  442. intel_crtc = to_intel_crtc(crtc);
  443. fb = crtc->primary->fb;
  444. obj = intel_fb_obj(fb);
  445. adjusted_mode = &intel_crtc->config.adjusted_mode;
  446. if (i915.enable_fbc < 0) {
  447. if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
  448. DRM_DEBUG_KMS("disabled per chip default\n");
  449. goto out_disable;
  450. }
  451. if (!i915.enable_fbc) {
  452. if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
  453. DRM_DEBUG_KMS("fbc disabled per module param\n");
  454. goto out_disable;
  455. }
  456. if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
  457. (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
  458. if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
  459. DRM_DEBUG_KMS("mode incompatible with compression, "
  460. "disabling\n");
  461. goto out_disable;
  462. }
  463. if (INTEL_INFO(dev)->gen >= 8 || IS_HASWELL(dev)) {
  464. max_width = 4096;
  465. max_height = 4096;
  466. } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  467. max_width = 4096;
  468. max_height = 2048;
  469. } else {
  470. max_width = 2048;
  471. max_height = 1536;
  472. }
  473. if (intel_crtc->config.pipe_src_w > max_width ||
  474. intel_crtc->config.pipe_src_h > max_height) {
  475. if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
  476. DRM_DEBUG_KMS("mode too large for compression, disabling\n");
  477. goto out_disable;
  478. }
  479. if ((INTEL_INFO(dev)->gen < 4 || HAS_DDI(dev)) &&
  480. intel_crtc->plane != PLANE_A) {
  481. if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
  482. DRM_DEBUG_KMS("plane not A, disabling compression\n");
  483. goto out_disable;
  484. }
  485. /* The use of a CPU fence is mandatory in order to detect writes
  486. * by the CPU to the scanout and trigger updates to the FBC.
  487. */
  488. if (obj->tiling_mode != I915_TILING_X ||
  489. obj->fence_reg == I915_FENCE_REG_NONE) {
  490. if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
  491. DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
  492. goto out_disable;
  493. }
  494. /* If the kernel debugger is active, always disable compression */
  495. if (in_dbg_master())
  496. goto out_disable;
  497. if (i915_gem_stolen_setup_compression(dev, obj->base.size,
  498. drm_format_plane_cpp(fb->pixel_format, 0))) {
  499. if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
  500. DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
  501. goto out_disable;
  502. }
  503. /* If the scanout has not changed, don't modify the FBC settings.
  504. * Note that we make the fundamental assumption that the fb->obj
  505. * cannot be unpinned (and have its GTT offset and fence revoked)
  506. * without first being decoupled from the scanout and FBC disabled.
  507. */
  508. if (dev_priv->fbc.plane == intel_crtc->plane &&
  509. dev_priv->fbc.fb_id == fb->base.id &&
  510. dev_priv->fbc.y == crtc->y)
  511. return;
  512. if (intel_fbc_enabled(dev)) {
  513. /* We update FBC along two paths, after changing fb/crtc
  514. * configuration (modeswitching) and after page-flipping
  515. * finishes. For the latter, we know that not only did
  516. * we disable the FBC at the start of the page-flip
  517. * sequence, but also more than one vblank has passed.
  518. *
  519. * For the former case of modeswitching, it is possible
  520. * to switch between two FBC valid configurations
  521. * instantaneously so we do need to disable the FBC
  522. * before we can modify its control registers. We also
  523. * have to wait for the next vblank for that to take
  524. * effect. However, since we delay enabling FBC we can
  525. * assume that a vblank has passed since disabling and
  526. * that we can safely alter the registers in the deferred
  527. * callback.
  528. *
  529. * In the scenario that we go from a valid to invalid
  530. * and then back to valid FBC configuration we have
  531. * no strict enforcement that a vblank occurred since
  532. * disabling the FBC. However, along all current pipe
  533. * disabling paths we do need to wait for a vblank at
  534. * some point. And we wait before enabling FBC anyway.
  535. */
  536. DRM_DEBUG_KMS("disabling active FBC for update\n");
  537. intel_disable_fbc(dev);
  538. }
  539. intel_enable_fbc(crtc);
  540. dev_priv->fbc.no_fbc_reason = FBC_OK;
  541. return;
  542. out_disable:
  543. /* Multiple disables should be harmless */
  544. if (intel_fbc_enabled(dev)) {
  545. DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
  546. intel_disable_fbc(dev);
  547. }
  548. i915_gem_stolen_cleanup_compression(dev);
  549. }
  550. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  551. {
  552. struct drm_i915_private *dev_priv = dev->dev_private;
  553. u32 tmp;
  554. tmp = I915_READ(CLKCFG);
  555. switch (tmp & CLKCFG_FSB_MASK) {
  556. case CLKCFG_FSB_533:
  557. dev_priv->fsb_freq = 533; /* 133*4 */
  558. break;
  559. case CLKCFG_FSB_800:
  560. dev_priv->fsb_freq = 800; /* 200*4 */
  561. break;
  562. case CLKCFG_FSB_667:
  563. dev_priv->fsb_freq = 667; /* 167*4 */
  564. break;
  565. case CLKCFG_FSB_400:
  566. dev_priv->fsb_freq = 400; /* 100*4 */
  567. break;
  568. }
  569. switch (tmp & CLKCFG_MEM_MASK) {
  570. case CLKCFG_MEM_533:
  571. dev_priv->mem_freq = 533;
  572. break;
  573. case CLKCFG_MEM_667:
  574. dev_priv->mem_freq = 667;
  575. break;
  576. case CLKCFG_MEM_800:
  577. dev_priv->mem_freq = 800;
  578. break;
  579. }
  580. /* detect pineview DDR3 setting */
  581. tmp = I915_READ(CSHRDDR3CTL);
  582. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  583. }
  584. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  585. {
  586. struct drm_i915_private *dev_priv = dev->dev_private;
  587. u16 ddrpll, csipll;
  588. ddrpll = I915_READ16(DDRMPLL1);
  589. csipll = I915_READ16(CSIPLL0);
  590. switch (ddrpll & 0xff) {
  591. case 0xc:
  592. dev_priv->mem_freq = 800;
  593. break;
  594. case 0x10:
  595. dev_priv->mem_freq = 1066;
  596. break;
  597. case 0x14:
  598. dev_priv->mem_freq = 1333;
  599. break;
  600. case 0x18:
  601. dev_priv->mem_freq = 1600;
  602. break;
  603. default:
  604. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  605. ddrpll & 0xff);
  606. dev_priv->mem_freq = 0;
  607. break;
  608. }
  609. dev_priv->ips.r_t = dev_priv->mem_freq;
  610. switch (csipll & 0x3ff) {
  611. case 0x00c:
  612. dev_priv->fsb_freq = 3200;
  613. break;
  614. case 0x00e:
  615. dev_priv->fsb_freq = 3733;
  616. break;
  617. case 0x010:
  618. dev_priv->fsb_freq = 4266;
  619. break;
  620. case 0x012:
  621. dev_priv->fsb_freq = 4800;
  622. break;
  623. case 0x014:
  624. dev_priv->fsb_freq = 5333;
  625. break;
  626. case 0x016:
  627. dev_priv->fsb_freq = 5866;
  628. break;
  629. case 0x018:
  630. dev_priv->fsb_freq = 6400;
  631. break;
  632. default:
  633. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  634. csipll & 0x3ff);
  635. dev_priv->fsb_freq = 0;
  636. break;
  637. }
  638. if (dev_priv->fsb_freq == 3200) {
  639. dev_priv->ips.c_m = 0;
  640. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  641. dev_priv->ips.c_m = 1;
  642. } else {
  643. dev_priv->ips.c_m = 2;
  644. }
  645. }
  646. static const struct cxsr_latency cxsr_latency_table[] = {
  647. {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
  648. {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
  649. {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
  650. {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
  651. {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
  652. {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
  653. {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
  654. {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
  655. {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
  656. {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
  657. {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
  658. {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
  659. {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
  660. {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
  661. {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
  662. {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
  663. {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
  664. {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
  665. {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
  666. {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
  667. {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
  668. {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
  669. {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
  670. {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
  671. {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
  672. {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
  673. {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
  674. {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
  675. {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
  676. {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
  677. };
  678. static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
  679. int is_ddr3,
  680. int fsb,
  681. int mem)
  682. {
  683. const struct cxsr_latency *latency;
  684. int i;
  685. if (fsb == 0 || mem == 0)
  686. return NULL;
  687. for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
  688. latency = &cxsr_latency_table[i];
  689. if (is_desktop == latency->is_desktop &&
  690. is_ddr3 == latency->is_ddr3 &&
  691. fsb == latency->fsb_freq && mem == latency->mem_freq)
  692. return latency;
  693. }
  694. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  695. return NULL;
  696. }
  697. void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
  698. {
  699. struct drm_device *dev = dev_priv->dev;
  700. u32 val;
  701. if (IS_VALLEYVIEW(dev)) {
  702. I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
  703. } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
  704. I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
  705. } else if (IS_PINEVIEW(dev)) {
  706. val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
  707. val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
  708. I915_WRITE(DSPFW3, val);
  709. } else if (IS_I945G(dev) || IS_I945GM(dev)) {
  710. val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
  711. _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
  712. I915_WRITE(FW_BLC_SELF, val);
  713. } else if (IS_I915GM(dev)) {
  714. val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
  715. _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
  716. I915_WRITE(INSTPM, val);
  717. } else {
  718. return;
  719. }
  720. DRM_DEBUG_KMS("memory self-refresh is %s\n",
  721. enable ? "enabled" : "disabled");
  722. }
  723. /*
  724. * Latency for FIFO fetches is dependent on several factors:
  725. * - memory configuration (speed, channels)
  726. * - chipset
  727. * - current MCH state
  728. * It can be fairly high in some situations, so here we assume a fairly
  729. * pessimal value. It's a tradeoff between extra memory fetches (if we
  730. * set this value too high, the FIFO will fetch frequently to stay full)
  731. * and power consumption (set it too low to save power and we might see
  732. * FIFO underruns and display "flicker").
  733. *
  734. * A value of 5us seems to be a good balance; safe for very low end
  735. * platforms but not overly aggressive on lower latency configs.
  736. */
  737. static const int latency_ns = 5000;
  738. static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
  739. {
  740. struct drm_i915_private *dev_priv = dev->dev_private;
  741. uint32_t dsparb = I915_READ(DSPARB);
  742. int size;
  743. size = dsparb & 0x7f;
  744. if (plane)
  745. size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
  746. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  747. plane ? "B" : "A", size);
  748. return size;
  749. }
  750. static int i830_get_fifo_size(struct drm_device *dev, int plane)
  751. {
  752. struct drm_i915_private *dev_priv = dev->dev_private;
  753. uint32_t dsparb = I915_READ(DSPARB);
  754. int size;
  755. size = dsparb & 0x1ff;
  756. if (plane)
  757. size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
  758. size >>= 1; /* Convert to cachelines */
  759. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  760. plane ? "B" : "A", size);
  761. return size;
  762. }
  763. static int i845_get_fifo_size(struct drm_device *dev, int plane)
  764. {
  765. struct drm_i915_private *dev_priv = dev->dev_private;
  766. uint32_t dsparb = I915_READ(DSPARB);
  767. int size;
  768. size = dsparb & 0x7f;
  769. size >>= 2; /* Convert to cachelines */
  770. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  771. plane ? "B" : "A",
  772. size);
  773. return size;
  774. }
  775. /* Pineview has different values for various configs */
  776. static const struct intel_watermark_params pineview_display_wm = {
  777. .fifo_size = PINEVIEW_DISPLAY_FIFO,
  778. .max_wm = PINEVIEW_MAX_WM,
  779. .default_wm = PINEVIEW_DFT_WM,
  780. .guard_size = PINEVIEW_GUARD_WM,
  781. .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
  782. };
  783. static const struct intel_watermark_params pineview_display_hplloff_wm = {
  784. .fifo_size = PINEVIEW_DISPLAY_FIFO,
  785. .max_wm = PINEVIEW_MAX_WM,
  786. .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
  787. .guard_size = PINEVIEW_GUARD_WM,
  788. .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
  789. };
  790. static const struct intel_watermark_params pineview_cursor_wm = {
  791. .fifo_size = PINEVIEW_CURSOR_FIFO,
  792. .max_wm = PINEVIEW_CURSOR_MAX_WM,
  793. .default_wm = PINEVIEW_CURSOR_DFT_WM,
  794. .guard_size = PINEVIEW_CURSOR_GUARD_WM,
  795. .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
  796. };
  797. static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
  798. .fifo_size = PINEVIEW_CURSOR_FIFO,
  799. .max_wm = PINEVIEW_CURSOR_MAX_WM,
  800. .default_wm = PINEVIEW_CURSOR_DFT_WM,
  801. .guard_size = PINEVIEW_CURSOR_GUARD_WM,
  802. .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
  803. };
  804. static const struct intel_watermark_params g4x_wm_info = {
  805. .fifo_size = G4X_FIFO_SIZE,
  806. .max_wm = G4X_MAX_WM,
  807. .default_wm = G4X_MAX_WM,
  808. .guard_size = 2,
  809. .cacheline_size = G4X_FIFO_LINE_SIZE,
  810. };
  811. static const struct intel_watermark_params g4x_cursor_wm_info = {
  812. .fifo_size = I965_CURSOR_FIFO,
  813. .max_wm = I965_CURSOR_MAX_WM,
  814. .default_wm = I965_CURSOR_DFT_WM,
  815. .guard_size = 2,
  816. .cacheline_size = G4X_FIFO_LINE_SIZE,
  817. };
  818. static const struct intel_watermark_params valleyview_wm_info = {
  819. .fifo_size = VALLEYVIEW_FIFO_SIZE,
  820. .max_wm = VALLEYVIEW_MAX_WM,
  821. .default_wm = VALLEYVIEW_MAX_WM,
  822. .guard_size = 2,
  823. .cacheline_size = G4X_FIFO_LINE_SIZE,
  824. };
  825. static const struct intel_watermark_params valleyview_cursor_wm_info = {
  826. .fifo_size = I965_CURSOR_FIFO,
  827. .max_wm = VALLEYVIEW_CURSOR_MAX_WM,
  828. .default_wm = I965_CURSOR_DFT_WM,
  829. .guard_size = 2,
  830. .cacheline_size = G4X_FIFO_LINE_SIZE,
  831. };
  832. static const struct intel_watermark_params i965_cursor_wm_info = {
  833. .fifo_size = I965_CURSOR_FIFO,
  834. .max_wm = I965_CURSOR_MAX_WM,
  835. .default_wm = I965_CURSOR_DFT_WM,
  836. .guard_size = 2,
  837. .cacheline_size = I915_FIFO_LINE_SIZE,
  838. };
  839. static const struct intel_watermark_params i945_wm_info = {
  840. .fifo_size = I945_FIFO_SIZE,
  841. .max_wm = I915_MAX_WM,
  842. .default_wm = 1,
  843. .guard_size = 2,
  844. .cacheline_size = I915_FIFO_LINE_SIZE,
  845. };
  846. static const struct intel_watermark_params i915_wm_info = {
  847. .fifo_size = I915_FIFO_SIZE,
  848. .max_wm = I915_MAX_WM,
  849. .default_wm = 1,
  850. .guard_size = 2,
  851. .cacheline_size = I915_FIFO_LINE_SIZE,
  852. };
  853. static const struct intel_watermark_params i830_wm_info = {
  854. .fifo_size = I855GM_FIFO_SIZE,
  855. .max_wm = I915_MAX_WM,
  856. .default_wm = 1,
  857. .guard_size = 2,
  858. .cacheline_size = I830_FIFO_LINE_SIZE,
  859. };
  860. static const struct intel_watermark_params i845_wm_info = {
  861. .fifo_size = I830_FIFO_SIZE,
  862. .max_wm = I915_MAX_WM,
  863. .default_wm = 1,
  864. .guard_size = 2,
  865. .cacheline_size = I830_FIFO_LINE_SIZE,
  866. };
  867. /**
  868. * intel_calculate_wm - calculate watermark level
  869. * @clock_in_khz: pixel clock
  870. * @wm: chip FIFO params
  871. * @pixel_size: display pixel size
  872. * @latency_ns: memory latency for the platform
  873. *
  874. * Calculate the watermark level (the level at which the display plane will
  875. * start fetching from memory again). Each chip has a different display
  876. * FIFO size and allocation, so the caller needs to figure that out and pass
  877. * in the correct intel_watermark_params structure.
  878. *
  879. * As the pixel clock runs, the FIFO will be drained at a rate that depends
  880. * on the pixel size. When it reaches the watermark level, it'll start
  881. * fetching FIFO line sized based chunks from memory until the FIFO fills
  882. * past the watermark point. If the FIFO drains completely, a FIFO underrun
  883. * will occur, and a display engine hang could result.
  884. */
  885. static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
  886. const struct intel_watermark_params *wm,
  887. int fifo_size,
  888. int pixel_size,
  889. unsigned long latency_ns)
  890. {
  891. long entries_required, wm_size;
  892. /*
  893. * Note: we need to make sure we don't overflow for various clock &
  894. * latency values.
  895. * clocks go from a few thousand to several hundred thousand.
  896. * latency is usually a few thousand
  897. */
  898. entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
  899. 1000;
  900. entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
  901. DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
  902. wm_size = fifo_size - (entries_required + wm->guard_size);
  903. DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
  904. /* Don't promote wm_size to unsigned... */
  905. if (wm_size > (long)wm->max_wm)
  906. wm_size = wm->max_wm;
  907. if (wm_size <= 0)
  908. wm_size = wm->default_wm;
  909. return wm_size;
  910. }
  911. static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
  912. {
  913. struct drm_crtc *crtc, *enabled = NULL;
  914. for_each_crtc(dev, crtc) {
  915. if (intel_crtc_active(crtc)) {
  916. if (enabled)
  917. return NULL;
  918. enabled = crtc;
  919. }
  920. }
  921. return enabled;
  922. }
  923. static void pineview_update_wm(struct drm_crtc *unused_crtc)
  924. {
  925. struct drm_device *dev = unused_crtc->dev;
  926. struct drm_i915_private *dev_priv = dev->dev_private;
  927. struct drm_crtc *crtc;
  928. const struct cxsr_latency *latency;
  929. u32 reg;
  930. unsigned long wm;
  931. latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
  932. dev_priv->fsb_freq, dev_priv->mem_freq);
  933. if (!latency) {
  934. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  935. intel_set_memory_cxsr(dev_priv, false);
  936. return;
  937. }
  938. crtc = single_enabled_crtc(dev);
  939. if (crtc) {
  940. const struct drm_display_mode *adjusted_mode;
  941. int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
  942. int clock;
  943. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  944. clock = adjusted_mode->crtc_clock;
  945. /* Display SR */
  946. wm = intel_calculate_wm(clock, &pineview_display_wm,
  947. pineview_display_wm.fifo_size,
  948. pixel_size, latency->display_sr);
  949. reg = I915_READ(DSPFW1);
  950. reg &= ~DSPFW_SR_MASK;
  951. reg |= wm << DSPFW_SR_SHIFT;
  952. I915_WRITE(DSPFW1, reg);
  953. DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
  954. /* cursor SR */
  955. wm = intel_calculate_wm(clock, &pineview_cursor_wm,
  956. pineview_display_wm.fifo_size,
  957. pixel_size, latency->cursor_sr);
  958. reg = I915_READ(DSPFW3);
  959. reg &= ~DSPFW_CURSOR_SR_MASK;
  960. reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
  961. I915_WRITE(DSPFW3, reg);
  962. /* Display HPLL off SR */
  963. wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
  964. pineview_display_hplloff_wm.fifo_size,
  965. pixel_size, latency->display_hpll_disable);
  966. reg = I915_READ(DSPFW3);
  967. reg &= ~DSPFW_HPLL_SR_MASK;
  968. reg |= wm & DSPFW_HPLL_SR_MASK;
  969. I915_WRITE(DSPFW3, reg);
  970. /* cursor HPLL off SR */
  971. wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
  972. pineview_display_hplloff_wm.fifo_size,
  973. pixel_size, latency->cursor_hpll_disable);
  974. reg = I915_READ(DSPFW3);
  975. reg &= ~DSPFW_HPLL_CURSOR_MASK;
  976. reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
  977. I915_WRITE(DSPFW3, reg);
  978. DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
  979. intel_set_memory_cxsr(dev_priv, true);
  980. } else {
  981. intel_set_memory_cxsr(dev_priv, false);
  982. }
  983. }
  984. static bool g4x_compute_wm0(struct drm_device *dev,
  985. int plane,
  986. const struct intel_watermark_params *display,
  987. int display_latency_ns,
  988. const struct intel_watermark_params *cursor,
  989. int cursor_latency_ns,
  990. int *plane_wm,
  991. int *cursor_wm)
  992. {
  993. struct drm_crtc *crtc;
  994. const struct drm_display_mode *adjusted_mode;
  995. int htotal, hdisplay, clock, pixel_size;
  996. int line_time_us, line_count;
  997. int entries, tlb_miss;
  998. crtc = intel_get_crtc_for_plane(dev, plane);
  999. if (!intel_crtc_active(crtc)) {
  1000. *cursor_wm = cursor->guard_size;
  1001. *plane_wm = display->guard_size;
  1002. return false;
  1003. }
  1004. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1005. clock = adjusted_mode->crtc_clock;
  1006. htotal = adjusted_mode->crtc_htotal;
  1007. hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1008. pixel_size = crtc->primary->fb->bits_per_pixel / 8;
  1009. /* Use the small buffer method to calculate plane watermark */
  1010. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  1011. tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
  1012. if (tlb_miss > 0)
  1013. entries += tlb_miss;
  1014. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  1015. *plane_wm = entries + display->guard_size;
  1016. if (*plane_wm > (int)display->max_wm)
  1017. *plane_wm = display->max_wm;
  1018. /* Use the large buffer method to calculate cursor watermark */
  1019. line_time_us = max(htotal * 1000 / clock, 1);
  1020. line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
  1021. entries = line_count * to_intel_crtc(crtc)->cursor_width * pixel_size;
  1022. tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
  1023. if (tlb_miss > 0)
  1024. entries += tlb_miss;
  1025. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1026. *cursor_wm = entries + cursor->guard_size;
  1027. if (*cursor_wm > (int)cursor->max_wm)
  1028. *cursor_wm = (int)cursor->max_wm;
  1029. return true;
  1030. }
  1031. /*
  1032. * Check the wm result.
  1033. *
  1034. * If any calculated watermark values is larger than the maximum value that
  1035. * can be programmed into the associated watermark register, that watermark
  1036. * must be disabled.
  1037. */
  1038. static bool g4x_check_srwm(struct drm_device *dev,
  1039. int display_wm, int cursor_wm,
  1040. const struct intel_watermark_params *display,
  1041. const struct intel_watermark_params *cursor)
  1042. {
  1043. DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
  1044. display_wm, cursor_wm);
  1045. if (display_wm > display->max_wm) {
  1046. DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
  1047. display_wm, display->max_wm);
  1048. return false;
  1049. }
  1050. if (cursor_wm > cursor->max_wm) {
  1051. DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
  1052. cursor_wm, cursor->max_wm);
  1053. return false;
  1054. }
  1055. if (!(display_wm || cursor_wm)) {
  1056. DRM_DEBUG_KMS("SR latency is 0, disabling\n");
  1057. return false;
  1058. }
  1059. return true;
  1060. }
  1061. static bool g4x_compute_srwm(struct drm_device *dev,
  1062. int plane,
  1063. int latency_ns,
  1064. const struct intel_watermark_params *display,
  1065. const struct intel_watermark_params *cursor,
  1066. int *display_wm, int *cursor_wm)
  1067. {
  1068. struct drm_crtc *crtc;
  1069. const struct drm_display_mode *adjusted_mode;
  1070. int hdisplay, htotal, pixel_size, clock;
  1071. unsigned long line_time_us;
  1072. int line_count, line_size;
  1073. int small, large;
  1074. int entries;
  1075. if (!latency_ns) {
  1076. *display_wm = *cursor_wm = 0;
  1077. return false;
  1078. }
  1079. crtc = intel_get_crtc_for_plane(dev, plane);
  1080. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1081. clock = adjusted_mode->crtc_clock;
  1082. htotal = adjusted_mode->crtc_htotal;
  1083. hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1084. pixel_size = crtc->primary->fb->bits_per_pixel / 8;
  1085. line_time_us = max(htotal * 1000 / clock, 1);
  1086. line_count = (latency_ns / line_time_us + 1000) / 1000;
  1087. line_size = hdisplay * pixel_size;
  1088. /* Use the minimum of the small and large buffer method for primary */
  1089. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  1090. large = line_count * line_size;
  1091. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  1092. *display_wm = entries + display->guard_size;
  1093. /* calculate the self-refresh watermark for display cursor */
  1094. entries = line_count * pixel_size * to_intel_crtc(crtc)->cursor_width;
  1095. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1096. *cursor_wm = entries + cursor->guard_size;
  1097. return g4x_check_srwm(dev,
  1098. *display_wm, *cursor_wm,
  1099. display, cursor);
  1100. }
  1101. static bool vlv_compute_drain_latency(struct drm_device *dev,
  1102. int plane,
  1103. int *plane_prec_mult,
  1104. int *plane_dl,
  1105. int *cursor_prec_mult,
  1106. int *cursor_dl)
  1107. {
  1108. struct drm_crtc *crtc;
  1109. int clock, pixel_size;
  1110. int entries;
  1111. crtc = intel_get_crtc_for_plane(dev, plane);
  1112. if (!intel_crtc_active(crtc))
  1113. return false;
  1114. clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
  1115. pixel_size = crtc->primary->fb->bits_per_pixel / 8; /* BPP */
  1116. entries = (clock / 1000) * pixel_size;
  1117. *plane_prec_mult = (entries > 256) ?
  1118. DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
  1119. *plane_dl = (64 * (*plane_prec_mult) * 4) / ((clock / 1000) *
  1120. pixel_size);
  1121. entries = (clock / 1000) * 4; /* BPP is always 4 for cursor */
  1122. *cursor_prec_mult = (entries > 256) ?
  1123. DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
  1124. *cursor_dl = (64 * (*cursor_prec_mult) * 4) / ((clock / 1000) * 4);
  1125. return true;
  1126. }
  1127. /*
  1128. * Update drain latency registers of memory arbiter
  1129. *
  1130. * Valleyview SoC has a new memory arbiter and needs drain latency registers
  1131. * to be programmed. Each plane has a drain latency multiplier and a drain
  1132. * latency value.
  1133. */
  1134. static void vlv_update_drain_latency(struct drm_device *dev)
  1135. {
  1136. struct drm_i915_private *dev_priv = dev->dev_private;
  1137. int planea_prec, planea_dl, planeb_prec, planeb_dl;
  1138. int cursora_prec, cursora_dl, cursorb_prec, cursorb_dl;
  1139. int plane_prec_mult, cursor_prec_mult; /* Precision multiplier is
  1140. either 16 or 32 */
  1141. /* For plane A, Cursor A */
  1142. if (vlv_compute_drain_latency(dev, 0, &plane_prec_mult, &planea_dl,
  1143. &cursor_prec_mult, &cursora_dl)) {
  1144. cursora_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1145. DDL_CURSORA_PRECISION_32 : DDL_CURSORA_PRECISION_16;
  1146. planea_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1147. DDL_PLANEA_PRECISION_32 : DDL_PLANEA_PRECISION_16;
  1148. I915_WRITE(VLV_DDL1, cursora_prec |
  1149. (cursora_dl << DDL_CURSORA_SHIFT) |
  1150. planea_prec | planea_dl);
  1151. }
  1152. /* For plane B, Cursor B */
  1153. if (vlv_compute_drain_latency(dev, 1, &plane_prec_mult, &planeb_dl,
  1154. &cursor_prec_mult, &cursorb_dl)) {
  1155. cursorb_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1156. DDL_CURSORB_PRECISION_32 : DDL_CURSORB_PRECISION_16;
  1157. planeb_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1158. DDL_PLANEB_PRECISION_32 : DDL_PLANEB_PRECISION_16;
  1159. I915_WRITE(VLV_DDL2, cursorb_prec |
  1160. (cursorb_dl << DDL_CURSORB_SHIFT) |
  1161. planeb_prec | planeb_dl);
  1162. }
  1163. }
  1164. #define single_plane_enabled(mask) is_power_of_2(mask)
  1165. static void valleyview_update_wm(struct drm_crtc *crtc)
  1166. {
  1167. struct drm_device *dev = crtc->dev;
  1168. static const int sr_latency_ns = 12000;
  1169. struct drm_i915_private *dev_priv = dev->dev_private;
  1170. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1171. int plane_sr, cursor_sr;
  1172. int ignore_plane_sr, ignore_cursor_sr;
  1173. unsigned int enabled = 0;
  1174. bool cxsr_enabled;
  1175. vlv_update_drain_latency(dev);
  1176. if (g4x_compute_wm0(dev, PIPE_A,
  1177. &valleyview_wm_info, latency_ns,
  1178. &valleyview_cursor_wm_info, latency_ns,
  1179. &planea_wm, &cursora_wm))
  1180. enabled |= 1 << PIPE_A;
  1181. if (g4x_compute_wm0(dev, PIPE_B,
  1182. &valleyview_wm_info, latency_ns,
  1183. &valleyview_cursor_wm_info, latency_ns,
  1184. &planeb_wm, &cursorb_wm))
  1185. enabled |= 1 << PIPE_B;
  1186. if (single_plane_enabled(enabled) &&
  1187. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1188. sr_latency_ns,
  1189. &valleyview_wm_info,
  1190. &valleyview_cursor_wm_info,
  1191. &plane_sr, &ignore_cursor_sr) &&
  1192. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1193. 2*sr_latency_ns,
  1194. &valleyview_wm_info,
  1195. &valleyview_cursor_wm_info,
  1196. &ignore_plane_sr, &cursor_sr)) {
  1197. cxsr_enabled = true;
  1198. } else {
  1199. cxsr_enabled = false;
  1200. intel_set_memory_cxsr(dev_priv, false);
  1201. plane_sr = cursor_sr = 0;
  1202. }
  1203. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1204. planea_wm, cursora_wm,
  1205. planeb_wm, cursorb_wm,
  1206. plane_sr, cursor_sr);
  1207. I915_WRITE(DSPFW1,
  1208. (plane_sr << DSPFW_SR_SHIFT) |
  1209. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1210. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1211. planea_wm);
  1212. I915_WRITE(DSPFW2,
  1213. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1214. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1215. I915_WRITE(DSPFW3,
  1216. (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
  1217. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1218. if (cxsr_enabled)
  1219. intel_set_memory_cxsr(dev_priv, true);
  1220. }
  1221. static void g4x_update_wm(struct drm_crtc *crtc)
  1222. {
  1223. struct drm_device *dev = crtc->dev;
  1224. static const int sr_latency_ns = 12000;
  1225. struct drm_i915_private *dev_priv = dev->dev_private;
  1226. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1227. int plane_sr, cursor_sr;
  1228. unsigned int enabled = 0;
  1229. bool cxsr_enabled;
  1230. if (g4x_compute_wm0(dev, PIPE_A,
  1231. &g4x_wm_info, latency_ns,
  1232. &g4x_cursor_wm_info, latency_ns,
  1233. &planea_wm, &cursora_wm))
  1234. enabled |= 1 << PIPE_A;
  1235. if (g4x_compute_wm0(dev, PIPE_B,
  1236. &g4x_wm_info, latency_ns,
  1237. &g4x_cursor_wm_info, latency_ns,
  1238. &planeb_wm, &cursorb_wm))
  1239. enabled |= 1 << PIPE_B;
  1240. if (single_plane_enabled(enabled) &&
  1241. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1242. sr_latency_ns,
  1243. &g4x_wm_info,
  1244. &g4x_cursor_wm_info,
  1245. &plane_sr, &cursor_sr)) {
  1246. cxsr_enabled = true;
  1247. } else {
  1248. cxsr_enabled = false;
  1249. intel_set_memory_cxsr(dev_priv, false);
  1250. plane_sr = cursor_sr = 0;
  1251. }
  1252. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1253. planea_wm, cursora_wm,
  1254. planeb_wm, cursorb_wm,
  1255. plane_sr, cursor_sr);
  1256. I915_WRITE(DSPFW1,
  1257. (plane_sr << DSPFW_SR_SHIFT) |
  1258. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1259. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1260. planea_wm);
  1261. I915_WRITE(DSPFW2,
  1262. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1263. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1264. /* HPLL off in SR has some issues on G4x... disable it */
  1265. I915_WRITE(DSPFW3,
  1266. (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
  1267. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1268. if (cxsr_enabled)
  1269. intel_set_memory_cxsr(dev_priv, true);
  1270. }
  1271. static void i965_update_wm(struct drm_crtc *unused_crtc)
  1272. {
  1273. struct drm_device *dev = unused_crtc->dev;
  1274. struct drm_i915_private *dev_priv = dev->dev_private;
  1275. struct drm_crtc *crtc;
  1276. int srwm = 1;
  1277. int cursor_sr = 16;
  1278. bool cxsr_enabled;
  1279. /* Calc sr entries for one plane configs */
  1280. crtc = single_enabled_crtc(dev);
  1281. if (crtc) {
  1282. /* self-refresh has much higher latency */
  1283. static const int sr_latency_ns = 12000;
  1284. const struct drm_display_mode *adjusted_mode =
  1285. &to_intel_crtc(crtc)->config.adjusted_mode;
  1286. int clock = adjusted_mode->crtc_clock;
  1287. int htotal = adjusted_mode->crtc_htotal;
  1288. int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1289. int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
  1290. unsigned long line_time_us;
  1291. int entries;
  1292. line_time_us = max(htotal * 1000 / clock, 1);
  1293. /* Use ns/us then divide to preserve precision */
  1294. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1295. pixel_size * hdisplay;
  1296. entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
  1297. srwm = I965_FIFO_SIZE - entries;
  1298. if (srwm < 0)
  1299. srwm = 1;
  1300. srwm &= 0x1ff;
  1301. DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
  1302. entries, srwm);
  1303. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1304. pixel_size * to_intel_crtc(crtc)->cursor_width;
  1305. entries = DIV_ROUND_UP(entries,
  1306. i965_cursor_wm_info.cacheline_size);
  1307. cursor_sr = i965_cursor_wm_info.fifo_size -
  1308. (entries + i965_cursor_wm_info.guard_size);
  1309. if (cursor_sr > i965_cursor_wm_info.max_wm)
  1310. cursor_sr = i965_cursor_wm_info.max_wm;
  1311. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  1312. "cursor %d\n", srwm, cursor_sr);
  1313. cxsr_enabled = true;
  1314. } else {
  1315. cxsr_enabled = false;
  1316. /* Turn off self refresh if both pipes are enabled */
  1317. intel_set_memory_cxsr(dev_priv, false);
  1318. }
  1319. DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
  1320. srwm);
  1321. /* 965 has limitations... */
  1322. I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
  1323. (8 << 16) | (8 << 8) | (8 << 0));
  1324. I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
  1325. /* update cursor SR watermark */
  1326. I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1327. if (cxsr_enabled)
  1328. intel_set_memory_cxsr(dev_priv, true);
  1329. }
  1330. static void i9xx_update_wm(struct drm_crtc *unused_crtc)
  1331. {
  1332. struct drm_device *dev = unused_crtc->dev;
  1333. struct drm_i915_private *dev_priv = dev->dev_private;
  1334. const struct intel_watermark_params *wm_info;
  1335. uint32_t fwater_lo;
  1336. uint32_t fwater_hi;
  1337. int cwm, srwm = 1;
  1338. int fifo_size;
  1339. int planea_wm, planeb_wm;
  1340. struct drm_crtc *crtc, *enabled = NULL;
  1341. if (IS_I945GM(dev))
  1342. wm_info = &i945_wm_info;
  1343. else if (!IS_GEN2(dev))
  1344. wm_info = &i915_wm_info;
  1345. else
  1346. wm_info = &i830_wm_info;
  1347. fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  1348. crtc = intel_get_crtc_for_plane(dev, 0);
  1349. if (intel_crtc_active(crtc)) {
  1350. const struct drm_display_mode *adjusted_mode;
  1351. int cpp = crtc->primary->fb->bits_per_pixel / 8;
  1352. if (IS_GEN2(dev))
  1353. cpp = 4;
  1354. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1355. planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1356. wm_info, fifo_size, cpp,
  1357. latency_ns);
  1358. enabled = crtc;
  1359. } else
  1360. planea_wm = fifo_size - wm_info->guard_size;
  1361. fifo_size = dev_priv->display.get_fifo_size(dev, 1);
  1362. crtc = intel_get_crtc_for_plane(dev, 1);
  1363. if (intel_crtc_active(crtc)) {
  1364. const struct drm_display_mode *adjusted_mode;
  1365. int cpp = crtc->primary->fb->bits_per_pixel / 8;
  1366. if (IS_GEN2(dev))
  1367. cpp = 4;
  1368. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1369. planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1370. wm_info, fifo_size, cpp,
  1371. latency_ns);
  1372. if (enabled == NULL)
  1373. enabled = crtc;
  1374. else
  1375. enabled = NULL;
  1376. } else
  1377. planeb_wm = fifo_size - wm_info->guard_size;
  1378. DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  1379. if (IS_I915GM(dev) && enabled) {
  1380. struct drm_i915_gem_object *obj;
  1381. obj = intel_fb_obj(enabled->primary->fb);
  1382. /* self-refresh seems busted with untiled */
  1383. if (obj->tiling_mode == I915_TILING_NONE)
  1384. enabled = NULL;
  1385. }
  1386. /*
  1387. * Overlay gets an aggressive default since video jitter is bad.
  1388. */
  1389. cwm = 2;
  1390. /* Play safe and disable self-refresh before adjusting watermarks. */
  1391. intel_set_memory_cxsr(dev_priv, false);
  1392. /* Calc sr entries for one plane configs */
  1393. if (HAS_FW_BLC(dev) && enabled) {
  1394. /* self-refresh has much higher latency */
  1395. static const int sr_latency_ns = 6000;
  1396. const struct drm_display_mode *adjusted_mode =
  1397. &to_intel_crtc(enabled)->config.adjusted_mode;
  1398. int clock = adjusted_mode->crtc_clock;
  1399. int htotal = adjusted_mode->crtc_htotal;
  1400. int hdisplay = to_intel_crtc(enabled)->config.pipe_src_w;
  1401. int pixel_size = enabled->primary->fb->bits_per_pixel / 8;
  1402. unsigned long line_time_us;
  1403. int entries;
  1404. line_time_us = max(htotal * 1000 / clock, 1);
  1405. /* Use ns/us then divide to preserve precision */
  1406. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1407. pixel_size * hdisplay;
  1408. entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
  1409. DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
  1410. srwm = wm_info->fifo_size - entries;
  1411. if (srwm < 0)
  1412. srwm = 1;
  1413. if (IS_I945G(dev) || IS_I945GM(dev))
  1414. I915_WRITE(FW_BLC_SELF,
  1415. FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
  1416. else if (IS_I915GM(dev))
  1417. I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
  1418. }
  1419. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
  1420. planea_wm, planeb_wm, cwm, srwm);
  1421. fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
  1422. fwater_hi = (cwm & 0x1f);
  1423. /* Set request length to 8 cachelines per fetch */
  1424. fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
  1425. fwater_hi = fwater_hi | (1 << 8);
  1426. I915_WRITE(FW_BLC, fwater_lo);
  1427. I915_WRITE(FW_BLC2, fwater_hi);
  1428. if (enabled)
  1429. intel_set_memory_cxsr(dev_priv, true);
  1430. }
  1431. static void i845_update_wm(struct drm_crtc *unused_crtc)
  1432. {
  1433. struct drm_device *dev = unused_crtc->dev;
  1434. struct drm_i915_private *dev_priv = dev->dev_private;
  1435. struct drm_crtc *crtc;
  1436. const struct drm_display_mode *adjusted_mode;
  1437. uint32_t fwater_lo;
  1438. int planea_wm;
  1439. crtc = single_enabled_crtc(dev);
  1440. if (crtc == NULL)
  1441. return;
  1442. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1443. planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1444. &i845_wm_info,
  1445. dev_priv->display.get_fifo_size(dev, 0),
  1446. 4, latency_ns);
  1447. fwater_lo = I915_READ(FW_BLC) & ~0xfff;
  1448. fwater_lo |= (3<<8) | planea_wm;
  1449. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
  1450. I915_WRITE(FW_BLC, fwater_lo);
  1451. }
  1452. static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
  1453. struct drm_crtc *crtc)
  1454. {
  1455. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1456. uint32_t pixel_rate;
  1457. pixel_rate = intel_crtc->config.adjusted_mode.crtc_clock;
  1458. /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
  1459. * adjust the pixel_rate here. */
  1460. if (intel_crtc->config.pch_pfit.enabled) {
  1461. uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
  1462. uint32_t pfit_size = intel_crtc->config.pch_pfit.size;
  1463. pipe_w = intel_crtc->config.pipe_src_w;
  1464. pipe_h = intel_crtc->config.pipe_src_h;
  1465. pfit_w = (pfit_size >> 16) & 0xFFFF;
  1466. pfit_h = pfit_size & 0xFFFF;
  1467. if (pipe_w < pfit_w)
  1468. pipe_w = pfit_w;
  1469. if (pipe_h < pfit_h)
  1470. pipe_h = pfit_h;
  1471. pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
  1472. pfit_w * pfit_h);
  1473. }
  1474. return pixel_rate;
  1475. }
  1476. /* latency must be in 0.1us units. */
  1477. static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
  1478. uint32_t latency)
  1479. {
  1480. uint64_t ret;
  1481. if (WARN(latency == 0, "Latency value missing\n"))
  1482. return UINT_MAX;
  1483. ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
  1484. ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
  1485. return ret;
  1486. }
  1487. /* latency must be in 0.1us units. */
  1488. static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
  1489. uint32_t horiz_pixels, uint8_t bytes_per_pixel,
  1490. uint32_t latency)
  1491. {
  1492. uint32_t ret;
  1493. if (WARN(latency == 0, "Latency value missing\n"))
  1494. return UINT_MAX;
  1495. ret = (latency * pixel_rate) / (pipe_htotal * 10000);
  1496. ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
  1497. ret = DIV_ROUND_UP(ret, 64) + 2;
  1498. return ret;
  1499. }
  1500. static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
  1501. uint8_t bytes_per_pixel)
  1502. {
  1503. return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
  1504. }
  1505. struct ilk_pipe_wm_parameters {
  1506. bool active;
  1507. uint32_t pipe_htotal;
  1508. uint32_t pixel_rate;
  1509. struct intel_plane_wm_parameters pri;
  1510. struct intel_plane_wm_parameters spr;
  1511. struct intel_plane_wm_parameters cur;
  1512. };
  1513. struct ilk_wm_maximums {
  1514. uint16_t pri;
  1515. uint16_t spr;
  1516. uint16_t cur;
  1517. uint16_t fbc;
  1518. };
  1519. /* used in computing the new watermarks state */
  1520. struct intel_wm_config {
  1521. unsigned int num_pipes_active;
  1522. bool sprites_enabled;
  1523. bool sprites_scaled;
  1524. };
  1525. /*
  1526. * For both WM_PIPE and WM_LP.
  1527. * mem_value must be in 0.1us units.
  1528. */
  1529. static uint32_t ilk_compute_pri_wm(const struct ilk_pipe_wm_parameters *params,
  1530. uint32_t mem_value,
  1531. bool is_lp)
  1532. {
  1533. uint32_t method1, method2;
  1534. if (!params->active || !params->pri.enabled)
  1535. return 0;
  1536. method1 = ilk_wm_method1(params->pixel_rate,
  1537. params->pri.bytes_per_pixel,
  1538. mem_value);
  1539. if (!is_lp)
  1540. return method1;
  1541. method2 = ilk_wm_method2(params->pixel_rate,
  1542. params->pipe_htotal,
  1543. params->pri.horiz_pixels,
  1544. params->pri.bytes_per_pixel,
  1545. mem_value);
  1546. return min(method1, method2);
  1547. }
  1548. /*
  1549. * For both WM_PIPE and WM_LP.
  1550. * mem_value must be in 0.1us units.
  1551. */
  1552. static uint32_t ilk_compute_spr_wm(const struct ilk_pipe_wm_parameters *params,
  1553. uint32_t mem_value)
  1554. {
  1555. uint32_t method1, method2;
  1556. if (!params->active || !params->spr.enabled)
  1557. return 0;
  1558. method1 = ilk_wm_method1(params->pixel_rate,
  1559. params->spr.bytes_per_pixel,
  1560. mem_value);
  1561. method2 = ilk_wm_method2(params->pixel_rate,
  1562. params->pipe_htotal,
  1563. params->spr.horiz_pixels,
  1564. params->spr.bytes_per_pixel,
  1565. mem_value);
  1566. return min(method1, method2);
  1567. }
  1568. /*
  1569. * For both WM_PIPE and WM_LP.
  1570. * mem_value must be in 0.1us units.
  1571. */
  1572. static uint32_t ilk_compute_cur_wm(const struct ilk_pipe_wm_parameters *params,
  1573. uint32_t mem_value)
  1574. {
  1575. if (!params->active || !params->cur.enabled)
  1576. return 0;
  1577. return ilk_wm_method2(params->pixel_rate,
  1578. params->pipe_htotal,
  1579. params->cur.horiz_pixels,
  1580. params->cur.bytes_per_pixel,
  1581. mem_value);
  1582. }
  1583. /* Only for WM_LP. */
  1584. static uint32_t ilk_compute_fbc_wm(const struct ilk_pipe_wm_parameters *params,
  1585. uint32_t pri_val)
  1586. {
  1587. if (!params->active || !params->pri.enabled)
  1588. return 0;
  1589. return ilk_wm_fbc(pri_val,
  1590. params->pri.horiz_pixels,
  1591. params->pri.bytes_per_pixel);
  1592. }
  1593. static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
  1594. {
  1595. if (INTEL_INFO(dev)->gen >= 8)
  1596. return 3072;
  1597. else if (INTEL_INFO(dev)->gen >= 7)
  1598. return 768;
  1599. else
  1600. return 512;
  1601. }
  1602. static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
  1603. int level, bool is_sprite)
  1604. {
  1605. if (INTEL_INFO(dev)->gen >= 8)
  1606. /* BDW primary/sprite plane watermarks */
  1607. return level == 0 ? 255 : 2047;
  1608. else if (INTEL_INFO(dev)->gen >= 7)
  1609. /* IVB/HSW primary/sprite plane watermarks */
  1610. return level == 0 ? 127 : 1023;
  1611. else if (!is_sprite)
  1612. /* ILK/SNB primary plane watermarks */
  1613. return level == 0 ? 127 : 511;
  1614. else
  1615. /* ILK/SNB sprite plane watermarks */
  1616. return level == 0 ? 63 : 255;
  1617. }
  1618. static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
  1619. int level)
  1620. {
  1621. if (INTEL_INFO(dev)->gen >= 7)
  1622. return level == 0 ? 63 : 255;
  1623. else
  1624. return level == 0 ? 31 : 63;
  1625. }
  1626. static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
  1627. {
  1628. if (INTEL_INFO(dev)->gen >= 8)
  1629. return 31;
  1630. else
  1631. return 15;
  1632. }
  1633. /* Calculate the maximum primary/sprite plane watermark */
  1634. static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
  1635. int level,
  1636. const struct intel_wm_config *config,
  1637. enum intel_ddb_partitioning ddb_partitioning,
  1638. bool is_sprite)
  1639. {
  1640. unsigned int fifo_size = ilk_display_fifo_size(dev);
  1641. /* if sprites aren't enabled, sprites get nothing */
  1642. if (is_sprite && !config->sprites_enabled)
  1643. return 0;
  1644. /* HSW allows LP1+ watermarks even with multiple pipes */
  1645. if (level == 0 || config->num_pipes_active > 1) {
  1646. fifo_size /= INTEL_INFO(dev)->num_pipes;
  1647. /*
  1648. * For some reason the non self refresh
  1649. * FIFO size is only half of the self
  1650. * refresh FIFO size on ILK/SNB.
  1651. */
  1652. if (INTEL_INFO(dev)->gen <= 6)
  1653. fifo_size /= 2;
  1654. }
  1655. if (config->sprites_enabled) {
  1656. /* level 0 is always calculated with 1:1 split */
  1657. if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
  1658. if (is_sprite)
  1659. fifo_size *= 5;
  1660. fifo_size /= 6;
  1661. } else {
  1662. fifo_size /= 2;
  1663. }
  1664. }
  1665. /* clamp to max that the registers can hold */
  1666. return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
  1667. }
  1668. /* Calculate the maximum cursor plane watermark */
  1669. static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
  1670. int level,
  1671. const struct intel_wm_config *config)
  1672. {
  1673. /* HSW LP1+ watermarks w/ multiple pipes */
  1674. if (level > 0 && config->num_pipes_active > 1)
  1675. return 64;
  1676. /* otherwise just report max that registers can hold */
  1677. return ilk_cursor_wm_reg_max(dev, level);
  1678. }
  1679. static void ilk_compute_wm_maximums(const struct drm_device *dev,
  1680. int level,
  1681. const struct intel_wm_config *config,
  1682. enum intel_ddb_partitioning ddb_partitioning,
  1683. struct ilk_wm_maximums *max)
  1684. {
  1685. max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
  1686. max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
  1687. max->cur = ilk_cursor_wm_max(dev, level, config);
  1688. max->fbc = ilk_fbc_wm_reg_max(dev);
  1689. }
  1690. static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
  1691. int level,
  1692. struct ilk_wm_maximums *max)
  1693. {
  1694. max->pri = ilk_plane_wm_reg_max(dev, level, false);
  1695. max->spr = ilk_plane_wm_reg_max(dev, level, true);
  1696. max->cur = ilk_cursor_wm_reg_max(dev, level);
  1697. max->fbc = ilk_fbc_wm_reg_max(dev);
  1698. }
  1699. static bool ilk_validate_wm_level(int level,
  1700. const struct ilk_wm_maximums *max,
  1701. struct intel_wm_level *result)
  1702. {
  1703. bool ret;
  1704. /* already determined to be invalid? */
  1705. if (!result->enable)
  1706. return false;
  1707. result->enable = result->pri_val <= max->pri &&
  1708. result->spr_val <= max->spr &&
  1709. result->cur_val <= max->cur;
  1710. ret = result->enable;
  1711. /*
  1712. * HACK until we can pre-compute everything,
  1713. * and thus fail gracefully if LP0 watermarks
  1714. * are exceeded...
  1715. */
  1716. if (level == 0 && !result->enable) {
  1717. if (result->pri_val > max->pri)
  1718. DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
  1719. level, result->pri_val, max->pri);
  1720. if (result->spr_val > max->spr)
  1721. DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
  1722. level, result->spr_val, max->spr);
  1723. if (result->cur_val > max->cur)
  1724. DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
  1725. level, result->cur_val, max->cur);
  1726. result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
  1727. result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
  1728. result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
  1729. result->enable = true;
  1730. }
  1731. return ret;
  1732. }
  1733. static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
  1734. int level,
  1735. const struct ilk_pipe_wm_parameters *p,
  1736. struct intel_wm_level *result)
  1737. {
  1738. uint16_t pri_latency = dev_priv->wm.pri_latency[level];
  1739. uint16_t spr_latency = dev_priv->wm.spr_latency[level];
  1740. uint16_t cur_latency = dev_priv->wm.cur_latency[level];
  1741. /* WM1+ latency values stored in 0.5us units */
  1742. if (level > 0) {
  1743. pri_latency *= 5;
  1744. spr_latency *= 5;
  1745. cur_latency *= 5;
  1746. }
  1747. result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
  1748. result->spr_val = ilk_compute_spr_wm(p, spr_latency);
  1749. result->cur_val = ilk_compute_cur_wm(p, cur_latency);
  1750. result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
  1751. result->enable = true;
  1752. }
  1753. static uint32_t
  1754. hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
  1755. {
  1756. struct drm_i915_private *dev_priv = dev->dev_private;
  1757. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1758. struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
  1759. u32 linetime, ips_linetime;
  1760. if (!intel_crtc_active(crtc))
  1761. return 0;
  1762. /* The WM are computed with base on how long it takes to fill a single
  1763. * row at the given clock rate, multiplied by 8.
  1764. * */
  1765. linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
  1766. mode->crtc_clock);
  1767. ips_linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
  1768. intel_ddi_get_cdclk_freq(dev_priv));
  1769. return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
  1770. PIPE_WM_LINETIME_TIME(linetime);
  1771. }
  1772. static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5])
  1773. {
  1774. struct drm_i915_private *dev_priv = dev->dev_private;
  1775. if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  1776. uint64_t sskpd = I915_READ64(MCH_SSKPD);
  1777. wm[0] = (sskpd >> 56) & 0xFF;
  1778. if (wm[0] == 0)
  1779. wm[0] = sskpd & 0xF;
  1780. wm[1] = (sskpd >> 4) & 0xFF;
  1781. wm[2] = (sskpd >> 12) & 0xFF;
  1782. wm[3] = (sskpd >> 20) & 0x1FF;
  1783. wm[4] = (sskpd >> 32) & 0x1FF;
  1784. } else if (INTEL_INFO(dev)->gen >= 6) {
  1785. uint32_t sskpd = I915_READ(MCH_SSKPD);
  1786. wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
  1787. wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
  1788. wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
  1789. wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
  1790. } else if (INTEL_INFO(dev)->gen >= 5) {
  1791. uint32_t mltr = I915_READ(MLTR_ILK);
  1792. /* ILK primary LP0 latency is 700 ns */
  1793. wm[0] = 7;
  1794. wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
  1795. wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
  1796. }
  1797. }
  1798. static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
  1799. {
  1800. /* ILK sprite LP0 latency is 1300 ns */
  1801. if (INTEL_INFO(dev)->gen == 5)
  1802. wm[0] = 13;
  1803. }
  1804. static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
  1805. {
  1806. /* ILK cursor LP0 latency is 1300 ns */
  1807. if (INTEL_INFO(dev)->gen == 5)
  1808. wm[0] = 13;
  1809. /* WaDoubleCursorLP3Latency:ivb */
  1810. if (IS_IVYBRIDGE(dev))
  1811. wm[3] *= 2;
  1812. }
  1813. int ilk_wm_max_level(const struct drm_device *dev)
  1814. {
  1815. /* how many WM levels are we expecting */
  1816. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  1817. return 4;
  1818. else if (INTEL_INFO(dev)->gen >= 6)
  1819. return 3;
  1820. else
  1821. return 2;
  1822. }
  1823. static void intel_print_wm_latency(struct drm_device *dev,
  1824. const char *name,
  1825. const uint16_t wm[5])
  1826. {
  1827. int level, max_level = ilk_wm_max_level(dev);
  1828. for (level = 0; level <= max_level; level++) {
  1829. unsigned int latency = wm[level];
  1830. if (latency == 0) {
  1831. DRM_ERROR("%s WM%d latency not provided\n",
  1832. name, level);
  1833. continue;
  1834. }
  1835. /* WM1+ latency values in 0.5us units */
  1836. if (level > 0)
  1837. latency *= 5;
  1838. DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
  1839. name, level, wm[level],
  1840. latency / 10, latency % 10);
  1841. }
  1842. }
  1843. static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
  1844. uint16_t wm[5], uint16_t min)
  1845. {
  1846. int level, max_level = ilk_wm_max_level(dev_priv->dev);
  1847. if (wm[0] >= min)
  1848. return false;
  1849. wm[0] = max(wm[0], min);
  1850. for (level = 1; level <= max_level; level++)
  1851. wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
  1852. return true;
  1853. }
  1854. static void snb_wm_latency_quirk(struct drm_device *dev)
  1855. {
  1856. struct drm_i915_private *dev_priv = dev->dev_private;
  1857. bool changed;
  1858. /*
  1859. * The BIOS provided WM memory latency values are often
  1860. * inadequate for high resolution displays. Adjust them.
  1861. */
  1862. changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
  1863. ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
  1864. ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
  1865. if (!changed)
  1866. return;
  1867. DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
  1868. intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
  1869. intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
  1870. intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
  1871. }
  1872. static void ilk_setup_wm_latency(struct drm_device *dev)
  1873. {
  1874. struct drm_i915_private *dev_priv = dev->dev_private;
  1875. intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
  1876. memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
  1877. sizeof(dev_priv->wm.pri_latency));
  1878. memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
  1879. sizeof(dev_priv->wm.pri_latency));
  1880. intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
  1881. intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
  1882. intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
  1883. intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
  1884. intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
  1885. if (IS_GEN6(dev))
  1886. snb_wm_latency_quirk(dev);
  1887. }
  1888. static void ilk_compute_wm_parameters(struct drm_crtc *crtc,
  1889. struct ilk_pipe_wm_parameters *p)
  1890. {
  1891. struct drm_device *dev = crtc->dev;
  1892. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1893. enum pipe pipe = intel_crtc->pipe;
  1894. struct drm_plane *plane;
  1895. if (!intel_crtc_active(crtc))
  1896. return;
  1897. p->active = true;
  1898. p->pipe_htotal = intel_crtc->config.adjusted_mode.crtc_htotal;
  1899. p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
  1900. p->pri.bytes_per_pixel = crtc->primary->fb->bits_per_pixel / 8;
  1901. p->cur.bytes_per_pixel = 4;
  1902. p->pri.horiz_pixels = intel_crtc->config.pipe_src_w;
  1903. p->cur.horiz_pixels = intel_crtc->cursor_width;
  1904. /* TODO: for now, assume primary and cursor planes are always enabled. */
  1905. p->pri.enabled = true;
  1906. p->cur.enabled = true;
  1907. drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
  1908. struct intel_plane *intel_plane = to_intel_plane(plane);
  1909. if (intel_plane->pipe == pipe) {
  1910. p->spr = intel_plane->wm;
  1911. break;
  1912. }
  1913. }
  1914. }
  1915. static void ilk_compute_wm_config(struct drm_device *dev,
  1916. struct intel_wm_config *config)
  1917. {
  1918. struct intel_crtc *intel_crtc;
  1919. /* Compute the currently _active_ config */
  1920. for_each_intel_crtc(dev, intel_crtc) {
  1921. const struct intel_pipe_wm *wm = &intel_crtc->wm.active;
  1922. if (!wm->pipe_enabled)
  1923. continue;
  1924. config->sprites_enabled |= wm->sprites_enabled;
  1925. config->sprites_scaled |= wm->sprites_scaled;
  1926. config->num_pipes_active++;
  1927. }
  1928. }
  1929. /* Compute new watermarks for the pipe */
  1930. static bool intel_compute_pipe_wm(struct drm_crtc *crtc,
  1931. const struct ilk_pipe_wm_parameters *params,
  1932. struct intel_pipe_wm *pipe_wm)
  1933. {
  1934. struct drm_device *dev = crtc->dev;
  1935. const struct drm_i915_private *dev_priv = dev->dev_private;
  1936. int level, max_level = ilk_wm_max_level(dev);
  1937. /* LP0 watermark maximums depend on this pipe alone */
  1938. struct intel_wm_config config = {
  1939. .num_pipes_active = 1,
  1940. .sprites_enabled = params->spr.enabled,
  1941. .sprites_scaled = params->spr.scaled,
  1942. };
  1943. struct ilk_wm_maximums max;
  1944. pipe_wm->pipe_enabled = params->active;
  1945. pipe_wm->sprites_enabled = params->spr.enabled;
  1946. pipe_wm->sprites_scaled = params->spr.scaled;
  1947. /* ILK/SNB: LP2+ watermarks only w/o sprites */
  1948. if (INTEL_INFO(dev)->gen <= 6 && params->spr.enabled)
  1949. max_level = 1;
  1950. /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
  1951. if (params->spr.scaled)
  1952. max_level = 0;
  1953. ilk_compute_wm_level(dev_priv, 0, params, &pipe_wm->wm[0]);
  1954. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  1955. pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
  1956. /* LP0 watermarks always use 1/2 DDB partitioning */
  1957. ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
  1958. /* At least LP0 must be valid */
  1959. if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]))
  1960. return false;
  1961. ilk_compute_wm_reg_maximums(dev, 1, &max);
  1962. for (level = 1; level <= max_level; level++) {
  1963. struct intel_wm_level wm = {};
  1964. ilk_compute_wm_level(dev_priv, level, params, &wm);
  1965. /*
  1966. * Disable any watermark level that exceeds the
  1967. * register maximums since such watermarks are
  1968. * always invalid.
  1969. */
  1970. if (!ilk_validate_wm_level(level, &max, &wm))
  1971. break;
  1972. pipe_wm->wm[level] = wm;
  1973. }
  1974. return true;
  1975. }
  1976. /*
  1977. * Merge the watermarks from all active pipes for a specific level.
  1978. */
  1979. static void ilk_merge_wm_level(struct drm_device *dev,
  1980. int level,
  1981. struct intel_wm_level *ret_wm)
  1982. {
  1983. const struct intel_crtc *intel_crtc;
  1984. ret_wm->enable = true;
  1985. for_each_intel_crtc(dev, intel_crtc) {
  1986. const struct intel_pipe_wm *active = &intel_crtc->wm.active;
  1987. const struct intel_wm_level *wm = &active->wm[level];
  1988. if (!active->pipe_enabled)
  1989. continue;
  1990. /*
  1991. * The watermark values may have been used in the past,
  1992. * so we must maintain them in the registers for some
  1993. * time even if the level is now disabled.
  1994. */
  1995. if (!wm->enable)
  1996. ret_wm->enable = false;
  1997. ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
  1998. ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
  1999. ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
  2000. ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
  2001. }
  2002. }
  2003. /*
  2004. * Merge all low power watermarks for all active pipes.
  2005. */
  2006. static void ilk_wm_merge(struct drm_device *dev,
  2007. const struct intel_wm_config *config,
  2008. const struct ilk_wm_maximums *max,
  2009. struct intel_pipe_wm *merged)
  2010. {
  2011. int level, max_level = ilk_wm_max_level(dev);
  2012. int last_enabled_level = max_level;
  2013. /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
  2014. if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
  2015. config->num_pipes_active > 1)
  2016. return;
  2017. /* ILK: FBC WM must be disabled always */
  2018. merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
  2019. /* merge each WM1+ level */
  2020. for (level = 1; level <= max_level; level++) {
  2021. struct intel_wm_level *wm = &merged->wm[level];
  2022. ilk_merge_wm_level(dev, level, wm);
  2023. if (level > last_enabled_level)
  2024. wm->enable = false;
  2025. else if (!ilk_validate_wm_level(level, max, wm))
  2026. /* make sure all following levels get disabled */
  2027. last_enabled_level = level - 1;
  2028. /*
  2029. * The spec says it is preferred to disable
  2030. * FBC WMs instead of disabling a WM level.
  2031. */
  2032. if (wm->fbc_val > max->fbc) {
  2033. if (wm->enable)
  2034. merged->fbc_wm_enabled = false;
  2035. wm->fbc_val = 0;
  2036. }
  2037. }
  2038. /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
  2039. /*
  2040. * FIXME this is racy. FBC might get enabled later.
  2041. * What we should check here is whether FBC can be
  2042. * enabled sometime later.
  2043. */
  2044. if (IS_GEN5(dev) && !merged->fbc_wm_enabled && intel_fbc_enabled(dev)) {
  2045. for (level = 2; level <= max_level; level++) {
  2046. struct intel_wm_level *wm = &merged->wm[level];
  2047. wm->enable = false;
  2048. }
  2049. }
  2050. }
  2051. static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
  2052. {
  2053. /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
  2054. return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
  2055. }
  2056. /* The value we need to program into the WM_LPx latency field */
  2057. static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
  2058. {
  2059. struct drm_i915_private *dev_priv = dev->dev_private;
  2060. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  2061. return 2 * level;
  2062. else
  2063. return dev_priv->wm.pri_latency[level];
  2064. }
  2065. static void ilk_compute_wm_results(struct drm_device *dev,
  2066. const struct intel_pipe_wm *merged,
  2067. enum intel_ddb_partitioning partitioning,
  2068. struct ilk_wm_values *results)
  2069. {
  2070. struct intel_crtc *intel_crtc;
  2071. int level, wm_lp;
  2072. results->enable_fbc_wm = merged->fbc_wm_enabled;
  2073. results->partitioning = partitioning;
  2074. /* LP1+ register values */
  2075. for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
  2076. const struct intel_wm_level *r;
  2077. level = ilk_wm_lp_to_level(wm_lp, merged);
  2078. r = &merged->wm[level];
  2079. /*
  2080. * Maintain the watermark values even if the level is
  2081. * disabled. Doing otherwise could cause underruns.
  2082. */
  2083. results->wm_lp[wm_lp - 1] =
  2084. (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
  2085. (r->pri_val << WM1_LP_SR_SHIFT) |
  2086. r->cur_val;
  2087. if (r->enable)
  2088. results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
  2089. if (INTEL_INFO(dev)->gen >= 8)
  2090. results->wm_lp[wm_lp - 1] |=
  2091. r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
  2092. else
  2093. results->wm_lp[wm_lp - 1] |=
  2094. r->fbc_val << WM1_LP_FBC_SHIFT;
  2095. /*
  2096. * Always set WM1S_LP_EN when spr_val != 0, even if the
  2097. * level is disabled. Doing otherwise could cause underruns.
  2098. */
  2099. if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
  2100. WARN_ON(wm_lp != 1);
  2101. results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
  2102. } else
  2103. results->wm_lp_spr[wm_lp - 1] = r->spr_val;
  2104. }
  2105. /* LP0 register values */
  2106. for_each_intel_crtc(dev, intel_crtc) {
  2107. enum pipe pipe = intel_crtc->pipe;
  2108. const struct intel_wm_level *r =
  2109. &intel_crtc->wm.active.wm[0];
  2110. if (WARN_ON(!r->enable))
  2111. continue;
  2112. results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
  2113. results->wm_pipe[pipe] =
  2114. (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
  2115. (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
  2116. r->cur_val;
  2117. }
  2118. }
  2119. /* Find the result with the highest level enabled. Check for enable_fbc_wm in
  2120. * case both are at the same level. Prefer r1 in case they're the same. */
  2121. static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
  2122. struct intel_pipe_wm *r1,
  2123. struct intel_pipe_wm *r2)
  2124. {
  2125. int level, max_level = ilk_wm_max_level(dev);
  2126. int level1 = 0, level2 = 0;
  2127. for (level = 1; level <= max_level; level++) {
  2128. if (r1->wm[level].enable)
  2129. level1 = level;
  2130. if (r2->wm[level].enable)
  2131. level2 = level;
  2132. }
  2133. if (level1 == level2) {
  2134. if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
  2135. return r2;
  2136. else
  2137. return r1;
  2138. } else if (level1 > level2) {
  2139. return r1;
  2140. } else {
  2141. return r2;
  2142. }
  2143. }
  2144. /* dirty bits used to track which watermarks need changes */
  2145. #define WM_DIRTY_PIPE(pipe) (1 << (pipe))
  2146. #define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
  2147. #define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
  2148. #define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
  2149. #define WM_DIRTY_FBC (1 << 24)
  2150. #define WM_DIRTY_DDB (1 << 25)
  2151. static unsigned int ilk_compute_wm_dirty(struct drm_device *dev,
  2152. const struct ilk_wm_values *old,
  2153. const struct ilk_wm_values *new)
  2154. {
  2155. unsigned int dirty = 0;
  2156. enum pipe pipe;
  2157. int wm_lp;
  2158. for_each_pipe(pipe) {
  2159. if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
  2160. dirty |= WM_DIRTY_LINETIME(pipe);
  2161. /* Must disable LP1+ watermarks too */
  2162. dirty |= WM_DIRTY_LP_ALL;
  2163. }
  2164. if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
  2165. dirty |= WM_DIRTY_PIPE(pipe);
  2166. /* Must disable LP1+ watermarks too */
  2167. dirty |= WM_DIRTY_LP_ALL;
  2168. }
  2169. }
  2170. if (old->enable_fbc_wm != new->enable_fbc_wm) {
  2171. dirty |= WM_DIRTY_FBC;
  2172. /* Must disable LP1+ watermarks too */
  2173. dirty |= WM_DIRTY_LP_ALL;
  2174. }
  2175. if (old->partitioning != new->partitioning) {
  2176. dirty |= WM_DIRTY_DDB;
  2177. /* Must disable LP1+ watermarks too */
  2178. dirty |= WM_DIRTY_LP_ALL;
  2179. }
  2180. /* LP1+ watermarks already deemed dirty, no need to continue */
  2181. if (dirty & WM_DIRTY_LP_ALL)
  2182. return dirty;
  2183. /* Find the lowest numbered LP1+ watermark in need of an update... */
  2184. for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
  2185. if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
  2186. old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
  2187. break;
  2188. }
  2189. /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
  2190. for (; wm_lp <= 3; wm_lp++)
  2191. dirty |= WM_DIRTY_LP(wm_lp);
  2192. return dirty;
  2193. }
  2194. static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
  2195. unsigned int dirty)
  2196. {
  2197. struct ilk_wm_values *previous = &dev_priv->wm.hw;
  2198. bool changed = false;
  2199. if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
  2200. previous->wm_lp[2] &= ~WM1_LP_SR_EN;
  2201. I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
  2202. changed = true;
  2203. }
  2204. if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
  2205. previous->wm_lp[1] &= ~WM1_LP_SR_EN;
  2206. I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
  2207. changed = true;
  2208. }
  2209. if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
  2210. previous->wm_lp[0] &= ~WM1_LP_SR_EN;
  2211. I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
  2212. changed = true;
  2213. }
  2214. /*
  2215. * Don't touch WM1S_LP_EN here.
  2216. * Doing so could cause underruns.
  2217. */
  2218. return changed;
  2219. }
  2220. /*
  2221. * The spec says we shouldn't write when we don't need, because every write
  2222. * causes WMs to be re-evaluated, expending some power.
  2223. */
  2224. static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
  2225. struct ilk_wm_values *results)
  2226. {
  2227. struct drm_device *dev = dev_priv->dev;
  2228. struct ilk_wm_values *previous = &dev_priv->wm.hw;
  2229. unsigned int dirty;
  2230. uint32_t val;
  2231. dirty = ilk_compute_wm_dirty(dev, previous, results);
  2232. if (!dirty)
  2233. return;
  2234. _ilk_disable_lp_wm(dev_priv, dirty);
  2235. if (dirty & WM_DIRTY_PIPE(PIPE_A))
  2236. I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
  2237. if (dirty & WM_DIRTY_PIPE(PIPE_B))
  2238. I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
  2239. if (dirty & WM_DIRTY_PIPE(PIPE_C))
  2240. I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
  2241. if (dirty & WM_DIRTY_LINETIME(PIPE_A))
  2242. I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
  2243. if (dirty & WM_DIRTY_LINETIME(PIPE_B))
  2244. I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
  2245. if (dirty & WM_DIRTY_LINETIME(PIPE_C))
  2246. I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
  2247. if (dirty & WM_DIRTY_DDB) {
  2248. if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  2249. val = I915_READ(WM_MISC);
  2250. if (results->partitioning == INTEL_DDB_PART_1_2)
  2251. val &= ~WM_MISC_DATA_PARTITION_5_6;
  2252. else
  2253. val |= WM_MISC_DATA_PARTITION_5_6;
  2254. I915_WRITE(WM_MISC, val);
  2255. } else {
  2256. val = I915_READ(DISP_ARB_CTL2);
  2257. if (results->partitioning == INTEL_DDB_PART_1_2)
  2258. val &= ~DISP_DATA_PARTITION_5_6;
  2259. else
  2260. val |= DISP_DATA_PARTITION_5_6;
  2261. I915_WRITE(DISP_ARB_CTL2, val);
  2262. }
  2263. }
  2264. if (dirty & WM_DIRTY_FBC) {
  2265. val = I915_READ(DISP_ARB_CTL);
  2266. if (results->enable_fbc_wm)
  2267. val &= ~DISP_FBC_WM_DIS;
  2268. else
  2269. val |= DISP_FBC_WM_DIS;
  2270. I915_WRITE(DISP_ARB_CTL, val);
  2271. }
  2272. if (dirty & WM_DIRTY_LP(1) &&
  2273. previous->wm_lp_spr[0] != results->wm_lp_spr[0])
  2274. I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
  2275. if (INTEL_INFO(dev)->gen >= 7) {
  2276. if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
  2277. I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
  2278. if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
  2279. I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
  2280. }
  2281. if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
  2282. I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
  2283. if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
  2284. I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
  2285. if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
  2286. I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
  2287. dev_priv->wm.hw = *results;
  2288. }
  2289. static bool ilk_disable_lp_wm(struct drm_device *dev)
  2290. {
  2291. struct drm_i915_private *dev_priv = dev->dev_private;
  2292. return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
  2293. }
  2294. static void ilk_update_wm(struct drm_crtc *crtc)
  2295. {
  2296. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2297. struct drm_device *dev = crtc->dev;
  2298. struct drm_i915_private *dev_priv = dev->dev_private;
  2299. struct ilk_wm_maximums max;
  2300. struct ilk_pipe_wm_parameters params = {};
  2301. struct ilk_wm_values results = {};
  2302. enum intel_ddb_partitioning partitioning;
  2303. struct intel_pipe_wm pipe_wm = {};
  2304. struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
  2305. struct intel_wm_config config = {};
  2306. ilk_compute_wm_parameters(crtc, &params);
  2307. intel_compute_pipe_wm(crtc, &params, &pipe_wm);
  2308. if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
  2309. return;
  2310. intel_crtc->wm.active = pipe_wm;
  2311. ilk_compute_wm_config(dev, &config);
  2312. ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
  2313. ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
  2314. /* 5/6 split only in single pipe config on IVB+ */
  2315. if (INTEL_INFO(dev)->gen >= 7 &&
  2316. config.num_pipes_active == 1 && config.sprites_enabled) {
  2317. ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
  2318. ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
  2319. best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
  2320. } else {
  2321. best_lp_wm = &lp_wm_1_2;
  2322. }
  2323. partitioning = (best_lp_wm == &lp_wm_1_2) ?
  2324. INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
  2325. ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
  2326. ilk_write_wm_values(dev_priv, &results);
  2327. }
  2328. static void
  2329. ilk_update_sprite_wm(struct drm_plane *plane,
  2330. struct drm_crtc *crtc,
  2331. uint32_t sprite_width, uint32_t sprite_height,
  2332. int pixel_size, bool enabled, bool scaled)
  2333. {
  2334. struct drm_device *dev = plane->dev;
  2335. struct intel_plane *intel_plane = to_intel_plane(plane);
  2336. intel_plane->wm.enabled = enabled;
  2337. intel_plane->wm.scaled = scaled;
  2338. intel_plane->wm.horiz_pixels = sprite_width;
  2339. intel_plane->wm.vert_pixels = sprite_width;
  2340. intel_plane->wm.bytes_per_pixel = pixel_size;
  2341. /*
  2342. * IVB workaround: must disable low power watermarks for at least
  2343. * one frame before enabling scaling. LP watermarks can be re-enabled
  2344. * when scaling is disabled.
  2345. *
  2346. * WaCxSRDisabledForSpriteScaling:ivb
  2347. */
  2348. if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
  2349. intel_wait_for_vblank(dev, intel_plane->pipe);
  2350. ilk_update_wm(crtc);
  2351. }
  2352. static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
  2353. {
  2354. struct drm_device *dev = crtc->dev;
  2355. struct drm_i915_private *dev_priv = dev->dev_private;
  2356. struct ilk_wm_values *hw = &dev_priv->wm.hw;
  2357. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2358. struct intel_pipe_wm *active = &intel_crtc->wm.active;
  2359. enum pipe pipe = intel_crtc->pipe;
  2360. static const unsigned int wm0_pipe_reg[] = {
  2361. [PIPE_A] = WM0_PIPEA_ILK,
  2362. [PIPE_B] = WM0_PIPEB_ILK,
  2363. [PIPE_C] = WM0_PIPEC_IVB,
  2364. };
  2365. hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
  2366. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  2367. hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
  2368. active->pipe_enabled = intel_crtc_active(crtc);
  2369. if (active->pipe_enabled) {
  2370. u32 tmp = hw->wm_pipe[pipe];
  2371. /*
  2372. * For active pipes LP0 watermark is marked as
  2373. * enabled, and LP1+ watermaks as disabled since
  2374. * we can't really reverse compute them in case
  2375. * multiple pipes are active.
  2376. */
  2377. active->wm[0].enable = true;
  2378. active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
  2379. active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
  2380. active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
  2381. active->linetime = hw->wm_linetime[pipe];
  2382. } else {
  2383. int level, max_level = ilk_wm_max_level(dev);
  2384. /*
  2385. * For inactive pipes, all watermark levels
  2386. * should be marked as enabled but zeroed,
  2387. * which is what we'd compute them to.
  2388. */
  2389. for (level = 0; level <= max_level; level++)
  2390. active->wm[level].enable = true;
  2391. }
  2392. }
  2393. void ilk_wm_get_hw_state(struct drm_device *dev)
  2394. {
  2395. struct drm_i915_private *dev_priv = dev->dev_private;
  2396. struct ilk_wm_values *hw = &dev_priv->wm.hw;
  2397. struct drm_crtc *crtc;
  2398. for_each_crtc(dev, crtc)
  2399. ilk_pipe_wm_get_hw_state(crtc);
  2400. hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
  2401. hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
  2402. hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
  2403. hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
  2404. if (INTEL_INFO(dev)->gen >= 7) {
  2405. hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
  2406. hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
  2407. }
  2408. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  2409. hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
  2410. INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
  2411. else if (IS_IVYBRIDGE(dev))
  2412. hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
  2413. INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
  2414. hw->enable_fbc_wm =
  2415. !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
  2416. }
  2417. /**
  2418. * intel_update_watermarks - update FIFO watermark values based on current modes
  2419. *
  2420. * Calculate watermark values for the various WM regs based on current mode
  2421. * and plane configuration.
  2422. *
  2423. * There are several cases to deal with here:
  2424. * - normal (i.e. non-self-refresh)
  2425. * - self-refresh (SR) mode
  2426. * - lines are large relative to FIFO size (buffer can hold up to 2)
  2427. * - lines are small relative to FIFO size (buffer can hold more than 2
  2428. * lines), so need to account for TLB latency
  2429. *
  2430. * The normal calculation is:
  2431. * watermark = dotclock * bytes per pixel * latency
  2432. * where latency is platform & configuration dependent (we assume pessimal
  2433. * values here).
  2434. *
  2435. * The SR calculation is:
  2436. * watermark = (trunc(latency/line time)+1) * surface width *
  2437. * bytes per pixel
  2438. * where
  2439. * line time = htotal / dotclock
  2440. * surface width = hdisplay for normal plane and 64 for cursor
  2441. * and latency is assumed to be high, as above.
  2442. *
  2443. * The final value programmed to the register should always be rounded up,
  2444. * and include an extra 2 entries to account for clock crossings.
  2445. *
  2446. * We don't use the sprite, so we can ignore that. And on Crestline we have
  2447. * to set the non-SR watermarks to 8.
  2448. */
  2449. void intel_update_watermarks(struct drm_crtc *crtc)
  2450. {
  2451. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  2452. if (dev_priv->display.update_wm)
  2453. dev_priv->display.update_wm(crtc);
  2454. }
  2455. void intel_update_sprite_watermarks(struct drm_plane *plane,
  2456. struct drm_crtc *crtc,
  2457. uint32_t sprite_width,
  2458. uint32_t sprite_height,
  2459. int pixel_size,
  2460. bool enabled, bool scaled)
  2461. {
  2462. struct drm_i915_private *dev_priv = plane->dev->dev_private;
  2463. if (dev_priv->display.update_sprite_wm)
  2464. dev_priv->display.update_sprite_wm(plane, crtc,
  2465. sprite_width, sprite_height,
  2466. pixel_size, enabled, scaled);
  2467. }
  2468. static struct drm_i915_gem_object *
  2469. intel_alloc_context_page(struct drm_device *dev)
  2470. {
  2471. struct drm_i915_gem_object *ctx;
  2472. int ret;
  2473. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  2474. ctx = i915_gem_alloc_object(dev, 4096);
  2475. if (!ctx) {
  2476. DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
  2477. return NULL;
  2478. }
  2479. ret = i915_gem_obj_ggtt_pin(ctx, 4096, 0);
  2480. if (ret) {
  2481. DRM_ERROR("failed to pin power context: %d\n", ret);
  2482. goto err_unref;
  2483. }
  2484. ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
  2485. if (ret) {
  2486. DRM_ERROR("failed to set-domain on power context: %d\n", ret);
  2487. goto err_unpin;
  2488. }
  2489. return ctx;
  2490. err_unpin:
  2491. i915_gem_object_ggtt_unpin(ctx);
  2492. err_unref:
  2493. drm_gem_object_unreference(&ctx->base);
  2494. return NULL;
  2495. }
  2496. /**
  2497. * Lock protecting IPS related data structures
  2498. */
  2499. DEFINE_SPINLOCK(mchdev_lock);
  2500. /* Global for IPS driver to get at the current i915 device. Protected by
  2501. * mchdev_lock. */
  2502. static struct drm_i915_private *i915_mch_dev;
  2503. bool ironlake_set_drps(struct drm_device *dev, u8 val)
  2504. {
  2505. struct drm_i915_private *dev_priv = dev->dev_private;
  2506. u16 rgvswctl;
  2507. assert_spin_locked(&mchdev_lock);
  2508. rgvswctl = I915_READ16(MEMSWCTL);
  2509. if (rgvswctl & MEMCTL_CMD_STS) {
  2510. DRM_DEBUG("gpu busy, RCS change rejected\n");
  2511. return false; /* still busy with another command */
  2512. }
  2513. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  2514. (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  2515. I915_WRITE16(MEMSWCTL, rgvswctl);
  2516. POSTING_READ16(MEMSWCTL);
  2517. rgvswctl |= MEMCTL_CMD_STS;
  2518. I915_WRITE16(MEMSWCTL, rgvswctl);
  2519. return true;
  2520. }
  2521. static void ironlake_enable_drps(struct drm_device *dev)
  2522. {
  2523. struct drm_i915_private *dev_priv = dev->dev_private;
  2524. u32 rgvmodectl = I915_READ(MEMMODECTL);
  2525. u8 fmax, fmin, fstart, vstart;
  2526. spin_lock_irq(&mchdev_lock);
  2527. /* Enable temp reporting */
  2528. I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
  2529. I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
  2530. /* 100ms RC evaluation intervals */
  2531. I915_WRITE(RCUPEI, 100000);
  2532. I915_WRITE(RCDNEI, 100000);
  2533. /* Set max/min thresholds to 90ms and 80ms respectively */
  2534. I915_WRITE(RCBMAXAVG, 90000);
  2535. I915_WRITE(RCBMINAVG, 80000);
  2536. I915_WRITE(MEMIHYST, 1);
  2537. /* Set up min, max, and cur for interrupt handling */
  2538. fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
  2539. fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
  2540. fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
  2541. MEMMODE_FSTART_SHIFT;
  2542. vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
  2543. PXVFREQ_PX_SHIFT;
  2544. dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
  2545. dev_priv->ips.fstart = fstart;
  2546. dev_priv->ips.max_delay = fstart;
  2547. dev_priv->ips.min_delay = fmin;
  2548. dev_priv->ips.cur_delay = fstart;
  2549. DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
  2550. fmax, fmin, fstart);
  2551. I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
  2552. /*
  2553. * Interrupts will be enabled in ironlake_irq_postinstall
  2554. */
  2555. I915_WRITE(VIDSTART, vstart);
  2556. POSTING_READ(VIDSTART);
  2557. rgvmodectl |= MEMMODE_SWMODE_EN;
  2558. I915_WRITE(MEMMODECTL, rgvmodectl);
  2559. if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
  2560. DRM_ERROR("stuck trying to change perf mode\n");
  2561. mdelay(1);
  2562. ironlake_set_drps(dev, fstart);
  2563. dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
  2564. I915_READ(0x112e0);
  2565. dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
  2566. dev_priv->ips.last_count2 = I915_READ(0x112f4);
  2567. getrawmonotonic(&dev_priv->ips.last_time2);
  2568. spin_unlock_irq(&mchdev_lock);
  2569. }
  2570. static void ironlake_disable_drps(struct drm_device *dev)
  2571. {
  2572. struct drm_i915_private *dev_priv = dev->dev_private;
  2573. u16 rgvswctl;
  2574. spin_lock_irq(&mchdev_lock);
  2575. rgvswctl = I915_READ16(MEMSWCTL);
  2576. /* Ack interrupts, disable EFC interrupt */
  2577. I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
  2578. I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
  2579. I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
  2580. I915_WRITE(DEIIR, DE_PCU_EVENT);
  2581. I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
  2582. /* Go back to the starting frequency */
  2583. ironlake_set_drps(dev, dev_priv->ips.fstart);
  2584. mdelay(1);
  2585. rgvswctl |= MEMCTL_CMD_STS;
  2586. I915_WRITE(MEMSWCTL, rgvswctl);
  2587. mdelay(1);
  2588. spin_unlock_irq(&mchdev_lock);
  2589. }
  2590. /* There's a funny hw issue where the hw returns all 0 when reading from
  2591. * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
  2592. * ourselves, instead of doing a rmw cycle (which might result in us clearing
  2593. * all limits and the gpu stuck at whatever frequency it is at atm).
  2594. */
  2595. static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 val)
  2596. {
  2597. u32 limits;
  2598. /* Only set the down limit when we've reached the lowest level to avoid
  2599. * getting more interrupts, otherwise leave this clear. This prevents a
  2600. * race in the hw when coming out of rc6: There's a tiny window where
  2601. * the hw runs at the minimal clock before selecting the desired
  2602. * frequency, if the down threshold expires in that window we will not
  2603. * receive a down interrupt. */
  2604. limits = dev_priv->rps.max_freq_softlimit << 24;
  2605. if (val <= dev_priv->rps.min_freq_softlimit)
  2606. limits |= dev_priv->rps.min_freq_softlimit << 16;
  2607. return limits;
  2608. }
  2609. static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
  2610. {
  2611. int new_power;
  2612. new_power = dev_priv->rps.power;
  2613. switch (dev_priv->rps.power) {
  2614. case LOW_POWER:
  2615. if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
  2616. new_power = BETWEEN;
  2617. break;
  2618. case BETWEEN:
  2619. if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
  2620. new_power = LOW_POWER;
  2621. else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
  2622. new_power = HIGH_POWER;
  2623. break;
  2624. case HIGH_POWER:
  2625. if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
  2626. new_power = BETWEEN;
  2627. break;
  2628. }
  2629. /* Max/min bins are special */
  2630. if (val == dev_priv->rps.min_freq_softlimit)
  2631. new_power = LOW_POWER;
  2632. if (val == dev_priv->rps.max_freq_softlimit)
  2633. new_power = HIGH_POWER;
  2634. if (new_power == dev_priv->rps.power)
  2635. return;
  2636. /* Note the units here are not exactly 1us, but 1280ns. */
  2637. switch (new_power) {
  2638. case LOW_POWER:
  2639. /* Upclock if more than 95% busy over 16ms */
  2640. I915_WRITE(GEN6_RP_UP_EI, 12500);
  2641. I915_WRITE(GEN6_RP_UP_THRESHOLD, 11800);
  2642. /* Downclock if less than 85% busy over 32ms */
  2643. I915_WRITE(GEN6_RP_DOWN_EI, 25000);
  2644. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 21250);
  2645. I915_WRITE(GEN6_RP_CONTROL,
  2646. GEN6_RP_MEDIA_TURBO |
  2647. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2648. GEN6_RP_MEDIA_IS_GFX |
  2649. GEN6_RP_ENABLE |
  2650. GEN6_RP_UP_BUSY_AVG |
  2651. GEN6_RP_DOWN_IDLE_AVG);
  2652. break;
  2653. case BETWEEN:
  2654. /* Upclock if more than 90% busy over 13ms */
  2655. I915_WRITE(GEN6_RP_UP_EI, 10250);
  2656. I915_WRITE(GEN6_RP_UP_THRESHOLD, 9225);
  2657. /* Downclock if less than 75% busy over 32ms */
  2658. I915_WRITE(GEN6_RP_DOWN_EI, 25000);
  2659. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 18750);
  2660. I915_WRITE(GEN6_RP_CONTROL,
  2661. GEN6_RP_MEDIA_TURBO |
  2662. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2663. GEN6_RP_MEDIA_IS_GFX |
  2664. GEN6_RP_ENABLE |
  2665. GEN6_RP_UP_BUSY_AVG |
  2666. GEN6_RP_DOWN_IDLE_AVG);
  2667. break;
  2668. case HIGH_POWER:
  2669. /* Upclock if more than 85% busy over 10ms */
  2670. I915_WRITE(GEN6_RP_UP_EI, 8000);
  2671. I915_WRITE(GEN6_RP_UP_THRESHOLD, 6800);
  2672. /* Downclock if less than 60% busy over 32ms */
  2673. I915_WRITE(GEN6_RP_DOWN_EI, 25000);
  2674. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 15000);
  2675. I915_WRITE(GEN6_RP_CONTROL,
  2676. GEN6_RP_MEDIA_TURBO |
  2677. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2678. GEN6_RP_MEDIA_IS_GFX |
  2679. GEN6_RP_ENABLE |
  2680. GEN6_RP_UP_BUSY_AVG |
  2681. GEN6_RP_DOWN_IDLE_AVG);
  2682. break;
  2683. }
  2684. dev_priv->rps.power = new_power;
  2685. dev_priv->rps.last_adj = 0;
  2686. }
  2687. static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
  2688. {
  2689. u32 mask = 0;
  2690. if (val > dev_priv->rps.min_freq_softlimit)
  2691. mask |= GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
  2692. if (val < dev_priv->rps.max_freq_softlimit)
  2693. mask |= GEN6_PM_RP_UP_THRESHOLD;
  2694. mask |= dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED);
  2695. mask &= dev_priv->pm_rps_events;
  2696. /* IVB and SNB hard hangs on looping batchbuffer
  2697. * if GEN6_PM_UP_EI_EXPIRED is masked.
  2698. */
  2699. if (INTEL_INFO(dev_priv->dev)->gen <= 7 && !IS_HASWELL(dev_priv->dev))
  2700. mask |= GEN6_PM_RP_UP_EI_EXPIRED;
  2701. if (IS_GEN8(dev_priv->dev))
  2702. mask |= GEN8_PMINTR_REDIRECT_TO_NON_DISP;
  2703. return ~mask;
  2704. }
  2705. /* gen6_set_rps is called to update the frequency request, but should also be
  2706. * called when the range (min_delay and max_delay) is modified so that we can
  2707. * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
  2708. void gen6_set_rps(struct drm_device *dev, u8 val)
  2709. {
  2710. struct drm_i915_private *dev_priv = dev->dev_private;
  2711. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2712. WARN_ON(val > dev_priv->rps.max_freq_softlimit);
  2713. WARN_ON(val < dev_priv->rps.min_freq_softlimit);
  2714. /* min/max delay may still have been modified so be sure to
  2715. * write the limits value.
  2716. */
  2717. if (val != dev_priv->rps.cur_freq) {
  2718. gen6_set_rps_thresholds(dev_priv, val);
  2719. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  2720. I915_WRITE(GEN6_RPNSWREQ,
  2721. HSW_FREQUENCY(val));
  2722. else
  2723. I915_WRITE(GEN6_RPNSWREQ,
  2724. GEN6_FREQUENCY(val) |
  2725. GEN6_OFFSET(0) |
  2726. GEN6_AGGRESSIVE_TURBO);
  2727. }
  2728. /* Make sure we continue to get interrupts
  2729. * until we hit the minimum or maximum frequencies.
  2730. */
  2731. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, gen6_rps_limits(dev_priv, val));
  2732. I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
  2733. POSTING_READ(GEN6_RPNSWREQ);
  2734. dev_priv->rps.cur_freq = val;
  2735. trace_intel_gpu_freq_change(val * 50);
  2736. }
  2737. /* vlv_set_rps_idle: Set the frequency to Rpn if Gfx clocks are down
  2738. *
  2739. * * If Gfx is Idle, then
  2740. * 1. Mask Turbo interrupts
  2741. * 2. Bring up Gfx clock
  2742. * 3. Change the freq to Rpn and wait till P-Unit updates freq
  2743. * 4. Clear the Force GFX CLK ON bit so that Gfx can down
  2744. * 5. Unmask Turbo interrupts
  2745. */
  2746. static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
  2747. {
  2748. struct drm_device *dev = dev_priv->dev;
  2749. /* Latest VLV doesn't need to force the gfx clock */
  2750. if (dev->pdev->revision >= 0xd) {
  2751. valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
  2752. return;
  2753. }
  2754. /*
  2755. * When we are idle. Drop to min voltage state.
  2756. */
  2757. if (dev_priv->rps.cur_freq <= dev_priv->rps.min_freq_softlimit)
  2758. return;
  2759. /* Mask turbo interrupt so that they will not come in between */
  2760. I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
  2761. vlv_force_gfx_clock(dev_priv, true);
  2762. dev_priv->rps.cur_freq = dev_priv->rps.min_freq_softlimit;
  2763. vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ,
  2764. dev_priv->rps.min_freq_softlimit);
  2765. if (wait_for(((vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS))
  2766. & GENFREQSTATUS) == 0, 5))
  2767. DRM_ERROR("timed out waiting for Punit\n");
  2768. vlv_force_gfx_clock(dev_priv, false);
  2769. I915_WRITE(GEN6_PMINTRMSK,
  2770. gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
  2771. }
  2772. void gen6_rps_idle(struct drm_i915_private *dev_priv)
  2773. {
  2774. struct drm_device *dev = dev_priv->dev;
  2775. mutex_lock(&dev_priv->rps.hw_lock);
  2776. if (dev_priv->rps.enabled) {
  2777. if (IS_CHERRYVIEW(dev))
  2778. valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
  2779. else if (IS_VALLEYVIEW(dev))
  2780. vlv_set_rps_idle(dev_priv);
  2781. else
  2782. gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
  2783. dev_priv->rps.last_adj = 0;
  2784. }
  2785. mutex_unlock(&dev_priv->rps.hw_lock);
  2786. }
  2787. void gen6_rps_boost(struct drm_i915_private *dev_priv)
  2788. {
  2789. struct drm_device *dev = dev_priv->dev;
  2790. mutex_lock(&dev_priv->rps.hw_lock);
  2791. if (dev_priv->rps.enabled) {
  2792. if (IS_VALLEYVIEW(dev))
  2793. valleyview_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
  2794. else
  2795. gen6_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
  2796. dev_priv->rps.last_adj = 0;
  2797. }
  2798. mutex_unlock(&dev_priv->rps.hw_lock);
  2799. }
  2800. void valleyview_set_rps(struct drm_device *dev, u8 val)
  2801. {
  2802. struct drm_i915_private *dev_priv = dev->dev_private;
  2803. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2804. WARN_ON(val > dev_priv->rps.max_freq_softlimit);
  2805. WARN_ON(val < dev_priv->rps.min_freq_softlimit);
  2806. DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
  2807. vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
  2808. dev_priv->rps.cur_freq,
  2809. vlv_gpu_freq(dev_priv, val), val);
  2810. if (val != dev_priv->rps.cur_freq)
  2811. vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
  2812. I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
  2813. dev_priv->rps.cur_freq = val;
  2814. trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv, val));
  2815. }
  2816. static void gen8_disable_rps_interrupts(struct drm_device *dev)
  2817. {
  2818. struct drm_i915_private *dev_priv = dev->dev_private;
  2819. I915_WRITE(GEN6_PMINTRMSK, ~GEN8_PMINTR_REDIRECT_TO_NON_DISP);
  2820. I915_WRITE(GEN8_GT_IER(2), I915_READ(GEN8_GT_IER(2)) &
  2821. ~dev_priv->pm_rps_events);
  2822. /* Complete PM interrupt masking here doesn't race with the rps work
  2823. * item again unmasking PM interrupts because that is using a different
  2824. * register (GEN8_GT_IMR(2)) to mask PM interrupts. The only risk is in
  2825. * leaving stale bits in GEN8_GT_IIR(2) and GEN8_GT_IMR(2) which
  2826. * gen8_enable_rps will clean up. */
  2827. spin_lock_irq(&dev_priv->irq_lock);
  2828. dev_priv->rps.pm_iir = 0;
  2829. spin_unlock_irq(&dev_priv->irq_lock);
  2830. I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
  2831. }
  2832. static void gen6_disable_rps_interrupts(struct drm_device *dev)
  2833. {
  2834. struct drm_i915_private *dev_priv = dev->dev_private;
  2835. I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
  2836. I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) &
  2837. ~dev_priv->pm_rps_events);
  2838. /* Complete PM interrupt masking here doesn't race with the rps work
  2839. * item again unmasking PM interrupts because that is using a different
  2840. * register (PMIMR) to mask PM interrupts. The only risk is in leaving
  2841. * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
  2842. spin_lock_irq(&dev_priv->irq_lock);
  2843. dev_priv->rps.pm_iir = 0;
  2844. spin_unlock_irq(&dev_priv->irq_lock);
  2845. I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
  2846. }
  2847. static void gen6_disable_rps(struct drm_device *dev)
  2848. {
  2849. struct drm_i915_private *dev_priv = dev->dev_private;
  2850. I915_WRITE(GEN6_RC_CONTROL, 0);
  2851. I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
  2852. if (IS_BROADWELL(dev))
  2853. gen8_disable_rps_interrupts(dev);
  2854. else
  2855. gen6_disable_rps_interrupts(dev);
  2856. }
  2857. static void cherryview_disable_rps(struct drm_device *dev)
  2858. {
  2859. struct drm_i915_private *dev_priv = dev->dev_private;
  2860. I915_WRITE(GEN6_RC_CONTROL, 0);
  2861. gen8_disable_rps_interrupts(dev);
  2862. }
  2863. static void valleyview_disable_rps(struct drm_device *dev)
  2864. {
  2865. struct drm_i915_private *dev_priv = dev->dev_private;
  2866. I915_WRITE(GEN6_RC_CONTROL, 0);
  2867. gen6_disable_rps_interrupts(dev);
  2868. }
  2869. static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
  2870. {
  2871. if (IS_VALLEYVIEW(dev)) {
  2872. if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
  2873. mode = GEN6_RC_CTL_RC6_ENABLE;
  2874. else
  2875. mode = 0;
  2876. }
  2877. DRM_INFO("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
  2878. (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
  2879. (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
  2880. (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
  2881. }
  2882. static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
  2883. {
  2884. /* No RC6 before Ironlake */
  2885. if (INTEL_INFO(dev)->gen < 5)
  2886. return 0;
  2887. /* RC6 is only on Ironlake mobile not on desktop */
  2888. if (INTEL_INFO(dev)->gen == 5 && !IS_IRONLAKE_M(dev))
  2889. return 0;
  2890. /* Respect the kernel parameter if it is set */
  2891. if (enable_rc6 >= 0) {
  2892. int mask;
  2893. if (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
  2894. mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
  2895. INTEL_RC6pp_ENABLE;
  2896. else
  2897. mask = INTEL_RC6_ENABLE;
  2898. if ((enable_rc6 & mask) != enable_rc6)
  2899. DRM_INFO("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
  2900. enable_rc6 & mask, enable_rc6, mask);
  2901. return enable_rc6 & mask;
  2902. }
  2903. /* Disable RC6 on Ironlake */
  2904. if (INTEL_INFO(dev)->gen == 5)
  2905. return 0;
  2906. if (IS_IVYBRIDGE(dev))
  2907. return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
  2908. return INTEL_RC6_ENABLE;
  2909. }
  2910. int intel_enable_rc6(const struct drm_device *dev)
  2911. {
  2912. return i915.enable_rc6;
  2913. }
  2914. static void gen8_enable_rps_interrupts(struct drm_device *dev)
  2915. {
  2916. struct drm_i915_private *dev_priv = dev->dev_private;
  2917. spin_lock_irq(&dev_priv->irq_lock);
  2918. WARN_ON(dev_priv->rps.pm_iir);
  2919. gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
  2920. I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
  2921. spin_unlock_irq(&dev_priv->irq_lock);
  2922. }
  2923. static void gen6_enable_rps_interrupts(struct drm_device *dev)
  2924. {
  2925. struct drm_i915_private *dev_priv = dev->dev_private;
  2926. spin_lock_irq(&dev_priv->irq_lock);
  2927. WARN_ON(dev_priv->rps.pm_iir);
  2928. gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
  2929. I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
  2930. spin_unlock_irq(&dev_priv->irq_lock);
  2931. }
  2932. static void parse_rp_state_cap(struct drm_i915_private *dev_priv, u32 rp_state_cap)
  2933. {
  2934. /* All of these values are in units of 50MHz */
  2935. dev_priv->rps.cur_freq = 0;
  2936. /* static values from HW: RP0 < RPe < RP1 < RPn (min_freq) */
  2937. dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
  2938. dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
  2939. dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
  2940. /* XXX: only BYT has a special efficient freq */
  2941. dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
  2942. /* hw_max = RP0 until we check for overclocking */
  2943. dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
  2944. /* Preserve min/max settings in case of re-init */
  2945. if (dev_priv->rps.max_freq_softlimit == 0)
  2946. dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
  2947. if (dev_priv->rps.min_freq_softlimit == 0)
  2948. dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
  2949. }
  2950. static void gen8_enable_rps(struct drm_device *dev)
  2951. {
  2952. struct drm_i915_private *dev_priv = dev->dev_private;
  2953. struct intel_engine_cs *ring;
  2954. uint32_t rc6_mask = 0, rp_state_cap;
  2955. int unused;
  2956. /* 1a: Software RC state - RC0 */
  2957. I915_WRITE(GEN6_RC_STATE, 0);
  2958. /* 1c & 1d: Get forcewake during program sequence. Although the driver
  2959. * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
  2960. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  2961. /* 2a: Disable RC states. */
  2962. I915_WRITE(GEN6_RC_CONTROL, 0);
  2963. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  2964. parse_rp_state_cap(dev_priv, rp_state_cap);
  2965. /* 2b: Program RC6 thresholds.*/
  2966. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
  2967. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
  2968. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
  2969. for_each_ring(ring, dev_priv, unused)
  2970. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  2971. I915_WRITE(GEN6_RC_SLEEP, 0);
  2972. if (IS_BROADWELL(dev))
  2973. I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
  2974. else
  2975. I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
  2976. /* 3: Enable RC6 */
  2977. if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
  2978. rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
  2979. intel_print_rc6_info(dev, rc6_mask);
  2980. if (IS_BROADWELL(dev))
  2981. I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
  2982. GEN7_RC_CTL_TO_MODE |
  2983. rc6_mask);
  2984. else
  2985. I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
  2986. GEN6_RC_CTL_EI_MODE(1) |
  2987. rc6_mask);
  2988. /* 4 Program defaults and thresholds for RPS*/
  2989. I915_WRITE(GEN6_RPNSWREQ,
  2990. HSW_FREQUENCY(dev_priv->rps.rp1_freq));
  2991. I915_WRITE(GEN6_RC_VIDEO_FREQ,
  2992. HSW_FREQUENCY(dev_priv->rps.rp1_freq));
  2993. /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
  2994. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
  2995. /* Docs recommend 900MHz, and 300 MHz respectively */
  2996. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  2997. dev_priv->rps.max_freq_softlimit << 24 |
  2998. dev_priv->rps.min_freq_softlimit << 16);
  2999. I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
  3000. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
  3001. I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
  3002. I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
  3003. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  3004. /* 5: Enable RPS */
  3005. I915_WRITE(GEN6_RP_CONTROL,
  3006. GEN6_RP_MEDIA_TURBO |
  3007. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  3008. GEN6_RP_MEDIA_IS_GFX |
  3009. GEN6_RP_ENABLE |
  3010. GEN6_RP_UP_BUSY_AVG |
  3011. GEN6_RP_DOWN_IDLE_AVG);
  3012. /* 6: Ring frequency + overclocking (our driver does this later */
  3013. gen6_set_rps(dev, (I915_READ(GEN6_GT_PERF_STATUS) & 0xff00) >> 8);
  3014. gen8_enable_rps_interrupts(dev);
  3015. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  3016. }
  3017. static void gen6_enable_rps(struct drm_device *dev)
  3018. {
  3019. struct drm_i915_private *dev_priv = dev->dev_private;
  3020. struct intel_engine_cs *ring;
  3021. u32 rp_state_cap;
  3022. u32 gt_perf_status;
  3023. u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
  3024. u32 gtfifodbg;
  3025. int rc6_mode;
  3026. int i, ret;
  3027. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3028. /* Here begins a magic sequence of register writes to enable
  3029. * auto-downclocking.
  3030. *
  3031. * Perhaps there might be some value in exposing these to
  3032. * userspace...
  3033. */
  3034. I915_WRITE(GEN6_RC_STATE, 0);
  3035. /* Clear the DBG now so we don't confuse earlier errors */
  3036. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  3037. DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
  3038. I915_WRITE(GTFIFODBG, gtfifodbg);
  3039. }
  3040. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  3041. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  3042. gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  3043. parse_rp_state_cap(dev_priv, rp_state_cap);
  3044. /* disable the counters and set deterministic thresholds */
  3045. I915_WRITE(GEN6_RC_CONTROL, 0);
  3046. I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
  3047. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
  3048. I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
  3049. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  3050. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  3051. for_each_ring(ring, dev_priv, i)
  3052. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  3053. I915_WRITE(GEN6_RC_SLEEP, 0);
  3054. I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
  3055. if (IS_IVYBRIDGE(dev))
  3056. I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
  3057. else
  3058. I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
  3059. I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
  3060. I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
  3061. /* Check if we are enabling RC6 */
  3062. rc6_mode = intel_enable_rc6(dev_priv->dev);
  3063. if (rc6_mode & INTEL_RC6_ENABLE)
  3064. rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
  3065. /* We don't use those on Haswell */
  3066. if (!IS_HASWELL(dev)) {
  3067. if (rc6_mode & INTEL_RC6p_ENABLE)
  3068. rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
  3069. if (rc6_mode & INTEL_RC6pp_ENABLE)
  3070. rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
  3071. }
  3072. intel_print_rc6_info(dev, rc6_mask);
  3073. I915_WRITE(GEN6_RC_CONTROL,
  3074. rc6_mask |
  3075. GEN6_RC_CTL_EI_MODE(1) |
  3076. GEN6_RC_CTL_HW_ENABLE);
  3077. /* Power down if completely idle for over 50ms */
  3078. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
  3079. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  3080. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
  3081. if (ret)
  3082. DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
  3083. ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
  3084. if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
  3085. DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
  3086. (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
  3087. (pcu_mbox & 0xff) * 50);
  3088. dev_priv->rps.max_freq = pcu_mbox & 0xff;
  3089. }
  3090. dev_priv->rps.power = HIGH_POWER; /* force a reset */
  3091. gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
  3092. gen6_enable_rps_interrupts(dev);
  3093. rc6vids = 0;
  3094. ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  3095. if (IS_GEN6(dev) && ret) {
  3096. DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
  3097. } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
  3098. DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
  3099. GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
  3100. rc6vids &= 0xffff00;
  3101. rc6vids |= GEN6_ENCODE_RC6_VID(450);
  3102. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
  3103. if (ret)
  3104. DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
  3105. }
  3106. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  3107. }
  3108. static void __gen6_update_ring_freq(struct drm_device *dev)
  3109. {
  3110. struct drm_i915_private *dev_priv = dev->dev_private;
  3111. int min_freq = 15;
  3112. unsigned int gpu_freq;
  3113. unsigned int max_ia_freq, min_ring_freq;
  3114. int scaling_factor = 180;
  3115. struct cpufreq_policy *policy;
  3116. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3117. policy = cpufreq_cpu_get(0);
  3118. if (policy) {
  3119. max_ia_freq = policy->cpuinfo.max_freq;
  3120. cpufreq_cpu_put(policy);
  3121. } else {
  3122. /*
  3123. * Default to measured freq if none found, PCU will ensure we
  3124. * don't go over
  3125. */
  3126. max_ia_freq = tsc_khz;
  3127. }
  3128. /* Convert from kHz to MHz */
  3129. max_ia_freq /= 1000;
  3130. min_ring_freq = I915_READ(DCLK) & 0xf;
  3131. /* convert DDR frequency from units of 266.6MHz to bandwidth */
  3132. min_ring_freq = mult_frac(min_ring_freq, 8, 3);
  3133. /*
  3134. * For each potential GPU frequency, load a ring frequency we'd like
  3135. * to use for memory access. We do this by specifying the IA frequency
  3136. * the PCU should use as a reference to determine the ring frequency.
  3137. */
  3138. for (gpu_freq = dev_priv->rps.max_freq_softlimit; gpu_freq >= dev_priv->rps.min_freq_softlimit;
  3139. gpu_freq--) {
  3140. int diff = dev_priv->rps.max_freq_softlimit - gpu_freq;
  3141. unsigned int ia_freq = 0, ring_freq = 0;
  3142. if (INTEL_INFO(dev)->gen >= 8) {
  3143. /* max(2 * GT, DDR). NB: GT is 50MHz units */
  3144. ring_freq = max(min_ring_freq, gpu_freq);
  3145. } else if (IS_HASWELL(dev)) {
  3146. ring_freq = mult_frac(gpu_freq, 5, 4);
  3147. ring_freq = max(min_ring_freq, ring_freq);
  3148. /* leave ia_freq as the default, chosen by cpufreq */
  3149. } else {
  3150. /* On older processors, there is no separate ring
  3151. * clock domain, so in order to boost the bandwidth
  3152. * of the ring, we need to upclock the CPU (ia_freq).
  3153. *
  3154. * For GPU frequencies less than 750MHz,
  3155. * just use the lowest ring freq.
  3156. */
  3157. if (gpu_freq < min_freq)
  3158. ia_freq = 800;
  3159. else
  3160. ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
  3161. ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
  3162. }
  3163. sandybridge_pcode_write(dev_priv,
  3164. GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
  3165. ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
  3166. ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
  3167. gpu_freq);
  3168. }
  3169. }
  3170. void gen6_update_ring_freq(struct drm_device *dev)
  3171. {
  3172. struct drm_i915_private *dev_priv = dev->dev_private;
  3173. if (INTEL_INFO(dev)->gen < 6 || IS_VALLEYVIEW(dev))
  3174. return;
  3175. mutex_lock(&dev_priv->rps.hw_lock);
  3176. __gen6_update_ring_freq(dev);
  3177. mutex_unlock(&dev_priv->rps.hw_lock);
  3178. }
  3179. static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
  3180. {
  3181. u32 val, rp0;
  3182. val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
  3183. rp0 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
  3184. return rp0;
  3185. }
  3186. static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
  3187. {
  3188. u32 val, rpe;
  3189. val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
  3190. rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
  3191. return rpe;
  3192. }
  3193. static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
  3194. {
  3195. u32 val, rp1;
  3196. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  3197. rp1 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
  3198. return rp1;
  3199. }
  3200. static int cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
  3201. {
  3202. u32 val, rpn;
  3203. val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
  3204. rpn = (val >> PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT) & PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK;
  3205. return rpn;
  3206. }
  3207. static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
  3208. {
  3209. u32 val, rp1;
  3210. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
  3211. rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
  3212. return rp1;
  3213. }
  3214. static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
  3215. {
  3216. u32 val, rp0;
  3217. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
  3218. rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
  3219. /* Clamp to max */
  3220. rp0 = min_t(u32, rp0, 0xea);
  3221. return rp0;
  3222. }
  3223. static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
  3224. {
  3225. u32 val, rpe;
  3226. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
  3227. rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
  3228. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
  3229. rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
  3230. return rpe;
  3231. }
  3232. static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
  3233. {
  3234. return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
  3235. }
  3236. /* Check that the pctx buffer wasn't move under us. */
  3237. static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
  3238. {
  3239. unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
  3240. WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
  3241. dev_priv->vlv_pctx->stolen->start);
  3242. }
  3243. /* Check that the pcbr address is not empty. */
  3244. static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
  3245. {
  3246. unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
  3247. WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
  3248. }
  3249. static void cherryview_setup_pctx(struct drm_device *dev)
  3250. {
  3251. struct drm_i915_private *dev_priv = dev->dev_private;
  3252. unsigned long pctx_paddr, paddr;
  3253. struct i915_gtt *gtt = &dev_priv->gtt;
  3254. u32 pcbr;
  3255. int pctx_size = 32*1024;
  3256. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  3257. pcbr = I915_READ(VLV_PCBR);
  3258. if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
  3259. paddr = (dev_priv->mm.stolen_base +
  3260. (gtt->stolen_size - pctx_size));
  3261. pctx_paddr = (paddr & (~4095));
  3262. I915_WRITE(VLV_PCBR, pctx_paddr);
  3263. }
  3264. }
  3265. static void valleyview_setup_pctx(struct drm_device *dev)
  3266. {
  3267. struct drm_i915_private *dev_priv = dev->dev_private;
  3268. struct drm_i915_gem_object *pctx;
  3269. unsigned long pctx_paddr;
  3270. u32 pcbr;
  3271. int pctx_size = 24*1024;
  3272. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  3273. pcbr = I915_READ(VLV_PCBR);
  3274. if (pcbr) {
  3275. /* BIOS set it up already, grab the pre-alloc'd space */
  3276. int pcbr_offset;
  3277. pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
  3278. pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
  3279. pcbr_offset,
  3280. I915_GTT_OFFSET_NONE,
  3281. pctx_size);
  3282. goto out;
  3283. }
  3284. /*
  3285. * From the Gunit register HAS:
  3286. * The Gfx driver is expected to program this register and ensure
  3287. * proper allocation within Gfx stolen memory. For example, this
  3288. * register should be programmed such than the PCBR range does not
  3289. * overlap with other ranges, such as the frame buffer, protected
  3290. * memory, or any other relevant ranges.
  3291. */
  3292. pctx = i915_gem_object_create_stolen(dev, pctx_size);
  3293. if (!pctx) {
  3294. DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
  3295. return;
  3296. }
  3297. pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
  3298. I915_WRITE(VLV_PCBR, pctx_paddr);
  3299. out:
  3300. dev_priv->vlv_pctx = pctx;
  3301. }
  3302. static void valleyview_cleanup_pctx(struct drm_device *dev)
  3303. {
  3304. struct drm_i915_private *dev_priv = dev->dev_private;
  3305. if (WARN_ON(!dev_priv->vlv_pctx))
  3306. return;
  3307. drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
  3308. dev_priv->vlv_pctx = NULL;
  3309. }
  3310. static void valleyview_init_gt_powersave(struct drm_device *dev)
  3311. {
  3312. struct drm_i915_private *dev_priv = dev->dev_private;
  3313. valleyview_setup_pctx(dev);
  3314. mutex_lock(&dev_priv->rps.hw_lock);
  3315. dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
  3316. dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
  3317. DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
  3318. vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
  3319. dev_priv->rps.max_freq);
  3320. dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
  3321. DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
  3322. vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
  3323. dev_priv->rps.efficient_freq);
  3324. dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
  3325. DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
  3326. vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
  3327. dev_priv->rps.rp1_freq);
  3328. dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
  3329. DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
  3330. vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
  3331. dev_priv->rps.min_freq);
  3332. /* Preserve min/max settings in case of re-init */
  3333. if (dev_priv->rps.max_freq_softlimit == 0)
  3334. dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
  3335. if (dev_priv->rps.min_freq_softlimit == 0)
  3336. dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
  3337. mutex_unlock(&dev_priv->rps.hw_lock);
  3338. }
  3339. static void cherryview_init_gt_powersave(struct drm_device *dev)
  3340. {
  3341. struct drm_i915_private *dev_priv = dev->dev_private;
  3342. cherryview_setup_pctx(dev);
  3343. mutex_lock(&dev_priv->rps.hw_lock);
  3344. dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
  3345. dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
  3346. DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
  3347. vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
  3348. dev_priv->rps.max_freq);
  3349. dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
  3350. DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
  3351. vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
  3352. dev_priv->rps.efficient_freq);
  3353. dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
  3354. DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
  3355. vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
  3356. dev_priv->rps.rp1_freq);
  3357. dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
  3358. DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
  3359. vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
  3360. dev_priv->rps.min_freq);
  3361. /* Preserve min/max settings in case of re-init */
  3362. if (dev_priv->rps.max_freq_softlimit == 0)
  3363. dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
  3364. if (dev_priv->rps.min_freq_softlimit == 0)
  3365. dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
  3366. mutex_unlock(&dev_priv->rps.hw_lock);
  3367. }
  3368. static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
  3369. {
  3370. valleyview_cleanup_pctx(dev);
  3371. }
  3372. static void cherryview_enable_rps(struct drm_device *dev)
  3373. {
  3374. struct drm_i915_private *dev_priv = dev->dev_private;
  3375. struct intel_engine_cs *ring;
  3376. u32 gtfifodbg, val, rc6_mode = 0, pcbr;
  3377. int i;
  3378. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3379. gtfifodbg = I915_READ(GTFIFODBG);
  3380. if (gtfifodbg) {
  3381. DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
  3382. gtfifodbg);
  3383. I915_WRITE(GTFIFODBG, gtfifodbg);
  3384. }
  3385. cherryview_check_pctx(dev_priv);
  3386. /* 1a & 1b: Get forcewake during program sequence. Although the driver
  3387. * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
  3388. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  3389. /* 2a: Program RC6 thresholds.*/
  3390. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
  3391. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
  3392. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
  3393. for_each_ring(ring, dev_priv, i)
  3394. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  3395. I915_WRITE(GEN6_RC_SLEEP, 0);
  3396. I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
  3397. /* allows RC6 residency counter to work */
  3398. I915_WRITE(VLV_COUNTER_CONTROL,
  3399. _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
  3400. VLV_MEDIA_RC6_COUNT_EN |
  3401. VLV_RENDER_RC6_COUNT_EN));
  3402. /* For now we assume BIOS is allocating and populating the PCBR */
  3403. pcbr = I915_READ(VLV_PCBR);
  3404. DRM_DEBUG_DRIVER("PCBR offset : 0x%x\n", pcbr);
  3405. /* 3: Enable RC6 */
  3406. if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
  3407. (pcbr >> VLV_PCBR_ADDR_SHIFT))
  3408. rc6_mode = GEN6_RC_CTL_EI_MODE(1);
  3409. I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
  3410. /* 4 Program defaults and thresholds for RPS*/
  3411. I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
  3412. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
  3413. I915_WRITE(GEN6_RP_UP_EI, 66000);
  3414. I915_WRITE(GEN6_RP_DOWN_EI, 350000);
  3415. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  3416. /* WaDisablePwrmtrEvent:chv (pre-production hw) */
  3417. I915_WRITE(0xA80C, I915_READ(0xA80C) & 0x00ffffff);
  3418. I915_WRITE(0xA810, I915_READ(0xA810) & 0xffffff00);
  3419. /* 5: Enable RPS */
  3420. I915_WRITE(GEN6_RP_CONTROL,
  3421. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  3422. GEN6_RP_MEDIA_IS_GFX | /* WaSetMaskForGfxBusyness:chv (pre-production hw ?) */
  3423. GEN6_RP_ENABLE |
  3424. GEN6_RP_UP_BUSY_AVG |
  3425. GEN6_RP_DOWN_IDLE_AVG);
  3426. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  3427. DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
  3428. DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
  3429. dev_priv->rps.cur_freq = (val >> 8) & 0xff;
  3430. DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
  3431. vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
  3432. dev_priv->rps.cur_freq);
  3433. DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
  3434. vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
  3435. dev_priv->rps.efficient_freq);
  3436. valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
  3437. gen8_enable_rps_interrupts(dev);
  3438. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  3439. }
  3440. static void valleyview_enable_rps(struct drm_device *dev)
  3441. {
  3442. struct drm_i915_private *dev_priv = dev->dev_private;
  3443. struct intel_engine_cs *ring;
  3444. u32 gtfifodbg, val, rc6_mode = 0;
  3445. int i;
  3446. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3447. valleyview_check_pctx(dev_priv);
  3448. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  3449. DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
  3450. gtfifodbg);
  3451. I915_WRITE(GTFIFODBG, gtfifodbg);
  3452. }
  3453. /* If VLV, Forcewake all wells, else re-direct to regular path */
  3454. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  3455. I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
  3456. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
  3457. I915_WRITE(GEN6_RP_UP_EI, 66000);
  3458. I915_WRITE(GEN6_RP_DOWN_EI, 350000);
  3459. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  3460. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 0xf4240);
  3461. I915_WRITE(GEN6_RP_CONTROL,
  3462. GEN6_RP_MEDIA_TURBO |
  3463. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  3464. GEN6_RP_MEDIA_IS_GFX |
  3465. GEN6_RP_ENABLE |
  3466. GEN6_RP_UP_BUSY_AVG |
  3467. GEN6_RP_DOWN_IDLE_CONT);
  3468. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
  3469. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  3470. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  3471. for_each_ring(ring, dev_priv, i)
  3472. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  3473. I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
  3474. /* allows RC6 residency counter to work */
  3475. I915_WRITE(VLV_COUNTER_CONTROL,
  3476. _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
  3477. VLV_RENDER_RC0_COUNT_EN |
  3478. VLV_MEDIA_RC6_COUNT_EN |
  3479. VLV_RENDER_RC6_COUNT_EN));
  3480. if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
  3481. rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
  3482. intel_print_rc6_info(dev, rc6_mode);
  3483. I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
  3484. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  3485. DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
  3486. DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
  3487. dev_priv->rps.cur_freq = (val >> 8) & 0xff;
  3488. DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
  3489. vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
  3490. dev_priv->rps.cur_freq);
  3491. DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
  3492. vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
  3493. dev_priv->rps.efficient_freq);
  3494. valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
  3495. gen6_enable_rps_interrupts(dev);
  3496. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  3497. }
  3498. void ironlake_teardown_rc6(struct drm_device *dev)
  3499. {
  3500. struct drm_i915_private *dev_priv = dev->dev_private;
  3501. if (dev_priv->ips.renderctx) {
  3502. i915_gem_object_ggtt_unpin(dev_priv->ips.renderctx);
  3503. drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
  3504. dev_priv->ips.renderctx = NULL;
  3505. }
  3506. if (dev_priv->ips.pwrctx) {
  3507. i915_gem_object_ggtt_unpin(dev_priv->ips.pwrctx);
  3508. drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
  3509. dev_priv->ips.pwrctx = NULL;
  3510. }
  3511. }
  3512. static void ironlake_disable_rc6(struct drm_device *dev)
  3513. {
  3514. struct drm_i915_private *dev_priv = dev->dev_private;
  3515. if (I915_READ(PWRCTXA)) {
  3516. /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
  3517. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
  3518. wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
  3519. 50);
  3520. I915_WRITE(PWRCTXA, 0);
  3521. POSTING_READ(PWRCTXA);
  3522. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  3523. POSTING_READ(RSTDBYCTL);
  3524. }
  3525. }
  3526. static int ironlake_setup_rc6(struct drm_device *dev)
  3527. {
  3528. struct drm_i915_private *dev_priv = dev->dev_private;
  3529. if (dev_priv->ips.renderctx == NULL)
  3530. dev_priv->ips.renderctx = intel_alloc_context_page(dev);
  3531. if (!dev_priv->ips.renderctx)
  3532. return -ENOMEM;
  3533. if (dev_priv->ips.pwrctx == NULL)
  3534. dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
  3535. if (!dev_priv->ips.pwrctx) {
  3536. ironlake_teardown_rc6(dev);
  3537. return -ENOMEM;
  3538. }
  3539. return 0;
  3540. }
  3541. static void ironlake_enable_rc6(struct drm_device *dev)
  3542. {
  3543. struct drm_i915_private *dev_priv = dev->dev_private;
  3544. struct intel_engine_cs *ring = &dev_priv->ring[RCS];
  3545. bool was_interruptible;
  3546. int ret;
  3547. /* rc6 disabled by default due to repeated reports of hanging during
  3548. * boot and resume.
  3549. */
  3550. if (!intel_enable_rc6(dev))
  3551. return;
  3552. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  3553. ret = ironlake_setup_rc6(dev);
  3554. if (ret)
  3555. return;
  3556. was_interruptible = dev_priv->mm.interruptible;
  3557. dev_priv->mm.interruptible = false;
  3558. /*
  3559. * GPU can automatically power down the render unit if given a page
  3560. * to save state.
  3561. */
  3562. ret = intel_ring_begin(ring, 6);
  3563. if (ret) {
  3564. ironlake_teardown_rc6(dev);
  3565. dev_priv->mm.interruptible = was_interruptible;
  3566. return;
  3567. }
  3568. intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
  3569. intel_ring_emit(ring, MI_SET_CONTEXT);
  3570. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
  3571. MI_MM_SPACE_GTT |
  3572. MI_SAVE_EXT_STATE_EN |
  3573. MI_RESTORE_EXT_STATE_EN |
  3574. MI_RESTORE_INHIBIT);
  3575. intel_ring_emit(ring, MI_SUSPEND_FLUSH);
  3576. intel_ring_emit(ring, MI_NOOP);
  3577. intel_ring_emit(ring, MI_FLUSH);
  3578. intel_ring_advance(ring);
  3579. /*
  3580. * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
  3581. * does an implicit flush, combined with MI_FLUSH above, it should be
  3582. * safe to assume that renderctx is valid
  3583. */
  3584. ret = intel_ring_idle(ring);
  3585. dev_priv->mm.interruptible = was_interruptible;
  3586. if (ret) {
  3587. DRM_ERROR("failed to enable ironlake power savings\n");
  3588. ironlake_teardown_rc6(dev);
  3589. return;
  3590. }
  3591. I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
  3592. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  3593. intel_print_rc6_info(dev, GEN6_RC_CTL_RC6_ENABLE);
  3594. }
  3595. static unsigned long intel_pxfreq(u32 vidfreq)
  3596. {
  3597. unsigned long freq;
  3598. int div = (vidfreq & 0x3f0000) >> 16;
  3599. int post = (vidfreq & 0x3000) >> 12;
  3600. int pre = (vidfreq & 0x7);
  3601. if (!pre)
  3602. return 0;
  3603. freq = ((div * 133333) / ((1<<post) * pre));
  3604. return freq;
  3605. }
  3606. static const struct cparams {
  3607. u16 i;
  3608. u16 t;
  3609. u16 m;
  3610. u16 c;
  3611. } cparams[] = {
  3612. { 1, 1333, 301, 28664 },
  3613. { 1, 1066, 294, 24460 },
  3614. { 1, 800, 294, 25192 },
  3615. { 0, 1333, 276, 27605 },
  3616. { 0, 1066, 276, 27605 },
  3617. { 0, 800, 231, 23784 },
  3618. };
  3619. static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
  3620. {
  3621. u64 total_count, diff, ret;
  3622. u32 count1, count2, count3, m = 0, c = 0;
  3623. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  3624. int i;
  3625. assert_spin_locked(&mchdev_lock);
  3626. diff1 = now - dev_priv->ips.last_time1;
  3627. /* Prevent division-by-zero if we are asking too fast.
  3628. * Also, we don't get interesting results if we are polling
  3629. * faster than once in 10ms, so just return the saved value
  3630. * in such cases.
  3631. */
  3632. if (diff1 <= 10)
  3633. return dev_priv->ips.chipset_power;
  3634. count1 = I915_READ(DMIEC);
  3635. count2 = I915_READ(DDREC);
  3636. count3 = I915_READ(CSIEC);
  3637. total_count = count1 + count2 + count3;
  3638. /* FIXME: handle per-counter overflow */
  3639. if (total_count < dev_priv->ips.last_count1) {
  3640. diff = ~0UL - dev_priv->ips.last_count1;
  3641. diff += total_count;
  3642. } else {
  3643. diff = total_count - dev_priv->ips.last_count1;
  3644. }
  3645. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  3646. if (cparams[i].i == dev_priv->ips.c_m &&
  3647. cparams[i].t == dev_priv->ips.r_t) {
  3648. m = cparams[i].m;
  3649. c = cparams[i].c;
  3650. break;
  3651. }
  3652. }
  3653. diff = div_u64(diff, diff1);
  3654. ret = ((m * diff) + c);
  3655. ret = div_u64(ret, 10);
  3656. dev_priv->ips.last_count1 = total_count;
  3657. dev_priv->ips.last_time1 = now;
  3658. dev_priv->ips.chipset_power = ret;
  3659. return ret;
  3660. }
  3661. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  3662. {
  3663. struct drm_device *dev = dev_priv->dev;
  3664. unsigned long val;
  3665. if (INTEL_INFO(dev)->gen != 5)
  3666. return 0;
  3667. spin_lock_irq(&mchdev_lock);
  3668. val = __i915_chipset_val(dev_priv);
  3669. spin_unlock_irq(&mchdev_lock);
  3670. return val;
  3671. }
  3672. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  3673. {
  3674. unsigned long m, x, b;
  3675. u32 tsfs;
  3676. tsfs = I915_READ(TSFS);
  3677. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  3678. x = I915_READ8(TR1);
  3679. b = tsfs & TSFS_INTR_MASK;
  3680. return ((m * x) / 127) - b;
  3681. }
  3682. static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  3683. {
  3684. struct drm_device *dev = dev_priv->dev;
  3685. static const struct v_table {
  3686. u16 vd; /* in .1 mil */
  3687. u16 vm; /* in .1 mil */
  3688. } v_table[] = {
  3689. { 0, 0, },
  3690. { 375, 0, },
  3691. { 500, 0, },
  3692. { 625, 0, },
  3693. { 750, 0, },
  3694. { 875, 0, },
  3695. { 1000, 0, },
  3696. { 1125, 0, },
  3697. { 4125, 3000, },
  3698. { 4125, 3000, },
  3699. { 4125, 3000, },
  3700. { 4125, 3000, },
  3701. { 4125, 3000, },
  3702. { 4125, 3000, },
  3703. { 4125, 3000, },
  3704. { 4125, 3000, },
  3705. { 4125, 3000, },
  3706. { 4125, 3000, },
  3707. { 4125, 3000, },
  3708. { 4125, 3000, },
  3709. { 4125, 3000, },
  3710. { 4125, 3000, },
  3711. { 4125, 3000, },
  3712. { 4125, 3000, },
  3713. { 4125, 3000, },
  3714. { 4125, 3000, },
  3715. { 4125, 3000, },
  3716. { 4125, 3000, },
  3717. { 4125, 3000, },
  3718. { 4125, 3000, },
  3719. { 4125, 3000, },
  3720. { 4125, 3000, },
  3721. { 4250, 3125, },
  3722. { 4375, 3250, },
  3723. { 4500, 3375, },
  3724. { 4625, 3500, },
  3725. { 4750, 3625, },
  3726. { 4875, 3750, },
  3727. { 5000, 3875, },
  3728. { 5125, 4000, },
  3729. { 5250, 4125, },
  3730. { 5375, 4250, },
  3731. { 5500, 4375, },
  3732. { 5625, 4500, },
  3733. { 5750, 4625, },
  3734. { 5875, 4750, },
  3735. { 6000, 4875, },
  3736. { 6125, 5000, },
  3737. { 6250, 5125, },
  3738. { 6375, 5250, },
  3739. { 6500, 5375, },
  3740. { 6625, 5500, },
  3741. { 6750, 5625, },
  3742. { 6875, 5750, },
  3743. { 7000, 5875, },
  3744. { 7125, 6000, },
  3745. { 7250, 6125, },
  3746. { 7375, 6250, },
  3747. { 7500, 6375, },
  3748. { 7625, 6500, },
  3749. { 7750, 6625, },
  3750. { 7875, 6750, },
  3751. { 8000, 6875, },
  3752. { 8125, 7000, },
  3753. { 8250, 7125, },
  3754. { 8375, 7250, },
  3755. { 8500, 7375, },
  3756. { 8625, 7500, },
  3757. { 8750, 7625, },
  3758. { 8875, 7750, },
  3759. { 9000, 7875, },
  3760. { 9125, 8000, },
  3761. { 9250, 8125, },
  3762. { 9375, 8250, },
  3763. { 9500, 8375, },
  3764. { 9625, 8500, },
  3765. { 9750, 8625, },
  3766. { 9875, 8750, },
  3767. { 10000, 8875, },
  3768. { 10125, 9000, },
  3769. { 10250, 9125, },
  3770. { 10375, 9250, },
  3771. { 10500, 9375, },
  3772. { 10625, 9500, },
  3773. { 10750, 9625, },
  3774. { 10875, 9750, },
  3775. { 11000, 9875, },
  3776. { 11125, 10000, },
  3777. { 11250, 10125, },
  3778. { 11375, 10250, },
  3779. { 11500, 10375, },
  3780. { 11625, 10500, },
  3781. { 11750, 10625, },
  3782. { 11875, 10750, },
  3783. { 12000, 10875, },
  3784. { 12125, 11000, },
  3785. { 12250, 11125, },
  3786. { 12375, 11250, },
  3787. { 12500, 11375, },
  3788. { 12625, 11500, },
  3789. { 12750, 11625, },
  3790. { 12875, 11750, },
  3791. { 13000, 11875, },
  3792. { 13125, 12000, },
  3793. { 13250, 12125, },
  3794. { 13375, 12250, },
  3795. { 13500, 12375, },
  3796. { 13625, 12500, },
  3797. { 13750, 12625, },
  3798. { 13875, 12750, },
  3799. { 14000, 12875, },
  3800. { 14125, 13000, },
  3801. { 14250, 13125, },
  3802. { 14375, 13250, },
  3803. { 14500, 13375, },
  3804. { 14625, 13500, },
  3805. { 14750, 13625, },
  3806. { 14875, 13750, },
  3807. { 15000, 13875, },
  3808. { 15125, 14000, },
  3809. { 15250, 14125, },
  3810. { 15375, 14250, },
  3811. { 15500, 14375, },
  3812. { 15625, 14500, },
  3813. { 15750, 14625, },
  3814. { 15875, 14750, },
  3815. { 16000, 14875, },
  3816. { 16125, 15000, },
  3817. };
  3818. if (INTEL_INFO(dev)->is_mobile)
  3819. return v_table[pxvid].vm;
  3820. else
  3821. return v_table[pxvid].vd;
  3822. }
  3823. static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
  3824. {
  3825. struct timespec now, diff1;
  3826. u64 diff;
  3827. unsigned long diffms;
  3828. u32 count;
  3829. assert_spin_locked(&mchdev_lock);
  3830. getrawmonotonic(&now);
  3831. diff1 = timespec_sub(now, dev_priv->ips.last_time2);
  3832. /* Don't divide by 0 */
  3833. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  3834. if (!diffms)
  3835. return;
  3836. count = I915_READ(GFXEC);
  3837. if (count < dev_priv->ips.last_count2) {
  3838. diff = ~0UL - dev_priv->ips.last_count2;
  3839. diff += count;
  3840. } else {
  3841. diff = count - dev_priv->ips.last_count2;
  3842. }
  3843. dev_priv->ips.last_count2 = count;
  3844. dev_priv->ips.last_time2 = now;
  3845. /* More magic constants... */
  3846. diff = diff * 1181;
  3847. diff = div_u64(diff, diffms * 10);
  3848. dev_priv->ips.gfx_power = diff;
  3849. }
  3850. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  3851. {
  3852. struct drm_device *dev = dev_priv->dev;
  3853. if (INTEL_INFO(dev)->gen != 5)
  3854. return;
  3855. spin_lock_irq(&mchdev_lock);
  3856. __i915_update_gfx_val(dev_priv);
  3857. spin_unlock_irq(&mchdev_lock);
  3858. }
  3859. static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
  3860. {
  3861. unsigned long t, corr, state1, corr2, state2;
  3862. u32 pxvid, ext_v;
  3863. assert_spin_locked(&mchdev_lock);
  3864. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_freq * 4));
  3865. pxvid = (pxvid >> 24) & 0x7f;
  3866. ext_v = pvid_to_extvid(dev_priv, pxvid);
  3867. state1 = ext_v;
  3868. t = i915_mch_val(dev_priv);
  3869. /* Revel in the empirically derived constants */
  3870. /* Correction factor in 1/100000 units */
  3871. if (t > 80)
  3872. corr = ((t * 2349) + 135940);
  3873. else if (t >= 50)
  3874. corr = ((t * 964) + 29317);
  3875. else /* < 50 */
  3876. corr = ((t * 301) + 1004);
  3877. corr = corr * ((150142 * state1) / 10000 - 78642);
  3878. corr /= 100000;
  3879. corr2 = (corr * dev_priv->ips.corr);
  3880. state2 = (corr2 * state1) / 10000;
  3881. state2 /= 100; /* convert to mW */
  3882. __i915_update_gfx_val(dev_priv);
  3883. return dev_priv->ips.gfx_power + state2;
  3884. }
  3885. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  3886. {
  3887. struct drm_device *dev = dev_priv->dev;
  3888. unsigned long val;
  3889. if (INTEL_INFO(dev)->gen != 5)
  3890. return 0;
  3891. spin_lock_irq(&mchdev_lock);
  3892. val = __i915_gfx_val(dev_priv);
  3893. spin_unlock_irq(&mchdev_lock);
  3894. return val;
  3895. }
  3896. /**
  3897. * i915_read_mch_val - return value for IPS use
  3898. *
  3899. * Calculate and return a value for the IPS driver to use when deciding whether
  3900. * we have thermal and power headroom to increase CPU or GPU power budget.
  3901. */
  3902. unsigned long i915_read_mch_val(void)
  3903. {
  3904. struct drm_i915_private *dev_priv;
  3905. unsigned long chipset_val, graphics_val, ret = 0;
  3906. spin_lock_irq(&mchdev_lock);
  3907. if (!i915_mch_dev)
  3908. goto out_unlock;
  3909. dev_priv = i915_mch_dev;
  3910. chipset_val = __i915_chipset_val(dev_priv);
  3911. graphics_val = __i915_gfx_val(dev_priv);
  3912. ret = chipset_val + graphics_val;
  3913. out_unlock:
  3914. spin_unlock_irq(&mchdev_lock);
  3915. return ret;
  3916. }
  3917. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  3918. /**
  3919. * i915_gpu_raise - raise GPU frequency limit
  3920. *
  3921. * Raise the limit; IPS indicates we have thermal headroom.
  3922. */
  3923. bool i915_gpu_raise(void)
  3924. {
  3925. struct drm_i915_private *dev_priv;
  3926. bool ret = true;
  3927. spin_lock_irq(&mchdev_lock);
  3928. if (!i915_mch_dev) {
  3929. ret = false;
  3930. goto out_unlock;
  3931. }
  3932. dev_priv = i915_mch_dev;
  3933. if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
  3934. dev_priv->ips.max_delay--;
  3935. out_unlock:
  3936. spin_unlock_irq(&mchdev_lock);
  3937. return ret;
  3938. }
  3939. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  3940. /**
  3941. * i915_gpu_lower - lower GPU frequency limit
  3942. *
  3943. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  3944. * frequency maximum.
  3945. */
  3946. bool i915_gpu_lower(void)
  3947. {
  3948. struct drm_i915_private *dev_priv;
  3949. bool ret = true;
  3950. spin_lock_irq(&mchdev_lock);
  3951. if (!i915_mch_dev) {
  3952. ret = false;
  3953. goto out_unlock;
  3954. }
  3955. dev_priv = i915_mch_dev;
  3956. if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
  3957. dev_priv->ips.max_delay++;
  3958. out_unlock:
  3959. spin_unlock_irq(&mchdev_lock);
  3960. return ret;
  3961. }
  3962. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  3963. /**
  3964. * i915_gpu_busy - indicate GPU business to IPS
  3965. *
  3966. * Tell the IPS driver whether or not the GPU is busy.
  3967. */
  3968. bool i915_gpu_busy(void)
  3969. {
  3970. struct drm_i915_private *dev_priv;
  3971. struct intel_engine_cs *ring;
  3972. bool ret = false;
  3973. int i;
  3974. spin_lock_irq(&mchdev_lock);
  3975. if (!i915_mch_dev)
  3976. goto out_unlock;
  3977. dev_priv = i915_mch_dev;
  3978. for_each_ring(ring, dev_priv, i)
  3979. ret |= !list_empty(&ring->request_list);
  3980. out_unlock:
  3981. spin_unlock_irq(&mchdev_lock);
  3982. return ret;
  3983. }
  3984. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  3985. /**
  3986. * i915_gpu_turbo_disable - disable graphics turbo
  3987. *
  3988. * Disable graphics turbo by resetting the max frequency and setting the
  3989. * current frequency to the default.
  3990. */
  3991. bool i915_gpu_turbo_disable(void)
  3992. {
  3993. struct drm_i915_private *dev_priv;
  3994. bool ret = true;
  3995. spin_lock_irq(&mchdev_lock);
  3996. if (!i915_mch_dev) {
  3997. ret = false;
  3998. goto out_unlock;
  3999. }
  4000. dev_priv = i915_mch_dev;
  4001. dev_priv->ips.max_delay = dev_priv->ips.fstart;
  4002. if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
  4003. ret = false;
  4004. out_unlock:
  4005. spin_unlock_irq(&mchdev_lock);
  4006. return ret;
  4007. }
  4008. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  4009. /**
  4010. * Tells the intel_ips driver that the i915 driver is now loaded, if
  4011. * IPS got loaded first.
  4012. *
  4013. * This awkward dance is so that neither module has to depend on the
  4014. * other in order for IPS to do the appropriate communication of
  4015. * GPU turbo limits to i915.
  4016. */
  4017. static void
  4018. ips_ping_for_i915_load(void)
  4019. {
  4020. void (*link)(void);
  4021. link = symbol_get(ips_link_to_i915_driver);
  4022. if (link) {
  4023. link();
  4024. symbol_put(ips_link_to_i915_driver);
  4025. }
  4026. }
  4027. void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
  4028. {
  4029. /* We only register the i915 ips part with intel-ips once everything is
  4030. * set up, to avoid intel-ips sneaking in and reading bogus values. */
  4031. spin_lock_irq(&mchdev_lock);
  4032. i915_mch_dev = dev_priv;
  4033. spin_unlock_irq(&mchdev_lock);
  4034. ips_ping_for_i915_load();
  4035. }
  4036. void intel_gpu_ips_teardown(void)
  4037. {
  4038. spin_lock_irq(&mchdev_lock);
  4039. i915_mch_dev = NULL;
  4040. spin_unlock_irq(&mchdev_lock);
  4041. }
  4042. static void intel_init_emon(struct drm_device *dev)
  4043. {
  4044. struct drm_i915_private *dev_priv = dev->dev_private;
  4045. u32 lcfuse;
  4046. u8 pxw[16];
  4047. int i;
  4048. /* Disable to program */
  4049. I915_WRITE(ECR, 0);
  4050. POSTING_READ(ECR);
  4051. /* Program energy weights for various events */
  4052. I915_WRITE(SDEW, 0x15040d00);
  4053. I915_WRITE(CSIEW0, 0x007f0000);
  4054. I915_WRITE(CSIEW1, 0x1e220004);
  4055. I915_WRITE(CSIEW2, 0x04000004);
  4056. for (i = 0; i < 5; i++)
  4057. I915_WRITE(PEW + (i * 4), 0);
  4058. for (i = 0; i < 3; i++)
  4059. I915_WRITE(DEW + (i * 4), 0);
  4060. /* Program P-state weights to account for frequency power adjustment */
  4061. for (i = 0; i < 16; i++) {
  4062. u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
  4063. unsigned long freq = intel_pxfreq(pxvidfreq);
  4064. unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
  4065. PXVFREQ_PX_SHIFT;
  4066. unsigned long val;
  4067. val = vid * vid;
  4068. val *= (freq / 1000);
  4069. val *= 255;
  4070. val /= (127*127*900);
  4071. if (val > 0xff)
  4072. DRM_ERROR("bad pxval: %ld\n", val);
  4073. pxw[i] = val;
  4074. }
  4075. /* Render standby states get 0 weight */
  4076. pxw[14] = 0;
  4077. pxw[15] = 0;
  4078. for (i = 0; i < 4; i++) {
  4079. u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
  4080. (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
  4081. I915_WRITE(PXW + (i * 4), val);
  4082. }
  4083. /* Adjust magic regs to magic values (more experimental results) */
  4084. I915_WRITE(OGW0, 0);
  4085. I915_WRITE(OGW1, 0);
  4086. I915_WRITE(EG0, 0x00007f00);
  4087. I915_WRITE(EG1, 0x0000000e);
  4088. I915_WRITE(EG2, 0x000e0000);
  4089. I915_WRITE(EG3, 0x68000300);
  4090. I915_WRITE(EG4, 0x42000000);
  4091. I915_WRITE(EG5, 0x00140031);
  4092. I915_WRITE(EG6, 0);
  4093. I915_WRITE(EG7, 0);
  4094. for (i = 0; i < 8; i++)
  4095. I915_WRITE(PXWL + (i * 4), 0);
  4096. /* Enable PMON + select events */
  4097. I915_WRITE(ECR, 0x80000019);
  4098. lcfuse = I915_READ(LCFUSE02);
  4099. dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
  4100. }
  4101. void intel_init_gt_powersave(struct drm_device *dev)
  4102. {
  4103. i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
  4104. if (IS_CHERRYVIEW(dev))
  4105. cherryview_init_gt_powersave(dev);
  4106. else if (IS_VALLEYVIEW(dev))
  4107. valleyview_init_gt_powersave(dev);
  4108. }
  4109. void intel_cleanup_gt_powersave(struct drm_device *dev)
  4110. {
  4111. if (IS_CHERRYVIEW(dev))
  4112. return;
  4113. else if (IS_VALLEYVIEW(dev))
  4114. valleyview_cleanup_gt_powersave(dev);
  4115. }
  4116. /**
  4117. * intel_suspend_gt_powersave - suspend PM work and helper threads
  4118. * @dev: drm device
  4119. *
  4120. * We don't want to disable RC6 or other features here, we just want
  4121. * to make sure any work we've queued has finished and won't bother
  4122. * us while we're suspended.
  4123. */
  4124. void intel_suspend_gt_powersave(struct drm_device *dev)
  4125. {
  4126. struct drm_i915_private *dev_priv = dev->dev_private;
  4127. /* Interrupts should be disabled already to avoid re-arming. */
  4128. WARN_ON(dev->irq_enabled && !dev_priv->pm.irqs_disabled);
  4129. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  4130. cancel_work_sync(&dev_priv->rps.work);
  4131. /* Force GPU to min freq during suspend */
  4132. gen6_rps_idle(dev_priv);
  4133. }
  4134. void intel_disable_gt_powersave(struct drm_device *dev)
  4135. {
  4136. struct drm_i915_private *dev_priv = dev->dev_private;
  4137. /* Interrupts should be disabled already to avoid re-arming. */
  4138. WARN_ON(dev->irq_enabled && !dev_priv->pm.irqs_disabled);
  4139. if (IS_IRONLAKE_M(dev)) {
  4140. ironlake_disable_drps(dev);
  4141. ironlake_disable_rc6(dev);
  4142. } else if (INTEL_INFO(dev)->gen >= 6) {
  4143. intel_suspend_gt_powersave(dev);
  4144. mutex_lock(&dev_priv->rps.hw_lock);
  4145. if (IS_CHERRYVIEW(dev))
  4146. cherryview_disable_rps(dev);
  4147. else if (IS_VALLEYVIEW(dev))
  4148. valleyview_disable_rps(dev);
  4149. else
  4150. gen6_disable_rps(dev);
  4151. dev_priv->rps.enabled = false;
  4152. mutex_unlock(&dev_priv->rps.hw_lock);
  4153. }
  4154. }
  4155. static void intel_gen6_powersave_work(struct work_struct *work)
  4156. {
  4157. struct drm_i915_private *dev_priv =
  4158. container_of(work, struct drm_i915_private,
  4159. rps.delayed_resume_work.work);
  4160. struct drm_device *dev = dev_priv->dev;
  4161. mutex_lock(&dev_priv->rps.hw_lock);
  4162. if (IS_CHERRYVIEW(dev)) {
  4163. cherryview_enable_rps(dev);
  4164. } else if (IS_VALLEYVIEW(dev)) {
  4165. valleyview_enable_rps(dev);
  4166. } else if (IS_BROADWELL(dev)) {
  4167. gen8_enable_rps(dev);
  4168. __gen6_update_ring_freq(dev);
  4169. } else {
  4170. gen6_enable_rps(dev);
  4171. __gen6_update_ring_freq(dev);
  4172. }
  4173. dev_priv->rps.enabled = true;
  4174. mutex_unlock(&dev_priv->rps.hw_lock);
  4175. intel_runtime_pm_put(dev_priv);
  4176. }
  4177. void intel_enable_gt_powersave(struct drm_device *dev)
  4178. {
  4179. struct drm_i915_private *dev_priv = dev->dev_private;
  4180. if (IS_IRONLAKE_M(dev)) {
  4181. mutex_lock(&dev->struct_mutex);
  4182. ironlake_enable_drps(dev);
  4183. ironlake_enable_rc6(dev);
  4184. intel_init_emon(dev);
  4185. mutex_unlock(&dev->struct_mutex);
  4186. } else if (INTEL_INFO(dev)->gen >= 6) {
  4187. /*
  4188. * PCU communication is slow and this doesn't need to be
  4189. * done at any specific time, so do this out of our fast path
  4190. * to make resume and init faster.
  4191. *
  4192. * We depend on the HW RC6 power context save/restore
  4193. * mechanism when entering D3 through runtime PM suspend. So
  4194. * disable RPM until RPS/RC6 is properly setup. We can only
  4195. * get here via the driver load/system resume/runtime resume
  4196. * paths, so the _noresume version is enough (and in case of
  4197. * runtime resume it's necessary).
  4198. */
  4199. if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
  4200. round_jiffies_up_relative(HZ)))
  4201. intel_runtime_pm_get_noresume(dev_priv);
  4202. }
  4203. }
  4204. void intel_reset_gt_powersave(struct drm_device *dev)
  4205. {
  4206. struct drm_i915_private *dev_priv = dev->dev_private;
  4207. dev_priv->rps.enabled = false;
  4208. intel_enable_gt_powersave(dev);
  4209. }
  4210. static void ibx_init_clock_gating(struct drm_device *dev)
  4211. {
  4212. struct drm_i915_private *dev_priv = dev->dev_private;
  4213. /*
  4214. * On Ibex Peak and Cougar Point, we need to disable clock
  4215. * gating for the panel power sequencer or it will fail to
  4216. * start up when no ports are active.
  4217. */
  4218. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  4219. }
  4220. static void g4x_disable_trickle_feed(struct drm_device *dev)
  4221. {
  4222. struct drm_i915_private *dev_priv = dev->dev_private;
  4223. int pipe;
  4224. for_each_pipe(pipe) {
  4225. I915_WRITE(DSPCNTR(pipe),
  4226. I915_READ(DSPCNTR(pipe)) |
  4227. DISPPLANE_TRICKLE_FEED_DISABLE);
  4228. intel_flush_primary_plane(dev_priv, pipe);
  4229. }
  4230. }
  4231. static void ilk_init_lp_watermarks(struct drm_device *dev)
  4232. {
  4233. struct drm_i915_private *dev_priv = dev->dev_private;
  4234. I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
  4235. I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
  4236. I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
  4237. /*
  4238. * Don't touch WM1S_LP_EN here.
  4239. * Doing so could cause underruns.
  4240. */
  4241. }
  4242. static void ironlake_init_clock_gating(struct drm_device *dev)
  4243. {
  4244. struct drm_i915_private *dev_priv = dev->dev_private;
  4245. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  4246. /*
  4247. * Required for FBC
  4248. * WaFbcDisableDpfcClockGating:ilk
  4249. */
  4250. dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
  4251. ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
  4252. ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
  4253. I915_WRITE(PCH_3DCGDIS0,
  4254. MARIUNIT_CLOCK_GATE_DISABLE |
  4255. SVSMUNIT_CLOCK_GATE_DISABLE);
  4256. I915_WRITE(PCH_3DCGDIS1,
  4257. VFMUNIT_CLOCK_GATE_DISABLE);
  4258. /*
  4259. * According to the spec the following bits should be set in
  4260. * order to enable memory self-refresh
  4261. * The bit 22/21 of 0x42004
  4262. * The bit 5 of 0x42020
  4263. * The bit 15 of 0x45000
  4264. */
  4265. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4266. (I915_READ(ILK_DISPLAY_CHICKEN2) |
  4267. ILK_DPARB_GATE | ILK_VSDPFD_FULL));
  4268. dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
  4269. I915_WRITE(DISP_ARB_CTL,
  4270. (I915_READ(DISP_ARB_CTL) |
  4271. DISP_FBC_WM_DIS));
  4272. ilk_init_lp_watermarks(dev);
  4273. /*
  4274. * Based on the document from hardware guys the following bits
  4275. * should be set unconditionally in order to enable FBC.
  4276. * The bit 22 of 0x42000
  4277. * The bit 22 of 0x42004
  4278. * The bit 7,8,9 of 0x42020.
  4279. */
  4280. if (IS_IRONLAKE_M(dev)) {
  4281. /* WaFbcAsynchFlipDisableFbcQueue:ilk */
  4282. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  4283. I915_READ(ILK_DISPLAY_CHICKEN1) |
  4284. ILK_FBCQ_DIS);
  4285. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4286. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4287. ILK_DPARB_GATE);
  4288. }
  4289. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  4290. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4291. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4292. ILK_ELPIN_409_SELECT);
  4293. I915_WRITE(_3D_CHICKEN2,
  4294. _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
  4295. _3D_CHICKEN2_WM_READ_PIPELINED);
  4296. /* WaDisableRenderCachePipelinedFlush:ilk */
  4297. I915_WRITE(CACHE_MODE_0,
  4298. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  4299. /* WaDisable_RenderCache_OperationalFlush:ilk */
  4300. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4301. g4x_disable_trickle_feed(dev);
  4302. ibx_init_clock_gating(dev);
  4303. }
  4304. static void cpt_init_clock_gating(struct drm_device *dev)
  4305. {
  4306. struct drm_i915_private *dev_priv = dev->dev_private;
  4307. int pipe;
  4308. uint32_t val;
  4309. /*
  4310. * On Ibex Peak and Cougar Point, we need to disable clock
  4311. * gating for the panel power sequencer or it will fail to
  4312. * start up when no ports are active.
  4313. */
  4314. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
  4315. PCH_DPLUNIT_CLOCK_GATE_DISABLE |
  4316. PCH_CPUNIT_CLOCK_GATE_DISABLE);
  4317. I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
  4318. DPLS_EDP_PPS_FIX_DIS);
  4319. /* The below fixes the weird display corruption, a few pixels shifted
  4320. * downward, on (only) LVDS of some HP laptops with IVY.
  4321. */
  4322. for_each_pipe(pipe) {
  4323. val = I915_READ(TRANS_CHICKEN2(pipe));
  4324. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  4325. val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  4326. if (dev_priv->vbt.fdi_rx_polarity_inverted)
  4327. val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  4328. val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
  4329. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
  4330. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
  4331. I915_WRITE(TRANS_CHICKEN2(pipe), val);
  4332. }
  4333. /* WADP0ClockGatingDisable */
  4334. for_each_pipe(pipe) {
  4335. I915_WRITE(TRANS_CHICKEN1(pipe),
  4336. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  4337. }
  4338. }
  4339. static void gen6_check_mch_setup(struct drm_device *dev)
  4340. {
  4341. struct drm_i915_private *dev_priv = dev->dev_private;
  4342. uint32_t tmp;
  4343. tmp = I915_READ(MCH_SSKPD);
  4344. if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL) {
  4345. DRM_INFO("Wrong MCH_SSKPD value: 0x%08x\n", tmp);
  4346. DRM_INFO("This can cause pipe underruns and display issues.\n");
  4347. DRM_INFO("Please upgrade your BIOS to fix this.\n");
  4348. }
  4349. }
  4350. static void gen6_init_clock_gating(struct drm_device *dev)
  4351. {
  4352. struct drm_i915_private *dev_priv = dev->dev_private;
  4353. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  4354. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  4355. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4356. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4357. ILK_ELPIN_409_SELECT);
  4358. /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
  4359. I915_WRITE(_3D_CHICKEN,
  4360. _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
  4361. /* WaSetupGtModeTdRowDispatch:snb */
  4362. if (IS_SNB_GT1(dev))
  4363. I915_WRITE(GEN6_GT_MODE,
  4364. _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
  4365. /* WaDisable_RenderCache_OperationalFlush:snb */
  4366. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4367. /*
  4368. * BSpec recoomends 8x4 when MSAA is used,
  4369. * however in practice 16x4 seems fastest.
  4370. *
  4371. * Note that PS/WM thread counts depend on the WIZ hashing
  4372. * disable bit, which we don't touch here, but it's good
  4373. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  4374. */
  4375. I915_WRITE(GEN6_GT_MODE,
  4376. GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
  4377. ilk_init_lp_watermarks(dev);
  4378. I915_WRITE(CACHE_MODE_0,
  4379. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  4380. I915_WRITE(GEN6_UCGCTL1,
  4381. I915_READ(GEN6_UCGCTL1) |
  4382. GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
  4383. GEN6_CSUNIT_CLOCK_GATE_DISABLE);
  4384. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  4385. * gating disable must be set. Failure to set it results in
  4386. * flickering pixels due to Z write ordering failures after
  4387. * some amount of runtime in the Mesa "fire" demo, and Unigine
  4388. * Sanctuary and Tropics, and apparently anything else with
  4389. * alpha test or pixel discard.
  4390. *
  4391. * According to the spec, bit 11 (RCCUNIT) must also be set,
  4392. * but we didn't debug actual testcases to find it out.
  4393. *
  4394. * WaDisableRCCUnitClockGating:snb
  4395. * WaDisableRCPBUnitClockGating:snb
  4396. */
  4397. I915_WRITE(GEN6_UCGCTL2,
  4398. GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
  4399. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  4400. /* WaStripsFansDisableFastClipPerformanceFix:snb */
  4401. I915_WRITE(_3D_CHICKEN3,
  4402. _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
  4403. /*
  4404. * Bspec says:
  4405. * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
  4406. * 3DSTATE_SF number of SF output attributes is more than 16."
  4407. */
  4408. I915_WRITE(_3D_CHICKEN3,
  4409. _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
  4410. /*
  4411. * According to the spec the following bits should be
  4412. * set in order to enable memory self-refresh and fbc:
  4413. * The bit21 and bit22 of 0x42000
  4414. * The bit21 and bit22 of 0x42004
  4415. * The bit5 and bit7 of 0x42020
  4416. * The bit14 of 0x70180
  4417. * The bit14 of 0x71180
  4418. *
  4419. * WaFbcAsynchFlipDisableFbcQueue:snb
  4420. */
  4421. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  4422. I915_READ(ILK_DISPLAY_CHICKEN1) |
  4423. ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
  4424. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4425. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4426. ILK_DPARB_GATE | ILK_VSDPFD_FULL);
  4427. I915_WRITE(ILK_DSPCLK_GATE_D,
  4428. I915_READ(ILK_DSPCLK_GATE_D) |
  4429. ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
  4430. ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
  4431. g4x_disable_trickle_feed(dev);
  4432. cpt_init_clock_gating(dev);
  4433. gen6_check_mch_setup(dev);
  4434. }
  4435. static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
  4436. {
  4437. uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
  4438. /*
  4439. * WaVSThreadDispatchOverride:ivb,vlv
  4440. *
  4441. * This actually overrides the dispatch
  4442. * mode for all thread types.
  4443. */
  4444. reg &= ~GEN7_FF_SCHED_MASK;
  4445. reg |= GEN7_FF_TS_SCHED_HW;
  4446. reg |= GEN7_FF_VS_SCHED_HW;
  4447. reg |= GEN7_FF_DS_SCHED_HW;
  4448. I915_WRITE(GEN7_FF_THREAD_MODE, reg);
  4449. }
  4450. static void lpt_init_clock_gating(struct drm_device *dev)
  4451. {
  4452. struct drm_i915_private *dev_priv = dev->dev_private;
  4453. /*
  4454. * TODO: this bit should only be enabled when really needed, then
  4455. * disabled when not needed anymore in order to save power.
  4456. */
  4457. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
  4458. I915_WRITE(SOUTH_DSPCLK_GATE_D,
  4459. I915_READ(SOUTH_DSPCLK_GATE_D) |
  4460. PCH_LP_PARTITION_LEVEL_DISABLE);
  4461. /* WADPOClockGatingDisable:hsw */
  4462. I915_WRITE(_TRANSA_CHICKEN1,
  4463. I915_READ(_TRANSA_CHICKEN1) |
  4464. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  4465. }
  4466. static void lpt_suspend_hw(struct drm_device *dev)
  4467. {
  4468. struct drm_i915_private *dev_priv = dev->dev_private;
  4469. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  4470. uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
  4471. val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
  4472. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  4473. }
  4474. }
  4475. static void gen8_init_clock_gating(struct drm_device *dev)
  4476. {
  4477. struct drm_i915_private *dev_priv = dev->dev_private;
  4478. enum pipe pipe;
  4479. I915_WRITE(WM3_LP_ILK, 0);
  4480. I915_WRITE(WM2_LP_ILK, 0);
  4481. I915_WRITE(WM1_LP_ILK, 0);
  4482. /* FIXME(BDW): Check all the w/a, some might only apply to
  4483. * pre-production hw. */
  4484. /* WaDisablePartialInstShootdown:bdw */
  4485. I915_WRITE(GEN8_ROW_CHICKEN,
  4486. _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE));
  4487. /* WaDisableThreadStallDopClockGating:bdw */
  4488. /* FIXME: Unclear whether we really need this on production bdw. */
  4489. I915_WRITE(GEN8_ROW_CHICKEN,
  4490. _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE));
  4491. /*
  4492. * This GEN8_CENTROID_PIXEL_OPT_DIS W/A is only needed for
  4493. * pre-production hardware
  4494. */
  4495. I915_WRITE(HALF_SLICE_CHICKEN3,
  4496. _MASKED_BIT_ENABLE(GEN8_CENTROID_PIXEL_OPT_DIS));
  4497. I915_WRITE(HALF_SLICE_CHICKEN3,
  4498. _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));
  4499. I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_BWGTLB_DISABLE));
  4500. I915_WRITE(_3D_CHICKEN3,
  4501. _MASKED_BIT_ENABLE(_3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(2)));
  4502. I915_WRITE(COMMON_SLICE_CHICKEN2,
  4503. _MASKED_BIT_ENABLE(GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE));
  4504. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  4505. _MASKED_BIT_ENABLE(GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE));
  4506. /* WaDisableDopClockGating:bdw May not be needed for production */
  4507. I915_WRITE(GEN7_ROW_CHICKEN2,
  4508. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4509. /* WaSwitchSolVfFArbitrationPriority:bdw */
  4510. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
  4511. /* WaPsrDPAMaskVBlankInSRD:bdw */
  4512. I915_WRITE(CHICKEN_PAR1_1,
  4513. I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
  4514. /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
  4515. for_each_pipe(pipe) {
  4516. I915_WRITE(CHICKEN_PIPESL_1(pipe),
  4517. I915_READ(CHICKEN_PIPESL_1(pipe)) |
  4518. BDW_DPRS_MASK_VBLANK_SRD);
  4519. }
  4520. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  4521. * workaround for for a possible hang in the unlikely event a TLB
  4522. * invalidation occurs during a PSD flush.
  4523. */
  4524. I915_WRITE(HDC_CHICKEN0,
  4525. I915_READ(HDC_CHICKEN0) |
  4526. _MASKED_BIT_ENABLE(HDC_FORCE_NON_COHERENT));
  4527. /* WaVSRefCountFullforceMissDisable:bdw */
  4528. /* WaDSRefCountFullforceMissDisable:bdw */
  4529. I915_WRITE(GEN7_FF_THREAD_MODE,
  4530. I915_READ(GEN7_FF_THREAD_MODE) &
  4531. ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
  4532. /*
  4533. * BSpec recommends 8x4 when MSAA is used,
  4534. * however in practice 16x4 seems fastest.
  4535. *
  4536. * Note that PS/WM thread counts depend on the WIZ hashing
  4537. * disable bit, which we don't touch here, but it's good
  4538. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  4539. */
  4540. I915_WRITE(GEN7_GT_MODE,
  4541. GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
  4542. I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
  4543. _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
  4544. /* WaDisableSDEUnitClockGating:bdw */
  4545. I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
  4546. GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
  4547. /* Wa4x4STCOptimizationDisable:bdw */
  4548. I915_WRITE(CACHE_MODE_1,
  4549. _MASKED_BIT_ENABLE(GEN8_4x4_STC_OPTIMIZATION_DISABLE));
  4550. }
  4551. static void haswell_init_clock_gating(struct drm_device *dev)
  4552. {
  4553. struct drm_i915_private *dev_priv = dev->dev_private;
  4554. ilk_init_lp_watermarks(dev);
  4555. /* L3 caching of data atomics doesn't work -- disable it. */
  4556. I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
  4557. I915_WRITE(HSW_ROW_CHICKEN3,
  4558. _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
  4559. /* This is required by WaCatErrorRejectionIssue:hsw */
  4560. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4561. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4562. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4563. /* WaVSRefCountFullforceMissDisable:hsw */
  4564. I915_WRITE(GEN7_FF_THREAD_MODE,
  4565. I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
  4566. /* WaDisable_RenderCache_OperationalFlush:hsw */
  4567. I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4568. /* enable HiZ Raw Stall Optimization */
  4569. I915_WRITE(CACHE_MODE_0_GEN7,
  4570. _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
  4571. /* WaDisable4x2SubspanOptimization:hsw */
  4572. I915_WRITE(CACHE_MODE_1,
  4573. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4574. /*
  4575. * BSpec recommends 8x4 when MSAA is used,
  4576. * however in practice 16x4 seems fastest.
  4577. *
  4578. * Note that PS/WM thread counts depend on the WIZ hashing
  4579. * disable bit, which we don't touch here, but it's good
  4580. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  4581. */
  4582. I915_WRITE(GEN7_GT_MODE,
  4583. GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
  4584. /* WaSwitchSolVfFArbitrationPriority:hsw */
  4585. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
  4586. /* WaRsPkgCStateDisplayPMReq:hsw */
  4587. I915_WRITE(CHICKEN_PAR1_1,
  4588. I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
  4589. lpt_init_clock_gating(dev);
  4590. }
  4591. static void ivybridge_init_clock_gating(struct drm_device *dev)
  4592. {
  4593. struct drm_i915_private *dev_priv = dev->dev_private;
  4594. uint32_t snpcr;
  4595. ilk_init_lp_watermarks(dev);
  4596. I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
  4597. /* WaDisableEarlyCull:ivb */
  4598. I915_WRITE(_3D_CHICKEN3,
  4599. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  4600. /* WaDisableBackToBackFlipFix:ivb */
  4601. I915_WRITE(IVB_CHICKEN3,
  4602. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  4603. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  4604. /* WaDisablePSDDualDispatchEnable:ivb */
  4605. if (IS_IVB_GT1(dev))
  4606. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  4607. _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  4608. /* WaDisable_RenderCache_OperationalFlush:ivb */
  4609. I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4610. /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
  4611. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  4612. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  4613. /* WaApplyL3ControlAndL3ChickenMode:ivb */
  4614. I915_WRITE(GEN7_L3CNTLREG1,
  4615. GEN7_WA_FOR_GEN7_L3_CONTROL);
  4616. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
  4617. GEN7_WA_L3_CHICKEN_MODE);
  4618. if (IS_IVB_GT1(dev))
  4619. I915_WRITE(GEN7_ROW_CHICKEN2,
  4620. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4621. else {
  4622. /* must write both registers */
  4623. I915_WRITE(GEN7_ROW_CHICKEN2,
  4624. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4625. I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
  4626. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4627. }
  4628. /* WaForceL3Serialization:ivb */
  4629. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  4630. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  4631. /*
  4632. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  4633. * This implements the WaDisableRCZUnitClockGating:ivb workaround.
  4634. */
  4635. I915_WRITE(GEN6_UCGCTL2,
  4636. GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
  4637. /* This is required by WaCatErrorRejectionIssue:ivb */
  4638. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4639. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4640. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4641. g4x_disable_trickle_feed(dev);
  4642. gen7_setup_fixed_func_scheduler(dev_priv);
  4643. if (0) { /* causes HiZ corruption on ivb:gt1 */
  4644. /* enable HiZ Raw Stall Optimization */
  4645. I915_WRITE(CACHE_MODE_0_GEN7,
  4646. _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
  4647. }
  4648. /* WaDisable4x2SubspanOptimization:ivb */
  4649. I915_WRITE(CACHE_MODE_1,
  4650. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4651. /*
  4652. * BSpec recommends 8x4 when MSAA is used,
  4653. * however in practice 16x4 seems fastest.
  4654. *
  4655. * Note that PS/WM thread counts depend on the WIZ hashing
  4656. * disable bit, which we don't touch here, but it's good
  4657. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  4658. */
  4659. I915_WRITE(GEN7_GT_MODE,
  4660. GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
  4661. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  4662. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  4663. snpcr |= GEN6_MBC_SNPCR_MED;
  4664. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  4665. if (!HAS_PCH_NOP(dev))
  4666. cpt_init_clock_gating(dev);
  4667. gen6_check_mch_setup(dev);
  4668. }
  4669. static void valleyview_init_clock_gating(struct drm_device *dev)
  4670. {
  4671. struct drm_i915_private *dev_priv = dev->dev_private;
  4672. u32 val;
  4673. mutex_lock(&dev_priv->rps.hw_lock);
  4674. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  4675. mutex_unlock(&dev_priv->rps.hw_lock);
  4676. switch ((val >> 6) & 3) {
  4677. case 0:
  4678. case 1:
  4679. dev_priv->mem_freq = 800;
  4680. break;
  4681. case 2:
  4682. dev_priv->mem_freq = 1066;
  4683. break;
  4684. case 3:
  4685. dev_priv->mem_freq = 1333;
  4686. break;
  4687. }
  4688. DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
  4689. I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
  4690. /* WaDisableEarlyCull:vlv */
  4691. I915_WRITE(_3D_CHICKEN3,
  4692. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  4693. /* WaDisableBackToBackFlipFix:vlv */
  4694. I915_WRITE(IVB_CHICKEN3,
  4695. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  4696. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  4697. /* WaPsdDispatchEnable:vlv */
  4698. /* WaDisablePSDDualDispatchEnable:vlv */
  4699. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  4700. _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
  4701. GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  4702. /* WaDisable_RenderCache_OperationalFlush:vlv */
  4703. I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4704. /* WaForceL3Serialization:vlv */
  4705. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  4706. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  4707. /* WaDisableDopClockGating:vlv */
  4708. I915_WRITE(GEN7_ROW_CHICKEN2,
  4709. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4710. /* This is required by WaCatErrorRejectionIssue:vlv */
  4711. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4712. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4713. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4714. gen7_setup_fixed_func_scheduler(dev_priv);
  4715. /*
  4716. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  4717. * This implements the WaDisableRCZUnitClockGating:vlv workaround.
  4718. */
  4719. I915_WRITE(GEN6_UCGCTL2,
  4720. GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
  4721. /* WaDisableL3Bank2xClockGate:vlv
  4722. * Disabling L3 clock gating- MMIO 940c[25] = 1
  4723. * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
  4724. I915_WRITE(GEN7_UCGCTL4,
  4725. I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
  4726. I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
  4727. /*
  4728. * BSpec says this must be set, even though
  4729. * WaDisable4x2SubspanOptimization isn't listed for VLV.
  4730. */
  4731. I915_WRITE(CACHE_MODE_1,
  4732. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4733. /*
  4734. * WaIncreaseL3CreditsForVLVB0:vlv
  4735. * This is the hardware default actually.
  4736. */
  4737. I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
  4738. /*
  4739. * WaDisableVLVClockGating_VBIIssue:vlv
  4740. * Disable clock gating on th GCFG unit to prevent a delay
  4741. * in the reporting of vblank events.
  4742. */
  4743. I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
  4744. }
  4745. static void cherryview_init_clock_gating(struct drm_device *dev)
  4746. {
  4747. struct drm_i915_private *dev_priv = dev->dev_private;
  4748. u32 val;
  4749. mutex_lock(&dev_priv->rps.hw_lock);
  4750. val = vlv_punit_read(dev_priv, CCK_FUSE_REG);
  4751. mutex_unlock(&dev_priv->rps.hw_lock);
  4752. switch ((val >> 2) & 0x7) {
  4753. case 0:
  4754. case 1:
  4755. dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_200;
  4756. dev_priv->mem_freq = 1600;
  4757. break;
  4758. case 2:
  4759. dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_267;
  4760. dev_priv->mem_freq = 1600;
  4761. break;
  4762. case 3:
  4763. dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_333;
  4764. dev_priv->mem_freq = 2000;
  4765. break;
  4766. case 4:
  4767. dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_320;
  4768. dev_priv->mem_freq = 1600;
  4769. break;
  4770. case 5:
  4771. dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_400;
  4772. dev_priv->mem_freq = 1600;
  4773. break;
  4774. }
  4775. DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
  4776. I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
  4777. I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
  4778. /* WaDisablePartialInstShootdown:chv */
  4779. I915_WRITE(GEN8_ROW_CHICKEN,
  4780. _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE));
  4781. /* WaDisableThreadStallDopClockGating:chv */
  4782. I915_WRITE(GEN8_ROW_CHICKEN,
  4783. _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE));
  4784. /* WaVSRefCountFullforceMissDisable:chv */
  4785. /* WaDSRefCountFullforceMissDisable:chv */
  4786. I915_WRITE(GEN7_FF_THREAD_MODE,
  4787. I915_READ(GEN7_FF_THREAD_MODE) &
  4788. ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
  4789. /* WaDisableSemaphoreAndSyncFlipWait:chv */
  4790. I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
  4791. _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
  4792. /* WaDisableCSUnitClockGating:chv */
  4793. I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
  4794. GEN6_CSUNIT_CLOCK_GATE_DISABLE);
  4795. /* WaDisableSDEUnitClockGating:chv */
  4796. I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
  4797. GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
  4798. /* WaDisableSamplerPowerBypass:chv (pre-production hw) */
  4799. I915_WRITE(HALF_SLICE_CHICKEN3,
  4800. _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));
  4801. /* WaDisableGunitClockGating:chv (pre-production hw) */
  4802. I915_WRITE(VLV_GUNIT_CLOCK_GATE, I915_READ(VLV_GUNIT_CLOCK_GATE) |
  4803. GINT_DIS);
  4804. /* WaDisableFfDopClockGating:chv (pre-production hw) */
  4805. I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
  4806. _MASKED_BIT_ENABLE(GEN8_FF_DOP_CLOCK_GATE_DISABLE));
  4807. /* WaDisableDopClockGating:chv (pre-production hw) */
  4808. I915_WRITE(GEN7_ROW_CHICKEN2,
  4809. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4810. I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
  4811. GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
  4812. }
  4813. static void g4x_init_clock_gating(struct drm_device *dev)
  4814. {
  4815. struct drm_i915_private *dev_priv = dev->dev_private;
  4816. uint32_t dspclk_gate;
  4817. I915_WRITE(RENCLK_GATE_D1, 0);
  4818. I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
  4819. GS_UNIT_CLOCK_GATE_DISABLE |
  4820. CL_UNIT_CLOCK_GATE_DISABLE);
  4821. I915_WRITE(RAMCLK_GATE_D, 0);
  4822. dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
  4823. OVRUNIT_CLOCK_GATE_DISABLE |
  4824. OVCUNIT_CLOCK_GATE_DISABLE;
  4825. if (IS_GM45(dev))
  4826. dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
  4827. I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
  4828. /* WaDisableRenderCachePipelinedFlush */
  4829. I915_WRITE(CACHE_MODE_0,
  4830. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  4831. /* WaDisable_RenderCache_OperationalFlush:g4x */
  4832. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4833. g4x_disable_trickle_feed(dev);
  4834. }
  4835. static void crestline_init_clock_gating(struct drm_device *dev)
  4836. {
  4837. struct drm_i915_private *dev_priv = dev->dev_private;
  4838. I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
  4839. I915_WRITE(RENCLK_GATE_D2, 0);
  4840. I915_WRITE(DSPCLK_GATE_D, 0);
  4841. I915_WRITE(RAMCLK_GATE_D, 0);
  4842. I915_WRITE16(DEUC, 0);
  4843. I915_WRITE(MI_ARB_STATE,
  4844. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  4845. /* WaDisable_RenderCache_OperationalFlush:gen4 */
  4846. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4847. }
  4848. static void broadwater_init_clock_gating(struct drm_device *dev)
  4849. {
  4850. struct drm_i915_private *dev_priv = dev->dev_private;
  4851. I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
  4852. I965_RCC_CLOCK_GATE_DISABLE |
  4853. I965_RCPB_CLOCK_GATE_DISABLE |
  4854. I965_ISC_CLOCK_GATE_DISABLE |
  4855. I965_FBC_CLOCK_GATE_DISABLE);
  4856. I915_WRITE(RENCLK_GATE_D2, 0);
  4857. I915_WRITE(MI_ARB_STATE,
  4858. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  4859. /* WaDisable_RenderCache_OperationalFlush:gen4 */
  4860. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4861. }
  4862. static void gen3_init_clock_gating(struct drm_device *dev)
  4863. {
  4864. struct drm_i915_private *dev_priv = dev->dev_private;
  4865. u32 dstate = I915_READ(D_STATE);
  4866. dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
  4867. DSTATE_DOT_CLOCK_GATING;
  4868. I915_WRITE(D_STATE, dstate);
  4869. if (IS_PINEVIEW(dev))
  4870. I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
  4871. /* IIR "flip pending" means done if this bit is set */
  4872. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  4873. /* interrupts should cause a wake up from C3 */
  4874. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
  4875. /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
  4876. I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
  4877. }
  4878. static void i85x_init_clock_gating(struct drm_device *dev)
  4879. {
  4880. struct drm_i915_private *dev_priv = dev->dev_private;
  4881. I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
  4882. /* interrupts should cause a wake up from C3 */
  4883. I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
  4884. _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
  4885. }
  4886. static void i830_init_clock_gating(struct drm_device *dev)
  4887. {
  4888. struct drm_i915_private *dev_priv = dev->dev_private;
  4889. I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
  4890. }
  4891. void intel_init_clock_gating(struct drm_device *dev)
  4892. {
  4893. struct drm_i915_private *dev_priv = dev->dev_private;
  4894. dev_priv->display.init_clock_gating(dev);
  4895. }
  4896. void intel_suspend_hw(struct drm_device *dev)
  4897. {
  4898. if (HAS_PCH_LPT(dev))
  4899. lpt_suspend_hw(dev);
  4900. }
  4901. #define for_each_power_well(i, power_well, domain_mask, power_domains) \
  4902. for (i = 0; \
  4903. i < (power_domains)->power_well_count && \
  4904. ((power_well) = &(power_domains)->power_wells[i]); \
  4905. i++) \
  4906. if ((power_well)->domains & (domain_mask))
  4907. #define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
  4908. for (i = (power_domains)->power_well_count - 1; \
  4909. i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
  4910. i--) \
  4911. if ((power_well)->domains & (domain_mask))
  4912. /**
  4913. * We should only use the power well if we explicitly asked the hardware to
  4914. * enable it, so check if it's enabled and also check if we've requested it to
  4915. * be enabled.
  4916. */
  4917. static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
  4918. struct i915_power_well *power_well)
  4919. {
  4920. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  4921. (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
  4922. }
  4923. bool intel_display_power_enabled_unlocked(struct drm_i915_private *dev_priv,
  4924. enum intel_display_power_domain domain)
  4925. {
  4926. struct i915_power_domains *power_domains;
  4927. struct i915_power_well *power_well;
  4928. bool is_enabled;
  4929. int i;
  4930. if (dev_priv->pm.suspended)
  4931. return false;
  4932. power_domains = &dev_priv->power_domains;
  4933. is_enabled = true;
  4934. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  4935. if (power_well->always_on)
  4936. continue;
  4937. if (!power_well->hw_enabled) {
  4938. is_enabled = false;
  4939. break;
  4940. }
  4941. }
  4942. return is_enabled;
  4943. }
  4944. bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
  4945. enum intel_display_power_domain domain)
  4946. {
  4947. struct i915_power_domains *power_domains;
  4948. bool ret;
  4949. power_domains = &dev_priv->power_domains;
  4950. mutex_lock(&power_domains->lock);
  4951. ret = intel_display_power_enabled_unlocked(dev_priv, domain);
  4952. mutex_unlock(&power_domains->lock);
  4953. return ret;
  4954. }
  4955. /*
  4956. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  4957. * when not needed anymore. We have 4 registers that can request the power well
  4958. * to be enabled, and it will only be disabled if none of the registers is
  4959. * requesting it to be enabled.
  4960. */
  4961. static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
  4962. {
  4963. struct drm_device *dev = dev_priv->dev;
  4964. /*
  4965. * After we re-enable the power well, if we touch VGA register 0x3d5
  4966. * we'll get unclaimed register interrupts. This stops after we write
  4967. * anything to the VGA MSR register. The vgacon module uses this
  4968. * register all the time, so if we unbind our driver and, as a
  4969. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  4970. * console_unlock(). So make here we touch the VGA MSR register, making
  4971. * sure vgacon can keep working normally without triggering interrupts
  4972. * and error messages.
  4973. */
  4974. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  4975. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  4976. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  4977. if (IS_BROADWELL(dev))
  4978. gen8_irq_power_well_post_enable(dev_priv);
  4979. }
  4980. static void hsw_set_power_well(struct drm_i915_private *dev_priv,
  4981. struct i915_power_well *power_well, bool enable)
  4982. {
  4983. bool is_enabled, enable_requested;
  4984. uint32_t tmp;
  4985. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  4986. is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
  4987. enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
  4988. if (enable) {
  4989. if (!enable_requested)
  4990. I915_WRITE(HSW_PWR_WELL_DRIVER,
  4991. HSW_PWR_WELL_ENABLE_REQUEST);
  4992. if (!is_enabled) {
  4993. DRM_DEBUG_KMS("Enabling power well\n");
  4994. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  4995. HSW_PWR_WELL_STATE_ENABLED), 20))
  4996. DRM_ERROR("Timeout enabling power well\n");
  4997. }
  4998. hsw_power_well_post_enable(dev_priv);
  4999. } else {
  5000. if (enable_requested) {
  5001. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  5002. POSTING_READ(HSW_PWR_WELL_DRIVER);
  5003. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  5004. }
  5005. }
  5006. }
  5007. static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
  5008. struct i915_power_well *power_well)
  5009. {
  5010. hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
  5011. /*
  5012. * We're taking over the BIOS, so clear any requests made by it since
  5013. * the driver is in charge now.
  5014. */
  5015. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
  5016. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  5017. }
  5018. static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
  5019. struct i915_power_well *power_well)
  5020. {
  5021. hsw_set_power_well(dev_priv, power_well, true);
  5022. }
  5023. static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
  5024. struct i915_power_well *power_well)
  5025. {
  5026. hsw_set_power_well(dev_priv, power_well, false);
  5027. }
  5028. static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
  5029. struct i915_power_well *power_well)
  5030. {
  5031. }
  5032. static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
  5033. struct i915_power_well *power_well)
  5034. {
  5035. return true;
  5036. }
  5037. static void vlv_set_power_well(struct drm_i915_private *dev_priv,
  5038. struct i915_power_well *power_well, bool enable)
  5039. {
  5040. enum punit_power_well power_well_id = power_well->data;
  5041. u32 mask;
  5042. u32 state;
  5043. u32 ctrl;
  5044. mask = PUNIT_PWRGT_MASK(power_well_id);
  5045. state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
  5046. PUNIT_PWRGT_PWR_GATE(power_well_id);
  5047. mutex_lock(&dev_priv->rps.hw_lock);
  5048. #define COND \
  5049. ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
  5050. if (COND)
  5051. goto out;
  5052. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
  5053. ctrl &= ~mask;
  5054. ctrl |= state;
  5055. vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
  5056. if (wait_for(COND, 100))
  5057. DRM_ERROR("timout setting power well state %08x (%08x)\n",
  5058. state,
  5059. vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
  5060. #undef COND
  5061. out:
  5062. mutex_unlock(&dev_priv->rps.hw_lock);
  5063. }
  5064. static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
  5065. struct i915_power_well *power_well)
  5066. {
  5067. vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
  5068. }
  5069. static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
  5070. struct i915_power_well *power_well)
  5071. {
  5072. vlv_set_power_well(dev_priv, power_well, true);
  5073. }
  5074. static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
  5075. struct i915_power_well *power_well)
  5076. {
  5077. vlv_set_power_well(dev_priv, power_well, false);
  5078. }
  5079. static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
  5080. struct i915_power_well *power_well)
  5081. {
  5082. int power_well_id = power_well->data;
  5083. bool enabled = false;
  5084. u32 mask;
  5085. u32 state;
  5086. u32 ctrl;
  5087. mask = PUNIT_PWRGT_MASK(power_well_id);
  5088. ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
  5089. mutex_lock(&dev_priv->rps.hw_lock);
  5090. state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
  5091. /*
  5092. * We only ever set the power-on and power-gate states, anything
  5093. * else is unexpected.
  5094. */
  5095. WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
  5096. state != PUNIT_PWRGT_PWR_GATE(power_well_id));
  5097. if (state == ctrl)
  5098. enabled = true;
  5099. /*
  5100. * A transient state at this point would mean some unexpected party
  5101. * is poking at the power controls too.
  5102. */
  5103. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
  5104. WARN_ON(ctrl != state);
  5105. mutex_unlock(&dev_priv->rps.hw_lock);
  5106. return enabled;
  5107. }
  5108. static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
  5109. struct i915_power_well *power_well)
  5110. {
  5111. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  5112. vlv_set_power_well(dev_priv, power_well, true);
  5113. spin_lock_irq(&dev_priv->irq_lock);
  5114. valleyview_enable_display_irqs(dev_priv);
  5115. spin_unlock_irq(&dev_priv->irq_lock);
  5116. /*
  5117. * During driver initialization/resume we can avoid restoring the
  5118. * part of the HW/SW state that will be inited anyway explicitly.
  5119. */
  5120. if (dev_priv->power_domains.initializing)
  5121. return;
  5122. intel_hpd_init(dev_priv->dev);
  5123. i915_redisable_vga_power_on(dev_priv->dev);
  5124. }
  5125. static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
  5126. struct i915_power_well *power_well)
  5127. {
  5128. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  5129. spin_lock_irq(&dev_priv->irq_lock);
  5130. valleyview_disable_display_irqs(dev_priv);
  5131. spin_unlock_irq(&dev_priv->irq_lock);
  5132. vlv_set_power_well(dev_priv, power_well, false);
  5133. }
  5134. static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  5135. struct i915_power_well *power_well)
  5136. {
  5137. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  5138. /*
  5139. * Enable the CRI clock source so we can get at the
  5140. * display and the reference clock for VGA
  5141. * hotplug / manual detection.
  5142. */
  5143. I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
  5144. DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
  5145. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  5146. vlv_set_power_well(dev_priv, power_well, true);
  5147. /*
  5148. * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
  5149. * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
  5150. * a. GUnit 0x2110 bit[0] set to 1 (def 0)
  5151. * b. The other bits such as sfr settings / modesel may all
  5152. * be set to 0.
  5153. *
  5154. * This should only be done on init and resume from S3 with
  5155. * both PLLs disabled, or we risk losing DPIO and PLL
  5156. * synchronization.
  5157. */
  5158. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
  5159. }
  5160. static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  5161. struct i915_power_well *power_well)
  5162. {
  5163. struct drm_device *dev = dev_priv->dev;
  5164. enum pipe pipe;
  5165. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  5166. for_each_pipe(pipe)
  5167. assert_pll_disabled(dev_priv, pipe);
  5168. /* Assert common reset */
  5169. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
  5170. vlv_set_power_well(dev_priv, power_well, false);
  5171. }
  5172. static void check_power_well_state(struct drm_i915_private *dev_priv,
  5173. struct i915_power_well *power_well)
  5174. {
  5175. bool enabled = power_well->ops->is_enabled(dev_priv, power_well);
  5176. if (power_well->always_on || !i915.disable_power_well) {
  5177. if (!enabled)
  5178. goto mismatch;
  5179. return;
  5180. }
  5181. if (enabled != (power_well->count > 0))
  5182. goto mismatch;
  5183. return;
  5184. mismatch:
  5185. WARN(1, "state mismatch for '%s' (always_on %d hw state %d use-count %d disable_power_well %d\n",
  5186. power_well->name, power_well->always_on, enabled,
  5187. power_well->count, i915.disable_power_well);
  5188. }
  5189. void intel_display_power_get(struct drm_i915_private *dev_priv,
  5190. enum intel_display_power_domain domain)
  5191. {
  5192. struct i915_power_domains *power_domains;
  5193. struct i915_power_well *power_well;
  5194. int i;
  5195. intel_runtime_pm_get(dev_priv);
  5196. power_domains = &dev_priv->power_domains;
  5197. mutex_lock(&power_domains->lock);
  5198. for_each_power_well(i, power_well, BIT(domain), power_domains) {
  5199. if (!power_well->count++) {
  5200. DRM_DEBUG_KMS("enabling %s\n", power_well->name);
  5201. power_well->ops->enable(dev_priv, power_well);
  5202. power_well->hw_enabled = true;
  5203. }
  5204. check_power_well_state(dev_priv, power_well);
  5205. }
  5206. power_domains->domain_use_count[domain]++;
  5207. mutex_unlock(&power_domains->lock);
  5208. }
  5209. void intel_display_power_put(struct drm_i915_private *dev_priv,
  5210. enum intel_display_power_domain domain)
  5211. {
  5212. struct i915_power_domains *power_domains;
  5213. struct i915_power_well *power_well;
  5214. int i;
  5215. power_domains = &dev_priv->power_domains;
  5216. mutex_lock(&power_domains->lock);
  5217. WARN_ON(!power_domains->domain_use_count[domain]);
  5218. power_domains->domain_use_count[domain]--;
  5219. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  5220. WARN_ON(!power_well->count);
  5221. if (!--power_well->count && i915.disable_power_well) {
  5222. DRM_DEBUG_KMS("disabling %s\n", power_well->name);
  5223. power_well->hw_enabled = false;
  5224. power_well->ops->disable(dev_priv, power_well);
  5225. }
  5226. check_power_well_state(dev_priv, power_well);
  5227. }
  5228. mutex_unlock(&power_domains->lock);
  5229. intel_runtime_pm_put(dev_priv);
  5230. }
  5231. static struct i915_power_domains *hsw_pwr;
  5232. /* Display audio driver power well request */
  5233. int i915_request_power_well(void)
  5234. {
  5235. struct drm_i915_private *dev_priv;
  5236. if (!hsw_pwr)
  5237. return -ENODEV;
  5238. dev_priv = container_of(hsw_pwr, struct drm_i915_private,
  5239. power_domains);
  5240. intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
  5241. return 0;
  5242. }
  5243. EXPORT_SYMBOL_GPL(i915_request_power_well);
  5244. /* Display audio driver power well release */
  5245. int i915_release_power_well(void)
  5246. {
  5247. struct drm_i915_private *dev_priv;
  5248. if (!hsw_pwr)
  5249. return -ENODEV;
  5250. dev_priv = container_of(hsw_pwr, struct drm_i915_private,
  5251. power_domains);
  5252. intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
  5253. return 0;
  5254. }
  5255. EXPORT_SYMBOL_GPL(i915_release_power_well);
  5256. /*
  5257. * Private interface for the audio driver to get CDCLK in kHz.
  5258. *
  5259. * Caller must request power well using i915_request_power_well() prior to
  5260. * making the call.
  5261. */
  5262. int i915_get_cdclk_freq(void)
  5263. {
  5264. struct drm_i915_private *dev_priv;
  5265. if (!hsw_pwr)
  5266. return -ENODEV;
  5267. dev_priv = container_of(hsw_pwr, struct drm_i915_private,
  5268. power_domains);
  5269. return intel_ddi_get_cdclk_freq(dev_priv);
  5270. }
  5271. EXPORT_SYMBOL_GPL(i915_get_cdclk_freq);
  5272. #define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
  5273. #define HSW_ALWAYS_ON_POWER_DOMAINS ( \
  5274. BIT(POWER_DOMAIN_PIPE_A) | \
  5275. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  5276. BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
  5277. BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
  5278. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  5279. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  5280. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  5281. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  5282. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  5283. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  5284. BIT(POWER_DOMAIN_PORT_CRT) | \
  5285. BIT(POWER_DOMAIN_PLLS) | \
  5286. BIT(POWER_DOMAIN_INIT))
  5287. #define HSW_DISPLAY_POWER_DOMAINS ( \
  5288. (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
  5289. BIT(POWER_DOMAIN_INIT))
  5290. #define BDW_ALWAYS_ON_POWER_DOMAINS ( \
  5291. HSW_ALWAYS_ON_POWER_DOMAINS | \
  5292. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
  5293. #define BDW_DISPLAY_POWER_DOMAINS ( \
  5294. (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
  5295. BIT(POWER_DOMAIN_INIT))
  5296. #define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
  5297. #define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
  5298. #define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
  5299. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  5300. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  5301. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  5302. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  5303. BIT(POWER_DOMAIN_PORT_CRT) | \
  5304. BIT(POWER_DOMAIN_INIT))
  5305. #define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
  5306. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  5307. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  5308. BIT(POWER_DOMAIN_INIT))
  5309. #define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
  5310. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  5311. BIT(POWER_DOMAIN_INIT))
  5312. #define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
  5313. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  5314. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  5315. BIT(POWER_DOMAIN_INIT))
  5316. #define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
  5317. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  5318. BIT(POWER_DOMAIN_INIT))
  5319. static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
  5320. .sync_hw = i9xx_always_on_power_well_noop,
  5321. .enable = i9xx_always_on_power_well_noop,
  5322. .disable = i9xx_always_on_power_well_noop,
  5323. .is_enabled = i9xx_always_on_power_well_enabled,
  5324. };
  5325. static struct i915_power_well i9xx_always_on_power_well[] = {
  5326. {
  5327. .name = "always-on",
  5328. .always_on = 1,
  5329. .domains = POWER_DOMAIN_MASK,
  5330. .ops = &i9xx_always_on_power_well_ops,
  5331. },
  5332. };
  5333. static const struct i915_power_well_ops hsw_power_well_ops = {
  5334. .sync_hw = hsw_power_well_sync_hw,
  5335. .enable = hsw_power_well_enable,
  5336. .disable = hsw_power_well_disable,
  5337. .is_enabled = hsw_power_well_enabled,
  5338. };
  5339. static struct i915_power_well hsw_power_wells[] = {
  5340. {
  5341. .name = "always-on",
  5342. .always_on = 1,
  5343. .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
  5344. .ops = &i9xx_always_on_power_well_ops,
  5345. },
  5346. {
  5347. .name = "display",
  5348. .domains = HSW_DISPLAY_POWER_DOMAINS,
  5349. .ops = &hsw_power_well_ops,
  5350. },
  5351. };
  5352. static struct i915_power_well bdw_power_wells[] = {
  5353. {
  5354. .name = "always-on",
  5355. .always_on = 1,
  5356. .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
  5357. .ops = &i9xx_always_on_power_well_ops,
  5358. },
  5359. {
  5360. .name = "display",
  5361. .domains = BDW_DISPLAY_POWER_DOMAINS,
  5362. .ops = &hsw_power_well_ops,
  5363. },
  5364. };
  5365. static const struct i915_power_well_ops vlv_display_power_well_ops = {
  5366. .sync_hw = vlv_power_well_sync_hw,
  5367. .enable = vlv_display_power_well_enable,
  5368. .disable = vlv_display_power_well_disable,
  5369. .is_enabled = vlv_power_well_enabled,
  5370. };
  5371. static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
  5372. .sync_hw = vlv_power_well_sync_hw,
  5373. .enable = vlv_dpio_cmn_power_well_enable,
  5374. .disable = vlv_dpio_cmn_power_well_disable,
  5375. .is_enabled = vlv_power_well_enabled,
  5376. };
  5377. static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
  5378. .sync_hw = vlv_power_well_sync_hw,
  5379. .enable = vlv_power_well_enable,
  5380. .disable = vlv_power_well_disable,
  5381. .is_enabled = vlv_power_well_enabled,
  5382. };
  5383. static struct i915_power_well vlv_power_wells[] = {
  5384. {
  5385. .name = "always-on",
  5386. .always_on = 1,
  5387. .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
  5388. .ops = &i9xx_always_on_power_well_ops,
  5389. },
  5390. {
  5391. .name = "display",
  5392. .domains = VLV_DISPLAY_POWER_DOMAINS,
  5393. .data = PUNIT_POWER_WELL_DISP2D,
  5394. .ops = &vlv_display_power_well_ops,
  5395. },
  5396. {
  5397. .name = "dpio-tx-b-01",
  5398. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  5399. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  5400. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  5401. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  5402. .ops = &vlv_dpio_power_well_ops,
  5403. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
  5404. },
  5405. {
  5406. .name = "dpio-tx-b-23",
  5407. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  5408. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  5409. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  5410. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  5411. .ops = &vlv_dpio_power_well_ops,
  5412. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
  5413. },
  5414. {
  5415. .name = "dpio-tx-c-01",
  5416. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  5417. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  5418. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  5419. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  5420. .ops = &vlv_dpio_power_well_ops,
  5421. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
  5422. },
  5423. {
  5424. .name = "dpio-tx-c-23",
  5425. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  5426. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  5427. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  5428. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  5429. .ops = &vlv_dpio_power_well_ops,
  5430. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
  5431. },
  5432. {
  5433. .name = "dpio-common",
  5434. .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
  5435. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  5436. .ops = &vlv_dpio_cmn_power_well_ops,
  5437. },
  5438. };
  5439. static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
  5440. enum punit_power_well power_well_id)
  5441. {
  5442. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  5443. struct i915_power_well *power_well;
  5444. int i;
  5445. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  5446. if (power_well->data == power_well_id)
  5447. return power_well;
  5448. }
  5449. return NULL;
  5450. }
  5451. #define set_power_wells(power_domains, __power_wells) ({ \
  5452. (power_domains)->power_wells = (__power_wells); \
  5453. (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
  5454. })
  5455. int intel_power_domains_init(struct drm_i915_private *dev_priv)
  5456. {
  5457. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  5458. mutex_init(&power_domains->lock);
  5459. /*
  5460. * The enabling order will be from lower to higher indexed wells,
  5461. * the disabling order is reversed.
  5462. */
  5463. if (IS_HASWELL(dev_priv->dev)) {
  5464. set_power_wells(power_domains, hsw_power_wells);
  5465. hsw_pwr = power_domains;
  5466. } else if (IS_BROADWELL(dev_priv->dev)) {
  5467. set_power_wells(power_domains, bdw_power_wells);
  5468. hsw_pwr = power_domains;
  5469. } else if (IS_VALLEYVIEW(dev_priv->dev)) {
  5470. set_power_wells(power_domains, vlv_power_wells);
  5471. } else {
  5472. set_power_wells(power_domains, i9xx_always_on_power_well);
  5473. }
  5474. return 0;
  5475. }
  5476. void intel_power_domains_remove(struct drm_i915_private *dev_priv)
  5477. {
  5478. hsw_pwr = NULL;
  5479. }
  5480. static void intel_power_domains_resume(struct drm_i915_private *dev_priv)
  5481. {
  5482. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  5483. struct i915_power_well *power_well;
  5484. int i;
  5485. mutex_lock(&power_domains->lock);
  5486. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  5487. power_well->ops->sync_hw(dev_priv, power_well);
  5488. power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
  5489. power_well);
  5490. }
  5491. mutex_unlock(&power_domains->lock);
  5492. }
  5493. static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
  5494. {
  5495. struct i915_power_well *cmn =
  5496. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  5497. struct i915_power_well *disp2d =
  5498. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
  5499. /* nothing to do if common lane is already off */
  5500. if (!cmn->ops->is_enabled(dev_priv, cmn))
  5501. return;
  5502. /* If the display might be already active skip this */
  5503. if (disp2d->ops->is_enabled(dev_priv, disp2d) &&
  5504. I915_READ(DPIO_CTL) & DPIO_CMNRST)
  5505. return;
  5506. DRM_DEBUG_KMS("toggling display PHY side reset\n");
  5507. /* cmnlane needs DPLL registers */
  5508. disp2d->ops->enable(dev_priv, disp2d);
  5509. /*
  5510. * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
  5511. * Need to assert and de-assert PHY SB reset by gating the
  5512. * common lane power, then un-gating it.
  5513. * Simply ungating isn't enough to reset the PHY enough to get
  5514. * ports and lanes running.
  5515. */
  5516. cmn->ops->disable(dev_priv, cmn);
  5517. }
  5518. void intel_power_domains_init_hw(struct drm_i915_private *dev_priv)
  5519. {
  5520. struct drm_device *dev = dev_priv->dev;
  5521. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  5522. power_domains->initializing = true;
  5523. if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
  5524. mutex_lock(&power_domains->lock);
  5525. vlv_cmnlane_wa(dev_priv);
  5526. mutex_unlock(&power_domains->lock);
  5527. }
  5528. /* For now, we need the power well to be always enabled. */
  5529. intel_display_set_init_power(dev_priv, true);
  5530. intel_power_domains_resume(dev_priv);
  5531. power_domains->initializing = false;
  5532. }
  5533. void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
  5534. {
  5535. intel_runtime_pm_get(dev_priv);
  5536. }
  5537. void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
  5538. {
  5539. intel_runtime_pm_put(dev_priv);
  5540. }
  5541. void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
  5542. {
  5543. struct drm_device *dev = dev_priv->dev;
  5544. struct device *device = &dev->pdev->dev;
  5545. if (!HAS_RUNTIME_PM(dev))
  5546. return;
  5547. pm_runtime_get_sync(device);
  5548. WARN(dev_priv->pm.suspended, "Device still suspended.\n");
  5549. }
  5550. void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
  5551. {
  5552. struct drm_device *dev = dev_priv->dev;
  5553. struct device *device = &dev->pdev->dev;
  5554. if (!HAS_RUNTIME_PM(dev))
  5555. return;
  5556. WARN(dev_priv->pm.suspended, "Getting nosync-ref while suspended.\n");
  5557. pm_runtime_get_noresume(device);
  5558. }
  5559. void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
  5560. {
  5561. struct drm_device *dev = dev_priv->dev;
  5562. struct device *device = &dev->pdev->dev;
  5563. if (!HAS_RUNTIME_PM(dev))
  5564. return;
  5565. pm_runtime_mark_last_busy(device);
  5566. pm_runtime_put_autosuspend(device);
  5567. }
  5568. void intel_init_runtime_pm(struct drm_i915_private *dev_priv)
  5569. {
  5570. struct drm_device *dev = dev_priv->dev;
  5571. struct device *device = &dev->pdev->dev;
  5572. if (!HAS_RUNTIME_PM(dev))
  5573. return;
  5574. pm_runtime_set_active(device);
  5575. /*
  5576. * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
  5577. * requirement.
  5578. */
  5579. if (!intel_enable_rc6(dev)) {
  5580. DRM_INFO("RC6 disabled, disabling runtime PM support\n");
  5581. return;
  5582. }
  5583. pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
  5584. pm_runtime_mark_last_busy(device);
  5585. pm_runtime_use_autosuspend(device);
  5586. pm_runtime_put_autosuspend(device);
  5587. }
  5588. void intel_fini_runtime_pm(struct drm_i915_private *dev_priv)
  5589. {
  5590. struct drm_device *dev = dev_priv->dev;
  5591. struct device *device = &dev->pdev->dev;
  5592. if (!HAS_RUNTIME_PM(dev))
  5593. return;
  5594. if (!intel_enable_rc6(dev))
  5595. return;
  5596. /* Make sure we're not suspended first. */
  5597. pm_runtime_get_sync(device);
  5598. pm_runtime_disable(device);
  5599. }
  5600. /* Set up chip specific power management-related functions */
  5601. void intel_init_pm(struct drm_device *dev)
  5602. {
  5603. struct drm_i915_private *dev_priv = dev->dev_private;
  5604. if (HAS_FBC(dev)) {
  5605. if (INTEL_INFO(dev)->gen >= 7) {
  5606. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  5607. dev_priv->display.enable_fbc = gen7_enable_fbc;
  5608. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  5609. } else if (INTEL_INFO(dev)->gen >= 5) {
  5610. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  5611. dev_priv->display.enable_fbc = ironlake_enable_fbc;
  5612. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  5613. } else if (IS_GM45(dev)) {
  5614. dev_priv->display.fbc_enabled = g4x_fbc_enabled;
  5615. dev_priv->display.enable_fbc = g4x_enable_fbc;
  5616. dev_priv->display.disable_fbc = g4x_disable_fbc;
  5617. } else {
  5618. dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
  5619. dev_priv->display.enable_fbc = i8xx_enable_fbc;
  5620. dev_priv->display.disable_fbc = i8xx_disable_fbc;
  5621. /* This value was pulled out of someone's hat */
  5622. I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
  5623. }
  5624. }
  5625. /* For cxsr */
  5626. if (IS_PINEVIEW(dev))
  5627. i915_pineview_get_mem_freq(dev);
  5628. else if (IS_GEN5(dev))
  5629. i915_ironlake_get_mem_freq(dev);
  5630. /* For FIFO watermark updates */
  5631. if (HAS_PCH_SPLIT(dev)) {
  5632. ilk_setup_wm_latency(dev);
  5633. if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
  5634. dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
  5635. (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
  5636. dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
  5637. dev_priv->display.update_wm = ilk_update_wm;
  5638. dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
  5639. } else {
  5640. DRM_DEBUG_KMS("Failed to read display plane latency. "
  5641. "Disable CxSR\n");
  5642. }
  5643. if (IS_GEN5(dev))
  5644. dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
  5645. else if (IS_GEN6(dev))
  5646. dev_priv->display.init_clock_gating = gen6_init_clock_gating;
  5647. else if (IS_IVYBRIDGE(dev))
  5648. dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
  5649. else if (IS_HASWELL(dev))
  5650. dev_priv->display.init_clock_gating = haswell_init_clock_gating;
  5651. else if (INTEL_INFO(dev)->gen == 8)
  5652. dev_priv->display.init_clock_gating = gen8_init_clock_gating;
  5653. } else if (IS_CHERRYVIEW(dev)) {
  5654. dev_priv->display.update_wm = valleyview_update_wm;
  5655. dev_priv->display.init_clock_gating =
  5656. cherryview_init_clock_gating;
  5657. } else if (IS_VALLEYVIEW(dev)) {
  5658. dev_priv->display.update_wm = valleyview_update_wm;
  5659. dev_priv->display.init_clock_gating =
  5660. valleyview_init_clock_gating;
  5661. } else if (IS_PINEVIEW(dev)) {
  5662. if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
  5663. dev_priv->is_ddr3,
  5664. dev_priv->fsb_freq,
  5665. dev_priv->mem_freq)) {
  5666. DRM_INFO("failed to find known CxSR latency "
  5667. "(found ddr%s fsb freq %d, mem freq %d), "
  5668. "disabling CxSR\n",
  5669. (dev_priv->is_ddr3 == 1) ? "3" : "2",
  5670. dev_priv->fsb_freq, dev_priv->mem_freq);
  5671. /* Disable CxSR and never update its watermark again */
  5672. intel_set_memory_cxsr(dev_priv, false);
  5673. dev_priv->display.update_wm = NULL;
  5674. } else
  5675. dev_priv->display.update_wm = pineview_update_wm;
  5676. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  5677. } else if (IS_G4X(dev)) {
  5678. dev_priv->display.update_wm = g4x_update_wm;
  5679. dev_priv->display.init_clock_gating = g4x_init_clock_gating;
  5680. } else if (IS_GEN4(dev)) {
  5681. dev_priv->display.update_wm = i965_update_wm;
  5682. if (IS_CRESTLINE(dev))
  5683. dev_priv->display.init_clock_gating = crestline_init_clock_gating;
  5684. else if (IS_BROADWATER(dev))
  5685. dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
  5686. } else if (IS_GEN3(dev)) {
  5687. dev_priv->display.update_wm = i9xx_update_wm;
  5688. dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
  5689. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  5690. } else if (IS_GEN2(dev)) {
  5691. if (INTEL_INFO(dev)->num_pipes == 1) {
  5692. dev_priv->display.update_wm = i845_update_wm;
  5693. dev_priv->display.get_fifo_size = i845_get_fifo_size;
  5694. } else {
  5695. dev_priv->display.update_wm = i9xx_update_wm;
  5696. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  5697. }
  5698. if (IS_I85X(dev) || IS_I865G(dev))
  5699. dev_priv->display.init_clock_gating = i85x_init_clock_gating;
  5700. else
  5701. dev_priv->display.init_clock_gating = i830_init_clock_gating;
  5702. } else {
  5703. DRM_ERROR("unexpected fall-through in intel_init_pm\n");
  5704. }
  5705. }
  5706. int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
  5707. {
  5708. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  5709. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  5710. DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
  5711. return -EAGAIN;
  5712. }
  5713. I915_WRITE(GEN6_PCODE_DATA, *val);
  5714. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  5715. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  5716. 500)) {
  5717. DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
  5718. return -ETIMEDOUT;
  5719. }
  5720. *val = I915_READ(GEN6_PCODE_DATA);
  5721. I915_WRITE(GEN6_PCODE_DATA, 0);
  5722. return 0;
  5723. }
  5724. int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
  5725. {
  5726. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  5727. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  5728. DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
  5729. return -EAGAIN;
  5730. }
  5731. I915_WRITE(GEN6_PCODE_DATA, val);
  5732. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  5733. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  5734. 500)) {
  5735. DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
  5736. return -ETIMEDOUT;
  5737. }
  5738. I915_WRITE(GEN6_PCODE_DATA, 0);
  5739. return 0;
  5740. }
  5741. static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
  5742. {
  5743. int div;
  5744. /* 4 x czclk */
  5745. switch (dev_priv->mem_freq) {
  5746. case 800:
  5747. div = 10;
  5748. break;
  5749. case 1066:
  5750. div = 12;
  5751. break;
  5752. case 1333:
  5753. div = 16;
  5754. break;
  5755. default:
  5756. return -1;
  5757. }
  5758. return DIV_ROUND_CLOSEST(dev_priv->mem_freq * (val + 6 - 0xbd), 4 * div);
  5759. }
  5760. static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
  5761. {
  5762. int mul;
  5763. /* 4 x czclk */
  5764. switch (dev_priv->mem_freq) {
  5765. case 800:
  5766. mul = 10;
  5767. break;
  5768. case 1066:
  5769. mul = 12;
  5770. break;
  5771. case 1333:
  5772. mul = 16;
  5773. break;
  5774. default:
  5775. return -1;
  5776. }
  5777. return DIV_ROUND_CLOSEST(4 * mul * val, dev_priv->mem_freq) + 0xbd - 6;
  5778. }
  5779. static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
  5780. {
  5781. int div, freq;
  5782. switch (dev_priv->rps.cz_freq) {
  5783. case 200:
  5784. div = 5;
  5785. break;
  5786. case 267:
  5787. div = 6;
  5788. break;
  5789. case 320:
  5790. case 333:
  5791. case 400:
  5792. div = 8;
  5793. break;
  5794. default:
  5795. return -1;
  5796. }
  5797. freq = (DIV_ROUND_CLOSEST((dev_priv->rps.cz_freq * val), 2 * div) / 2);
  5798. return freq;
  5799. }
  5800. static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
  5801. {
  5802. int mul, opcode;
  5803. switch (dev_priv->rps.cz_freq) {
  5804. case 200:
  5805. mul = 5;
  5806. break;
  5807. case 267:
  5808. mul = 6;
  5809. break;
  5810. case 320:
  5811. case 333:
  5812. case 400:
  5813. mul = 8;
  5814. break;
  5815. default:
  5816. return -1;
  5817. }
  5818. opcode = (DIV_ROUND_CLOSEST((val * 2 * mul), dev_priv->rps.cz_freq) * 2);
  5819. return opcode;
  5820. }
  5821. int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val)
  5822. {
  5823. int ret = -1;
  5824. if (IS_CHERRYVIEW(dev_priv->dev))
  5825. ret = chv_gpu_freq(dev_priv, val);
  5826. else if (IS_VALLEYVIEW(dev_priv->dev))
  5827. ret = byt_gpu_freq(dev_priv, val);
  5828. return ret;
  5829. }
  5830. int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val)
  5831. {
  5832. int ret = -1;
  5833. if (IS_CHERRYVIEW(dev_priv->dev))
  5834. ret = chv_freq_opcode(dev_priv, val);
  5835. else if (IS_VALLEYVIEW(dev_priv->dev))
  5836. ret = byt_freq_opcode(dev_priv, val);
  5837. return ret;
  5838. }
  5839. void intel_pm_setup(struct drm_device *dev)
  5840. {
  5841. struct drm_i915_private *dev_priv = dev->dev_private;
  5842. mutex_init(&dev_priv->rps.hw_lock);
  5843. INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
  5844. intel_gen6_powersave_work);
  5845. dev_priv->pm.suspended = false;
  5846. dev_priv->pm.irqs_disabled = false;
  5847. }