mvpp2_main.c 148 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Driver for Marvell PPv2 network controller for Armada 375 SoC.
  4. *
  5. * Copyright (C) 2014 Marvell
  6. *
  7. * Marcin Wojtas <mw@semihalf.com>
  8. */
  9. #include <linux/acpi.h>
  10. #include <linux/kernel.h>
  11. #include <linux/netdevice.h>
  12. #include <linux/etherdevice.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/skbuff.h>
  15. #include <linux/inetdevice.h>
  16. #include <linux/mbus.h>
  17. #include <linux/module.h>
  18. #include <linux/mfd/syscon.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/cpumask.h>
  21. #include <linux/of.h>
  22. #include <linux/of_irq.h>
  23. #include <linux/of_mdio.h>
  24. #include <linux/of_net.h>
  25. #include <linux/of_address.h>
  26. #include <linux/of_device.h>
  27. #include <linux/phy.h>
  28. #include <linux/phylink.h>
  29. #include <linux/phy/phy.h>
  30. #include <linux/clk.h>
  31. #include <linux/hrtimer.h>
  32. #include <linux/ktime.h>
  33. #include <linux/regmap.h>
  34. #include <uapi/linux/ppp_defs.h>
  35. #include <net/ip.h>
  36. #include <net/ipv6.h>
  37. #include <net/tso.h>
  38. #include "mvpp2.h"
  39. #include "mvpp2_prs.h"
  40. #include "mvpp2_cls.h"
  41. enum mvpp2_bm_pool_log_num {
  42. MVPP2_BM_SHORT,
  43. MVPP2_BM_LONG,
  44. MVPP2_BM_JUMBO,
  45. MVPP2_BM_POOLS_NUM
  46. };
  47. static struct {
  48. int pkt_size;
  49. int buf_num;
  50. } mvpp2_pools[MVPP2_BM_POOLS_NUM];
  51. /* The prototype is added here to be used in start_dev when using ACPI. This
  52. * will be removed once phylink is used for all modes (dt+ACPI).
  53. */
  54. static void mvpp2_mac_config(struct net_device *dev, unsigned int mode,
  55. const struct phylink_link_state *state);
  56. static void mvpp2_mac_link_up(struct net_device *dev, unsigned int mode,
  57. phy_interface_t interface, struct phy_device *phy);
  58. /* Queue modes */
  59. #define MVPP2_QDIST_SINGLE_MODE 0
  60. #define MVPP2_QDIST_MULTI_MODE 1
  61. static int queue_mode = MVPP2_QDIST_MULTI_MODE;
  62. module_param(queue_mode, int, 0444);
  63. MODULE_PARM_DESC(queue_mode, "Set queue_mode (single=0, multi=1)");
  64. /* Utility/helper methods */
  65. void mvpp2_write(struct mvpp2 *priv, u32 offset, u32 data)
  66. {
  67. writel(data, priv->swth_base[0] + offset);
  68. }
  69. u32 mvpp2_read(struct mvpp2 *priv, u32 offset)
  70. {
  71. return readl(priv->swth_base[0] + offset);
  72. }
  73. static u32 mvpp2_read_relaxed(struct mvpp2 *priv, u32 offset)
  74. {
  75. return readl_relaxed(priv->swth_base[0] + offset);
  76. }
  77. static inline u32 mvpp2_cpu_to_thread(struct mvpp2 *priv, int cpu)
  78. {
  79. return cpu % priv->nthreads;
  80. }
  81. /* These accessors should be used to access:
  82. *
  83. * - per-thread registers, where each thread has its own copy of the
  84. * register.
  85. *
  86. * MVPP2_BM_VIRT_ALLOC_REG
  87. * MVPP2_BM_ADDR_HIGH_ALLOC
  88. * MVPP22_BM_ADDR_HIGH_RLS_REG
  89. * MVPP2_BM_VIRT_RLS_REG
  90. * MVPP2_ISR_RX_TX_CAUSE_REG
  91. * MVPP2_ISR_RX_TX_MASK_REG
  92. * MVPP2_TXQ_NUM_REG
  93. * MVPP2_AGGR_TXQ_UPDATE_REG
  94. * MVPP2_TXQ_RSVD_REQ_REG
  95. * MVPP2_TXQ_RSVD_RSLT_REG
  96. * MVPP2_TXQ_SENT_REG
  97. * MVPP2_RXQ_NUM_REG
  98. *
  99. * - global registers that must be accessed through a specific thread
  100. * window, because they are related to an access to a per-thread
  101. * register
  102. *
  103. * MVPP2_BM_PHY_ALLOC_REG (related to MVPP2_BM_VIRT_ALLOC_REG)
  104. * MVPP2_BM_PHY_RLS_REG (related to MVPP2_BM_VIRT_RLS_REG)
  105. * MVPP2_RXQ_THRESH_REG (related to MVPP2_RXQ_NUM_REG)
  106. * MVPP2_RXQ_DESC_ADDR_REG (related to MVPP2_RXQ_NUM_REG)
  107. * MVPP2_RXQ_DESC_SIZE_REG (related to MVPP2_RXQ_NUM_REG)
  108. * MVPP2_RXQ_INDEX_REG (related to MVPP2_RXQ_NUM_REG)
  109. * MVPP2_TXQ_PENDING_REG (related to MVPP2_TXQ_NUM_REG)
  110. * MVPP2_TXQ_DESC_ADDR_REG (related to MVPP2_TXQ_NUM_REG)
  111. * MVPP2_TXQ_DESC_SIZE_REG (related to MVPP2_TXQ_NUM_REG)
  112. * MVPP2_TXQ_INDEX_REG (related to MVPP2_TXQ_NUM_REG)
  113. * MVPP2_TXQ_PENDING_REG (related to MVPP2_TXQ_NUM_REG)
  114. * MVPP2_TXQ_PREF_BUF_REG (related to MVPP2_TXQ_NUM_REG)
  115. * MVPP2_TXQ_PREF_BUF_REG (related to MVPP2_TXQ_NUM_REG)
  116. */
  117. static void mvpp2_thread_write(struct mvpp2 *priv, unsigned int thread,
  118. u32 offset, u32 data)
  119. {
  120. writel(data, priv->swth_base[thread] + offset);
  121. }
  122. static u32 mvpp2_thread_read(struct mvpp2 *priv, unsigned int thread,
  123. u32 offset)
  124. {
  125. return readl(priv->swth_base[thread] + offset);
  126. }
  127. static void mvpp2_thread_write_relaxed(struct mvpp2 *priv, unsigned int thread,
  128. u32 offset, u32 data)
  129. {
  130. writel_relaxed(data, priv->swth_base[thread] + offset);
  131. }
  132. static u32 mvpp2_thread_read_relaxed(struct mvpp2 *priv, unsigned int thread,
  133. u32 offset)
  134. {
  135. return readl_relaxed(priv->swth_base[thread] + offset);
  136. }
  137. static dma_addr_t mvpp2_txdesc_dma_addr_get(struct mvpp2_port *port,
  138. struct mvpp2_tx_desc *tx_desc)
  139. {
  140. if (port->priv->hw_version == MVPP21)
  141. return le32_to_cpu(tx_desc->pp21.buf_dma_addr);
  142. else
  143. return le64_to_cpu(tx_desc->pp22.buf_dma_addr_ptp) &
  144. MVPP2_DESC_DMA_MASK;
  145. }
  146. static void mvpp2_txdesc_dma_addr_set(struct mvpp2_port *port,
  147. struct mvpp2_tx_desc *tx_desc,
  148. dma_addr_t dma_addr)
  149. {
  150. dma_addr_t addr, offset;
  151. addr = dma_addr & ~MVPP2_TX_DESC_ALIGN;
  152. offset = dma_addr & MVPP2_TX_DESC_ALIGN;
  153. if (port->priv->hw_version == MVPP21) {
  154. tx_desc->pp21.buf_dma_addr = cpu_to_le32(addr);
  155. tx_desc->pp21.packet_offset = offset;
  156. } else {
  157. __le64 val = cpu_to_le64(addr);
  158. tx_desc->pp22.buf_dma_addr_ptp &= ~cpu_to_le64(MVPP2_DESC_DMA_MASK);
  159. tx_desc->pp22.buf_dma_addr_ptp |= val;
  160. tx_desc->pp22.packet_offset = offset;
  161. }
  162. }
  163. static size_t mvpp2_txdesc_size_get(struct mvpp2_port *port,
  164. struct mvpp2_tx_desc *tx_desc)
  165. {
  166. if (port->priv->hw_version == MVPP21)
  167. return le16_to_cpu(tx_desc->pp21.data_size);
  168. else
  169. return le16_to_cpu(tx_desc->pp22.data_size);
  170. }
  171. static void mvpp2_txdesc_size_set(struct mvpp2_port *port,
  172. struct mvpp2_tx_desc *tx_desc,
  173. size_t size)
  174. {
  175. if (port->priv->hw_version == MVPP21)
  176. tx_desc->pp21.data_size = cpu_to_le16(size);
  177. else
  178. tx_desc->pp22.data_size = cpu_to_le16(size);
  179. }
  180. static void mvpp2_txdesc_txq_set(struct mvpp2_port *port,
  181. struct mvpp2_tx_desc *tx_desc,
  182. unsigned int txq)
  183. {
  184. if (port->priv->hw_version == MVPP21)
  185. tx_desc->pp21.phys_txq = txq;
  186. else
  187. tx_desc->pp22.phys_txq = txq;
  188. }
  189. static void mvpp2_txdesc_cmd_set(struct mvpp2_port *port,
  190. struct mvpp2_tx_desc *tx_desc,
  191. unsigned int command)
  192. {
  193. if (port->priv->hw_version == MVPP21)
  194. tx_desc->pp21.command = cpu_to_le32(command);
  195. else
  196. tx_desc->pp22.command = cpu_to_le32(command);
  197. }
  198. static unsigned int mvpp2_txdesc_offset_get(struct mvpp2_port *port,
  199. struct mvpp2_tx_desc *tx_desc)
  200. {
  201. if (port->priv->hw_version == MVPP21)
  202. return tx_desc->pp21.packet_offset;
  203. else
  204. return tx_desc->pp22.packet_offset;
  205. }
  206. static dma_addr_t mvpp2_rxdesc_dma_addr_get(struct mvpp2_port *port,
  207. struct mvpp2_rx_desc *rx_desc)
  208. {
  209. if (port->priv->hw_version == MVPP21)
  210. return le32_to_cpu(rx_desc->pp21.buf_dma_addr);
  211. else
  212. return le64_to_cpu(rx_desc->pp22.buf_dma_addr_key_hash) &
  213. MVPP2_DESC_DMA_MASK;
  214. }
  215. static unsigned long mvpp2_rxdesc_cookie_get(struct mvpp2_port *port,
  216. struct mvpp2_rx_desc *rx_desc)
  217. {
  218. if (port->priv->hw_version == MVPP21)
  219. return le32_to_cpu(rx_desc->pp21.buf_cookie);
  220. else
  221. return le64_to_cpu(rx_desc->pp22.buf_cookie_misc) &
  222. MVPP2_DESC_DMA_MASK;
  223. }
  224. static size_t mvpp2_rxdesc_size_get(struct mvpp2_port *port,
  225. struct mvpp2_rx_desc *rx_desc)
  226. {
  227. if (port->priv->hw_version == MVPP21)
  228. return le16_to_cpu(rx_desc->pp21.data_size);
  229. else
  230. return le16_to_cpu(rx_desc->pp22.data_size);
  231. }
  232. static u32 mvpp2_rxdesc_status_get(struct mvpp2_port *port,
  233. struct mvpp2_rx_desc *rx_desc)
  234. {
  235. if (port->priv->hw_version == MVPP21)
  236. return le32_to_cpu(rx_desc->pp21.status);
  237. else
  238. return le32_to_cpu(rx_desc->pp22.status);
  239. }
  240. static void mvpp2_txq_inc_get(struct mvpp2_txq_pcpu *txq_pcpu)
  241. {
  242. txq_pcpu->txq_get_index++;
  243. if (txq_pcpu->txq_get_index == txq_pcpu->size)
  244. txq_pcpu->txq_get_index = 0;
  245. }
  246. static void mvpp2_txq_inc_put(struct mvpp2_port *port,
  247. struct mvpp2_txq_pcpu *txq_pcpu,
  248. struct sk_buff *skb,
  249. struct mvpp2_tx_desc *tx_desc)
  250. {
  251. struct mvpp2_txq_pcpu_buf *tx_buf =
  252. txq_pcpu->buffs + txq_pcpu->txq_put_index;
  253. tx_buf->skb = skb;
  254. tx_buf->size = mvpp2_txdesc_size_get(port, tx_desc);
  255. tx_buf->dma = mvpp2_txdesc_dma_addr_get(port, tx_desc) +
  256. mvpp2_txdesc_offset_get(port, tx_desc);
  257. txq_pcpu->txq_put_index++;
  258. if (txq_pcpu->txq_put_index == txq_pcpu->size)
  259. txq_pcpu->txq_put_index = 0;
  260. }
  261. /* Get number of physical egress port */
  262. static inline int mvpp2_egress_port(struct mvpp2_port *port)
  263. {
  264. return MVPP2_MAX_TCONT + port->id;
  265. }
  266. /* Get number of physical TXQ */
  267. static inline int mvpp2_txq_phys(int port, int txq)
  268. {
  269. return (MVPP2_MAX_TCONT + port) * MVPP2_MAX_TXQ + txq;
  270. }
  271. static void *mvpp2_frag_alloc(const struct mvpp2_bm_pool *pool)
  272. {
  273. if (likely(pool->frag_size <= PAGE_SIZE))
  274. return netdev_alloc_frag(pool->frag_size);
  275. else
  276. return kmalloc(pool->frag_size, GFP_ATOMIC);
  277. }
  278. static void mvpp2_frag_free(const struct mvpp2_bm_pool *pool, void *data)
  279. {
  280. if (likely(pool->frag_size <= PAGE_SIZE))
  281. skb_free_frag(data);
  282. else
  283. kfree(data);
  284. }
  285. /* Buffer Manager configuration routines */
  286. /* Create pool */
  287. static int mvpp2_bm_pool_create(struct platform_device *pdev,
  288. struct mvpp2 *priv,
  289. struct mvpp2_bm_pool *bm_pool, int size)
  290. {
  291. u32 val;
  292. /* Number of buffer pointers must be a multiple of 16, as per
  293. * hardware constraints
  294. */
  295. if (!IS_ALIGNED(size, 16))
  296. return -EINVAL;
  297. /* PPv2.1 needs 8 bytes per buffer pointer, PPv2.2 needs 16
  298. * bytes per buffer pointer
  299. */
  300. if (priv->hw_version == MVPP21)
  301. bm_pool->size_bytes = 2 * sizeof(u32) * size;
  302. else
  303. bm_pool->size_bytes = 2 * sizeof(u64) * size;
  304. bm_pool->virt_addr = dma_alloc_coherent(&pdev->dev, bm_pool->size_bytes,
  305. &bm_pool->dma_addr,
  306. GFP_KERNEL);
  307. if (!bm_pool->virt_addr)
  308. return -ENOMEM;
  309. if (!IS_ALIGNED((unsigned long)bm_pool->virt_addr,
  310. MVPP2_BM_POOL_PTR_ALIGN)) {
  311. dma_free_coherent(&pdev->dev, bm_pool->size_bytes,
  312. bm_pool->virt_addr, bm_pool->dma_addr);
  313. dev_err(&pdev->dev, "BM pool %d is not %d bytes aligned\n",
  314. bm_pool->id, MVPP2_BM_POOL_PTR_ALIGN);
  315. return -ENOMEM;
  316. }
  317. mvpp2_write(priv, MVPP2_BM_POOL_BASE_REG(bm_pool->id),
  318. lower_32_bits(bm_pool->dma_addr));
  319. mvpp2_write(priv, MVPP2_BM_POOL_SIZE_REG(bm_pool->id), size);
  320. val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
  321. val |= MVPP2_BM_START_MASK;
  322. mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);
  323. bm_pool->size = size;
  324. bm_pool->pkt_size = 0;
  325. bm_pool->buf_num = 0;
  326. return 0;
  327. }
  328. /* Set pool buffer size */
  329. static void mvpp2_bm_pool_bufsize_set(struct mvpp2 *priv,
  330. struct mvpp2_bm_pool *bm_pool,
  331. int buf_size)
  332. {
  333. u32 val;
  334. bm_pool->buf_size = buf_size;
  335. val = ALIGN(buf_size, 1 << MVPP2_POOL_BUF_SIZE_OFFSET);
  336. mvpp2_write(priv, MVPP2_POOL_BUF_SIZE_REG(bm_pool->id), val);
  337. }
  338. static void mvpp2_bm_bufs_get_addrs(struct device *dev, struct mvpp2 *priv,
  339. struct mvpp2_bm_pool *bm_pool,
  340. dma_addr_t *dma_addr,
  341. phys_addr_t *phys_addr)
  342. {
  343. unsigned int thread = mvpp2_cpu_to_thread(priv, get_cpu());
  344. *dma_addr = mvpp2_thread_read(priv, thread,
  345. MVPP2_BM_PHY_ALLOC_REG(bm_pool->id));
  346. *phys_addr = mvpp2_thread_read(priv, thread, MVPP2_BM_VIRT_ALLOC_REG);
  347. if (priv->hw_version == MVPP22) {
  348. u32 val;
  349. u32 dma_addr_highbits, phys_addr_highbits;
  350. val = mvpp2_thread_read(priv, thread, MVPP22_BM_ADDR_HIGH_ALLOC);
  351. dma_addr_highbits = (val & MVPP22_BM_ADDR_HIGH_PHYS_MASK);
  352. phys_addr_highbits = (val & MVPP22_BM_ADDR_HIGH_VIRT_MASK) >>
  353. MVPP22_BM_ADDR_HIGH_VIRT_SHIFT;
  354. if (sizeof(dma_addr_t) == 8)
  355. *dma_addr |= (u64)dma_addr_highbits << 32;
  356. if (sizeof(phys_addr_t) == 8)
  357. *phys_addr |= (u64)phys_addr_highbits << 32;
  358. }
  359. put_cpu();
  360. }
  361. /* Free all buffers from the pool */
  362. static void mvpp2_bm_bufs_free(struct device *dev, struct mvpp2 *priv,
  363. struct mvpp2_bm_pool *bm_pool, int buf_num)
  364. {
  365. int i;
  366. if (buf_num > bm_pool->buf_num) {
  367. WARN(1, "Pool does not have so many bufs pool(%d) bufs(%d)\n",
  368. bm_pool->id, buf_num);
  369. buf_num = bm_pool->buf_num;
  370. }
  371. for (i = 0; i < buf_num; i++) {
  372. dma_addr_t buf_dma_addr;
  373. phys_addr_t buf_phys_addr;
  374. void *data;
  375. mvpp2_bm_bufs_get_addrs(dev, priv, bm_pool,
  376. &buf_dma_addr, &buf_phys_addr);
  377. dma_unmap_single(dev, buf_dma_addr,
  378. bm_pool->buf_size, DMA_FROM_DEVICE);
  379. data = (void *)phys_to_virt(buf_phys_addr);
  380. if (!data)
  381. break;
  382. mvpp2_frag_free(bm_pool, data);
  383. }
  384. /* Update BM driver with number of buffers removed from pool */
  385. bm_pool->buf_num -= i;
  386. }
  387. /* Check number of buffers in BM pool */
  388. static int mvpp2_check_hw_buf_num(struct mvpp2 *priv, struct mvpp2_bm_pool *bm_pool)
  389. {
  390. int buf_num = 0;
  391. buf_num += mvpp2_read(priv, MVPP2_BM_POOL_PTRS_NUM_REG(bm_pool->id)) &
  392. MVPP22_BM_POOL_PTRS_NUM_MASK;
  393. buf_num += mvpp2_read(priv, MVPP2_BM_BPPI_PTRS_NUM_REG(bm_pool->id)) &
  394. MVPP2_BM_BPPI_PTR_NUM_MASK;
  395. /* HW has one buffer ready which is not reflected in the counters */
  396. if (buf_num)
  397. buf_num += 1;
  398. return buf_num;
  399. }
  400. /* Cleanup pool */
  401. static int mvpp2_bm_pool_destroy(struct platform_device *pdev,
  402. struct mvpp2 *priv,
  403. struct mvpp2_bm_pool *bm_pool)
  404. {
  405. int buf_num;
  406. u32 val;
  407. buf_num = mvpp2_check_hw_buf_num(priv, bm_pool);
  408. mvpp2_bm_bufs_free(&pdev->dev, priv, bm_pool, buf_num);
  409. /* Check buffer counters after free */
  410. buf_num = mvpp2_check_hw_buf_num(priv, bm_pool);
  411. if (buf_num) {
  412. WARN(1, "cannot free all buffers in pool %d, buf_num left %d\n",
  413. bm_pool->id, bm_pool->buf_num);
  414. return 0;
  415. }
  416. val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
  417. val |= MVPP2_BM_STOP_MASK;
  418. mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);
  419. dma_free_coherent(&pdev->dev, bm_pool->size_bytes,
  420. bm_pool->virt_addr,
  421. bm_pool->dma_addr);
  422. return 0;
  423. }
  424. static int mvpp2_bm_pools_init(struct platform_device *pdev,
  425. struct mvpp2 *priv)
  426. {
  427. int i, err, size;
  428. struct mvpp2_bm_pool *bm_pool;
  429. /* Create all pools with maximum size */
  430. size = MVPP2_BM_POOL_SIZE_MAX;
  431. for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
  432. bm_pool = &priv->bm_pools[i];
  433. bm_pool->id = i;
  434. err = mvpp2_bm_pool_create(pdev, priv, bm_pool, size);
  435. if (err)
  436. goto err_unroll_pools;
  437. mvpp2_bm_pool_bufsize_set(priv, bm_pool, 0);
  438. }
  439. return 0;
  440. err_unroll_pools:
  441. dev_err(&pdev->dev, "failed to create BM pool %d, size %d\n", i, size);
  442. for (i = i - 1; i >= 0; i--)
  443. mvpp2_bm_pool_destroy(pdev, priv, &priv->bm_pools[i]);
  444. return err;
  445. }
  446. static int mvpp2_bm_init(struct platform_device *pdev, struct mvpp2 *priv)
  447. {
  448. int i, err;
  449. for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
  450. /* Mask BM all interrupts */
  451. mvpp2_write(priv, MVPP2_BM_INTR_MASK_REG(i), 0);
  452. /* Clear BM cause register */
  453. mvpp2_write(priv, MVPP2_BM_INTR_CAUSE_REG(i), 0);
  454. }
  455. /* Allocate and initialize BM pools */
  456. priv->bm_pools = devm_kcalloc(&pdev->dev, MVPP2_BM_POOLS_NUM,
  457. sizeof(*priv->bm_pools), GFP_KERNEL);
  458. if (!priv->bm_pools)
  459. return -ENOMEM;
  460. err = mvpp2_bm_pools_init(pdev, priv);
  461. if (err < 0)
  462. return err;
  463. return 0;
  464. }
  465. static void mvpp2_setup_bm_pool(void)
  466. {
  467. /* Short pool */
  468. mvpp2_pools[MVPP2_BM_SHORT].buf_num = MVPP2_BM_SHORT_BUF_NUM;
  469. mvpp2_pools[MVPP2_BM_SHORT].pkt_size = MVPP2_BM_SHORT_PKT_SIZE;
  470. /* Long pool */
  471. mvpp2_pools[MVPP2_BM_LONG].buf_num = MVPP2_BM_LONG_BUF_NUM;
  472. mvpp2_pools[MVPP2_BM_LONG].pkt_size = MVPP2_BM_LONG_PKT_SIZE;
  473. /* Jumbo pool */
  474. mvpp2_pools[MVPP2_BM_JUMBO].buf_num = MVPP2_BM_JUMBO_BUF_NUM;
  475. mvpp2_pools[MVPP2_BM_JUMBO].pkt_size = MVPP2_BM_JUMBO_PKT_SIZE;
  476. }
  477. /* Attach long pool to rxq */
  478. static void mvpp2_rxq_long_pool_set(struct mvpp2_port *port,
  479. int lrxq, int long_pool)
  480. {
  481. u32 val, mask;
  482. int prxq;
  483. /* Get queue physical ID */
  484. prxq = port->rxqs[lrxq]->id;
  485. if (port->priv->hw_version == MVPP21)
  486. mask = MVPP21_RXQ_POOL_LONG_MASK;
  487. else
  488. mask = MVPP22_RXQ_POOL_LONG_MASK;
  489. val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
  490. val &= ~mask;
  491. val |= (long_pool << MVPP2_RXQ_POOL_LONG_OFFS) & mask;
  492. mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
  493. }
  494. /* Attach short pool to rxq */
  495. static void mvpp2_rxq_short_pool_set(struct mvpp2_port *port,
  496. int lrxq, int short_pool)
  497. {
  498. u32 val, mask;
  499. int prxq;
  500. /* Get queue physical ID */
  501. prxq = port->rxqs[lrxq]->id;
  502. if (port->priv->hw_version == MVPP21)
  503. mask = MVPP21_RXQ_POOL_SHORT_MASK;
  504. else
  505. mask = MVPP22_RXQ_POOL_SHORT_MASK;
  506. val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
  507. val &= ~mask;
  508. val |= (short_pool << MVPP2_RXQ_POOL_SHORT_OFFS) & mask;
  509. mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
  510. }
  511. static void *mvpp2_buf_alloc(struct mvpp2_port *port,
  512. struct mvpp2_bm_pool *bm_pool,
  513. dma_addr_t *buf_dma_addr,
  514. phys_addr_t *buf_phys_addr,
  515. gfp_t gfp_mask)
  516. {
  517. dma_addr_t dma_addr;
  518. void *data;
  519. data = mvpp2_frag_alloc(bm_pool);
  520. if (!data)
  521. return NULL;
  522. dma_addr = dma_map_single(port->dev->dev.parent, data,
  523. MVPP2_RX_BUF_SIZE(bm_pool->pkt_size),
  524. DMA_FROM_DEVICE);
  525. if (unlikely(dma_mapping_error(port->dev->dev.parent, dma_addr))) {
  526. mvpp2_frag_free(bm_pool, data);
  527. return NULL;
  528. }
  529. *buf_dma_addr = dma_addr;
  530. *buf_phys_addr = virt_to_phys(data);
  531. return data;
  532. }
  533. /* Release buffer to BM */
  534. static inline void mvpp2_bm_pool_put(struct mvpp2_port *port, int pool,
  535. dma_addr_t buf_dma_addr,
  536. phys_addr_t buf_phys_addr)
  537. {
  538. unsigned int thread = mvpp2_cpu_to_thread(port->priv, get_cpu());
  539. unsigned long flags = 0;
  540. if (test_bit(thread, &port->priv->lock_map))
  541. spin_lock_irqsave(&port->bm_lock[thread], flags);
  542. if (port->priv->hw_version == MVPP22) {
  543. u32 val = 0;
  544. if (sizeof(dma_addr_t) == 8)
  545. val |= upper_32_bits(buf_dma_addr) &
  546. MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK;
  547. if (sizeof(phys_addr_t) == 8)
  548. val |= (upper_32_bits(buf_phys_addr)
  549. << MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT) &
  550. MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK;
  551. mvpp2_thread_write_relaxed(port->priv, thread,
  552. MVPP22_BM_ADDR_HIGH_RLS_REG, val);
  553. }
  554. /* MVPP2_BM_VIRT_RLS_REG is not interpreted by HW, and simply
  555. * returned in the "cookie" field of the RX
  556. * descriptor. Instead of storing the virtual address, we
  557. * store the physical address
  558. */
  559. mvpp2_thread_write_relaxed(port->priv, thread,
  560. MVPP2_BM_VIRT_RLS_REG, buf_phys_addr);
  561. mvpp2_thread_write_relaxed(port->priv, thread,
  562. MVPP2_BM_PHY_RLS_REG(pool), buf_dma_addr);
  563. if (test_bit(thread, &port->priv->lock_map))
  564. spin_unlock_irqrestore(&port->bm_lock[thread], flags);
  565. put_cpu();
  566. }
  567. /* Allocate buffers for the pool */
  568. static int mvpp2_bm_bufs_add(struct mvpp2_port *port,
  569. struct mvpp2_bm_pool *bm_pool, int buf_num)
  570. {
  571. int i, buf_size, total_size;
  572. dma_addr_t dma_addr;
  573. phys_addr_t phys_addr;
  574. void *buf;
  575. buf_size = MVPP2_RX_BUF_SIZE(bm_pool->pkt_size);
  576. total_size = MVPP2_RX_TOTAL_SIZE(buf_size);
  577. if (buf_num < 0 ||
  578. (buf_num + bm_pool->buf_num > bm_pool->size)) {
  579. netdev_err(port->dev,
  580. "cannot allocate %d buffers for pool %d\n",
  581. buf_num, bm_pool->id);
  582. return 0;
  583. }
  584. for (i = 0; i < buf_num; i++) {
  585. buf = mvpp2_buf_alloc(port, bm_pool, &dma_addr,
  586. &phys_addr, GFP_KERNEL);
  587. if (!buf)
  588. break;
  589. mvpp2_bm_pool_put(port, bm_pool->id, dma_addr,
  590. phys_addr);
  591. }
  592. /* Update BM driver with number of buffers added to pool */
  593. bm_pool->buf_num += i;
  594. netdev_dbg(port->dev,
  595. "pool %d: pkt_size=%4d, buf_size=%4d, total_size=%4d\n",
  596. bm_pool->id, bm_pool->pkt_size, buf_size, total_size);
  597. netdev_dbg(port->dev,
  598. "pool %d: %d of %d buffers added\n",
  599. bm_pool->id, i, buf_num);
  600. return i;
  601. }
  602. /* Notify the driver that BM pool is being used as specific type and return the
  603. * pool pointer on success
  604. */
  605. static struct mvpp2_bm_pool *
  606. mvpp2_bm_pool_use(struct mvpp2_port *port, unsigned pool, int pkt_size)
  607. {
  608. struct mvpp2_bm_pool *new_pool = &port->priv->bm_pools[pool];
  609. int num;
  610. if (pool >= MVPP2_BM_POOLS_NUM) {
  611. netdev_err(port->dev, "Invalid pool %d\n", pool);
  612. return NULL;
  613. }
  614. /* Allocate buffers in case BM pool is used as long pool, but packet
  615. * size doesn't match MTU or BM pool hasn't being used yet
  616. */
  617. if (new_pool->pkt_size == 0) {
  618. int pkts_num;
  619. /* Set default buffer number or free all the buffers in case
  620. * the pool is not empty
  621. */
  622. pkts_num = new_pool->buf_num;
  623. if (pkts_num == 0)
  624. pkts_num = mvpp2_pools[pool].buf_num;
  625. else
  626. mvpp2_bm_bufs_free(port->dev->dev.parent,
  627. port->priv, new_pool, pkts_num);
  628. new_pool->pkt_size = pkt_size;
  629. new_pool->frag_size =
  630. SKB_DATA_ALIGN(MVPP2_RX_BUF_SIZE(pkt_size)) +
  631. MVPP2_SKB_SHINFO_SIZE;
  632. /* Allocate buffers for this pool */
  633. num = mvpp2_bm_bufs_add(port, new_pool, pkts_num);
  634. if (num != pkts_num) {
  635. WARN(1, "pool %d: %d of %d allocated\n",
  636. new_pool->id, num, pkts_num);
  637. return NULL;
  638. }
  639. }
  640. mvpp2_bm_pool_bufsize_set(port->priv, new_pool,
  641. MVPP2_RX_BUF_SIZE(new_pool->pkt_size));
  642. return new_pool;
  643. }
  644. /* Initialize pools for swf */
  645. static int mvpp2_swf_bm_pool_init(struct mvpp2_port *port)
  646. {
  647. int rxq;
  648. enum mvpp2_bm_pool_log_num long_log_pool, short_log_pool;
  649. /* If port pkt_size is higher than 1518B:
  650. * HW Long pool - SW Jumbo pool, HW Short pool - SW Long pool
  651. * else: HW Long pool - SW Long pool, HW Short pool - SW Short pool
  652. */
  653. if (port->pkt_size > MVPP2_BM_LONG_PKT_SIZE) {
  654. long_log_pool = MVPP2_BM_JUMBO;
  655. short_log_pool = MVPP2_BM_LONG;
  656. } else {
  657. long_log_pool = MVPP2_BM_LONG;
  658. short_log_pool = MVPP2_BM_SHORT;
  659. }
  660. if (!port->pool_long) {
  661. port->pool_long =
  662. mvpp2_bm_pool_use(port, long_log_pool,
  663. mvpp2_pools[long_log_pool].pkt_size);
  664. if (!port->pool_long)
  665. return -ENOMEM;
  666. port->pool_long->port_map |= BIT(port->id);
  667. for (rxq = 0; rxq < port->nrxqs; rxq++)
  668. mvpp2_rxq_long_pool_set(port, rxq, port->pool_long->id);
  669. }
  670. if (!port->pool_short) {
  671. port->pool_short =
  672. mvpp2_bm_pool_use(port, short_log_pool,
  673. mvpp2_pools[short_log_pool].pkt_size);
  674. if (!port->pool_short)
  675. return -ENOMEM;
  676. port->pool_short->port_map |= BIT(port->id);
  677. for (rxq = 0; rxq < port->nrxqs; rxq++)
  678. mvpp2_rxq_short_pool_set(port, rxq,
  679. port->pool_short->id);
  680. }
  681. return 0;
  682. }
  683. static int mvpp2_bm_update_mtu(struct net_device *dev, int mtu)
  684. {
  685. struct mvpp2_port *port = netdev_priv(dev);
  686. enum mvpp2_bm_pool_log_num new_long_pool;
  687. int pkt_size = MVPP2_RX_PKT_SIZE(mtu);
  688. /* If port MTU is higher than 1518B:
  689. * HW Long pool - SW Jumbo pool, HW Short pool - SW Long pool
  690. * else: HW Long pool - SW Long pool, HW Short pool - SW Short pool
  691. */
  692. if (pkt_size > MVPP2_BM_LONG_PKT_SIZE)
  693. new_long_pool = MVPP2_BM_JUMBO;
  694. else
  695. new_long_pool = MVPP2_BM_LONG;
  696. if (new_long_pool != port->pool_long->id) {
  697. /* Remove port from old short & long pool */
  698. port->pool_long = mvpp2_bm_pool_use(port, port->pool_long->id,
  699. port->pool_long->pkt_size);
  700. port->pool_long->port_map &= ~BIT(port->id);
  701. port->pool_long = NULL;
  702. port->pool_short = mvpp2_bm_pool_use(port, port->pool_short->id,
  703. port->pool_short->pkt_size);
  704. port->pool_short->port_map &= ~BIT(port->id);
  705. port->pool_short = NULL;
  706. port->pkt_size = pkt_size;
  707. /* Add port to new short & long pool */
  708. mvpp2_swf_bm_pool_init(port);
  709. /* Update L4 checksum when jumbo enable/disable on port */
  710. if (new_long_pool == MVPP2_BM_JUMBO && port->id != 0) {
  711. dev->features &= ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
  712. dev->hw_features &= ~(NETIF_F_IP_CSUM |
  713. NETIF_F_IPV6_CSUM);
  714. } else {
  715. dev->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  716. dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  717. }
  718. }
  719. dev->mtu = mtu;
  720. dev->wanted_features = dev->features;
  721. netdev_update_features(dev);
  722. return 0;
  723. }
  724. static inline void mvpp2_interrupts_enable(struct mvpp2_port *port)
  725. {
  726. int i, sw_thread_mask = 0;
  727. for (i = 0; i < port->nqvecs; i++)
  728. sw_thread_mask |= port->qvecs[i].sw_thread_mask;
  729. mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
  730. MVPP2_ISR_ENABLE_INTERRUPT(sw_thread_mask));
  731. }
  732. static inline void mvpp2_interrupts_disable(struct mvpp2_port *port)
  733. {
  734. int i, sw_thread_mask = 0;
  735. for (i = 0; i < port->nqvecs; i++)
  736. sw_thread_mask |= port->qvecs[i].sw_thread_mask;
  737. mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
  738. MVPP2_ISR_DISABLE_INTERRUPT(sw_thread_mask));
  739. }
  740. static inline void mvpp2_qvec_interrupt_enable(struct mvpp2_queue_vector *qvec)
  741. {
  742. struct mvpp2_port *port = qvec->port;
  743. mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
  744. MVPP2_ISR_ENABLE_INTERRUPT(qvec->sw_thread_mask));
  745. }
  746. static inline void mvpp2_qvec_interrupt_disable(struct mvpp2_queue_vector *qvec)
  747. {
  748. struct mvpp2_port *port = qvec->port;
  749. mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
  750. MVPP2_ISR_DISABLE_INTERRUPT(qvec->sw_thread_mask));
  751. }
  752. /* Mask the current thread's Rx/Tx interrupts
  753. * Called by on_each_cpu(), guaranteed to run with migration disabled,
  754. * using smp_processor_id() is OK.
  755. */
  756. static void mvpp2_interrupts_mask(void *arg)
  757. {
  758. struct mvpp2_port *port = arg;
  759. /* If the thread isn't used, don't do anything */
  760. if (smp_processor_id() > port->priv->nthreads)
  761. return;
  762. mvpp2_thread_write(port->priv,
  763. mvpp2_cpu_to_thread(port->priv, smp_processor_id()),
  764. MVPP2_ISR_RX_TX_MASK_REG(port->id), 0);
  765. }
  766. /* Unmask the current thread's Rx/Tx interrupts.
  767. * Called by on_each_cpu(), guaranteed to run with migration disabled,
  768. * using smp_processor_id() is OK.
  769. */
  770. static void mvpp2_interrupts_unmask(void *arg)
  771. {
  772. struct mvpp2_port *port = arg;
  773. u32 val;
  774. /* If the thread isn't used, don't do anything */
  775. if (smp_processor_id() > port->priv->nthreads)
  776. return;
  777. val = MVPP2_CAUSE_MISC_SUM_MASK |
  778. MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK(port->priv->hw_version);
  779. if (port->has_tx_irqs)
  780. val |= MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK;
  781. mvpp2_thread_write(port->priv,
  782. mvpp2_cpu_to_thread(port->priv, smp_processor_id()),
  783. MVPP2_ISR_RX_TX_MASK_REG(port->id), val);
  784. }
  785. static void
  786. mvpp2_shared_interrupt_mask_unmask(struct mvpp2_port *port, bool mask)
  787. {
  788. u32 val;
  789. int i;
  790. if (port->priv->hw_version != MVPP22)
  791. return;
  792. if (mask)
  793. val = 0;
  794. else
  795. val = MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK(MVPP22);
  796. for (i = 0; i < port->nqvecs; i++) {
  797. struct mvpp2_queue_vector *v = port->qvecs + i;
  798. if (v->type != MVPP2_QUEUE_VECTOR_SHARED)
  799. continue;
  800. mvpp2_thread_write(port->priv, v->sw_thread_id,
  801. MVPP2_ISR_RX_TX_MASK_REG(port->id), val);
  802. }
  803. }
  804. /* Port configuration routines */
  805. static void mvpp22_gop_init_rgmii(struct mvpp2_port *port)
  806. {
  807. struct mvpp2 *priv = port->priv;
  808. u32 val;
  809. regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
  810. val |= GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT;
  811. regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);
  812. regmap_read(priv->sysctrl_base, GENCONF_CTRL0, &val);
  813. if (port->gop_id == 2)
  814. val |= GENCONF_CTRL0_PORT0_RGMII | GENCONF_CTRL0_PORT1_RGMII;
  815. else if (port->gop_id == 3)
  816. val |= GENCONF_CTRL0_PORT1_RGMII_MII;
  817. regmap_write(priv->sysctrl_base, GENCONF_CTRL0, val);
  818. }
  819. static void mvpp22_gop_init_sgmii(struct mvpp2_port *port)
  820. {
  821. struct mvpp2 *priv = port->priv;
  822. u32 val;
  823. regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
  824. val |= GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT |
  825. GENCONF_PORT_CTRL0_RX_DATA_SAMPLE;
  826. regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);
  827. if (port->gop_id > 1) {
  828. regmap_read(priv->sysctrl_base, GENCONF_CTRL0, &val);
  829. if (port->gop_id == 2)
  830. val &= ~GENCONF_CTRL0_PORT0_RGMII;
  831. else if (port->gop_id == 3)
  832. val &= ~GENCONF_CTRL0_PORT1_RGMII_MII;
  833. regmap_write(priv->sysctrl_base, GENCONF_CTRL0, val);
  834. }
  835. }
  836. static void mvpp22_gop_init_10gkr(struct mvpp2_port *port)
  837. {
  838. struct mvpp2 *priv = port->priv;
  839. void __iomem *mpcs = priv->iface_base + MVPP22_MPCS_BASE(port->gop_id);
  840. void __iomem *xpcs = priv->iface_base + MVPP22_XPCS_BASE(port->gop_id);
  841. u32 val;
  842. /* XPCS */
  843. val = readl(xpcs + MVPP22_XPCS_CFG0);
  844. val &= ~(MVPP22_XPCS_CFG0_PCS_MODE(0x3) |
  845. MVPP22_XPCS_CFG0_ACTIVE_LANE(0x3));
  846. val |= MVPP22_XPCS_CFG0_ACTIVE_LANE(2);
  847. writel(val, xpcs + MVPP22_XPCS_CFG0);
  848. /* MPCS */
  849. val = readl(mpcs + MVPP22_MPCS_CTRL);
  850. val &= ~MVPP22_MPCS_CTRL_FWD_ERR_CONN;
  851. writel(val, mpcs + MVPP22_MPCS_CTRL);
  852. val = readl(mpcs + MVPP22_MPCS_CLK_RESET);
  853. val &= ~(MVPP22_MPCS_CLK_RESET_DIV_RATIO(0x7) | MAC_CLK_RESET_MAC |
  854. MAC_CLK_RESET_SD_RX | MAC_CLK_RESET_SD_TX);
  855. val |= MVPP22_MPCS_CLK_RESET_DIV_RATIO(1);
  856. writel(val, mpcs + MVPP22_MPCS_CLK_RESET);
  857. val &= ~MVPP22_MPCS_CLK_RESET_DIV_SET;
  858. val |= MAC_CLK_RESET_MAC | MAC_CLK_RESET_SD_RX | MAC_CLK_RESET_SD_TX;
  859. writel(val, mpcs + MVPP22_MPCS_CLK_RESET);
  860. }
  861. static int mvpp22_gop_init(struct mvpp2_port *port)
  862. {
  863. struct mvpp2 *priv = port->priv;
  864. u32 val;
  865. if (!priv->sysctrl_base)
  866. return 0;
  867. switch (port->phy_interface) {
  868. case PHY_INTERFACE_MODE_RGMII:
  869. case PHY_INTERFACE_MODE_RGMII_ID:
  870. case PHY_INTERFACE_MODE_RGMII_RXID:
  871. case PHY_INTERFACE_MODE_RGMII_TXID:
  872. if (port->gop_id == 0)
  873. goto invalid_conf;
  874. mvpp22_gop_init_rgmii(port);
  875. break;
  876. case PHY_INTERFACE_MODE_SGMII:
  877. case PHY_INTERFACE_MODE_1000BASEX:
  878. case PHY_INTERFACE_MODE_2500BASEX:
  879. mvpp22_gop_init_sgmii(port);
  880. break;
  881. case PHY_INTERFACE_MODE_10GKR:
  882. if (port->gop_id != 0)
  883. goto invalid_conf;
  884. mvpp22_gop_init_10gkr(port);
  885. break;
  886. default:
  887. goto unsupported_conf;
  888. }
  889. regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL1, &val);
  890. val |= GENCONF_PORT_CTRL1_RESET(port->gop_id) |
  891. GENCONF_PORT_CTRL1_EN(port->gop_id);
  892. regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL1, val);
  893. regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
  894. val |= GENCONF_PORT_CTRL0_CLK_DIV_PHASE_CLR;
  895. regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);
  896. regmap_read(priv->sysctrl_base, GENCONF_SOFT_RESET1, &val);
  897. val |= GENCONF_SOFT_RESET1_GOP;
  898. regmap_write(priv->sysctrl_base, GENCONF_SOFT_RESET1, val);
  899. unsupported_conf:
  900. return 0;
  901. invalid_conf:
  902. netdev_err(port->dev, "Invalid port configuration\n");
  903. return -EINVAL;
  904. }
  905. static void mvpp22_gop_unmask_irq(struct mvpp2_port *port)
  906. {
  907. u32 val;
  908. if (phy_interface_mode_is_rgmii(port->phy_interface) ||
  909. port->phy_interface == PHY_INTERFACE_MODE_SGMII ||
  910. port->phy_interface == PHY_INTERFACE_MODE_1000BASEX ||
  911. port->phy_interface == PHY_INTERFACE_MODE_2500BASEX) {
  912. /* Enable the GMAC link status irq for this port */
  913. val = readl(port->base + MVPP22_GMAC_INT_SUM_MASK);
  914. val |= MVPP22_GMAC_INT_SUM_MASK_LINK_STAT;
  915. writel(val, port->base + MVPP22_GMAC_INT_SUM_MASK);
  916. }
  917. if (port->gop_id == 0) {
  918. /* Enable the XLG/GIG irqs for this port */
  919. val = readl(port->base + MVPP22_XLG_EXT_INT_MASK);
  920. if (port->phy_interface == PHY_INTERFACE_MODE_10GKR)
  921. val |= MVPP22_XLG_EXT_INT_MASK_XLG;
  922. else
  923. val |= MVPP22_XLG_EXT_INT_MASK_GIG;
  924. writel(val, port->base + MVPP22_XLG_EXT_INT_MASK);
  925. }
  926. }
  927. static void mvpp22_gop_mask_irq(struct mvpp2_port *port)
  928. {
  929. u32 val;
  930. if (port->gop_id == 0) {
  931. val = readl(port->base + MVPP22_XLG_EXT_INT_MASK);
  932. val &= ~(MVPP22_XLG_EXT_INT_MASK_XLG |
  933. MVPP22_XLG_EXT_INT_MASK_GIG);
  934. writel(val, port->base + MVPP22_XLG_EXT_INT_MASK);
  935. }
  936. if (phy_interface_mode_is_rgmii(port->phy_interface) ||
  937. port->phy_interface == PHY_INTERFACE_MODE_SGMII ||
  938. port->phy_interface == PHY_INTERFACE_MODE_1000BASEX ||
  939. port->phy_interface == PHY_INTERFACE_MODE_2500BASEX) {
  940. val = readl(port->base + MVPP22_GMAC_INT_SUM_MASK);
  941. val &= ~MVPP22_GMAC_INT_SUM_MASK_LINK_STAT;
  942. writel(val, port->base + MVPP22_GMAC_INT_SUM_MASK);
  943. }
  944. }
  945. static void mvpp22_gop_setup_irq(struct mvpp2_port *port)
  946. {
  947. u32 val;
  948. if (phy_interface_mode_is_rgmii(port->phy_interface) ||
  949. port->phy_interface == PHY_INTERFACE_MODE_SGMII ||
  950. port->phy_interface == PHY_INTERFACE_MODE_1000BASEX ||
  951. port->phy_interface == PHY_INTERFACE_MODE_2500BASEX) {
  952. val = readl(port->base + MVPP22_GMAC_INT_MASK);
  953. val |= MVPP22_GMAC_INT_MASK_LINK_STAT;
  954. writel(val, port->base + MVPP22_GMAC_INT_MASK);
  955. }
  956. if (port->gop_id == 0) {
  957. val = readl(port->base + MVPP22_XLG_INT_MASK);
  958. val |= MVPP22_XLG_INT_MASK_LINK;
  959. writel(val, port->base + MVPP22_XLG_INT_MASK);
  960. }
  961. mvpp22_gop_unmask_irq(port);
  962. }
  963. /* Sets the PHY mode of the COMPHY (which configures the serdes lanes).
  964. *
  965. * The PHY mode used by the PPv2 driver comes from the network subsystem, while
  966. * the one given to the COMPHY comes from the generic PHY subsystem. Hence they
  967. * differ.
  968. *
  969. * The COMPHY configures the serdes lanes regardless of the actual use of the
  970. * lanes by the physical layer. This is why configurations like
  971. * "PPv2 (2500BaseX) - COMPHY (2500SGMII)" are valid.
  972. */
  973. static int mvpp22_comphy_init(struct mvpp2_port *port)
  974. {
  975. enum phy_mode mode;
  976. int ret;
  977. if (!port->comphy)
  978. return 0;
  979. switch (port->phy_interface) {
  980. case PHY_INTERFACE_MODE_SGMII:
  981. case PHY_INTERFACE_MODE_1000BASEX:
  982. mode = PHY_MODE_SGMII;
  983. break;
  984. case PHY_INTERFACE_MODE_2500BASEX:
  985. mode = PHY_MODE_2500SGMII;
  986. break;
  987. case PHY_INTERFACE_MODE_10GKR:
  988. mode = PHY_MODE_10GKR;
  989. break;
  990. default:
  991. return -EINVAL;
  992. }
  993. ret = phy_set_mode(port->comphy, mode);
  994. if (ret)
  995. return ret;
  996. return phy_power_on(port->comphy);
  997. }
  998. static void mvpp2_port_enable(struct mvpp2_port *port)
  999. {
  1000. u32 val;
  1001. /* Only GOP port 0 has an XLG MAC */
  1002. if (port->gop_id == 0 &&
  1003. (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
  1004. port->phy_interface == PHY_INTERFACE_MODE_10GKR)) {
  1005. val = readl(port->base + MVPP22_XLG_CTRL0_REG);
  1006. val |= MVPP22_XLG_CTRL0_PORT_EN |
  1007. MVPP22_XLG_CTRL0_MAC_RESET_DIS;
  1008. val &= ~MVPP22_XLG_CTRL0_MIB_CNT_DIS;
  1009. writel(val, port->base + MVPP22_XLG_CTRL0_REG);
  1010. } else {
  1011. val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
  1012. val |= MVPP2_GMAC_PORT_EN_MASK;
  1013. val |= MVPP2_GMAC_MIB_CNTR_EN_MASK;
  1014. writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
  1015. }
  1016. }
  1017. static void mvpp2_port_disable(struct mvpp2_port *port)
  1018. {
  1019. u32 val;
  1020. /* Only GOP port 0 has an XLG MAC */
  1021. if (port->gop_id == 0 &&
  1022. (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
  1023. port->phy_interface == PHY_INTERFACE_MODE_10GKR)) {
  1024. val = readl(port->base + MVPP22_XLG_CTRL0_REG);
  1025. val &= ~MVPP22_XLG_CTRL0_PORT_EN;
  1026. writel(val, port->base + MVPP22_XLG_CTRL0_REG);
  1027. /* Disable & reset should be done separately */
  1028. val &= ~MVPP22_XLG_CTRL0_MAC_RESET_DIS;
  1029. writel(val, port->base + MVPP22_XLG_CTRL0_REG);
  1030. } else {
  1031. val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
  1032. val &= ~(MVPP2_GMAC_PORT_EN_MASK);
  1033. writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
  1034. }
  1035. }
  1036. /* Set IEEE 802.3x Flow Control Xon Packet Transmission Mode */
  1037. static void mvpp2_port_periodic_xon_disable(struct mvpp2_port *port)
  1038. {
  1039. u32 val;
  1040. val = readl(port->base + MVPP2_GMAC_CTRL_1_REG) &
  1041. ~MVPP2_GMAC_PERIODIC_XON_EN_MASK;
  1042. writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
  1043. }
  1044. /* Configure loopback port */
  1045. static void mvpp2_port_loopback_set(struct mvpp2_port *port,
  1046. const struct phylink_link_state *state)
  1047. {
  1048. u32 val;
  1049. val = readl(port->base + MVPP2_GMAC_CTRL_1_REG);
  1050. if (state->speed == 1000)
  1051. val |= MVPP2_GMAC_GMII_LB_EN_MASK;
  1052. else
  1053. val &= ~MVPP2_GMAC_GMII_LB_EN_MASK;
  1054. if (port->phy_interface == PHY_INTERFACE_MODE_SGMII ||
  1055. port->phy_interface == PHY_INTERFACE_MODE_1000BASEX ||
  1056. port->phy_interface == PHY_INTERFACE_MODE_2500BASEX)
  1057. val |= MVPP2_GMAC_PCS_LB_EN_MASK;
  1058. else
  1059. val &= ~MVPP2_GMAC_PCS_LB_EN_MASK;
  1060. writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
  1061. }
  1062. struct mvpp2_ethtool_counter {
  1063. unsigned int offset;
  1064. const char string[ETH_GSTRING_LEN];
  1065. bool reg_is_64b;
  1066. };
  1067. static u64 mvpp2_read_count(struct mvpp2_port *port,
  1068. const struct mvpp2_ethtool_counter *counter)
  1069. {
  1070. u64 val;
  1071. val = readl(port->stats_base + counter->offset);
  1072. if (counter->reg_is_64b)
  1073. val += (u64)readl(port->stats_base + counter->offset + 4) << 32;
  1074. return val;
  1075. }
  1076. /* Due to the fact that software statistics and hardware statistics are, by
  1077. * design, incremented at different moments in the chain of packet processing,
  1078. * it is very likely that incoming packets could have been dropped after being
  1079. * counted by hardware but before reaching software statistics (most probably
  1080. * multicast packets), and in the oppposite way, during transmission, FCS bytes
  1081. * are added in between as well as TSO skb will be split and header bytes added.
  1082. * Hence, statistics gathered from userspace with ifconfig (software) and
  1083. * ethtool (hardware) cannot be compared.
  1084. */
  1085. static const struct mvpp2_ethtool_counter mvpp2_ethtool_regs[] = {
  1086. { MVPP2_MIB_GOOD_OCTETS_RCVD, "good_octets_received", true },
  1087. { MVPP2_MIB_BAD_OCTETS_RCVD, "bad_octets_received" },
  1088. { MVPP2_MIB_CRC_ERRORS_SENT, "crc_errors_sent" },
  1089. { MVPP2_MIB_UNICAST_FRAMES_RCVD, "unicast_frames_received" },
  1090. { MVPP2_MIB_BROADCAST_FRAMES_RCVD, "broadcast_frames_received" },
  1091. { MVPP2_MIB_MULTICAST_FRAMES_RCVD, "multicast_frames_received" },
  1092. { MVPP2_MIB_FRAMES_64_OCTETS, "frames_64_octets" },
  1093. { MVPP2_MIB_FRAMES_65_TO_127_OCTETS, "frames_65_to_127_octet" },
  1094. { MVPP2_MIB_FRAMES_128_TO_255_OCTETS, "frames_128_to_255_octet" },
  1095. { MVPP2_MIB_FRAMES_256_TO_511_OCTETS, "frames_256_to_511_octet" },
  1096. { MVPP2_MIB_FRAMES_512_TO_1023_OCTETS, "frames_512_to_1023_octet" },
  1097. { MVPP2_MIB_FRAMES_1024_TO_MAX_OCTETS, "frames_1024_to_max_octet" },
  1098. { MVPP2_MIB_GOOD_OCTETS_SENT, "good_octets_sent", true },
  1099. { MVPP2_MIB_UNICAST_FRAMES_SENT, "unicast_frames_sent" },
  1100. { MVPP2_MIB_MULTICAST_FRAMES_SENT, "multicast_frames_sent" },
  1101. { MVPP2_MIB_BROADCAST_FRAMES_SENT, "broadcast_frames_sent" },
  1102. { MVPP2_MIB_FC_SENT, "fc_sent" },
  1103. { MVPP2_MIB_FC_RCVD, "fc_received" },
  1104. { MVPP2_MIB_RX_FIFO_OVERRUN, "rx_fifo_overrun" },
  1105. { MVPP2_MIB_UNDERSIZE_RCVD, "undersize_received" },
  1106. { MVPP2_MIB_FRAGMENTS_RCVD, "fragments_received" },
  1107. { MVPP2_MIB_OVERSIZE_RCVD, "oversize_received" },
  1108. { MVPP2_MIB_JABBER_RCVD, "jabber_received" },
  1109. { MVPP2_MIB_MAC_RCV_ERROR, "mac_receive_error" },
  1110. { MVPP2_MIB_BAD_CRC_EVENT, "bad_crc_event" },
  1111. { MVPP2_MIB_COLLISION, "collision" },
  1112. { MVPP2_MIB_LATE_COLLISION, "late_collision" },
  1113. };
  1114. static void mvpp2_ethtool_get_strings(struct net_device *netdev, u32 sset,
  1115. u8 *data)
  1116. {
  1117. if (sset == ETH_SS_STATS) {
  1118. int i;
  1119. for (i = 0; i < ARRAY_SIZE(mvpp2_ethtool_regs); i++)
  1120. memcpy(data + i * ETH_GSTRING_LEN,
  1121. &mvpp2_ethtool_regs[i].string, ETH_GSTRING_LEN);
  1122. }
  1123. }
  1124. static void mvpp2_gather_hw_statistics(struct work_struct *work)
  1125. {
  1126. struct delayed_work *del_work = to_delayed_work(work);
  1127. struct mvpp2_port *port = container_of(del_work, struct mvpp2_port,
  1128. stats_work);
  1129. u64 *pstats;
  1130. int i;
  1131. mutex_lock(&port->gather_stats_lock);
  1132. pstats = port->ethtool_stats;
  1133. for (i = 0; i < ARRAY_SIZE(mvpp2_ethtool_regs); i++)
  1134. *pstats++ += mvpp2_read_count(port, &mvpp2_ethtool_regs[i]);
  1135. /* No need to read again the counters right after this function if it
  1136. * was called asynchronously by the user (ie. use of ethtool).
  1137. */
  1138. cancel_delayed_work(&port->stats_work);
  1139. queue_delayed_work(port->priv->stats_queue, &port->stats_work,
  1140. MVPP2_MIB_COUNTERS_STATS_DELAY);
  1141. mutex_unlock(&port->gather_stats_lock);
  1142. }
  1143. static void mvpp2_ethtool_get_stats(struct net_device *dev,
  1144. struct ethtool_stats *stats, u64 *data)
  1145. {
  1146. struct mvpp2_port *port = netdev_priv(dev);
  1147. /* Update statistics for the given port, then take the lock to avoid
  1148. * concurrent accesses on the ethtool_stats structure during its copy.
  1149. */
  1150. mvpp2_gather_hw_statistics(&port->stats_work.work);
  1151. mutex_lock(&port->gather_stats_lock);
  1152. memcpy(data, port->ethtool_stats,
  1153. sizeof(u64) * ARRAY_SIZE(mvpp2_ethtool_regs));
  1154. mutex_unlock(&port->gather_stats_lock);
  1155. }
  1156. static int mvpp2_ethtool_get_sset_count(struct net_device *dev, int sset)
  1157. {
  1158. if (sset == ETH_SS_STATS)
  1159. return ARRAY_SIZE(mvpp2_ethtool_regs);
  1160. return -EOPNOTSUPP;
  1161. }
  1162. static void mvpp2_port_reset(struct mvpp2_port *port)
  1163. {
  1164. u32 val;
  1165. unsigned int i;
  1166. /* Read the GOP statistics to reset the hardware counters */
  1167. for (i = 0; i < ARRAY_SIZE(mvpp2_ethtool_regs); i++)
  1168. mvpp2_read_count(port, &mvpp2_ethtool_regs[i]);
  1169. val = readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
  1170. ~MVPP2_GMAC_PORT_RESET_MASK;
  1171. writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
  1172. while (readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
  1173. MVPP2_GMAC_PORT_RESET_MASK)
  1174. continue;
  1175. }
  1176. /* Change maximum receive size of the port */
  1177. static inline void mvpp2_gmac_max_rx_size_set(struct mvpp2_port *port)
  1178. {
  1179. u32 val;
  1180. val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
  1181. val &= ~MVPP2_GMAC_MAX_RX_SIZE_MASK;
  1182. val |= (((port->pkt_size - MVPP2_MH_SIZE) / 2) <<
  1183. MVPP2_GMAC_MAX_RX_SIZE_OFFS);
  1184. writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
  1185. }
  1186. /* Change maximum receive size of the port */
  1187. static inline void mvpp2_xlg_max_rx_size_set(struct mvpp2_port *port)
  1188. {
  1189. u32 val;
  1190. val = readl(port->base + MVPP22_XLG_CTRL1_REG);
  1191. val &= ~MVPP22_XLG_CTRL1_FRAMESIZELIMIT_MASK;
  1192. val |= ((port->pkt_size - MVPP2_MH_SIZE) / 2) <<
  1193. MVPP22_XLG_CTRL1_FRAMESIZELIMIT_OFFS;
  1194. writel(val, port->base + MVPP22_XLG_CTRL1_REG);
  1195. }
  1196. /* Set defaults to the MVPP2 port */
  1197. static void mvpp2_defaults_set(struct mvpp2_port *port)
  1198. {
  1199. int tx_port_num, val, queue, ptxq, lrxq;
  1200. if (port->priv->hw_version == MVPP21) {
  1201. /* Update TX FIFO MIN Threshold */
  1202. val = readl(port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
  1203. val &= ~MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK;
  1204. /* Min. TX threshold must be less than minimal packet length */
  1205. val |= MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(64 - 4 - 2);
  1206. writel(val, port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
  1207. }
  1208. /* Disable Legacy WRR, Disable EJP, Release from reset */
  1209. tx_port_num = mvpp2_egress_port(port);
  1210. mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG,
  1211. tx_port_num);
  1212. mvpp2_write(port->priv, MVPP2_TXP_SCHED_CMD_1_REG, 0);
  1213. /* Set TXQ scheduling to Round-Robin */
  1214. mvpp2_write(port->priv, MVPP2_TXP_SCHED_FIXED_PRIO_REG, 0);
  1215. /* Close bandwidth for all queues */
  1216. for (queue = 0; queue < MVPP2_MAX_TXQ; queue++) {
  1217. ptxq = mvpp2_txq_phys(port->id, queue);
  1218. mvpp2_write(port->priv,
  1219. MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(ptxq), 0);
  1220. }
  1221. /* Set refill period to 1 usec, refill tokens
  1222. * and bucket size to maximum
  1223. */
  1224. mvpp2_write(port->priv, MVPP2_TXP_SCHED_PERIOD_REG,
  1225. port->priv->tclk / USEC_PER_SEC);
  1226. val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_REFILL_REG);
  1227. val &= ~MVPP2_TXP_REFILL_PERIOD_ALL_MASK;
  1228. val |= MVPP2_TXP_REFILL_PERIOD_MASK(1);
  1229. val |= MVPP2_TXP_REFILL_TOKENS_ALL_MASK;
  1230. mvpp2_write(port->priv, MVPP2_TXP_SCHED_REFILL_REG, val);
  1231. val = MVPP2_TXP_TOKEN_SIZE_MAX;
  1232. mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
  1233. /* Set MaximumLowLatencyPacketSize value to 256 */
  1234. mvpp2_write(port->priv, MVPP2_RX_CTRL_REG(port->id),
  1235. MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK |
  1236. MVPP2_RX_LOW_LATENCY_PKT_SIZE(256));
  1237. /* Enable Rx cache snoop */
  1238. for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
  1239. queue = port->rxqs[lrxq]->id;
  1240. val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
  1241. val |= MVPP2_SNOOP_PKT_SIZE_MASK |
  1242. MVPP2_SNOOP_BUF_HDR_MASK;
  1243. mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
  1244. }
  1245. /* At default, mask all interrupts to all present cpus */
  1246. mvpp2_interrupts_disable(port);
  1247. }
  1248. /* Enable/disable receiving packets */
  1249. static void mvpp2_ingress_enable(struct mvpp2_port *port)
  1250. {
  1251. u32 val;
  1252. int lrxq, queue;
  1253. for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
  1254. queue = port->rxqs[lrxq]->id;
  1255. val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
  1256. val &= ~MVPP2_RXQ_DISABLE_MASK;
  1257. mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
  1258. }
  1259. }
  1260. static void mvpp2_ingress_disable(struct mvpp2_port *port)
  1261. {
  1262. u32 val;
  1263. int lrxq, queue;
  1264. for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
  1265. queue = port->rxqs[lrxq]->id;
  1266. val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
  1267. val |= MVPP2_RXQ_DISABLE_MASK;
  1268. mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
  1269. }
  1270. }
  1271. /* Enable transmit via physical egress queue
  1272. * - HW starts take descriptors from DRAM
  1273. */
  1274. static void mvpp2_egress_enable(struct mvpp2_port *port)
  1275. {
  1276. u32 qmap;
  1277. int queue;
  1278. int tx_port_num = mvpp2_egress_port(port);
  1279. /* Enable all initialized TXs. */
  1280. qmap = 0;
  1281. for (queue = 0; queue < port->ntxqs; queue++) {
  1282. struct mvpp2_tx_queue *txq = port->txqs[queue];
  1283. if (txq->descs)
  1284. qmap |= (1 << queue);
  1285. }
  1286. mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
  1287. mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG, qmap);
  1288. }
  1289. /* Disable transmit via physical egress queue
  1290. * - HW doesn't take descriptors from DRAM
  1291. */
  1292. static void mvpp2_egress_disable(struct mvpp2_port *port)
  1293. {
  1294. u32 reg_data;
  1295. int delay;
  1296. int tx_port_num = mvpp2_egress_port(port);
  1297. /* Issue stop command for active channels only */
  1298. mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
  1299. reg_data = (mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG)) &
  1300. MVPP2_TXP_SCHED_ENQ_MASK;
  1301. if (reg_data != 0)
  1302. mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG,
  1303. (reg_data << MVPP2_TXP_SCHED_DISQ_OFFSET));
  1304. /* Wait for all Tx activity to terminate. */
  1305. delay = 0;
  1306. do {
  1307. if (delay >= MVPP2_TX_DISABLE_TIMEOUT_MSEC) {
  1308. netdev_warn(port->dev,
  1309. "Tx stop timed out, status=0x%08x\n",
  1310. reg_data);
  1311. break;
  1312. }
  1313. mdelay(1);
  1314. delay++;
  1315. /* Check port TX Command register that all
  1316. * Tx queues are stopped
  1317. */
  1318. reg_data = mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG);
  1319. } while (reg_data & MVPP2_TXP_SCHED_ENQ_MASK);
  1320. }
  1321. /* Rx descriptors helper methods */
  1322. /* Get number of Rx descriptors occupied by received packets */
  1323. static inline int
  1324. mvpp2_rxq_received(struct mvpp2_port *port, int rxq_id)
  1325. {
  1326. u32 val = mvpp2_read(port->priv, MVPP2_RXQ_STATUS_REG(rxq_id));
  1327. return val & MVPP2_RXQ_OCCUPIED_MASK;
  1328. }
  1329. /* Update Rx queue status with the number of occupied and available
  1330. * Rx descriptor slots.
  1331. */
  1332. static inline void
  1333. mvpp2_rxq_status_update(struct mvpp2_port *port, int rxq_id,
  1334. int used_count, int free_count)
  1335. {
  1336. /* Decrement the number of used descriptors and increment count
  1337. * increment the number of free descriptors.
  1338. */
  1339. u32 val = used_count | (free_count << MVPP2_RXQ_NUM_NEW_OFFSET);
  1340. mvpp2_write(port->priv, MVPP2_RXQ_STATUS_UPDATE_REG(rxq_id), val);
  1341. }
  1342. /* Get pointer to next RX descriptor to be processed by SW */
  1343. static inline struct mvpp2_rx_desc *
  1344. mvpp2_rxq_next_desc_get(struct mvpp2_rx_queue *rxq)
  1345. {
  1346. int rx_desc = rxq->next_desc_to_proc;
  1347. rxq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(rxq, rx_desc);
  1348. prefetch(rxq->descs + rxq->next_desc_to_proc);
  1349. return rxq->descs + rx_desc;
  1350. }
  1351. /* Set rx queue offset */
  1352. static void mvpp2_rxq_offset_set(struct mvpp2_port *port,
  1353. int prxq, int offset)
  1354. {
  1355. u32 val;
  1356. /* Convert offset from bytes to units of 32 bytes */
  1357. offset = offset >> 5;
  1358. val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
  1359. val &= ~MVPP2_RXQ_PACKET_OFFSET_MASK;
  1360. /* Offset is in */
  1361. val |= ((offset << MVPP2_RXQ_PACKET_OFFSET_OFFS) &
  1362. MVPP2_RXQ_PACKET_OFFSET_MASK);
  1363. mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
  1364. }
  1365. /* Tx descriptors helper methods */
  1366. /* Get pointer to next Tx descriptor to be processed (send) by HW */
  1367. static struct mvpp2_tx_desc *
  1368. mvpp2_txq_next_desc_get(struct mvpp2_tx_queue *txq)
  1369. {
  1370. int tx_desc = txq->next_desc_to_proc;
  1371. txq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(txq, tx_desc);
  1372. return txq->descs + tx_desc;
  1373. }
  1374. /* Update HW with number of aggregated Tx descriptors to be sent
  1375. *
  1376. * Called only from mvpp2_tx(), so migration is disabled, using
  1377. * smp_processor_id() is OK.
  1378. */
  1379. static void mvpp2_aggr_txq_pend_desc_add(struct mvpp2_port *port, int pending)
  1380. {
  1381. /* aggregated access - relevant TXQ number is written in TX desc */
  1382. mvpp2_thread_write(port->priv,
  1383. mvpp2_cpu_to_thread(port->priv, smp_processor_id()),
  1384. MVPP2_AGGR_TXQ_UPDATE_REG, pending);
  1385. }
  1386. /* Check if there are enough free descriptors in aggregated txq.
  1387. * If not, update the number of occupied descriptors and repeat the check.
  1388. *
  1389. * Called only from mvpp2_tx(), so migration is disabled, using
  1390. * smp_processor_id() is OK.
  1391. */
  1392. static int mvpp2_aggr_desc_num_check(struct mvpp2_port *port,
  1393. struct mvpp2_tx_queue *aggr_txq, int num)
  1394. {
  1395. if ((aggr_txq->count + num) > MVPP2_AGGR_TXQ_SIZE) {
  1396. /* Update number of occupied aggregated Tx descriptors */
  1397. unsigned int thread =
  1398. mvpp2_cpu_to_thread(port->priv, smp_processor_id());
  1399. u32 val = mvpp2_read_relaxed(port->priv,
  1400. MVPP2_AGGR_TXQ_STATUS_REG(thread));
  1401. aggr_txq->count = val & MVPP2_AGGR_TXQ_PENDING_MASK;
  1402. if ((aggr_txq->count + num) > MVPP2_AGGR_TXQ_SIZE)
  1403. return -ENOMEM;
  1404. }
  1405. return 0;
  1406. }
  1407. /* Reserved Tx descriptors allocation request
  1408. *
  1409. * Called only from mvpp2_txq_reserved_desc_num_proc(), itself called
  1410. * only by mvpp2_tx(), so migration is disabled, using
  1411. * smp_processor_id() is OK.
  1412. */
  1413. static int mvpp2_txq_alloc_reserved_desc(struct mvpp2_port *port,
  1414. struct mvpp2_tx_queue *txq, int num)
  1415. {
  1416. unsigned int thread = mvpp2_cpu_to_thread(port->priv, smp_processor_id());
  1417. struct mvpp2 *priv = port->priv;
  1418. u32 val;
  1419. val = (txq->id << MVPP2_TXQ_RSVD_REQ_Q_OFFSET) | num;
  1420. mvpp2_thread_write_relaxed(priv, thread, MVPP2_TXQ_RSVD_REQ_REG, val);
  1421. val = mvpp2_thread_read_relaxed(priv, thread, MVPP2_TXQ_RSVD_RSLT_REG);
  1422. return val & MVPP2_TXQ_RSVD_RSLT_MASK;
  1423. }
  1424. /* Check if there are enough reserved descriptors for transmission.
  1425. * If not, request chunk of reserved descriptors and check again.
  1426. */
  1427. static int mvpp2_txq_reserved_desc_num_proc(struct mvpp2_port *port,
  1428. struct mvpp2_tx_queue *txq,
  1429. struct mvpp2_txq_pcpu *txq_pcpu,
  1430. int num)
  1431. {
  1432. int req, desc_count;
  1433. unsigned int thread;
  1434. if (txq_pcpu->reserved_num >= num)
  1435. return 0;
  1436. /* Not enough descriptors reserved! Update the reserved descriptor
  1437. * count and check again.
  1438. */
  1439. desc_count = 0;
  1440. /* Compute total of used descriptors */
  1441. for (thread = 0; thread < port->priv->nthreads; thread++) {
  1442. struct mvpp2_txq_pcpu *txq_pcpu_aux;
  1443. txq_pcpu_aux = per_cpu_ptr(txq->pcpu, thread);
  1444. desc_count += txq_pcpu_aux->count;
  1445. desc_count += txq_pcpu_aux->reserved_num;
  1446. }
  1447. req = max(MVPP2_CPU_DESC_CHUNK, num - txq_pcpu->reserved_num);
  1448. desc_count += req;
  1449. if (desc_count >
  1450. (txq->size - (MVPP2_MAX_THREADS * MVPP2_CPU_DESC_CHUNK)))
  1451. return -ENOMEM;
  1452. txq_pcpu->reserved_num += mvpp2_txq_alloc_reserved_desc(port, txq, req);
  1453. /* OK, the descriptor could have been updated: check again. */
  1454. if (txq_pcpu->reserved_num < num)
  1455. return -ENOMEM;
  1456. return 0;
  1457. }
  1458. /* Release the last allocated Tx descriptor. Useful to handle DMA
  1459. * mapping failures in the Tx path.
  1460. */
  1461. static void mvpp2_txq_desc_put(struct mvpp2_tx_queue *txq)
  1462. {
  1463. if (txq->next_desc_to_proc == 0)
  1464. txq->next_desc_to_proc = txq->last_desc - 1;
  1465. else
  1466. txq->next_desc_to_proc--;
  1467. }
  1468. /* Set Tx descriptors fields relevant for CSUM calculation */
  1469. static u32 mvpp2_txq_desc_csum(int l3_offs, __be16 l3_proto,
  1470. int ip_hdr_len, int l4_proto)
  1471. {
  1472. u32 command;
  1473. /* fields: L3_offset, IP_hdrlen, L3_type, G_IPv4_chk,
  1474. * G_L4_chk, L4_type required only for checksum calculation
  1475. */
  1476. command = (l3_offs << MVPP2_TXD_L3_OFF_SHIFT);
  1477. command |= (ip_hdr_len << MVPP2_TXD_IP_HLEN_SHIFT);
  1478. command |= MVPP2_TXD_IP_CSUM_DISABLE;
  1479. if (l3_proto == htons(ETH_P_IP)) {
  1480. command &= ~MVPP2_TXD_IP_CSUM_DISABLE; /* enable IPv4 csum */
  1481. command &= ~MVPP2_TXD_L3_IP6; /* enable IPv4 */
  1482. } else {
  1483. command |= MVPP2_TXD_L3_IP6; /* enable IPv6 */
  1484. }
  1485. if (l4_proto == IPPROTO_TCP) {
  1486. command &= ~MVPP2_TXD_L4_UDP; /* enable TCP */
  1487. command &= ~MVPP2_TXD_L4_CSUM_FRAG; /* generate L4 csum */
  1488. } else if (l4_proto == IPPROTO_UDP) {
  1489. command |= MVPP2_TXD_L4_UDP; /* enable UDP */
  1490. command &= ~MVPP2_TXD_L4_CSUM_FRAG; /* generate L4 csum */
  1491. } else {
  1492. command |= MVPP2_TXD_L4_CSUM_NOT;
  1493. }
  1494. return command;
  1495. }
  1496. /* Get number of sent descriptors and decrement counter.
  1497. * The number of sent descriptors is returned.
  1498. * Per-thread access
  1499. *
  1500. * Called only from mvpp2_txq_done(), called from mvpp2_tx()
  1501. * (migration disabled) and from the TX completion tasklet (migration
  1502. * disabled) so using smp_processor_id() is OK.
  1503. */
  1504. static inline int mvpp2_txq_sent_desc_proc(struct mvpp2_port *port,
  1505. struct mvpp2_tx_queue *txq)
  1506. {
  1507. u32 val;
  1508. /* Reading status reg resets transmitted descriptor counter */
  1509. val = mvpp2_thread_read_relaxed(port->priv,
  1510. mvpp2_cpu_to_thread(port->priv, smp_processor_id()),
  1511. MVPP2_TXQ_SENT_REG(txq->id));
  1512. return (val & MVPP2_TRANSMITTED_COUNT_MASK) >>
  1513. MVPP2_TRANSMITTED_COUNT_OFFSET;
  1514. }
  1515. /* Called through on_each_cpu(), so runs on all CPUs, with migration
  1516. * disabled, therefore using smp_processor_id() is OK.
  1517. */
  1518. static void mvpp2_txq_sent_counter_clear(void *arg)
  1519. {
  1520. struct mvpp2_port *port = arg;
  1521. int queue;
  1522. /* If the thread isn't used, don't do anything */
  1523. if (smp_processor_id() > port->priv->nthreads)
  1524. return;
  1525. for (queue = 0; queue < port->ntxqs; queue++) {
  1526. int id = port->txqs[queue]->id;
  1527. mvpp2_thread_read(port->priv,
  1528. mvpp2_cpu_to_thread(port->priv, smp_processor_id()),
  1529. MVPP2_TXQ_SENT_REG(id));
  1530. }
  1531. }
  1532. /* Set max sizes for Tx queues */
  1533. static void mvpp2_txp_max_tx_size_set(struct mvpp2_port *port)
  1534. {
  1535. u32 val, size, mtu;
  1536. int txq, tx_port_num;
  1537. mtu = port->pkt_size * 8;
  1538. if (mtu > MVPP2_TXP_MTU_MAX)
  1539. mtu = MVPP2_TXP_MTU_MAX;
  1540. /* WA for wrong Token bucket update: Set MTU value = 3*real MTU value */
  1541. mtu = 3 * mtu;
  1542. /* Indirect access to registers */
  1543. tx_port_num = mvpp2_egress_port(port);
  1544. mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
  1545. /* Set MTU */
  1546. val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_MTU_REG);
  1547. val &= ~MVPP2_TXP_MTU_MAX;
  1548. val |= mtu;
  1549. mvpp2_write(port->priv, MVPP2_TXP_SCHED_MTU_REG, val);
  1550. /* TXP token size and all TXQs token size must be larger that MTU */
  1551. val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG);
  1552. size = val & MVPP2_TXP_TOKEN_SIZE_MAX;
  1553. if (size < mtu) {
  1554. size = mtu;
  1555. val &= ~MVPP2_TXP_TOKEN_SIZE_MAX;
  1556. val |= size;
  1557. mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
  1558. }
  1559. for (txq = 0; txq < port->ntxqs; txq++) {
  1560. val = mvpp2_read(port->priv,
  1561. MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq));
  1562. size = val & MVPP2_TXQ_TOKEN_SIZE_MAX;
  1563. if (size < mtu) {
  1564. size = mtu;
  1565. val &= ~MVPP2_TXQ_TOKEN_SIZE_MAX;
  1566. val |= size;
  1567. mvpp2_write(port->priv,
  1568. MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq),
  1569. val);
  1570. }
  1571. }
  1572. }
  1573. /* Set the number of packets that will be received before Rx interrupt
  1574. * will be generated by HW.
  1575. */
  1576. static void mvpp2_rx_pkts_coal_set(struct mvpp2_port *port,
  1577. struct mvpp2_rx_queue *rxq)
  1578. {
  1579. unsigned int thread = mvpp2_cpu_to_thread(port->priv, get_cpu());
  1580. if (rxq->pkts_coal > MVPP2_OCCUPIED_THRESH_MASK)
  1581. rxq->pkts_coal = MVPP2_OCCUPIED_THRESH_MASK;
  1582. mvpp2_thread_write(port->priv, thread, MVPP2_RXQ_NUM_REG, rxq->id);
  1583. mvpp2_thread_write(port->priv, thread, MVPP2_RXQ_THRESH_REG,
  1584. rxq->pkts_coal);
  1585. put_cpu();
  1586. }
  1587. /* For some reason in the LSP this is done on each CPU. Why ? */
  1588. static void mvpp2_tx_pkts_coal_set(struct mvpp2_port *port,
  1589. struct mvpp2_tx_queue *txq)
  1590. {
  1591. unsigned int thread = mvpp2_cpu_to_thread(port->priv, get_cpu());
  1592. u32 val;
  1593. if (txq->done_pkts_coal > MVPP2_TXQ_THRESH_MASK)
  1594. txq->done_pkts_coal = MVPP2_TXQ_THRESH_MASK;
  1595. val = (txq->done_pkts_coal << MVPP2_TXQ_THRESH_OFFSET);
  1596. mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_NUM_REG, txq->id);
  1597. mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_THRESH_REG, val);
  1598. put_cpu();
  1599. }
  1600. static u32 mvpp2_usec_to_cycles(u32 usec, unsigned long clk_hz)
  1601. {
  1602. u64 tmp = (u64)clk_hz * usec;
  1603. do_div(tmp, USEC_PER_SEC);
  1604. return tmp > U32_MAX ? U32_MAX : tmp;
  1605. }
  1606. static u32 mvpp2_cycles_to_usec(u32 cycles, unsigned long clk_hz)
  1607. {
  1608. u64 tmp = (u64)cycles * USEC_PER_SEC;
  1609. do_div(tmp, clk_hz);
  1610. return tmp > U32_MAX ? U32_MAX : tmp;
  1611. }
  1612. /* Set the time delay in usec before Rx interrupt */
  1613. static void mvpp2_rx_time_coal_set(struct mvpp2_port *port,
  1614. struct mvpp2_rx_queue *rxq)
  1615. {
  1616. unsigned long freq = port->priv->tclk;
  1617. u32 val = mvpp2_usec_to_cycles(rxq->time_coal, freq);
  1618. if (val > MVPP2_MAX_ISR_RX_THRESHOLD) {
  1619. rxq->time_coal =
  1620. mvpp2_cycles_to_usec(MVPP2_MAX_ISR_RX_THRESHOLD, freq);
  1621. /* re-evaluate to get actual register value */
  1622. val = mvpp2_usec_to_cycles(rxq->time_coal, freq);
  1623. }
  1624. mvpp2_write(port->priv, MVPP2_ISR_RX_THRESHOLD_REG(rxq->id), val);
  1625. }
  1626. static void mvpp2_tx_time_coal_set(struct mvpp2_port *port)
  1627. {
  1628. unsigned long freq = port->priv->tclk;
  1629. u32 val = mvpp2_usec_to_cycles(port->tx_time_coal, freq);
  1630. if (val > MVPP2_MAX_ISR_TX_THRESHOLD) {
  1631. port->tx_time_coal =
  1632. mvpp2_cycles_to_usec(MVPP2_MAX_ISR_TX_THRESHOLD, freq);
  1633. /* re-evaluate to get actual register value */
  1634. val = mvpp2_usec_to_cycles(port->tx_time_coal, freq);
  1635. }
  1636. mvpp2_write(port->priv, MVPP2_ISR_TX_THRESHOLD_REG(port->id), val);
  1637. }
  1638. /* Free Tx queue skbuffs */
  1639. static void mvpp2_txq_bufs_free(struct mvpp2_port *port,
  1640. struct mvpp2_tx_queue *txq,
  1641. struct mvpp2_txq_pcpu *txq_pcpu, int num)
  1642. {
  1643. int i;
  1644. for (i = 0; i < num; i++) {
  1645. struct mvpp2_txq_pcpu_buf *tx_buf =
  1646. txq_pcpu->buffs + txq_pcpu->txq_get_index;
  1647. if (!IS_TSO_HEADER(txq_pcpu, tx_buf->dma))
  1648. dma_unmap_single(port->dev->dev.parent, tx_buf->dma,
  1649. tx_buf->size, DMA_TO_DEVICE);
  1650. if (tx_buf->skb)
  1651. dev_kfree_skb_any(tx_buf->skb);
  1652. mvpp2_txq_inc_get(txq_pcpu);
  1653. }
  1654. }
  1655. static inline struct mvpp2_rx_queue *mvpp2_get_rx_queue(struct mvpp2_port *port,
  1656. u32 cause)
  1657. {
  1658. int queue = fls(cause) - 1;
  1659. return port->rxqs[queue];
  1660. }
  1661. static inline struct mvpp2_tx_queue *mvpp2_get_tx_queue(struct mvpp2_port *port,
  1662. u32 cause)
  1663. {
  1664. int queue = fls(cause) - 1;
  1665. return port->txqs[queue];
  1666. }
  1667. /* Handle end of transmission */
  1668. static void mvpp2_txq_done(struct mvpp2_port *port, struct mvpp2_tx_queue *txq,
  1669. struct mvpp2_txq_pcpu *txq_pcpu)
  1670. {
  1671. struct netdev_queue *nq = netdev_get_tx_queue(port->dev, txq->log_id);
  1672. int tx_done;
  1673. if (txq_pcpu->thread != mvpp2_cpu_to_thread(port->priv, smp_processor_id()))
  1674. netdev_err(port->dev, "wrong cpu on the end of Tx processing\n");
  1675. tx_done = mvpp2_txq_sent_desc_proc(port, txq);
  1676. if (!tx_done)
  1677. return;
  1678. mvpp2_txq_bufs_free(port, txq, txq_pcpu, tx_done);
  1679. txq_pcpu->count -= tx_done;
  1680. if (netif_tx_queue_stopped(nq))
  1681. if (txq_pcpu->count <= txq_pcpu->wake_threshold)
  1682. netif_tx_wake_queue(nq);
  1683. }
  1684. static unsigned int mvpp2_tx_done(struct mvpp2_port *port, u32 cause,
  1685. unsigned int thread)
  1686. {
  1687. struct mvpp2_tx_queue *txq;
  1688. struct mvpp2_txq_pcpu *txq_pcpu;
  1689. unsigned int tx_todo = 0;
  1690. while (cause) {
  1691. txq = mvpp2_get_tx_queue(port, cause);
  1692. if (!txq)
  1693. break;
  1694. txq_pcpu = per_cpu_ptr(txq->pcpu, thread);
  1695. if (txq_pcpu->count) {
  1696. mvpp2_txq_done(port, txq, txq_pcpu);
  1697. tx_todo += txq_pcpu->count;
  1698. }
  1699. cause &= ~(1 << txq->log_id);
  1700. }
  1701. return tx_todo;
  1702. }
  1703. /* Rx/Tx queue initialization/cleanup methods */
  1704. /* Allocate and initialize descriptors for aggr TXQ */
  1705. static int mvpp2_aggr_txq_init(struct platform_device *pdev,
  1706. struct mvpp2_tx_queue *aggr_txq,
  1707. unsigned int thread, struct mvpp2 *priv)
  1708. {
  1709. u32 txq_dma;
  1710. /* Allocate memory for TX descriptors */
  1711. aggr_txq->descs = dma_zalloc_coherent(&pdev->dev,
  1712. MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE,
  1713. &aggr_txq->descs_dma, GFP_KERNEL);
  1714. if (!aggr_txq->descs)
  1715. return -ENOMEM;
  1716. aggr_txq->last_desc = MVPP2_AGGR_TXQ_SIZE - 1;
  1717. /* Aggr TXQ no reset WA */
  1718. aggr_txq->next_desc_to_proc = mvpp2_read(priv,
  1719. MVPP2_AGGR_TXQ_INDEX_REG(thread));
  1720. /* Set Tx descriptors queue starting address indirect
  1721. * access
  1722. */
  1723. if (priv->hw_version == MVPP21)
  1724. txq_dma = aggr_txq->descs_dma;
  1725. else
  1726. txq_dma = aggr_txq->descs_dma >>
  1727. MVPP22_AGGR_TXQ_DESC_ADDR_OFFS;
  1728. mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_ADDR_REG(thread), txq_dma);
  1729. mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_SIZE_REG(thread),
  1730. MVPP2_AGGR_TXQ_SIZE);
  1731. return 0;
  1732. }
  1733. /* Create a specified Rx queue */
  1734. static int mvpp2_rxq_init(struct mvpp2_port *port,
  1735. struct mvpp2_rx_queue *rxq)
  1736. {
  1737. unsigned int thread;
  1738. u32 rxq_dma;
  1739. rxq->size = port->rx_ring_size;
  1740. /* Allocate memory for RX descriptors */
  1741. rxq->descs = dma_alloc_coherent(port->dev->dev.parent,
  1742. rxq->size * MVPP2_DESC_ALIGNED_SIZE,
  1743. &rxq->descs_dma, GFP_KERNEL);
  1744. if (!rxq->descs)
  1745. return -ENOMEM;
  1746. rxq->last_desc = rxq->size - 1;
  1747. /* Zero occupied and non-occupied counters - direct access */
  1748. mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
  1749. /* Set Rx descriptors queue starting address - indirect access */
  1750. thread = mvpp2_cpu_to_thread(port->priv, get_cpu());
  1751. mvpp2_thread_write(port->priv, thread, MVPP2_RXQ_NUM_REG, rxq->id);
  1752. if (port->priv->hw_version == MVPP21)
  1753. rxq_dma = rxq->descs_dma;
  1754. else
  1755. rxq_dma = rxq->descs_dma >> MVPP22_DESC_ADDR_OFFS;
  1756. mvpp2_thread_write(port->priv, thread, MVPP2_RXQ_DESC_ADDR_REG, rxq_dma);
  1757. mvpp2_thread_write(port->priv, thread, MVPP2_RXQ_DESC_SIZE_REG, rxq->size);
  1758. mvpp2_thread_write(port->priv, thread, MVPP2_RXQ_INDEX_REG, 0);
  1759. put_cpu();
  1760. /* Set Offset */
  1761. mvpp2_rxq_offset_set(port, rxq->id, NET_SKB_PAD);
  1762. /* Set coalescing pkts and time */
  1763. mvpp2_rx_pkts_coal_set(port, rxq);
  1764. mvpp2_rx_time_coal_set(port, rxq);
  1765. /* Add number of descriptors ready for receiving packets */
  1766. mvpp2_rxq_status_update(port, rxq->id, 0, rxq->size);
  1767. return 0;
  1768. }
  1769. /* Push packets received by the RXQ to BM pool */
  1770. static void mvpp2_rxq_drop_pkts(struct mvpp2_port *port,
  1771. struct mvpp2_rx_queue *rxq)
  1772. {
  1773. int rx_received, i;
  1774. rx_received = mvpp2_rxq_received(port, rxq->id);
  1775. if (!rx_received)
  1776. return;
  1777. for (i = 0; i < rx_received; i++) {
  1778. struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq);
  1779. u32 status = mvpp2_rxdesc_status_get(port, rx_desc);
  1780. int pool;
  1781. pool = (status & MVPP2_RXD_BM_POOL_ID_MASK) >>
  1782. MVPP2_RXD_BM_POOL_ID_OFFS;
  1783. mvpp2_bm_pool_put(port, pool,
  1784. mvpp2_rxdesc_dma_addr_get(port, rx_desc),
  1785. mvpp2_rxdesc_cookie_get(port, rx_desc));
  1786. }
  1787. mvpp2_rxq_status_update(port, rxq->id, rx_received, rx_received);
  1788. }
  1789. /* Cleanup Rx queue */
  1790. static void mvpp2_rxq_deinit(struct mvpp2_port *port,
  1791. struct mvpp2_rx_queue *rxq)
  1792. {
  1793. unsigned int thread;
  1794. mvpp2_rxq_drop_pkts(port, rxq);
  1795. if (rxq->descs)
  1796. dma_free_coherent(port->dev->dev.parent,
  1797. rxq->size * MVPP2_DESC_ALIGNED_SIZE,
  1798. rxq->descs,
  1799. rxq->descs_dma);
  1800. rxq->descs = NULL;
  1801. rxq->last_desc = 0;
  1802. rxq->next_desc_to_proc = 0;
  1803. rxq->descs_dma = 0;
  1804. /* Clear Rx descriptors queue starting address and size;
  1805. * free descriptor number
  1806. */
  1807. mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
  1808. thread = mvpp2_cpu_to_thread(port->priv, get_cpu());
  1809. mvpp2_thread_write(port->priv, thread, MVPP2_RXQ_NUM_REG, rxq->id);
  1810. mvpp2_thread_write(port->priv, thread, MVPP2_RXQ_DESC_ADDR_REG, 0);
  1811. mvpp2_thread_write(port->priv, thread, MVPP2_RXQ_DESC_SIZE_REG, 0);
  1812. put_cpu();
  1813. }
  1814. /* Create and initialize a Tx queue */
  1815. static int mvpp2_txq_init(struct mvpp2_port *port,
  1816. struct mvpp2_tx_queue *txq)
  1817. {
  1818. u32 val;
  1819. unsigned int thread;
  1820. int desc, desc_per_txq, tx_port_num;
  1821. struct mvpp2_txq_pcpu *txq_pcpu;
  1822. txq->size = port->tx_ring_size;
  1823. /* Allocate memory for Tx descriptors */
  1824. txq->descs = dma_alloc_coherent(port->dev->dev.parent,
  1825. txq->size * MVPP2_DESC_ALIGNED_SIZE,
  1826. &txq->descs_dma, GFP_KERNEL);
  1827. if (!txq->descs)
  1828. return -ENOMEM;
  1829. txq->last_desc = txq->size - 1;
  1830. /* Set Tx descriptors queue starting address - indirect access */
  1831. thread = mvpp2_cpu_to_thread(port->priv, get_cpu());
  1832. mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_NUM_REG, txq->id);
  1833. mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_DESC_ADDR_REG,
  1834. txq->descs_dma);
  1835. mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_DESC_SIZE_REG,
  1836. txq->size & MVPP2_TXQ_DESC_SIZE_MASK);
  1837. mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_INDEX_REG, 0);
  1838. mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_RSVD_CLR_REG,
  1839. txq->id << MVPP2_TXQ_RSVD_CLR_OFFSET);
  1840. val = mvpp2_thread_read(port->priv, thread, MVPP2_TXQ_PENDING_REG);
  1841. val &= ~MVPP2_TXQ_PENDING_MASK;
  1842. mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_PENDING_REG, val);
  1843. /* Calculate base address in prefetch buffer. We reserve 16 descriptors
  1844. * for each existing TXQ.
  1845. * TCONTS for PON port must be continuous from 0 to MVPP2_MAX_TCONT
  1846. * GBE ports assumed to be continuous from 0 to MVPP2_MAX_PORTS
  1847. */
  1848. desc_per_txq = 16;
  1849. desc = (port->id * MVPP2_MAX_TXQ * desc_per_txq) +
  1850. (txq->log_id * desc_per_txq);
  1851. mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_PREF_BUF_REG,
  1852. MVPP2_PREF_BUF_PTR(desc) | MVPP2_PREF_BUF_SIZE_16 |
  1853. MVPP2_PREF_BUF_THRESH(desc_per_txq / 2));
  1854. put_cpu();
  1855. /* WRR / EJP configuration - indirect access */
  1856. tx_port_num = mvpp2_egress_port(port);
  1857. mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
  1858. val = mvpp2_read(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id));
  1859. val &= ~MVPP2_TXQ_REFILL_PERIOD_ALL_MASK;
  1860. val |= MVPP2_TXQ_REFILL_PERIOD_MASK(1);
  1861. val |= MVPP2_TXQ_REFILL_TOKENS_ALL_MASK;
  1862. mvpp2_write(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id), val);
  1863. val = MVPP2_TXQ_TOKEN_SIZE_MAX;
  1864. mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq->log_id),
  1865. val);
  1866. for (thread = 0; thread < port->priv->nthreads; thread++) {
  1867. txq_pcpu = per_cpu_ptr(txq->pcpu, thread);
  1868. txq_pcpu->size = txq->size;
  1869. txq_pcpu->buffs = kmalloc_array(txq_pcpu->size,
  1870. sizeof(*txq_pcpu->buffs),
  1871. GFP_KERNEL);
  1872. if (!txq_pcpu->buffs)
  1873. return -ENOMEM;
  1874. txq_pcpu->count = 0;
  1875. txq_pcpu->reserved_num = 0;
  1876. txq_pcpu->txq_put_index = 0;
  1877. txq_pcpu->txq_get_index = 0;
  1878. txq_pcpu->tso_headers = NULL;
  1879. txq_pcpu->stop_threshold = txq->size - MVPP2_MAX_SKB_DESCS;
  1880. txq_pcpu->wake_threshold = txq_pcpu->stop_threshold / 2;
  1881. txq_pcpu->tso_headers =
  1882. dma_alloc_coherent(port->dev->dev.parent,
  1883. txq_pcpu->size * TSO_HEADER_SIZE,
  1884. &txq_pcpu->tso_headers_dma,
  1885. GFP_KERNEL);
  1886. if (!txq_pcpu->tso_headers)
  1887. return -ENOMEM;
  1888. }
  1889. return 0;
  1890. }
  1891. /* Free allocated TXQ resources */
  1892. static void mvpp2_txq_deinit(struct mvpp2_port *port,
  1893. struct mvpp2_tx_queue *txq)
  1894. {
  1895. struct mvpp2_txq_pcpu *txq_pcpu;
  1896. unsigned int thread;
  1897. for (thread = 0; thread < port->priv->nthreads; thread++) {
  1898. txq_pcpu = per_cpu_ptr(txq->pcpu, thread);
  1899. kfree(txq_pcpu->buffs);
  1900. if (txq_pcpu->tso_headers)
  1901. dma_free_coherent(port->dev->dev.parent,
  1902. txq_pcpu->size * TSO_HEADER_SIZE,
  1903. txq_pcpu->tso_headers,
  1904. txq_pcpu->tso_headers_dma);
  1905. txq_pcpu->tso_headers = NULL;
  1906. }
  1907. if (txq->descs)
  1908. dma_free_coherent(port->dev->dev.parent,
  1909. txq->size * MVPP2_DESC_ALIGNED_SIZE,
  1910. txq->descs, txq->descs_dma);
  1911. txq->descs = NULL;
  1912. txq->last_desc = 0;
  1913. txq->next_desc_to_proc = 0;
  1914. txq->descs_dma = 0;
  1915. /* Set minimum bandwidth for disabled TXQs */
  1916. mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(txq->id), 0);
  1917. /* Set Tx descriptors queue starting address and size */
  1918. thread = mvpp2_cpu_to_thread(port->priv, get_cpu());
  1919. mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_NUM_REG, txq->id);
  1920. mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_DESC_ADDR_REG, 0);
  1921. mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_DESC_SIZE_REG, 0);
  1922. put_cpu();
  1923. }
  1924. /* Cleanup Tx ports */
  1925. static void mvpp2_txq_clean(struct mvpp2_port *port, struct mvpp2_tx_queue *txq)
  1926. {
  1927. struct mvpp2_txq_pcpu *txq_pcpu;
  1928. int delay, pending;
  1929. unsigned int thread = mvpp2_cpu_to_thread(port->priv, get_cpu());
  1930. u32 val;
  1931. mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_NUM_REG, txq->id);
  1932. val = mvpp2_thread_read(port->priv, thread, MVPP2_TXQ_PREF_BUF_REG);
  1933. val |= MVPP2_TXQ_DRAIN_EN_MASK;
  1934. mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_PREF_BUF_REG, val);
  1935. /* The napi queue has been stopped so wait for all packets
  1936. * to be transmitted.
  1937. */
  1938. delay = 0;
  1939. do {
  1940. if (delay >= MVPP2_TX_PENDING_TIMEOUT_MSEC) {
  1941. netdev_warn(port->dev,
  1942. "port %d: cleaning queue %d timed out\n",
  1943. port->id, txq->log_id);
  1944. break;
  1945. }
  1946. mdelay(1);
  1947. delay++;
  1948. pending = mvpp2_thread_read(port->priv, thread,
  1949. MVPP2_TXQ_PENDING_REG);
  1950. pending &= MVPP2_TXQ_PENDING_MASK;
  1951. } while (pending);
  1952. val &= ~MVPP2_TXQ_DRAIN_EN_MASK;
  1953. mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_PREF_BUF_REG, val);
  1954. put_cpu();
  1955. for (thread = 0; thread < port->priv->nthreads; thread++) {
  1956. txq_pcpu = per_cpu_ptr(txq->pcpu, thread);
  1957. /* Release all packets */
  1958. mvpp2_txq_bufs_free(port, txq, txq_pcpu, txq_pcpu->count);
  1959. /* Reset queue */
  1960. txq_pcpu->count = 0;
  1961. txq_pcpu->txq_put_index = 0;
  1962. txq_pcpu->txq_get_index = 0;
  1963. }
  1964. }
  1965. /* Cleanup all Tx queues */
  1966. static void mvpp2_cleanup_txqs(struct mvpp2_port *port)
  1967. {
  1968. struct mvpp2_tx_queue *txq;
  1969. int queue;
  1970. u32 val;
  1971. val = mvpp2_read(port->priv, MVPP2_TX_PORT_FLUSH_REG);
  1972. /* Reset Tx ports and delete Tx queues */
  1973. val |= MVPP2_TX_PORT_FLUSH_MASK(port->id);
  1974. mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
  1975. for (queue = 0; queue < port->ntxqs; queue++) {
  1976. txq = port->txqs[queue];
  1977. mvpp2_txq_clean(port, txq);
  1978. mvpp2_txq_deinit(port, txq);
  1979. }
  1980. on_each_cpu(mvpp2_txq_sent_counter_clear, port, 1);
  1981. val &= ~MVPP2_TX_PORT_FLUSH_MASK(port->id);
  1982. mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
  1983. }
  1984. /* Cleanup all Rx queues */
  1985. static void mvpp2_cleanup_rxqs(struct mvpp2_port *port)
  1986. {
  1987. int queue;
  1988. for (queue = 0; queue < port->nrxqs; queue++)
  1989. mvpp2_rxq_deinit(port, port->rxqs[queue]);
  1990. }
  1991. /* Init all Rx queues for port */
  1992. static int mvpp2_setup_rxqs(struct mvpp2_port *port)
  1993. {
  1994. int queue, err;
  1995. for (queue = 0; queue < port->nrxqs; queue++) {
  1996. err = mvpp2_rxq_init(port, port->rxqs[queue]);
  1997. if (err)
  1998. goto err_cleanup;
  1999. }
  2000. return 0;
  2001. err_cleanup:
  2002. mvpp2_cleanup_rxqs(port);
  2003. return err;
  2004. }
  2005. /* Init all tx queues for port */
  2006. static int mvpp2_setup_txqs(struct mvpp2_port *port)
  2007. {
  2008. struct mvpp2_tx_queue *txq;
  2009. int queue, err, cpu;
  2010. for (queue = 0; queue < port->ntxqs; queue++) {
  2011. txq = port->txqs[queue];
  2012. err = mvpp2_txq_init(port, txq);
  2013. if (err)
  2014. goto err_cleanup;
  2015. /* Assign this queue to a CPU */
  2016. cpu = queue % num_present_cpus();
  2017. netif_set_xps_queue(port->dev, cpumask_of(cpu), queue);
  2018. }
  2019. if (port->has_tx_irqs) {
  2020. mvpp2_tx_time_coal_set(port);
  2021. for (queue = 0; queue < port->ntxqs; queue++) {
  2022. txq = port->txqs[queue];
  2023. mvpp2_tx_pkts_coal_set(port, txq);
  2024. }
  2025. }
  2026. on_each_cpu(mvpp2_txq_sent_counter_clear, port, 1);
  2027. return 0;
  2028. err_cleanup:
  2029. mvpp2_cleanup_txqs(port);
  2030. return err;
  2031. }
  2032. /* The callback for per-port interrupt */
  2033. static irqreturn_t mvpp2_isr(int irq, void *dev_id)
  2034. {
  2035. struct mvpp2_queue_vector *qv = dev_id;
  2036. mvpp2_qvec_interrupt_disable(qv);
  2037. napi_schedule(&qv->napi);
  2038. return IRQ_HANDLED;
  2039. }
  2040. /* Per-port interrupt for link status changes */
  2041. static irqreturn_t mvpp2_link_status_isr(int irq, void *dev_id)
  2042. {
  2043. struct mvpp2_port *port = (struct mvpp2_port *)dev_id;
  2044. struct net_device *dev = port->dev;
  2045. bool event = false, link = false;
  2046. u32 val;
  2047. mvpp22_gop_mask_irq(port);
  2048. if (port->gop_id == 0 &&
  2049. port->phy_interface == PHY_INTERFACE_MODE_10GKR) {
  2050. val = readl(port->base + MVPP22_XLG_INT_STAT);
  2051. if (val & MVPP22_XLG_INT_STAT_LINK) {
  2052. event = true;
  2053. val = readl(port->base + MVPP22_XLG_STATUS);
  2054. if (val & MVPP22_XLG_STATUS_LINK_UP)
  2055. link = true;
  2056. }
  2057. } else if (phy_interface_mode_is_rgmii(port->phy_interface) ||
  2058. port->phy_interface == PHY_INTERFACE_MODE_SGMII ||
  2059. port->phy_interface == PHY_INTERFACE_MODE_1000BASEX ||
  2060. port->phy_interface == PHY_INTERFACE_MODE_2500BASEX) {
  2061. val = readl(port->base + MVPP22_GMAC_INT_STAT);
  2062. if (val & MVPP22_GMAC_INT_STAT_LINK) {
  2063. event = true;
  2064. val = readl(port->base + MVPP2_GMAC_STATUS0);
  2065. if (val & MVPP2_GMAC_STATUS0_LINK_UP)
  2066. link = true;
  2067. }
  2068. }
  2069. if (port->phylink) {
  2070. phylink_mac_change(port->phylink, link);
  2071. goto handled;
  2072. }
  2073. if (!netif_running(dev) || !event)
  2074. goto handled;
  2075. if (link) {
  2076. mvpp2_interrupts_enable(port);
  2077. mvpp2_egress_enable(port);
  2078. mvpp2_ingress_enable(port);
  2079. netif_carrier_on(dev);
  2080. netif_tx_wake_all_queues(dev);
  2081. } else {
  2082. netif_tx_stop_all_queues(dev);
  2083. netif_carrier_off(dev);
  2084. mvpp2_ingress_disable(port);
  2085. mvpp2_egress_disable(port);
  2086. mvpp2_interrupts_disable(port);
  2087. }
  2088. handled:
  2089. mvpp22_gop_unmask_irq(port);
  2090. return IRQ_HANDLED;
  2091. }
  2092. static void mvpp2_timer_set(struct mvpp2_port_pcpu *port_pcpu)
  2093. {
  2094. ktime_t interval;
  2095. if (!port_pcpu->timer_scheduled) {
  2096. port_pcpu->timer_scheduled = true;
  2097. interval = MVPP2_TXDONE_HRTIMER_PERIOD_NS;
  2098. hrtimer_start(&port_pcpu->tx_done_timer, interval,
  2099. HRTIMER_MODE_REL_PINNED);
  2100. }
  2101. }
  2102. static void mvpp2_tx_proc_cb(unsigned long data)
  2103. {
  2104. struct net_device *dev = (struct net_device *)data;
  2105. struct mvpp2_port *port = netdev_priv(dev);
  2106. struct mvpp2_port_pcpu *port_pcpu;
  2107. unsigned int tx_todo, cause;
  2108. port_pcpu = per_cpu_ptr(port->pcpu,
  2109. mvpp2_cpu_to_thread(port->priv, smp_processor_id()));
  2110. if (!netif_running(dev))
  2111. return;
  2112. port_pcpu->timer_scheduled = false;
  2113. /* Process all the Tx queues */
  2114. cause = (1 << port->ntxqs) - 1;
  2115. tx_todo = mvpp2_tx_done(port, cause,
  2116. mvpp2_cpu_to_thread(port->priv, smp_processor_id()));
  2117. /* Set the timer in case not all the packets were processed */
  2118. if (tx_todo)
  2119. mvpp2_timer_set(port_pcpu);
  2120. }
  2121. static enum hrtimer_restart mvpp2_hr_timer_cb(struct hrtimer *timer)
  2122. {
  2123. struct mvpp2_port_pcpu *port_pcpu = container_of(timer,
  2124. struct mvpp2_port_pcpu,
  2125. tx_done_timer);
  2126. tasklet_schedule(&port_pcpu->tx_done_tasklet);
  2127. return HRTIMER_NORESTART;
  2128. }
  2129. /* Main RX/TX processing routines */
  2130. /* Display more error info */
  2131. static void mvpp2_rx_error(struct mvpp2_port *port,
  2132. struct mvpp2_rx_desc *rx_desc)
  2133. {
  2134. u32 status = mvpp2_rxdesc_status_get(port, rx_desc);
  2135. size_t sz = mvpp2_rxdesc_size_get(port, rx_desc);
  2136. char *err_str = NULL;
  2137. switch (status & MVPP2_RXD_ERR_CODE_MASK) {
  2138. case MVPP2_RXD_ERR_CRC:
  2139. err_str = "crc";
  2140. break;
  2141. case MVPP2_RXD_ERR_OVERRUN:
  2142. err_str = "overrun";
  2143. break;
  2144. case MVPP2_RXD_ERR_RESOURCE:
  2145. err_str = "resource";
  2146. break;
  2147. }
  2148. if (err_str && net_ratelimit())
  2149. netdev_err(port->dev,
  2150. "bad rx status %08x (%s error), size=%zu\n",
  2151. status, err_str, sz);
  2152. }
  2153. /* Handle RX checksum offload */
  2154. static void mvpp2_rx_csum(struct mvpp2_port *port, u32 status,
  2155. struct sk_buff *skb)
  2156. {
  2157. if (((status & MVPP2_RXD_L3_IP4) &&
  2158. !(status & MVPP2_RXD_IP4_HEADER_ERR)) ||
  2159. (status & MVPP2_RXD_L3_IP6))
  2160. if (((status & MVPP2_RXD_L4_UDP) ||
  2161. (status & MVPP2_RXD_L4_TCP)) &&
  2162. (status & MVPP2_RXD_L4_CSUM_OK)) {
  2163. skb->csum = 0;
  2164. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2165. return;
  2166. }
  2167. skb->ip_summed = CHECKSUM_NONE;
  2168. }
  2169. /* Reuse skb if possible, or allocate a new skb and add it to BM pool */
  2170. static int mvpp2_rx_refill(struct mvpp2_port *port,
  2171. struct mvpp2_bm_pool *bm_pool, int pool)
  2172. {
  2173. dma_addr_t dma_addr;
  2174. phys_addr_t phys_addr;
  2175. void *buf;
  2176. /* No recycle or too many buffers are in use, so allocate a new skb */
  2177. buf = mvpp2_buf_alloc(port, bm_pool, &dma_addr, &phys_addr,
  2178. GFP_ATOMIC);
  2179. if (!buf)
  2180. return -ENOMEM;
  2181. mvpp2_bm_pool_put(port, pool, dma_addr, phys_addr);
  2182. return 0;
  2183. }
  2184. /* Handle tx checksum */
  2185. static u32 mvpp2_skb_tx_csum(struct mvpp2_port *port, struct sk_buff *skb)
  2186. {
  2187. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  2188. int ip_hdr_len = 0;
  2189. u8 l4_proto;
  2190. __be16 l3_proto = vlan_get_protocol(skb);
  2191. if (l3_proto == htons(ETH_P_IP)) {
  2192. struct iphdr *ip4h = ip_hdr(skb);
  2193. /* Calculate IPv4 checksum and L4 checksum */
  2194. ip_hdr_len = ip4h->ihl;
  2195. l4_proto = ip4h->protocol;
  2196. } else if (l3_proto == htons(ETH_P_IPV6)) {
  2197. struct ipv6hdr *ip6h = ipv6_hdr(skb);
  2198. /* Read l4_protocol from one of IPv6 extra headers */
  2199. if (skb_network_header_len(skb) > 0)
  2200. ip_hdr_len = (skb_network_header_len(skb) >> 2);
  2201. l4_proto = ip6h->nexthdr;
  2202. } else {
  2203. return MVPP2_TXD_L4_CSUM_NOT;
  2204. }
  2205. return mvpp2_txq_desc_csum(skb_network_offset(skb),
  2206. l3_proto, ip_hdr_len, l4_proto);
  2207. }
  2208. return MVPP2_TXD_L4_CSUM_NOT | MVPP2_TXD_IP_CSUM_DISABLE;
  2209. }
  2210. /* Main rx processing */
  2211. static int mvpp2_rx(struct mvpp2_port *port, struct napi_struct *napi,
  2212. int rx_todo, struct mvpp2_rx_queue *rxq)
  2213. {
  2214. struct net_device *dev = port->dev;
  2215. int rx_received;
  2216. int rx_done = 0;
  2217. u32 rcvd_pkts = 0;
  2218. u32 rcvd_bytes = 0;
  2219. /* Get number of received packets and clamp the to-do */
  2220. rx_received = mvpp2_rxq_received(port, rxq->id);
  2221. if (rx_todo > rx_received)
  2222. rx_todo = rx_received;
  2223. while (rx_done < rx_todo) {
  2224. struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq);
  2225. struct mvpp2_bm_pool *bm_pool;
  2226. struct sk_buff *skb;
  2227. unsigned int frag_size;
  2228. dma_addr_t dma_addr;
  2229. phys_addr_t phys_addr;
  2230. u32 rx_status;
  2231. int pool, rx_bytes, err;
  2232. void *data;
  2233. rx_done++;
  2234. rx_status = mvpp2_rxdesc_status_get(port, rx_desc);
  2235. rx_bytes = mvpp2_rxdesc_size_get(port, rx_desc);
  2236. rx_bytes -= MVPP2_MH_SIZE;
  2237. dma_addr = mvpp2_rxdesc_dma_addr_get(port, rx_desc);
  2238. phys_addr = mvpp2_rxdesc_cookie_get(port, rx_desc);
  2239. data = (void *)phys_to_virt(phys_addr);
  2240. pool = (rx_status & MVPP2_RXD_BM_POOL_ID_MASK) >>
  2241. MVPP2_RXD_BM_POOL_ID_OFFS;
  2242. bm_pool = &port->priv->bm_pools[pool];
  2243. /* In case of an error, release the requested buffer pointer
  2244. * to the Buffer Manager. This request process is controlled
  2245. * by the hardware, and the information about the buffer is
  2246. * comprised by the RX descriptor.
  2247. */
  2248. if (rx_status & MVPP2_RXD_ERR_SUMMARY) {
  2249. err_drop_frame:
  2250. dev->stats.rx_errors++;
  2251. mvpp2_rx_error(port, rx_desc);
  2252. /* Return the buffer to the pool */
  2253. mvpp2_bm_pool_put(port, pool, dma_addr, phys_addr);
  2254. continue;
  2255. }
  2256. if (bm_pool->frag_size > PAGE_SIZE)
  2257. frag_size = 0;
  2258. else
  2259. frag_size = bm_pool->frag_size;
  2260. skb = build_skb(data, frag_size);
  2261. if (!skb) {
  2262. netdev_warn(port->dev, "skb build failed\n");
  2263. goto err_drop_frame;
  2264. }
  2265. err = mvpp2_rx_refill(port, bm_pool, pool);
  2266. if (err) {
  2267. netdev_err(port->dev, "failed to refill BM pools\n");
  2268. goto err_drop_frame;
  2269. }
  2270. dma_unmap_single(dev->dev.parent, dma_addr,
  2271. bm_pool->buf_size, DMA_FROM_DEVICE);
  2272. rcvd_pkts++;
  2273. rcvd_bytes += rx_bytes;
  2274. skb_reserve(skb, MVPP2_MH_SIZE + NET_SKB_PAD);
  2275. skb_put(skb, rx_bytes);
  2276. skb->protocol = eth_type_trans(skb, dev);
  2277. mvpp2_rx_csum(port, rx_status, skb);
  2278. napi_gro_receive(napi, skb);
  2279. }
  2280. if (rcvd_pkts) {
  2281. struct mvpp2_pcpu_stats *stats = this_cpu_ptr(port->stats);
  2282. u64_stats_update_begin(&stats->syncp);
  2283. stats->rx_packets += rcvd_pkts;
  2284. stats->rx_bytes += rcvd_bytes;
  2285. u64_stats_update_end(&stats->syncp);
  2286. }
  2287. /* Update Rx queue management counters */
  2288. wmb();
  2289. mvpp2_rxq_status_update(port, rxq->id, rx_done, rx_done);
  2290. return rx_todo;
  2291. }
  2292. static inline void
  2293. tx_desc_unmap_put(struct mvpp2_port *port, struct mvpp2_tx_queue *txq,
  2294. struct mvpp2_tx_desc *desc)
  2295. {
  2296. unsigned int thread = mvpp2_cpu_to_thread(port->priv, smp_processor_id());
  2297. struct mvpp2_txq_pcpu *txq_pcpu = per_cpu_ptr(txq->pcpu, thread);
  2298. dma_addr_t buf_dma_addr =
  2299. mvpp2_txdesc_dma_addr_get(port, desc);
  2300. size_t buf_sz =
  2301. mvpp2_txdesc_size_get(port, desc);
  2302. if (!IS_TSO_HEADER(txq_pcpu, buf_dma_addr))
  2303. dma_unmap_single(port->dev->dev.parent, buf_dma_addr,
  2304. buf_sz, DMA_TO_DEVICE);
  2305. mvpp2_txq_desc_put(txq);
  2306. }
  2307. /* Handle tx fragmentation processing */
  2308. static int mvpp2_tx_frag_process(struct mvpp2_port *port, struct sk_buff *skb,
  2309. struct mvpp2_tx_queue *aggr_txq,
  2310. struct mvpp2_tx_queue *txq)
  2311. {
  2312. unsigned int thread = mvpp2_cpu_to_thread(port->priv, smp_processor_id());
  2313. struct mvpp2_txq_pcpu *txq_pcpu = per_cpu_ptr(txq->pcpu, thread);
  2314. struct mvpp2_tx_desc *tx_desc;
  2315. int i;
  2316. dma_addr_t buf_dma_addr;
  2317. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2318. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2319. void *addr = page_address(frag->page.p) + frag->page_offset;
  2320. tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
  2321. mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
  2322. mvpp2_txdesc_size_set(port, tx_desc, frag->size);
  2323. buf_dma_addr = dma_map_single(port->dev->dev.parent, addr,
  2324. frag->size, DMA_TO_DEVICE);
  2325. if (dma_mapping_error(port->dev->dev.parent, buf_dma_addr)) {
  2326. mvpp2_txq_desc_put(txq);
  2327. goto cleanup;
  2328. }
  2329. mvpp2_txdesc_dma_addr_set(port, tx_desc, buf_dma_addr);
  2330. if (i == (skb_shinfo(skb)->nr_frags - 1)) {
  2331. /* Last descriptor */
  2332. mvpp2_txdesc_cmd_set(port, tx_desc,
  2333. MVPP2_TXD_L_DESC);
  2334. mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
  2335. } else {
  2336. /* Descriptor in the middle: Not First, Not Last */
  2337. mvpp2_txdesc_cmd_set(port, tx_desc, 0);
  2338. mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
  2339. }
  2340. }
  2341. return 0;
  2342. cleanup:
  2343. /* Release all descriptors that were used to map fragments of
  2344. * this packet, as well as the corresponding DMA mappings
  2345. */
  2346. for (i = i - 1; i >= 0; i--) {
  2347. tx_desc = txq->descs + i;
  2348. tx_desc_unmap_put(port, txq, tx_desc);
  2349. }
  2350. return -ENOMEM;
  2351. }
  2352. static inline void mvpp2_tso_put_hdr(struct sk_buff *skb,
  2353. struct net_device *dev,
  2354. struct mvpp2_tx_queue *txq,
  2355. struct mvpp2_tx_queue *aggr_txq,
  2356. struct mvpp2_txq_pcpu *txq_pcpu,
  2357. int hdr_sz)
  2358. {
  2359. struct mvpp2_port *port = netdev_priv(dev);
  2360. struct mvpp2_tx_desc *tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
  2361. dma_addr_t addr;
  2362. mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
  2363. mvpp2_txdesc_size_set(port, tx_desc, hdr_sz);
  2364. addr = txq_pcpu->tso_headers_dma +
  2365. txq_pcpu->txq_put_index * TSO_HEADER_SIZE;
  2366. mvpp2_txdesc_dma_addr_set(port, tx_desc, addr);
  2367. mvpp2_txdesc_cmd_set(port, tx_desc, mvpp2_skb_tx_csum(port, skb) |
  2368. MVPP2_TXD_F_DESC |
  2369. MVPP2_TXD_PADDING_DISABLE);
  2370. mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
  2371. }
  2372. static inline int mvpp2_tso_put_data(struct sk_buff *skb,
  2373. struct net_device *dev, struct tso_t *tso,
  2374. struct mvpp2_tx_queue *txq,
  2375. struct mvpp2_tx_queue *aggr_txq,
  2376. struct mvpp2_txq_pcpu *txq_pcpu,
  2377. int sz, bool left, bool last)
  2378. {
  2379. struct mvpp2_port *port = netdev_priv(dev);
  2380. struct mvpp2_tx_desc *tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
  2381. dma_addr_t buf_dma_addr;
  2382. mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
  2383. mvpp2_txdesc_size_set(port, tx_desc, sz);
  2384. buf_dma_addr = dma_map_single(dev->dev.parent, tso->data, sz,
  2385. DMA_TO_DEVICE);
  2386. if (unlikely(dma_mapping_error(dev->dev.parent, buf_dma_addr))) {
  2387. mvpp2_txq_desc_put(txq);
  2388. return -ENOMEM;
  2389. }
  2390. mvpp2_txdesc_dma_addr_set(port, tx_desc, buf_dma_addr);
  2391. if (!left) {
  2392. mvpp2_txdesc_cmd_set(port, tx_desc, MVPP2_TXD_L_DESC);
  2393. if (last) {
  2394. mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
  2395. return 0;
  2396. }
  2397. } else {
  2398. mvpp2_txdesc_cmd_set(port, tx_desc, 0);
  2399. }
  2400. mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
  2401. return 0;
  2402. }
  2403. static int mvpp2_tx_tso(struct sk_buff *skb, struct net_device *dev,
  2404. struct mvpp2_tx_queue *txq,
  2405. struct mvpp2_tx_queue *aggr_txq,
  2406. struct mvpp2_txq_pcpu *txq_pcpu)
  2407. {
  2408. struct mvpp2_port *port = netdev_priv(dev);
  2409. struct tso_t tso;
  2410. int hdr_sz = skb_transport_offset(skb) + tcp_hdrlen(skb);
  2411. int i, len, descs = 0;
  2412. /* Check number of available descriptors */
  2413. if (mvpp2_aggr_desc_num_check(port, aggr_txq, tso_count_descs(skb)) ||
  2414. mvpp2_txq_reserved_desc_num_proc(port, txq, txq_pcpu,
  2415. tso_count_descs(skb)))
  2416. return 0;
  2417. tso_start(skb, &tso);
  2418. len = skb->len - hdr_sz;
  2419. while (len > 0) {
  2420. int left = min_t(int, skb_shinfo(skb)->gso_size, len);
  2421. char *hdr = txq_pcpu->tso_headers +
  2422. txq_pcpu->txq_put_index * TSO_HEADER_SIZE;
  2423. len -= left;
  2424. descs++;
  2425. tso_build_hdr(skb, hdr, &tso, left, len == 0);
  2426. mvpp2_tso_put_hdr(skb, dev, txq, aggr_txq, txq_pcpu, hdr_sz);
  2427. while (left > 0) {
  2428. int sz = min_t(int, tso.size, left);
  2429. left -= sz;
  2430. descs++;
  2431. if (mvpp2_tso_put_data(skb, dev, &tso, txq, aggr_txq,
  2432. txq_pcpu, sz, left, len == 0))
  2433. goto release;
  2434. tso_build_data(skb, &tso, sz);
  2435. }
  2436. }
  2437. return descs;
  2438. release:
  2439. for (i = descs - 1; i >= 0; i--) {
  2440. struct mvpp2_tx_desc *tx_desc = txq->descs + i;
  2441. tx_desc_unmap_put(port, txq, tx_desc);
  2442. }
  2443. return 0;
  2444. }
  2445. /* Main tx processing */
  2446. static netdev_tx_t mvpp2_tx(struct sk_buff *skb, struct net_device *dev)
  2447. {
  2448. struct mvpp2_port *port = netdev_priv(dev);
  2449. struct mvpp2_tx_queue *txq, *aggr_txq;
  2450. struct mvpp2_txq_pcpu *txq_pcpu;
  2451. struct mvpp2_tx_desc *tx_desc;
  2452. dma_addr_t buf_dma_addr;
  2453. unsigned long flags = 0;
  2454. unsigned int thread;
  2455. int frags = 0;
  2456. u16 txq_id;
  2457. u32 tx_cmd;
  2458. thread = mvpp2_cpu_to_thread(port->priv, smp_processor_id());
  2459. txq_id = skb_get_queue_mapping(skb);
  2460. txq = port->txqs[txq_id];
  2461. txq_pcpu = per_cpu_ptr(txq->pcpu, thread);
  2462. aggr_txq = &port->priv->aggr_txqs[thread];
  2463. if (test_bit(thread, &port->priv->lock_map))
  2464. spin_lock_irqsave(&port->tx_lock[thread], flags);
  2465. if (skb_is_gso(skb)) {
  2466. frags = mvpp2_tx_tso(skb, dev, txq, aggr_txq, txq_pcpu);
  2467. goto out;
  2468. }
  2469. frags = skb_shinfo(skb)->nr_frags + 1;
  2470. /* Check number of available descriptors */
  2471. if (mvpp2_aggr_desc_num_check(port, aggr_txq, frags) ||
  2472. mvpp2_txq_reserved_desc_num_proc(port, txq, txq_pcpu, frags)) {
  2473. frags = 0;
  2474. goto out;
  2475. }
  2476. /* Get a descriptor for the first part of the packet */
  2477. tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
  2478. mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
  2479. mvpp2_txdesc_size_set(port, tx_desc, skb_headlen(skb));
  2480. buf_dma_addr = dma_map_single(dev->dev.parent, skb->data,
  2481. skb_headlen(skb), DMA_TO_DEVICE);
  2482. if (unlikely(dma_mapping_error(dev->dev.parent, buf_dma_addr))) {
  2483. mvpp2_txq_desc_put(txq);
  2484. frags = 0;
  2485. goto out;
  2486. }
  2487. mvpp2_txdesc_dma_addr_set(port, tx_desc, buf_dma_addr);
  2488. tx_cmd = mvpp2_skb_tx_csum(port, skb);
  2489. if (frags == 1) {
  2490. /* First and Last descriptor */
  2491. tx_cmd |= MVPP2_TXD_F_DESC | MVPP2_TXD_L_DESC;
  2492. mvpp2_txdesc_cmd_set(port, tx_desc, tx_cmd);
  2493. mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
  2494. } else {
  2495. /* First but not Last */
  2496. tx_cmd |= MVPP2_TXD_F_DESC | MVPP2_TXD_PADDING_DISABLE;
  2497. mvpp2_txdesc_cmd_set(port, tx_desc, tx_cmd);
  2498. mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
  2499. /* Continue with other skb fragments */
  2500. if (mvpp2_tx_frag_process(port, skb, aggr_txq, txq)) {
  2501. tx_desc_unmap_put(port, txq, tx_desc);
  2502. frags = 0;
  2503. }
  2504. }
  2505. out:
  2506. if (frags > 0) {
  2507. struct mvpp2_pcpu_stats *stats = per_cpu_ptr(port->stats, thread);
  2508. struct netdev_queue *nq = netdev_get_tx_queue(dev, txq_id);
  2509. txq_pcpu->reserved_num -= frags;
  2510. txq_pcpu->count += frags;
  2511. aggr_txq->count += frags;
  2512. /* Enable transmit */
  2513. wmb();
  2514. mvpp2_aggr_txq_pend_desc_add(port, frags);
  2515. if (txq_pcpu->count >= txq_pcpu->stop_threshold)
  2516. netif_tx_stop_queue(nq);
  2517. u64_stats_update_begin(&stats->syncp);
  2518. stats->tx_packets++;
  2519. stats->tx_bytes += skb->len;
  2520. u64_stats_update_end(&stats->syncp);
  2521. } else {
  2522. dev->stats.tx_dropped++;
  2523. dev_kfree_skb_any(skb);
  2524. }
  2525. /* Finalize TX processing */
  2526. if (!port->has_tx_irqs && txq_pcpu->count >= txq->done_pkts_coal)
  2527. mvpp2_txq_done(port, txq, txq_pcpu);
  2528. /* Set the timer in case not all frags were processed */
  2529. if (!port->has_tx_irqs && txq_pcpu->count <= frags &&
  2530. txq_pcpu->count > 0) {
  2531. struct mvpp2_port_pcpu *port_pcpu = per_cpu_ptr(port->pcpu, thread);
  2532. mvpp2_timer_set(port_pcpu);
  2533. }
  2534. if (test_bit(thread, &port->priv->lock_map))
  2535. spin_unlock_irqrestore(&port->tx_lock[thread], flags);
  2536. return NETDEV_TX_OK;
  2537. }
  2538. static inline void mvpp2_cause_error(struct net_device *dev, int cause)
  2539. {
  2540. if (cause & MVPP2_CAUSE_FCS_ERR_MASK)
  2541. netdev_err(dev, "FCS error\n");
  2542. if (cause & MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK)
  2543. netdev_err(dev, "rx fifo overrun error\n");
  2544. if (cause & MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK)
  2545. netdev_err(dev, "tx fifo underrun error\n");
  2546. }
  2547. static int mvpp2_poll(struct napi_struct *napi, int budget)
  2548. {
  2549. u32 cause_rx_tx, cause_rx, cause_tx, cause_misc;
  2550. int rx_done = 0;
  2551. struct mvpp2_port *port = netdev_priv(napi->dev);
  2552. struct mvpp2_queue_vector *qv;
  2553. unsigned int thread = mvpp2_cpu_to_thread(port->priv, smp_processor_id());
  2554. qv = container_of(napi, struct mvpp2_queue_vector, napi);
  2555. /* Rx/Tx cause register
  2556. *
  2557. * Bits 0-15: each bit indicates received packets on the Rx queue
  2558. * (bit 0 is for Rx queue 0).
  2559. *
  2560. * Bits 16-23: each bit indicates transmitted packets on the Tx queue
  2561. * (bit 16 is for Tx queue 0).
  2562. *
  2563. * Each CPU has its own Rx/Tx cause register
  2564. */
  2565. cause_rx_tx = mvpp2_thread_read_relaxed(port->priv, qv->sw_thread_id,
  2566. MVPP2_ISR_RX_TX_CAUSE_REG(port->id));
  2567. cause_misc = cause_rx_tx & MVPP2_CAUSE_MISC_SUM_MASK;
  2568. if (cause_misc) {
  2569. mvpp2_cause_error(port->dev, cause_misc);
  2570. /* Clear the cause register */
  2571. mvpp2_write(port->priv, MVPP2_ISR_MISC_CAUSE_REG, 0);
  2572. mvpp2_thread_write(port->priv, thread,
  2573. MVPP2_ISR_RX_TX_CAUSE_REG(port->id),
  2574. cause_rx_tx & ~MVPP2_CAUSE_MISC_SUM_MASK);
  2575. }
  2576. if (port->has_tx_irqs) {
  2577. cause_tx = cause_rx_tx & MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK;
  2578. if (cause_tx) {
  2579. cause_tx >>= MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_OFFSET;
  2580. mvpp2_tx_done(port, cause_tx, qv->sw_thread_id);
  2581. }
  2582. }
  2583. /* Process RX packets */
  2584. cause_rx = cause_rx_tx &
  2585. MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK(port->priv->hw_version);
  2586. cause_rx <<= qv->first_rxq;
  2587. cause_rx |= qv->pending_cause_rx;
  2588. while (cause_rx && budget > 0) {
  2589. int count;
  2590. struct mvpp2_rx_queue *rxq;
  2591. rxq = mvpp2_get_rx_queue(port, cause_rx);
  2592. if (!rxq)
  2593. break;
  2594. count = mvpp2_rx(port, napi, budget, rxq);
  2595. rx_done += count;
  2596. budget -= count;
  2597. if (budget > 0) {
  2598. /* Clear the bit associated to this Rx queue
  2599. * so that next iteration will continue from
  2600. * the next Rx queue.
  2601. */
  2602. cause_rx &= ~(1 << rxq->logic_rxq);
  2603. }
  2604. }
  2605. if (budget > 0) {
  2606. cause_rx = 0;
  2607. napi_complete_done(napi, rx_done);
  2608. mvpp2_qvec_interrupt_enable(qv);
  2609. }
  2610. qv->pending_cause_rx = cause_rx;
  2611. return rx_done;
  2612. }
  2613. static void mvpp22_mode_reconfigure(struct mvpp2_port *port)
  2614. {
  2615. u32 ctrl3;
  2616. /* comphy reconfiguration */
  2617. mvpp22_comphy_init(port);
  2618. /* gop reconfiguration */
  2619. mvpp22_gop_init(port);
  2620. /* Only GOP port 0 has an XLG MAC */
  2621. if (port->gop_id == 0) {
  2622. ctrl3 = readl(port->base + MVPP22_XLG_CTRL3_REG);
  2623. ctrl3 &= ~MVPP22_XLG_CTRL3_MACMODESELECT_MASK;
  2624. if (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
  2625. port->phy_interface == PHY_INTERFACE_MODE_10GKR)
  2626. ctrl3 |= MVPP22_XLG_CTRL3_MACMODESELECT_10G;
  2627. else
  2628. ctrl3 |= MVPP22_XLG_CTRL3_MACMODESELECT_GMAC;
  2629. writel(ctrl3, port->base + MVPP22_XLG_CTRL3_REG);
  2630. }
  2631. if (port->gop_id == 0 &&
  2632. (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
  2633. port->phy_interface == PHY_INTERFACE_MODE_10GKR))
  2634. mvpp2_xlg_max_rx_size_set(port);
  2635. else
  2636. mvpp2_gmac_max_rx_size_set(port);
  2637. }
  2638. /* Set hw internals when starting port */
  2639. static void mvpp2_start_dev(struct mvpp2_port *port)
  2640. {
  2641. int i;
  2642. mvpp2_txp_max_tx_size_set(port);
  2643. for (i = 0; i < port->nqvecs; i++)
  2644. napi_enable(&port->qvecs[i].napi);
  2645. /* Enable interrupts on all threads */
  2646. mvpp2_interrupts_enable(port);
  2647. if (port->priv->hw_version == MVPP22)
  2648. mvpp22_mode_reconfigure(port);
  2649. if (port->phylink) {
  2650. phylink_start(port->phylink);
  2651. } else {
  2652. /* Phylink isn't used as of now for ACPI, so the MAC has to be
  2653. * configured manually when the interface is started. This will
  2654. * be removed as soon as the phylink ACPI support lands in.
  2655. */
  2656. struct phylink_link_state state = {
  2657. .interface = port->phy_interface,
  2658. };
  2659. mvpp2_mac_config(port->dev, MLO_AN_INBAND, &state);
  2660. mvpp2_mac_link_up(port->dev, MLO_AN_INBAND, port->phy_interface,
  2661. NULL);
  2662. }
  2663. netif_tx_start_all_queues(port->dev);
  2664. }
  2665. /* Set hw internals when stopping port */
  2666. static void mvpp2_stop_dev(struct mvpp2_port *port)
  2667. {
  2668. int i;
  2669. /* Disable interrupts on all threads */
  2670. mvpp2_interrupts_disable(port);
  2671. for (i = 0; i < port->nqvecs; i++)
  2672. napi_disable(&port->qvecs[i].napi);
  2673. if (port->phylink)
  2674. phylink_stop(port->phylink);
  2675. phy_power_off(port->comphy);
  2676. }
  2677. static int mvpp2_check_ringparam_valid(struct net_device *dev,
  2678. struct ethtool_ringparam *ring)
  2679. {
  2680. u16 new_rx_pending = ring->rx_pending;
  2681. u16 new_tx_pending = ring->tx_pending;
  2682. if (ring->rx_pending == 0 || ring->tx_pending == 0)
  2683. return -EINVAL;
  2684. if (ring->rx_pending > MVPP2_MAX_RXD_MAX)
  2685. new_rx_pending = MVPP2_MAX_RXD_MAX;
  2686. else if (!IS_ALIGNED(ring->rx_pending, 16))
  2687. new_rx_pending = ALIGN(ring->rx_pending, 16);
  2688. if (ring->tx_pending > MVPP2_MAX_TXD_MAX)
  2689. new_tx_pending = MVPP2_MAX_TXD_MAX;
  2690. else if (!IS_ALIGNED(ring->tx_pending, 32))
  2691. new_tx_pending = ALIGN(ring->tx_pending, 32);
  2692. /* The Tx ring size cannot be smaller than the minimum number of
  2693. * descriptors needed for TSO.
  2694. */
  2695. if (new_tx_pending < MVPP2_MAX_SKB_DESCS)
  2696. new_tx_pending = ALIGN(MVPP2_MAX_SKB_DESCS, 32);
  2697. if (ring->rx_pending != new_rx_pending) {
  2698. netdev_info(dev, "illegal Rx ring size value %d, round to %d\n",
  2699. ring->rx_pending, new_rx_pending);
  2700. ring->rx_pending = new_rx_pending;
  2701. }
  2702. if (ring->tx_pending != new_tx_pending) {
  2703. netdev_info(dev, "illegal Tx ring size value %d, round to %d\n",
  2704. ring->tx_pending, new_tx_pending);
  2705. ring->tx_pending = new_tx_pending;
  2706. }
  2707. return 0;
  2708. }
  2709. static void mvpp21_get_mac_address(struct mvpp2_port *port, unsigned char *addr)
  2710. {
  2711. u32 mac_addr_l, mac_addr_m, mac_addr_h;
  2712. mac_addr_l = readl(port->base + MVPP2_GMAC_CTRL_1_REG);
  2713. mac_addr_m = readl(port->priv->lms_base + MVPP2_SRC_ADDR_MIDDLE);
  2714. mac_addr_h = readl(port->priv->lms_base + MVPP2_SRC_ADDR_HIGH);
  2715. addr[0] = (mac_addr_h >> 24) & 0xFF;
  2716. addr[1] = (mac_addr_h >> 16) & 0xFF;
  2717. addr[2] = (mac_addr_h >> 8) & 0xFF;
  2718. addr[3] = mac_addr_h & 0xFF;
  2719. addr[4] = mac_addr_m & 0xFF;
  2720. addr[5] = (mac_addr_l >> MVPP2_GMAC_SA_LOW_OFFS) & 0xFF;
  2721. }
  2722. static int mvpp2_irqs_init(struct mvpp2_port *port)
  2723. {
  2724. int err, i;
  2725. for (i = 0; i < port->nqvecs; i++) {
  2726. struct mvpp2_queue_vector *qv = port->qvecs + i;
  2727. if (qv->type == MVPP2_QUEUE_VECTOR_PRIVATE) {
  2728. qv->mask = kzalloc(cpumask_size(), GFP_KERNEL);
  2729. if (!qv->mask) {
  2730. err = -ENOMEM;
  2731. goto err;
  2732. }
  2733. irq_set_status_flags(qv->irq, IRQ_NO_BALANCING);
  2734. }
  2735. err = request_irq(qv->irq, mvpp2_isr, 0, port->dev->name, qv);
  2736. if (err)
  2737. goto err;
  2738. if (qv->type == MVPP2_QUEUE_VECTOR_PRIVATE) {
  2739. unsigned int cpu;
  2740. for_each_present_cpu(cpu) {
  2741. if (mvpp2_cpu_to_thread(port->priv, cpu) ==
  2742. qv->sw_thread_id)
  2743. cpumask_set_cpu(cpu, qv->mask);
  2744. }
  2745. irq_set_affinity_hint(qv->irq, qv->mask);
  2746. }
  2747. }
  2748. return 0;
  2749. err:
  2750. for (i = 0; i < port->nqvecs; i++) {
  2751. struct mvpp2_queue_vector *qv = port->qvecs + i;
  2752. irq_set_affinity_hint(qv->irq, NULL);
  2753. kfree(qv->mask);
  2754. qv->mask = NULL;
  2755. free_irq(qv->irq, qv);
  2756. }
  2757. return err;
  2758. }
  2759. static void mvpp2_irqs_deinit(struct mvpp2_port *port)
  2760. {
  2761. int i;
  2762. for (i = 0; i < port->nqvecs; i++) {
  2763. struct mvpp2_queue_vector *qv = port->qvecs + i;
  2764. irq_set_affinity_hint(qv->irq, NULL);
  2765. kfree(qv->mask);
  2766. qv->mask = NULL;
  2767. irq_clear_status_flags(qv->irq, IRQ_NO_BALANCING);
  2768. free_irq(qv->irq, qv);
  2769. }
  2770. }
  2771. static bool mvpp22_rss_is_supported(void)
  2772. {
  2773. return queue_mode == MVPP2_QDIST_MULTI_MODE;
  2774. }
  2775. static int mvpp2_open(struct net_device *dev)
  2776. {
  2777. struct mvpp2_port *port = netdev_priv(dev);
  2778. struct mvpp2 *priv = port->priv;
  2779. unsigned char mac_bcast[ETH_ALEN] = {
  2780. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  2781. bool valid = false;
  2782. int err;
  2783. err = mvpp2_prs_mac_da_accept(port, mac_bcast, true);
  2784. if (err) {
  2785. netdev_err(dev, "mvpp2_prs_mac_da_accept BC failed\n");
  2786. return err;
  2787. }
  2788. err = mvpp2_prs_mac_da_accept(port, dev->dev_addr, true);
  2789. if (err) {
  2790. netdev_err(dev, "mvpp2_prs_mac_da_accept own addr failed\n");
  2791. return err;
  2792. }
  2793. err = mvpp2_prs_tag_mode_set(port->priv, port->id, MVPP2_TAG_TYPE_MH);
  2794. if (err) {
  2795. netdev_err(dev, "mvpp2_prs_tag_mode_set failed\n");
  2796. return err;
  2797. }
  2798. err = mvpp2_prs_def_flow(port);
  2799. if (err) {
  2800. netdev_err(dev, "mvpp2_prs_def_flow failed\n");
  2801. return err;
  2802. }
  2803. /* Allocate the Rx/Tx queues */
  2804. err = mvpp2_setup_rxqs(port);
  2805. if (err) {
  2806. netdev_err(port->dev, "cannot allocate Rx queues\n");
  2807. return err;
  2808. }
  2809. err = mvpp2_setup_txqs(port);
  2810. if (err) {
  2811. netdev_err(port->dev, "cannot allocate Tx queues\n");
  2812. goto err_cleanup_rxqs;
  2813. }
  2814. err = mvpp2_irqs_init(port);
  2815. if (err) {
  2816. netdev_err(port->dev, "cannot init IRQs\n");
  2817. goto err_cleanup_txqs;
  2818. }
  2819. /* Phylink isn't supported yet in ACPI mode */
  2820. if (port->of_node) {
  2821. err = phylink_of_phy_connect(port->phylink, port->of_node, 0);
  2822. if (err) {
  2823. netdev_err(port->dev, "could not attach PHY (%d)\n",
  2824. err);
  2825. goto err_free_irq;
  2826. }
  2827. valid = true;
  2828. }
  2829. if (priv->hw_version == MVPP22 && port->link_irq && !port->phylink) {
  2830. err = request_irq(port->link_irq, mvpp2_link_status_isr, 0,
  2831. dev->name, port);
  2832. if (err) {
  2833. netdev_err(port->dev, "cannot request link IRQ %d\n",
  2834. port->link_irq);
  2835. goto err_free_irq;
  2836. }
  2837. mvpp22_gop_setup_irq(port);
  2838. /* In default link is down */
  2839. netif_carrier_off(port->dev);
  2840. valid = true;
  2841. } else {
  2842. port->link_irq = 0;
  2843. }
  2844. if (!valid) {
  2845. netdev_err(port->dev,
  2846. "invalid configuration: no dt or link IRQ");
  2847. goto err_free_irq;
  2848. }
  2849. /* Unmask interrupts on all CPUs */
  2850. on_each_cpu(mvpp2_interrupts_unmask, port, 1);
  2851. mvpp2_shared_interrupt_mask_unmask(port, false);
  2852. mvpp2_start_dev(port);
  2853. /* Start hardware statistics gathering */
  2854. queue_delayed_work(priv->stats_queue, &port->stats_work,
  2855. MVPP2_MIB_COUNTERS_STATS_DELAY);
  2856. return 0;
  2857. err_free_irq:
  2858. mvpp2_irqs_deinit(port);
  2859. err_cleanup_txqs:
  2860. mvpp2_cleanup_txqs(port);
  2861. err_cleanup_rxqs:
  2862. mvpp2_cleanup_rxqs(port);
  2863. return err;
  2864. }
  2865. static int mvpp2_stop(struct net_device *dev)
  2866. {
  2867. struct mvpp2_port *port = netdev_priv(dev);
  2868. struct mvpp2_port_pcpu *port_pcpu;
  2869. unsigned int thread;
  2870. mvpp2_stop_dev(port);
  2871. /* Mask interrupts on all threads */
  2872. on_each_cpu(mvpp2_interrupts_mask, port, 1);
  2873. mvpp2_shared_interrupt_mask_unmask(port, true);
  2874. if (port->phylink)
  2875. phylink_disconnect_phy(port->phylink);
  2876. if (port->link_irq)
  2877. free_irq(port->link_irq, port);
  2878. mvpp2_irqs_deinit(port);
  2879. if (!port->has_tx_irqs) {
  2880. for (thread = 0; thread < port->priv->nthreads; thread++) {
  2881. port_pcpu = per_cpu_ptr(port->pcpu, thread);
  2882. hrtimer_cancel(&port_pcpu->tx_done_timer);
  2883. port_pcpu->timer_scheduled = false;
  2884. tasklet_kill(&port_pcpu->tx_done_tasklet);
  2885. }
  2886. }
  2887. mvpp2_cleanup_rxqs(port);
  2888. mvpp2_cleanup_txqs(port);
  2889. cancel_delayed_work_sync(&port->stats_work);
  2890. return 0;
  2891. }
  2892. static int mvpp2_prs_mac_da_accept_list(struct mvpp2_port *port,
  2893. struct netdev_hw_addr_list *list)
  2894. {
  2895. struct netdev_hw_addr *ha;
  2896. int ret;
  2897. netdev_hw_addr_list_for_each(ha, list) {
  2898. ret = mvpp2_prs_mac_da_accept(port, ha->addr, true);
  2899. if (ret)
  2900. return ret;
  2901. }
  2902. return 0;
  2903. }
  2904. static void mvpp2_set_rx_promisc(struct mvpp2_port *port, bool enable)
  2905. {
  2906. if (!enable && (port->dev->features & NETIF_F_HW_VLAN_CTAG_FILTER))
  2907. mvpp2_prs_vid_enable_filtering(port);
  2908. else
  2909. mvpp2_prs_vid_disable_filtering(port);
  2910. mvpp2_prs_mac_promisc_set(port->priv, port->id,
  2911. MVPP2_PRS_L2_UNI_CAST, enable);
  2912. mvpp2_prs_mac_promisc_set(port->priv, port->id,
  2913. MVPP2_PRS_L2_MULTI_CAST, enable);
  2914. }
  2915. static void mvpp2_set_rx_mode(struct net_device *dev)
  2916. {
  2917. struct mvpp2_port *port = netdev_priv(dev);
  2918. /* Clear the whole UC and MC list */
  2919. mvpp2_prs_mac_del_all(port);
  2920. if (dev->flags & IFF_PROMISC) {
  2921. mvpp2_set_rx_promisc(port, true);
  2922. return;
  2923. }
  2924. mvpp2_set_rx_promisc(port, false);
  2925. if (netdev_uc_count(dev) > MVPP2_PRS_MAC_UC_FILT_MAX ||
  2926. mvpp2_prs_mac_da_accept_list(port, &dev->uc))
  2927. mvpp2_prs_mac_promisc_set(port->priv, port->id,
  2928. MVPP2_PRS_L2_UNI_CAST, true);
  2929. if (dev->flags & IFF_ALLMULTI) {
  2930. mvpp2_prs_mac_promisc_set(port->priv, port->id,
  2931. MVPP2_PRS_L2_MULTI_CAST, true);
  2932. return;
  2933. }
  2934. if (netdev_mc_count(dev) > MVPP2_PRS_MAC_MC_FILT_MAX ||
  2935. mvpp2_prs_mac_da_accept_list(port, &dev->mc))
  2936. mvpp2_prs_mac_promisc_set(port->priv, port->id,
  2937. MVPP2_PRS_L2_MULTI_CAST, true);
  2938. }
  2939. static int mvpp2_set_mac_address(struct net_device *dev, void *p)
  2940. {
  2941. const struct sockaddr *addr = p;
  2942. int err;
  2943. if (!is_valid_ether_addr(addr->sa_data))
  2944. return -EADDRNOTAVAIL;
  2945. err = mvpp2_prs_update_mac_da(dev, addr->sa_data);
  2946. if (err) {
  2947. /* Reconfigure parser accept the original MAC address */
  2948. mvpp2_prs_update_mac_da(dev, dev->dev_addr);
  2949. netdev_err(dev, "failed to change MAC address\n");
  2950. }
  2951. return err;
  2952. }
  2953. static int mvpp2_change_mtu(struct net_device *dev, int mtu)
  2954. {
  2955. struct mvpp2_port *port = netdev_priv(dev);
  2956. int err;
  2957. if (!IS_ALIGNED(MVPP2_RX_PKT_SIZE(mtu), 8)) {
  2958. netdev_info(dev, "illegal MTU value %d, round to %d\n", mtu,
  2959. ALIGN(MVPP2_RX_PKT_SIZE(mtu), 8));
  2960. mtu = ALIGN(MVPP2_RX_PKT_SIZE(mtu), 8);
  2961. }
  2962. if (!netif_running(dev)) {
  2963. err = mvpp2_bm_update_mtu(dev, mtu);
  2964. if (!err) {
  2965. port->pkt_size = MVPP2_RX_PKT_SIZE(mtu);
  2966. return 0;
  2967. }
  2968. /* Reconfigure BM to the original MTU */
  2969. err = mvpp2_bm_update_mtu(dev, dev->mtu);
  2970. if (err)
  2971. goto log_error;
  2972. }
  2973. mvpp2_stop_dev(port);
  2974. err = mvpp2_bm_update_mtu(dev, mtu);
  2975. if (!err) {
  2976. port->pkt_size = MVPP2_RX_PKT_SIZE(mtu);
  2977. goto out_start;
  2978. }
  2979. /* Reconfigure BM to the original MTU */
  2980. err = mvpp2_bm_update_mtu(dev, dev->mtu);
  2981. if (err)
  2982. goto log_error;
  2983. out_start:
  2984. mvpp2_start_dev(port);
  2985. mvpp2_egress_enable(port);
  2986. mvpp2_ingress_enable(port);
  2987. return 0;
  2988. log_error:
  2989. netdev_err(dev, "failed to change MTU\n");
  2990. return err;
  2991. }
  2992. static void
  2993. mvpp2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
  2994. {
  2995. struct mvpp2_port *port = netdev_priv(dev);
  2996. unsigned int start;
  2997. unsigned int cpu;
  2998. for_each_possible_cpu(cpu) {
  2999. struct mvpp2_pcpu_stats *cpu_stats;
  3000. u64 rx_packets;
  3001. u64 rx_bytes;
  3002. u64 tx_packets;
  3003. u64 tx_bytes;
  3004. cpu_stats = per_cpu_ptr(port->stats, cpu);
  3005. do {
  3006. start = u64_stats_fetch_begin_irq(&cpu_stats->syncp);
  3007. rx_packets = cpu_stats->rx_packets;
  3008. rx_bytes = cpu_stats->rx_bytes;
  3009. tx_packets = cpu_stats->tx_packets;
  3010. tx_bytes = cpu_stats->tx_bytes;
  3011. } while (u64_stats_fetch_retry_irq(&cpu_stats->syncp, start));
  3012. stats->rx_packets += rx_packets;
  3013. stats->rx_bytes += rx_bytes;
  3014. stats->tx_packets += tx_packets;
  3015. stats->tx_bytes += tx_bytes;
  3016. }
  3017. stats->rx_errors = dev->stats.rx_errors;
  3018. stats->rx_dropped = dev->stats.rx_dropped;
  3019. stats->tx_dropped = dev->stats.tx_dropped;
  3020. }
  3021. static int mvpp2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  3022. {
  3023. struct mvpp2_port *port = netdev_priv(dev);
  3024. if (!port->phylink)
  3025. return -ENOTSUPP;
  3026. return phylink_mii_ioctl(port->phylink, ifr, cmd);
  3027. }
  3028. static int mvpp2_vlan_rx_add_vid(struct net_device *dev, __be16 proto, u16 vid)
  3029. {
  3030. struct mvpp2_port *port = netdev_priv(dev);
  3031. int ret;
  3032. ret = mvpp2_prs_vid_entry_add(port, vid);
  3033. if (ret)
  3034. netdev_err(dev, "rx-vlan-filter offloading cannot accept more than %d VIDs per port\n",
  3035. MVPP2_PRS_VLAN_FILT_MAX - 1);
  3036. return ret;
  3037. }
  3038. static int mvpp2_vlan_rx_kill_vid(struct net_device *dev, __be16 proto, u16 vid)
  3039. {
  3040. struct mvpp2_port *port = netdev_priv(dev);
  3041. mvpp2_prs_vid_entry_remove(port, vid);
  3042. return 0;
  3043. }
  3044. static int mvpp2_set_features(struct net_device *dev,
  3045. netdev_features_t features)
  3046. {
  3047. netdev_features_t changed = dev->features ^ features;
  3048. struct mvpp2_port *port = netdev_priv(dev);
  3049. if (changed & NETIF_F_HW_VLAN_CTAG_FILTER) {
  3050. if (features & NETIF_F_HW_VLAN_CTAG_FILTER) {
  3051. mvpp2_prs_vid_enable_filtering(port);
  3052. } else {
  3053. /* Invalidate all registered VID filters for this
  3054. * port
  3055. */
  3056. mvpp2_prs_vid_remove_all(port);
  3057. mvpp2_prs_vid_disable_filtering(port);
  3058. }
  3059. }
  3060. if (changed & NETIF_F_RXHASH) {
  3061. if (features & NETIF_F_RXHASH)
  3062. mvpp22_rss_enable(port);
  3063. else
  3064. mvpp22_rss_disable(port);
  3065. }
  3066. return 0;
  3067. }
  3068. /* Ethtool methods */
  3069. static int mvpp2_ethtool_nway_reset(struct net_device *dev)
  3070. {
  3071. struct mvpp2_port *port = netdev_priv(dev);
  3072. if (!port->phylink)
  3073. return -ENOTSUPP;
  3074. return phylink_ethtool_nway_reset(port->phylink);
  3075. }
  3076. /* Set interrupt coalescing for ethtools */
  3077. static int mvpp2_ethtool_set_coalesce(struct net_device *dev,
  3078. struct ethtool_coalesce *c)
  3079. {
  3080. struct mvpp2_port *port = netdev_priv(dev);
  3081. int queue;
  3082. for (queue = 0; queue < port->nrxqs; queue++) {
  3083. struct mvpp2_rx_queue *rxq = port->rxqs[queue];
  3084. rxq->time_coal = c->rx_coalesce_usecs;
  3085. rxq->pkts_coal = c->rx_max_coalesced_frames;
  3086. mvpp2_rx_pkts_coal_set(port, rxq);
  3087. mvpp2_rx_time_coal_set(port, rxq);
  3088. }
  3089. if (port->has_tx_irqs) {
  3090. port->tx_time_coal = c->tx_coalesce_usecs;
  3091. mvpp2_tx_time_coal_set(port);
  3092. }
  3093. for (queue = 0; queue < port->ntxqs; queue++) {
  3094. struct mvpp2_tx_queue *txq = port->txqs[queue];
  3095. txq->done_pkts_coal = c->tx_max_coalesced_frames;
  3096. if (port->has_tx_irqs)
  3097. mvpp2_tx_pkts_coal_set(port, txq);
  3098. }
  3099. return 0;
  3100. }
  3101. /* get coalescing for ethtools */
  3102. static int mvpp2_ethtool_get_coalesce(struct net_device *dev,
  3103. struct ethtool_coalesce *c)
  3104. {
  3105. struct mvpp2_port *port = netdev_priv(dev);
  3106. c->rx_coalesce_usecs = port->rxqs[0]->time_coal;
  3107. c->rx_max_coalesced_frames = port->rxqs[0]->pkts_coal;
  3108. c->tx_max_coalesced_frames = port->txqs[0]->done_pkts_coal;
  3109. c->tx_coalesce_usecs = port->tx_time_coal;
  3110. return 0;
  3111. }
  3112. static void mvpp2_ethtool_get_drvinfo(struct net_device *dev,
  3113. struct ethtool_drvinfo *drvinfo)
  3114. {
  3115. strlcpy(drvinfo->driver, MVPP2_DRIVER_NAME,
  3116. sizeof(drvinfo->driver));
  3117. strlcpy(drvinfo->version, MVPP2_DRIVER_VERSION,
  3118. sizeof(drvinfo->version));
  3119. strlcpy(drvinfo->bus_info, dev_name(&dev->dev),
  3120. sizeof(drvinfo->bus_info));
  3121. }
  3122. static void mvpp2_ethtool_get_ringparam(struct net_device *dev,
  3123. struct ethtool_ringparam *ring)
  3124. {
  3125. struct mvpp2_port *port = netdev_priv(dev);
  3126. ring->rx_max_pending = MVPP2_MAX_RXD_MAX;
  3127. ring->tx_max_pending = MVPP2_MAX_TXD_MAX;
  3128. ring->rx_pending = port->rx_ring_size;
  3129. ring->tx_pending = port->tx_ring_size;
  3130. }
  3131. static int mvpp2_ethtool_set_ringparam(struct net_device *dev,
  3132. struct ethtool_ringparam *ring)
  3133. {
  3134. struct mvpp2_port *port = netdev_priv(dev);
  3135. u16 prev_rx_ring_size = port->rx_ring_size;
  3136. u16 prev_tx_ring_size = port->tx_ring_size;
  3137. int err;
  3138. err = mvpp2_check_ringparam_valid(dev, ring);
  3139. if (err)
  3140. return err;
  3141. if (!netif_running(dev)) {
  3142. port->rx_ring_size = ring->rx_pending;
  3143. port->tx_ring_size = ring->tx_pending;
  3144. return 0;
  3145. }
  3146. /* The interface is running, so we have to force a
  3147. * reallocation of the queues
  3148. */
  3149. mvpp2_stop_dev(port);
  3150. mvpp2_cleanup_rxqs(port);
  3151. mvpp2_cleanup_txqs(port);
  3152. port->rx_ring_size = ring->rx_pending;
  3153. port->tx_ring_size = ring->tx_pending;
  3154. err = mvpp2_setup_rxqs(port);
  3155. if (err) {
  3156. /* Reallocate Rx queues with the original ring size */
  3157. port->rx_ring_size = prev_rx_ring_size;
  3158. ring->rx_pending = prev_rx_ring_size;
  3159. err = mvpp2_setup_rxqs(port);
  3160. if (err)
  3161. goto err_out;
  3162. }
  3163. err = mvpp2_setup_txqs(port);
  3164. if (err) {
  3165. /* Reallocate Tx queues with the original ring size */
  3166. port->tx_ring_size = prev_tx_ring_size;
  3167. ring->tx_pending = prev_tx_ring_size;
  3168. err = mvpp2_setup_txqs(port);
  3169. if (err)
  3170. goto err_clean_rxqs;
  3171. }
  3172. mvpp2_start_dev(port);
  3173. mvpp2_egress_enable(port);
  3174. mvpp2_ingress_enable(port);
  3175. return 0;
  3176. err_clean_rxqs:
  3177. mvpp2_cleanup_rxqs(port);
  3178. err_out:
  3179. netdev_err(dev, "failed to change ring parameters");
  3180. return err;
  3181. }
  3182. static void mvpp2_ethtool_get_pause_param(struct net_device *dev,
  3183. struct ethtool_pauseparam *pause)
  3184. {
  3185. struct mvpp2_port *port = netdev_priv(dev);
  3186. if (!port->phylink)
  3187. return;
  3188. phylink_ethtool_get_pauseparam(port->phylink, pause);
  3189. }
  3190. static int mvpp2_ethtool_set_pause_param(struct net_device *dev,
  3191. struct ethtool_pauseparam *pause)
  3192. {
  3193. struct mvpp2_port *port = netdev_priv(dev);
  3194. if (!port->phylink)
  3195. return -ENOTSUPP;
  3196. return phylink_ethtool_set_pauseparam(port->phylink, pause);
  3197. }
  3198. static int mvpp2_ethtool_get_link_ksettings(struct net_device *dev,
  3199. struct ethtool_link_ksettings *cmd)
  3200. {
  3201. struct mvpp2_port *port = netdev_priv(dev);
  3202. if (!port->phylink)
  3203. return -ENOTSUPP;
  3204. return phylink_ethtool_ksettings_get(port->phylink, cmd);
  3205. }
  3206. static int mvpp2_ethtool_set_link_ksettings(struct net_device *dev,
  3207. const struct ethtool_link_ksettings *cmd)
  3208. {
  3209. struct mvpp2_port *port = netdev_priv(dev);
  3210. if (!port->phylink)
  3211. return -ENOTSUPP;
  3212. return phylink_ethtool_ksettings_set(port->phylink, cmd);
  3213. }
  3214. static int mvpp2_ethtool_get_rxnfc(struct net_device *dev,
  3215. struct ethtool_rxnfc *info, u32 *rules)
  3216. {
  3217. struct mvpp2_port *port = netdev_priv(dev);
  3218. int ret = 0;
  3219. if (!mvpp22_rss_is_supported())
  3220. return -EOPNOTSUPP;
  3221. switch (info->cmd) {
  3222. case ETHTOOL_GRXFH:
  3223. ret = mvpp2_ethtool_rxfh_get(port, info);
  3224. break;
  3225. case ETHTOOL_GRXRINGS:
  3226. info->data = port->nrxqs;
  3227. break;
  3228. default:
  3229. return -ENOTSUPP;
  3230. }
  3231. return ret;
  3232. }
  3233. static int mvpp2_ethtool_set_rxnfc(struct net_device *dev,
  3234. struct ethtool_rxnfc *info)
  3235. {
  3236. struct mvpp2_port *port = netdev_priv(dev);
  3237. int ret = 0;
  3238. if (!mvpp22_rss_is_supported())
  3239. return -EOPNOTSUPP;
  3240. switch (info->cmd) {
  3241. case ETHTOOL_SRXFH:
  3242. ret = mvpp2_ethtool_rxfh_set(port, info);
  3243. break;
  3244. default:
  3245. return -EOPNOTSUPP;
  3246. }
  3247. return ret;
  3248. }
  3249. static u32 mvpp2_ethtool_get_rxfh_indir_size(struct net_device *dev)
  3250. {
  3251. return mvpp22_rss_is_supported() ? MVPP22_RSS_TABLE_ENTRIES : 0;
  3252. }
  3253. static int mvpp2_ethtool_get_rxfh(struct net_device *dev, u32 *indir, u8 *key,
  3254. u8 *hfunc)
  3255. {
  3256. struct mvpp2_port *port = netdev_priv(dev);
  3257. if (!mvpp22_rss_is_supported())
  3258. return -EOPNOTSUPP;
  3259. if (indir)
  3260. memcpy(indir, port->indir,
  3261. ARRAY_SIZE(port->indir) * sizeof(port->indir[0]));
  3262. if (hfunc)
  3263. *hfunc = ETH_RSS_HASH_CRC32;
  3264. return 0;
  3265. }
  3266. static int mvpp2_ethtool_set_rxfh(struct net_device *dev, const u32 *indir,
  3267. const u8 *key, const u8 hfunc)
  3268. {
  3269. struct mvpp2_port *port = netdev_priv(dev);
  3270. if (!mvpp22_rss_is_supported())
  3271. return -EOPNOTSUPP;
  3272. if (hfunc != ETH_RSS_HASH_NO_CHANGE && hfunc != ETH_RSS_HASH_CRC32)
  3273. return -EOPNOTSUPP;
  3274. if (key)
  3275. return -EOPNOTSUPP;
  3276. if (indir) {
  3277. memcpy(port->indir, indir,
  3278. ARRAY_SIZE(port->indir) * sizeof(port->indir[0]));
  3279. mvpp22_rss_fill_table(port, port->id);
  3280. }
  3281. return 0;
  3282. }
  3283. /* Device ops */
  3284. static const struct net_device_ops mvpp2_netdev_ops = {
  3285. .ndo_open = mvpp2_open,
  3286. .ndo_stop = mvpp2_stop,
  3287. .ndo_start_xmit = mvpp2_tx,
  3288. .ndo_set_rx_mode = mvpp2_set_rx_mode,
  3289. .ndo_set_mac_address = mvpp2_set_mac_address,
  3290. .ndo_change_mtu = mvpp2_change_mtu,
  3291. .ndo_get_stats64 = mvpp2_get_stats64,
  3292. .ndo_do_ioctl = mvpp2_ioctl,
  3293. .ndo_vlan_rx_add_vid = mvpp2_vlan_rx_add_vid,
  3294. .ndo_vlan_rx_kill_vid = mvpp2_vlan_rx_kill_vid,
  3295. .ndo_set_features = mvpp2_set_features,
  3296. };
  3297. static const struct ethtool_ops mvpp2_eth_tool_ops = {
  3298. .nway_reset = mvpp2_ethtool_nway_reset,
  3299. .get_link = ethtool_op_get_link,
  3300. .set_coalesce = mvpp2_ethtool_set_coalesce,
  3301. .get_coalesce = mvpp2_ethtool_get_coalesce,
  3302. .get_drvinfo = mvpp2_ethtool_get_drvinfo,
  3303. .get_ringparam = mvpp2_ethtool_get_ringparam,
  3304. .set_ringparam = mvpp2_ethtool_set_ringparam,
  3305. .get_strings = mvpp2_ethtool_get_strings,
  3306. .get_ethtool_stats = mvpp2_ethtool_get_stats,
  3307. .get_sset_count = mvpp2_ethtool_get_sset_count,
  3308. .get_pauseparam = mvpp2_ethtool_get_pause_param,
  3309. .set_pauseparam = mvpp2_ethtool_set_pause_param,
  3310. .get_link_ksettings = mvpp2_ethtool_get_link_ksettings,
  3311. .set_link_ksettings = mvpp2_ethtool_set_link_ksettings,
  3312. .get_rxnfc = mvpp2_ethtool_get_rxnfc,
  3313. .set_rxnfc = mvpp2_ethtool_set_rxnfc,
  3314. .get_rxfh_indir_size = mvpp2_ethtool_get_rxfh_indir_size,
  3315. .get_rxfh = mvpp2_ethtool_get_rxfh,
  3316. .set_rxfh = mvpp2_ethtool_set_rxfh,
  3317. };
  3318. /* Used for PPv2.1, or PPv2.2 with the old Device Tree binding that
  3319. * had a single IRQ defined per-port.
  3320. */
  3321. static int mvpp2_simple_queue_vectors_init(struct mvpp2_port *port,
  3322. struct device_node *port_node)
  3323. {
  3324. struct mvpp2_queue_vector *v = &port->qvecs[0];
  3325. v->first_rxq = 0;
  3326. v->nrxqs = port->nrxqs;
  3327. v->type = MVPP2_QUEUE_VECTOR_SHARED;
  3328. v->sw_thread_id = 0;
  3329. v->sw_thread_mask = *cpumask_bits(cpu_online_mask);
  3330. v->port = port;
  3331. v->irq = irq_of_parse_and_map(port_node, 0);
  3332. if (v->irq <= 0)
  3333. return -EINVAL;
  3334. netif_napi_add(port->dev, &v->napi, mvpp2_poll,
  3335. NAPI_POLL_WEIGHT);
  3336. port->nqvecs = 1;
  3337. return 0;
  3338. }
  3339. static int mvpp2_multi_queue_vectors_init(struct mvpp2_port *port,
  3340. struct device_node *port_node)
  3341. {
  3342. struct mvpp2 *priv = port->priv;
  3343. struct mvpp2_queue_vector *v;
  3344. int i, ret;
  3345. switch (queue_mode) {
  3346. case MVPP2_QDIST_SINGLE_MODE:
  3347. port->nqvecs = priv->nthreads + 1;
  3348. break;
  3349. case MVPP2_QDIST_MULTI_MODE:
  3350. port->nqvecs = priv->nthreads;
  3351. break;
  3352. }
  3353. for (i = 0; i < port->nqvecs; i++) {
  3354. char irqname[16];
  3355. v = port->qvecs + i;
  3356. v->port = port;
  3357. v->type = MVPP2_QUEUE_VECTOR_PRIVATE;
  3358. v->sw_thread_id = i;
  3359. v->sw_thread_mask = BIT(i);
  3360. if (port->flags & MVPP2_F_DT_COMPAT)
  3361. snprintf(irqname, sizeof(irqname), "tx-cpu%d", i);
  3362. else
  3363. snprintf(irqname, sizeof(irqname), "hif%d", i);
  3364. if (queue_mode == MVPP2_QDIST_MULTI_MODE) {
  3365. v->first_rxq = i * MVPP2_DEFAULT_RXQ;
  3366. v->nrxqs = MVPP2_DEFAULT_RXQ;
  3367. } else if (queue_mode == MVPP2_QDIST_SINGLE_MODE &&
  3368. i == (port->nqvecs - 1)) {
  3369. v->first_rxq = 0;
  3370. v->nrxqs = port->nrxqs;
  3371. v->type = MVPP2_QUEUE_VECTOR_SHARED;
  3372. if (port->flags & MVPP2_F_DT_COMPAT)
  3373. strncpy(irqname, "rx-shared", sizeof(irqname));
  3374. }
  3375. if (port_node)
  3376. v->irq = of_irq_get_byname(port_node, irqname);
  3377. else
  3378. v->irq = fwnode_irq_get(port->fwnode, i);
  3379. if (v->irq <= 0) {
  3380. ret = -EINVAL;
  3381. goto err;
  3382. }
  3383. netif_napi_add(port->dev, &v->napi, mvpp2_poll,
  3384. NAPI_POLL_WEIGHT);
  3385. }
  3386. return 0;
  3387. err:
  3388. for (i = 0; i < port->nqvecs; i++)
  3389. irq_dispose_mapping(port->qvecs[i].irq);
  3390. return ret;
  3391. }
  3392. static int mvpp2_queue_vectors_init(struct mvpp2_port *port,
  3393. struct device_node *port_node)
  3394. {
  3395. if (port->has_tx_irqs)
  3396. return mvpp2_multi_queue_vectors_init(port, port_node);
  3397. else
  3398. return mvpp2_simple_queue_vectors_init(port, port_node);
  3399. }
  3400. static void mvpp2_queue_vectors_deinit(struct mvpp2_port *port)
  3401. {
  3402. int i;
  3403. for (i = 0; i < port->nqvecs; i++)
  3404. irq_dispose_mapping(port->qvecs[i].irq);
  3405. }
  3406. /* Configure Rx queue group interrupt for this port */
  3407. static void mvpp2_rx_irqs_setup(struct mvpp2_port *port)
  3408. {
  3409. struct mvpp2 *priv = port->priv;
  3410. u32 val;
  3411. int i;
  3412. if (priv->hw_version == MVPP21) {
  3413. mvpp2_write(priv, MVPP21_ISR_RXQ_GROUP_REG(port->id),
  3414. port->nrxqs);
  3415. return;
  3416. }
  3417. /* Handle the more complicated PPv2.2 case */
  3418. for (i = 0; i < port->nqvecs; i++) {
  3419. struct mvpp2_queue_vector *qv = port->qvecs + i;
  3420. if (!qv->nrxqs)
  3421. continue;
  3422. val = qv->sw_thread_id;
  3423. val |= port->id << MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET;
  3424. mvpp2_write(priv, MVPP22_ISR_RXQ_GROUP_INDEX_REG, val);
  3425. val = qv->first_rxq;
  3426. val |= qv->nrxqs << MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET;
  3427. mvpp2_write(priv, MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG, val);
  3428. }
  3429. }
  3430. /* Initialize port HW */
  3431. static int mvpp2_port_init(struct mvpp2_port *port)
  3432. {
  3433. struct device *dev = port->dev->dev.parent;
  3434. struct mvpp2 *priv = port->priv;
  3435. struct mvpp2_txq_pcpu *txq_pcpu;
  3436. unsigned int thread;
  3437. int queue, err;
  3438. /* Checks for hardware constraints */
  3439. if (port->first_rxq + port->nrxqs >
  3440. MVPP2_MAX_PORTS * priv->max_port_rxqs)
  3441. return -EINVAL;
  3442. if (port->nrxqs % MVPP2_DEFAULT_RXQ ||
  3443. port->nrxqs > priv->max_port_rxqs || port->ntxqs > MVPP2_MAX_TXQ)
  3444. return -EINVAL;
  3445. /* Disable port */
  3446. mvpp2_egress_disable(port);
  3447. mvpp2_port_disable(port);
  3448. port->tx_time_coal = MVPP2_TXDONE_COAL_USEC;
  3449. port->txqs = devm_kcalloc(dev, port->ntxqs, sizeof(*port->txqs),
  3450. GFP_KERNEL);
  3451. if (!port->txqs)
  3452. return -ENOMEM;
  3453. /* Associate physical Tx queues to this port and initialize.
  3454. * The mapping is predefined.
  3455. */
  3456. for (queue = 0; queue < port->ntxqs; queue++) {
  3457. int queue_phy_id = mvpp2_txq_phys(port->id, queue);
  3458. struct mvpp2_tx_queue *txq;
  3459. txq = devm_kzalloc(dev, sizeof(*txq), GFP_KERNEL);
  3460. if (!txq) {
  3461. err = -ENOMEM;
  3462. goto err_free_percpu;
  3463. }
  3464. txq->pcpu = alloc_percpu(struct mvpp2_txq_pcpu);
  3465. if (!txq->pcpu) {
  3466. err = -ENOMEM;
  3467. goto err_free_percpu;
  3468. }
  3469. txq->id = queue_phy_id;
  3470. txq->log_id = queue;
  3471. txq->done_pkts_coal = MVPP2_TXDONE_COAL_PKTS_THRESH;
  3472. for (thread = 0; thread < priv->nthreads; thread++) {
  3473. txq_pcpu = per_cpu_ptr(txq->pcpu, thread);
  3474. txq_pcpu->thread = thread;
  3475. }
  3476. port->txqs[queue] = txq;
  3477. }
  3478. port->rxqs = devm_kcalloc(dev, port->nrxqs, sizeof(*port->rxqs),
  3479. GFP_KERNEL);
  3480. if (!port->rxqs) {
  3481. err = -ENOMEM;
  3482. goto err_free_percpu;
  3483. }
  3484. /* Allocate and initialize Rx queue for this port */
  3485. for (queue = 0; queue < port->nrxqs; queue++) {
  3486. struct mvpp2_rx_queue *rxq;
  3487. /* Map physical Rx queue to port's logical Rx queue */
  3488. rxq = devm_kzalloc(dev, sizeof(*rxq), GFP_KERNEL);
  3489. if (!rxq) {
  3490. err = -ENOMEM;
  3491. goto err_free_percpu;
  3492. }
  3493. /* Map this Rx queue to a physical queue */
  3494. rxq->id = port->first_rxq + queue;
  3495. rxq->port = port->id;
  3496. rxq->logic_rxq = queue;
  3497. port->rxqs[queue] = rxq;
  3498. }
  3499. mvpp2_rx_irqs_setup(port);
  3500. /* Create Rx descriptor rings */
  3501. for (queue = 0; queue < port->nrxqs; queue++) {
  3502. struct mvpp2_rx_queue *rxq = port->rxqs[queue];
  3503. rxq->size = port->rx_ring_size;
  3504. rxq->pkts_coal = MVPP2_RX_COAL_PKTS;
  3505. rxq->time_coal = MVPP2_RX_COAL_USEC;
  3506. }
  3507. mvpp2_ingress_disable(port);
  3508. /* Port default configuration */
  3509. mvpp2_defaults_set(port);
  3510. /* Port's classifier configuration */
  3511. mvpp2_cls_oversize_rxq_set(port);
  3512. mvpp2_cls_port_config(port);
  3513. if (mvpp22_rss_is_supported())
  3514. mvpp22_rss_port_init(port);
  3515. /* Provide an initial Rx packet size */
  3516. port->pkt_size = MVPP2_RX_PKT_SIZE(port->dev->mtu);
  3517. /* Initialize pools for swf */
  3518. err = mvpp2_swf_bm_pool_init(port);
  3519. if (err)
  3520. goto err_free_percpu;
  3521. return 0;
  3522. err_free_percpu:
  3523. for (queue = 0; queue < port->ntxqs; queue++) {
  3524. if (!port->txqs[queue])
  3525. continue;
  3526. free_percpu(port->txqs[queue]->pcpu);
  3527. }
  3528. return err;
  3529. }
  3530. static bool mvpp22_port_has_legacy_tx_irqs(struct device_node *port_node,
  3531. unsigned long *flags)
  3532. {
  3533. char *irqs[5] = { "rx-shared", "tx-cpu0", "tx-cpu1", "tx-cpu2",
  3534. "tx-cpu3" };
  3535. int i;
  3536. for (i = 0; i < 5; i++)
  3537. if (of_property_match_string(port_node, "interrupt-names",
  3538. irqs[i]) < 0)
  3539. return false;
  3540. *flags |= MVPP2_F_DT_COMPAT;
  3541. return true;
  3542. }
  3543. /* Checks if the port dt description has the required Tx interrupts:
  3544. * - PPv2.1: there are no such interrupts.
  3545. * - PPv2.2:
  3546. * - The old DTs have: "rx-shared", "tx-cpuX" with X in [0...3]
  3547. * - The new ones have: "hifX" with X in [0..8]
  3548. *
  3549. * All those variants are supported to keep the backward compatibility.
  3550. */
  3551. static bool mvpp2_port_has_irqs(struct mvpp2 *priv,
  3552. struct device_node *port_node,
  3553. unsigned long *flags)
  3554. {
  3555. char name[5];
  3556. int i;
  3557. /* ACPI */
  3558. if (!port_node)
  3559. return true;
  3560. if (priv->hw_version == MVPP21)
  3561. return false;
  3562. if (mvpp22_port_has_legacy_tx_irqs(port_node, flags))
  3563. return true;
  3564. for (i = 0; i < MVPP2_MAX_THREADS; i++) {
  3565. snprintf(name, 5, "hif%d", i);
  3566. if (of_property_match_string(port_node, "interrupt-names",
  3567. name) < 0)
  3568. return false;
  3569. }
  3570. return true;
  3571. }
  3572. static void mvpp2_port_copy_mac_addr(struct net_device *dev, struct mvpp2 *priv,
  3573. struct fwnode_handle *fwnode,
  3574. char **mac_from)
  3575. {
  3576. struct mvpp2_port *port = netdev_priv(dev);
  3577. char hw_mac_addr[ETH_ALEN] = {0};
  3578. char fw_mac_addr[ETH_ALEN];
  3579. if (fwnode_get_mac_address(fwnode, fw_mac_addr, ETH_ALEN)) {
  3580. *mac_from = "firmware node";
  3581. ether_addr_copy(dev->dev_addr, fw_mac_addr);
  3582. return;
  3583. }
  3584. if (priv->hw_version == MVPP21) {
  3585. mvpp21_get_mac_address(port, hw_mac_addr);
  3586. if (is_valid_ether_addr(hw_mac_addr)) {
  3587. *mac_from = "hardware";
  3588. ether_addr_copy(dev->dev_addr, hw_mac_addr);
  3589. return;
  3590. }
  3591. }
  3592. *mac_from = "random";
  3593. eth_hw_addr_random(dev);
  3594. }
  3595. static void mvpp2_phylink_validate(struct net_device *dev,
  3596. unsigned long *supported,
  3597. struct phylink_link_state *state)
  3598. {
  3599. struct mvpp2_port *port = netdev_priv(dev);
  3600. __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
  3601. /* Invalid combinations */
  3602. switch (state->interface) {
  3603. case PHY_INTERFACE_MODE_10GKR:
  3604. case PHY_INTERFACE_MODE_XAUI:
  3605. if (port->gop_id != 0)
  3606. goto empty_set;
  3607. break;
  3608. case PHY_INTERFACE_MODE_RGMII:
  3609. case PHY_INTERFACE_MODE_RGMII_ID:
  3610. case PHY_INTERFACE_MODE_RGMII_RXID:
  3611. case PHY_INTERFACE_MODE_RGMII_TXID:
  3612. if (port->gop_id == 0)
  3613. goto empty_set;
  3614. break;
  3615. default:
  3616. break;
  3617. }
  3618. phylink_set(mask, Autoneg);
  3619. phylink_set_port_modes(mask);
  3620. phylink_set(mask, Pause);
  3621. phylink_set(mask, Asym_Pause);
  3622. switch (state->interface) {
  3623. case PHY_INTERFACE_MODE_10GKR:
  3624. case PHY_INTERFACE_MODE_XAUI:
  3625. case PHY_INTERFACE_MODE_NA:
  3626. phylink_set(mask, 10000baseCR_Full);
  3627. phylink_set(mask, 10000baseSR_Full);
  3628. phylink_set(mask, 10000baseLR_Full);
  3629. phylink_set(mask, 10000baseLRM_Full);
  3630. phylink_set(mask, 10000baseER_Full);
  3631. phylink_set(mask, 10000baseKR_Full);
  3632. /* Fall-through */
  3633. case PHY_INTERFACE_MODE_RGMII:
  3634. case PHY_INTERFACE_MODE_RGMII_ID:
  3635. case PHY_INTERFACE_MODE_RGMII_RXID:
  3636. case PHY_INTERFACE_MODE_RGMII_TXID:
  3637. case PHY_INTERFACE_MODE_SGMII:
  3638. phylink_set(mask, 10baseT_Half);
  3639. phylink_set(mask, 10baseT_Full);
  3640. phylink_set(mask, 100baseT_Half);
  3641. phylink_set(mask, 100baseT_Full);
  3642. phylink_set(mask, 10000baseT_Full);
  3643. /* Fall-through */
  3644. case PHY_INTERFACE_MODE_1000BASEX:
  3645. case PHY_INTERFACE_MODE_2500BASEX:
  3646. phylink_set(mask, 1000baseT_Full);
  3647. phylink_set(mask, 1000baseX_Full);
  3648. phylink_set(mask, 2500baseX_Full);
  3649. break;
  3650. default:
  3651. goto empty_set;
  3652. }
  3653. bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
  3654. bitmap_and(state->advertising, state->advertising, mask,
  3655. __ETHTOOL_LINK_MODE_MASK_NBITS);
  3656. return;
  3657. empty_set:
  3658. bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS);
  3659. }
  3660. static void mvpp22_xlg_link_state(struct mvpp2_port *port,
  3661. struct phylink_link_state *state)
  3662. {
  3663. u32 val;
  3664. state->speed = SPEED_10000;
  3665. state->duplex = 1;
  3666. state->an_complete = 1;
  3667. val = readl(port->base + MVPP22_XLG_STATUS);
  3668. state->link = !!(val & MVPP22_XLG_STATUS_LINK_UP);
  3669. state->pause = 0;
  3670. val = readl(port->base + MVPP22_XLG_CTRL0_REG);
  3671. if (val & MVPP22_XLG_CTRL0_TX_FLOW_CTRL_EN)
  3672. state->pause |= MLO_PAUSE_TX;
  3673. if (val & MVPP22_XLG_CTRL0_RX_FLOW_CTRL_EN)
  3674. state->pause |= MLO_PAUSE_RX;
  3675. }
  3676. static void mvpp2_gmac_link_state(struct mvpp2_port *port,
  3677. struct phylink_link_state *state)
  3678. {
  3679. u32 val;
  3680. val = readl(port->base + MVPP2_GMAC_STATUS0);
  3681. state->an_complete = !!(val & MVPP2_GMAC_STATUS0_AN_COMPLETE);
  3682. state->link = !!(val & MVPP2_GMAC_STATUS0_LINK_UP);
  3683. state->duplex = !!(val & MVPP2_GMAC_STATUS0_FULL_DUPLEX);
  3684. switch (port->phy_interface) {
  3685. case PHY_INTERFACE_MODE_1000BASEX:
  3686. state->speed = SPEED_1000;
  3687. break;
  3688. case PHY_INTERFACE_MODE_2500BASEX:
  3689. state->speed = SPEED_2500;
  3690. break;
  3691. default:
  3692. if (val & MVPP2_GMAC_STATUS0_GMII_SPEED)
  3693. state->speed = SPEED_1000;
  3694. else if (val & MVPP2_GMAC_STATUS0_MII_SPEED)
  3695. state->speed = SPEED_100;
  3696. else
  3697. state->speed = SPEED_10;
  3698. }
  3699. state->pause = 0;
  3700. if (val & MVPP2_GMAC_STATUS0_RX_PAUSE)
  3701. state->pause |= MLO_PAUSE_RX;
  3702. if (val & MVPP2_GMAC_STATUS0_TX_PAUSE)
  3703. state->pause |= MLO_PAUSE_TX;
  3704. }
  3705. static int mvpp2_phylink_mac_link_state(struct net_device *dev,
  3706. struct phylink_link_state *state)
  3707. {
  3708. struct mvpp2_port *port = netdev_priv(dev);
  3709. if (port->priv->hw_version == MVPP22 && port->gop_id == 0) {
  3710. u32 mode = readl(port->base + MVPP22_XLG_CTRL3_REG);
  3711. mode &= MVPP22_XLG_CTRL3_MACMODESELECT_MASK;
  3712. if (mode == MVPP22_XLG_CTRL3_MACMODESELECT_10G) {
  3713. mvpp22_xlg_link_state(port, state);
  3714. return 1;
  3715. }
  3716. }
  3717. mvpp2_gmac_link_state(port, state);
  3718. return 1;
  3719. }
  3720. static void mvpp2_mac_an_restart(struct net_device *dev)
  3721. {
  3722. struct mvpp2_port *port = netdev_priv(dev);
  3723. u32 val;
  3724. if (port->phy_interface != PHY_INTERFACE_MODE_SGMII)
  3725. return;
  3726. val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
  3727. /* The RESTART_AN bit is cleared by the h/w after restarting the AN
  3728. * process.
  3729. */
  3730. val |= MVPP2_GMAC_IN_BAND_RESTART_AN | MVPP2_GMAC_IN_BAND_AUTONEG;
  3731. writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
  3732. }
  3733. static void mvpp2_xlg_config(struct mvpp2_port *port, unsigned int mode,
  3734. const struct phylink_link_state *state)
  3735. {
  3736. u32 ctrl0, ctrl4;
  3737. ctrl0 = readl(port->base + MVPP22_XLG_CTRL0_REG);
  3738. ctrl4 = readl(port->base + MVPP22_XLG_CTRL4_REG);
  3739. if (state->pause & MLO_PAUSE_TX)
  3740. ctrl0 |= MVPP22_XLG_CTRL0_TX_FLOW_CTRL_EN;
  3741. if (state->pause & MLO_PAUSE_RX)
  3742. ctrl0 |= MVPP22_XLG_CTRL0_RX_FLOW_CTRL_EN;
  3743. ctrl4 &= ~MVPP22_XLG_CTRL4_MACMODSELECT_GMAC;
  3744. ctrl4 |= MVPP22_XLG_CTRL4_FWD_FC | MVPP22_XLG_CTRL4_FWD_PFC |
  3745. MVPP22_XLG_CTRL4_EN_IDLE_CHECK;
  3746. writel(ctrl0, port->base + MVPP22_XLG_CTRL0_REG);
  3747. writel(ctrl4, port->base + MVPP22_XLG_CTRL4_REG);
  3748. }
  3749. static void mvpp2_gmac_config(struct mvpp2_port *port, unsigned int mode,
  3750. const struct phylink_link_state *state)
  3751. {
  3752. u32 an, ctrl0, ctrl2, ctrl4;
  3753. an = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
  3754. ctrl0 = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
  3755. ctrl2 = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
  3756. ctrl4 = readl(port->base + MVPP22_GMAC_CTRL_4_REG);
  3757. /* Force link down */
  3758. an &= ~MVPP2_GMAC_FORCE_LINK_PASS;
  3759. an |= MVPP2_GMAC_FORCE_LINK_DOWN;
  3760. writel(an, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
  3761. /* Set the GMAC in a reset state */
  3762. ctrl2 |= MVPP2_GMAC_PORT_RESET_MASK;
  3763. writel(ctrl2, port->base + MVPP2_GMAC_CTRL_2_REG);
  3764. an &= ~(MVPP2_GMAC_CONFIG_MII_SPEED | MVPP2_GMAC_CONFIG_GMII_SPEED |
  3765. MVPP2_GMAC_AN_SPEED_EN | MVPP2_GMAC_FC_ADV_EN |
  3766. MVPP2_GMAC_FC_ADV_ASM_EN | MVPP2_GMAC_FLOW_CTRL_AUTONEG |
  3767. MVPP2_GMAC_CONFIG_FULL_DUPLEX | MVPP2_GMAC_AN_DUPLEX_EN |
  3768. MVPP2_GMAC_FORCE_LINK_DOWN);
  3769. ctrl0 &= ~MVPP2_GMAC_PORT_TYPE_MASK;
  3770. ctrl2 &= ~(MVPP2_GMAC_PORT_RESET_MASK | MVPP2_GMAC_PCS_ENABLE_MASK);
  3771. if (state->interface == PHY_INTERFACE_MODE_1000BASEX ||
  3772. state->interface == PHY_INTERFACE_MODE_2500BASEX) {
  3773. /* 1000BaseX and 2500BaseX ports cannot negotiate speed nor can
  3774. * they negotiate duplex: they are always operating with a fixed
  3775. * speed of 1000/2500Mbps in full duplex, so force 1000/2500
  3776. * speed and full duplex here.
  3777. */
  3778. ctrl0 |= MVPP2_GMAC_PORT_TYPE_MASK;
  3779. an |= MVPP2_GMAC_CONFIG_GMII_SPEED |
  3780. MVPP2_GMAC_CONFIG_FULL_DUPLEX;
  3781. } else if (!phy_interface_mode_is_rgmii(state->interface)) {
  3782. an |= MVPP2_GMAC_AN_SPEED_EN | MVPP2_GMAC_FLOW_CTRL_AUTONEG;
  3783. }
  3784. if (state->duplex)
  3785. an |= MVPP2_GMAC_CONFIG_FULL_DUPLEX;
  3786. if (phylink_test(state->advertising, Pause))
  3787. an |= MVPP2_GMAC_FC_ADV_EN;
  3788. if (phylink_test(state->advertising, Asym_Pause))
  3789. an |= MVPP2_GMAC_FC_ADV_ASM_EN;
  3790. if (state->interface == PHY_INTERFACE_MODE_SGMII ||
  3791. state->interface == PHY_INTERFACE_MODE_1000BASEX ||
  3792. state->interface == PHY_INTERFACE_MODE_2500BASEX) {
  3793. an |= MVPP2_GMAC_IN_BAND_AUTONEG;
  3794. ctrl2 |= MVPP2_GMAC_INBAND_AN_MASK | MVPP2_GMAC_PCS_ENABLE_MASK;
  3795. ctrl4 &= ~(MVPP22_CTRL4_EXT_PIN_GMII_SEL |
  3796. MVPP22_CTRL4_RX_FC_EN | MVPP22_CTRL4_TX_FC_EN);
  3797. ctrl4 |= MVPP22_CTRL4_SYNC_BYPASS_DIS |
  3798. MVPP22_CTRL4_DP_CLK_SEL |
  3799. MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE;
  3800. if (state->pause & MLO_PAUSE_TX)
  3801. ctrl4 |= MVPP22_CTRL4_TX_FC_EN;
  3802. if (state->pause & MLO_PAUSE_RX)
  3803. ctrl4 |= MVPP22_CTRL4_RX_FC_EN;
  3804. } else if (phy_interface_mode_is_rgmii(state->interface)) {
  3805. an |= MVPP2_GMAC_IN_BAND_AUTONEG_BYPASS;
  3806. if (state->speed == SPEED_1000)
  3807. an |= MVPP2_GMAC_CONFIG_GMII_SPEED;
  3808. else if (state->speed == SPEED_100)
  3809. an |= MVPP2_GMAC_CONFIG_MII_SPEED;
  3810. ctrl4 &= ~MVPP22_CTRL4_DP_CLK_SEL;
  3811. ctrl4 |= MVPP22_CTRL4_EXT_PIN_GMII_SEL |
  3812. MVPP22_CTRL4_SYNC_BYPASS_DIS |
  3813. MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE;
  3814. }
  3815. writel(ctrl0, port->base + MVPP2_GMAC_CTRL_0_REG);
  3816. writel(ctrl2, port->base + MVPP2_GMAC_CTRL_2_REG);
  3817. writel(ctrl4, port->base + MVPP22_GMAC_CTRL_4_REG);
  3818. writel(an, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
  3819. }
  3820. static void mvpp2_mac_config(struct net_device *dev, unsigned int mode,
  3821. const struct phylink_link_state *state)
  3822. {
  3823. struct mvpp2_port *port = netdev_priv(dev);
  3824. /* Check for invalid configuration */
  3825. if (state->interface == PHY_INTERFACE_MODE_10GKR && port->gop_id != 0) {
  3826. netdev_err(dev, "Invalid mode on %s\n", dev->name);
  3827. return;
  3828. }
  3829. /* Make sure the port is disabled when reconfiguring the mode */
  3830. mvpp2_port_disable(port);
  3831. if (port->priv->hw_version == MVPP22 &&
  3832. port->phy_interface != state->interface) {
  3833. port->phy_interface = state->interface;
  3834. /* Reconfigure the serdes lanes */
  3835. phy_power_off(port->comphy);
  3836. mvpp22_mode_reconfigure(port);
  3837. }
  3838. /* mac (re)configuration */
  3839. if (state->interface == PHY_INTERFACE_MODE_10GKR)
  3840. mvpp2_xlg_config(port, mode, state);
  3841. else if (phy_interface_mode_is_rgmii(state->interface) ||
  3842. state->interface == PHY_INTERFACE_MODE_SGMII ||
  3843. state->interface == PHY_INTERFACE_MODE_1000BASEX ||
  3844. state->interface == PHY_INTERFACE_MODE_2500BASEX)
  3845. mvpp2_gmac_config(port, mode, state);
  3846. if (port->priv->hw_version == MVPP21 && port->flags & MVPP2_F_LOOPBACK)
  3847. mvpp2_port_loopback_set(port, state);
  3848. mvpp2_port_enable(port);
  3849. }
  3850. static void mvpp2_mac_link_up(struct net_device *dev, unsigned int mode,
  3851. phy_interface_t interface, struct phy_device *phy)
  3852. {
  3853. struct mvpp2_port *port = netdev_priv(dev);
  3854. u32 val;
  3855. if (!phylink_autoneg_inband(mode) &&
  3856. interface != PHY_INTERFACE_MODE_10GKR) {
  3857. val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
  3858. val &= ~MVPP2_GMAC_FORCE_LINK_DOWN;
  3859. if (phy_interface_mode_is_rgmii(interface))
  3860. val |= MVPP2_GMAC_FORCE_LINK_PASS;
  3861. writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
  3862. }
  3863. mvpp2_port_enable(port);
  3864. mvpp2_egress_enable(port);
  3865. mvpp2_ingress_enable(port);
  3866. netif_tx_wake_all_queues(dev);
  3867. }
  3868. static void mvpp2_mac_link_down(struct net_device *dev, unsigned int mode,
  3869. phy_interface_t interface)
  3870. {
  3871. struct mvpp2_port *port = netdev_priv(dev);
  3872. u32 val;
  3873. if (!phylink_autoneg_inband(mode) &&
  3874. interface != PHY_INTERFACE_MODE_10GKR) {
  3875. val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
  3876. val &= ~MVPP2_GMAC_FORCE_LINK_PASS;
  3877. val |= MVPP2_GMAC_FORCE_LINK_DOWN;
  3878. writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
  3879. }
  3880. netif_tx_stop_all_queues(dev);
  3881. mvpp2_egress_disable(port);
  3882. mvpp2_ingress_disable(port);
  3883. /* When using link interrupts to notify phylink of a MAC state change,
  3884. * we do not want the port to be disabled (we want to receive further
  3885. * interrupts, to be notified when the port will have a link later).
  3886. */
  3887. if (!port->has_phy)
  3888. return;
  3889. mvpp2_port_disable(port);
  3890. }
  3891. static const struct phylink_mac_ops mvpp2_phylink_ops = {
  3892. .validate = mvpp2_phylink_validate,
  3893. .mac_link_state = mvpp2_phylink_mac_link_state,
  3894. .mac_an_restart = mvpp2_mac_an_restart,
  3895. .mac_config = mvpp2_mac_config,
  3896. .mac_link_up = mvpp2_mac_link_up,
  3897. .mac_link_down = mvpp2_mac_link_down,
  3898. };
  3899. /* Ports initialization */
  3900. static int mvpp2_port_probe(struct platform_device *pdev,
  3901. struct fwnode_handle *port_fwnode,
  3902. struct mvpp2 *priv)
  3903. {
  3904. struct phy *comphy = NULL;
  3905. struct mvpp2_port *port;
  3906. struct mvpp2_port_pcpu *port_pcpu;
  3907. struct device_node *port_node = to_of_node(port_fwnode);
  3908. struct net_device *dev;
  3909. struct resource *res;
  3910. struct phylink *phylink;
  3911. char *mac_from = "";
  3912. unsigned int ntxqs, nrxqs, thread;
  3913. unsigned long flags = 0;
  3914. bool has_tx_irqs;
  3915. u32 id;
  3916. int features;
  3917. int phy_mode;
  3918. int err, i;
  3919. has_tx_irqs = mvpp2_port_has_irqs(priv, port_node, &flags);
  3920. if (!has_tx_irqs && queue_mode == MVPP2_QDIST_MULTI_MODE) {
  3921. dev_err(&pdev->dev,
  3922. "not enough IRQs to support multi queue mode\n");
  3923. return -EINVAL;
  3924. }
  3925. ntxqs = MVPP2_MAX_TXQ;
  3926. if (priv->hw_version == MVPP22 && queue_mode == MVPP2_QDIST_MULTI_MODE)
  3927. nrxqs = MVPP2_DEFAULT_RXQ * num_possible_cpus();
  3928. else
  3929. nrxqs = MVPP2_DEFAULT_RXQ;
  3930. dev = alloc_etherdev_mqs(sizeof(*port), ntxqs, nrxqs);
  3931. if (!dev)
  3932. return -ENOMEM;
  3933. phy_mode = fwnode_get_phy_mode(port_fwnode);
  3934. if (phy_mode < 0) {
  3935. dev_err(&pdev->dev, "incorrect phy mode\n");
  3936. err = phy_mode;
  3937. goto err_free_netdev;
  3938. }
  3939. if (port_node) {
  3940. comphy = devm_of_phy_get(&pdev->dev, port_node, NULL);
  3941. if (IS_ERR(comphy)) {
  3942. if (PTR_ERR(comphy) == -EPROBE_DEFER) {
  3943. err = -EPROBE_DEFER;
  3944. goto err_free_netdev;
  3945. }
  3946. comphy = NULL;
  3947. }
  3948. }
  3949. if (fwnode_property_read_u32(port_fwnode, "port-id", &id)) {
  3950. err = -EINVAL;
  3951. dev_err(&pdev->dev, "missing port-id value\n");
  3952. goto err_free_netdev;
  3953. }
  3954. dev->tx_queue_len = MVPP2_MAX_TXD_MAX;
  3955. dev->watchdog_timeo = 5 * HZ;
  3956. dev->netdev_ops = &mvpp2_netdev_ops;
  3957. dev->ethtool_ops = &mvpp2_eth_tool_ops;
  3958. port = netdev_priv(dev);
  3959. port->dev = dev;
  3960. port->fwnode = port_fwnode;
  3961. port->has_phy = !!of_find_property(port_node, "phy", NULL);
  3962. port->ntxqs = ntxqs;
  3963. port->nrxqs = nrxqs;
  3964. port->priv = priv;
  3965. port->has_tx_irqs = has_tx_irqs;
  3966. port->flags = flags;
  3967. err = mvpp2_queue_vectors_init(port, port_node);
  3968. if (err)
  3969. goto err_free_netdev;
  3970. if (port_node)
  3971. port->link_irq = of_irq_get_byname(port_node, "link");
  3972. else
  3973. port->link_irq = fwnode_irq_get(port_fwnode, port->nqvecs + 1);
  3974. if (port->link_irq == -EPROBE_DEFER) {
  3975. err = -EPROBE_DEFER;
  3976. goto err_deinit_qvecs;
  3977. }
  3978. if (port->link_irq <= 0)
  3979. /* the link irq is optional */
  3980. port->link_irq = 0;
  3981. if (fwnode_property_read_bool(port_fwnode, "marvell,loopback"))
  3982. port->flags |= MVPP2_F_LOOPBACK;
  3983. port->id = id;
  3984. if (priv->hw_version == MVPP21)
  3985. port->first_rxq = port->id * port->nrxqs;
  3986. else
  3987. port->first_rxq = port->id * priv->max_port_rxqs;
  3988. port->of_node = port_node;
  3989. port->phy_interface = phy_mode;
  3990. port->comphy = comphy;
  3991. if (priv->hw_version == MVPP21) {
  3992. res = platform_get_resource(pdev, IORESOURCE_MEM, 2 + id);
  3993. port->base = devm_ioremap_resource(&pdev->dev, res);
  3994. if (IS_ERR(port->base)) {
  3995. err = PTR_ERR(port->base);
  3996. goto err_free_irq;
  3997. }
  3998. port->stats_base = port->priv->lms_base +
  3999. MVPP21_MIB_COUNTERS_OFFSET +
  4000. port->gop_id * MVPP21_MIB_COUNTERS_PORT_SZ;
  4001. } else {
  4002. if (fwnode_property_read_u32(port_fwnode, "gop-port-id",
  4003. &port->gop_id)) {
  4004. err = -EINVAL;
  4005. dev_err(&pdev->dev, "missing gop-port-id value\n");
  4006. goto err_deinit_qvecs;
  4007. }
  4008. port->base = priv->iface_base + MVPP22_GMAC_BASE(port->gop_id);
  4009. port->stats_base = port->priv->iface_base +
  4010. MVPP22_MIB_COUNTERS_OFFSET +
  4011. port->gop_id * MVPP22_MIB_COUNTERS_PORT_SZ;
  4012. }
  4013. /* Alloc per-cpu and ethtool stats */
  4014. port->stats = netdev_alloc_pcpu_stats(struct mvpp2_pcpu_stats);
  4015. if (!port->stats) {
  4016. err = -ENOMEM;
  4017. goto err_free_irq;
  4018. }
  4019. port->ethtool_stats = devm_kcalloc(&pdev->dev,
  4020. ARRAY_SIZE(mvpp2_ethtool_regs),
  4021. sizeof(u64), GFP_KERNEL);
  4022. if (!port->ethtool_stats) {
  4023. err = -ENOMEM;
  4024. goto err_free_stats;
  4025. }
  4026. mutex_init(&port->gather_stats_lock);
  4027. INIT_DELAYED_WORK(&port->stats_work, mvpp2_gather_hw_statistics);
  4028. mvpp2_port_copy_mac_addr(dev, priv, port_fwnode, &mac_from);
  4029. port->tx_ring_size = MVPP2_MAX_TXD_DFLT;
  4030. port->rx_ring_size = MVPP2_MAX_RXD_DFLT;
  4031. SET_NETDEV_DEV(dev, &pdev->dev);
  4032. err = mvpp2_port_init(port);
  4033. if (err < 0) {
  4034. dev_err(&pdev->dev, "failed to init port %d\n", id);
  4035. goto err_free_stats;
  4036. }
  4037. mvpp2_port_periodic_xon_disable(port);
  4038. mvpp2_port_reset(port);
  4039. port->pcpu = alloc_percpu(struct mvpp2_port_pcpu);
  4040. if (!port->pcpu) {
  4041. err = -ENOMEM;
  4042. goto err_free_txq_pcpu;
  4043. }
  4044. if (!port->has_tx_irqs) {
  4045. for (thread = 0; thread < priv->nthreads; thread++) {
  4046. port_pcpu = per_cpu_ptr(port->pcpu, thread);
  4047. hrtimer_init(&port_pcpu->tx_done_timer, CLOCK_MONOTONIC,
  4048. HRTIMER_MODE_REL_PINNED);
  4049. port_pcpu->tx_done_timer.function = mvpp2_hr_timer_cb;
  4050. port_pcpu->timer_scheduled = false;
  4051. tasklet_init(&port_pcpu->tx_done_tasklet,
  4052. mvpp2_tx_proc_cb,
  4053. (unsigned long)dev);
  4054. }
  4055. }
  4056. features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  4057. NETIF_F_TSO;
  4058. dev->features = features | NETIF_F_RXCSUM;
  4059. dev->hw_features |= features | NETIF_F_RXCSUM | NETIF_F_GRO |
  4060. NETIF_F_HW_VLAN_CTAG_FILTER;
  4061. if (mvpp22_rss_is_supported())
  4062. dev->hw_features |= NETIF_F_RXHASH;
  4063. if (port->pool_long->id == MVPP2_BM_JUMBO && port->id != 0) {
  4064. dev->features &= ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
  4065. dev->hw_features &= ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
  4066. }
  4067. dev->vlan_features |= features;
  4068. dev->gso_max_segs = MVPP2_MAX_TSO_SEGS;
  4069. dev->priv_flags |= IFF_UNICAST_FLT;
  4070. /* MTU range: 68 - 9704 */
  4071. dev->min_mtu = ETH_MIN_MTU;
  4072. /* 9704 == 9728 - 20 and rounding to 8 */
  4073. dev->max_mtu = MVPP2_BM_JUMBO_PKT_SIZE;
  4074. dev->dev.of_node = port_node;
  4075. /* Phylink isn't used w/ ACPI as of now */
  4076. if (port_node) {
  4077. phylink = phylink_create(dev, port_fwnode, phy_mode,
  4078. &mvpp2_phylink_ops);
  4079. if (IS_ERR(phylink)) {
  4080. err = PTR_ERR(phylink);
  4081. goto err_free_port_pcpu;
  4082. }
  4083. port->phylink = phylink;
  4084. } else {
  4085. port->phylink = NULL;
  4086. }
  4087. err = register_netdev(dev);
  4088. if (err < 0) {
  4089. dev_err(&pdev->dev, "failed to register netdev\n");
  4090. goto err_phylink;
  4091. }
  4092. netdev_info(dev, "Using %s mac address %pM\n", mac_from, dev->dev_addr);
  4093. priv->port_list[priv->port_count++] = port;
  4094. return 0;
  4095. err_phylink:
  4096. if (port->phylink)
  4097. phylink_destroy(port->phylink);
  4098. err_free_port_pcpu:
  4099. free_percpu(port->pcpu);
  4100. err_free_txq_pcpu:
  4101. for (i = 0; i < port->ntxqs; i++)
  4102. free_percpu(port->txqs[i]->pcpu);
  4103. err_free_stats:
  4104. free_percpu(port->stats);
  4105. err_free_irq:
  4106. if (port->link_irq)
  4107. irq_dispose_mapping(port->link_irq);
  4108. err_deinit_qvecs:
  4109. mvpp2_queue_vectors_deinit(port);
  4110. err_free_netdev:
  4111. free_netdev(dev);
  4112. return err;
  4113. }
  4114. /* Ports removal routine */
  4115. static void mvpp2_port_remove(struct mvpp2_port *port)
  4116. {
  4117. int i;
  4118. unregister_netdev(port->dev);
  4119. if (port->phylink)
  4120. phylink_destroy(port->phylink);
  4121. free_percpu(port->pcpu);
  4122. free_percpu(port->stats);
  4123. for (i = 0; i < port->ntxqs; i++)
  4124. free_percpu(port->txqs[i]->pcpu);
  4125. mvpp2_queue_vectors_deinit(port);
  4126. if (port->link_irq)
  4127. irq_dispose_mapping(port->link_irq);
  4128. free_netdev(port->dev);
  4129. }
  4130. /* Initialize decoding windows */
  4131. static void mvpp2_conf_mbus_windows(const struct mbus_dram_target_info *dram,
  4132. struct mvpp2 *priv)
  4133. {
  4134. u32 win_enable;
  4135. int i;
  4136. for (i = 0; i < 6; i++) {
  4137. mvpp2_write(priv, MVPP2_WIN_BASE(i), 0);
  4138. mvpp2_write(priv, MVPP2_WIN_SIZE(i), 0);
  4139. if (i < 4)
  4140. mvpp2_write(priv, MVPP2_WIN_REMAP(i), 0);
  4141. }
  4142. win_enable = 0;
  4143. for (i = 0; i < dram->num_cs; i++) {
  4144. const struct mbus_dram_window *cs = dram->cs + i;
  4145. mvpp2_write(priv, MVPP2_WIN_BASE(i),
  4146. (cs->base & 0xffff0000) | (cs->mbus_attr << 8) |
  4147. dram->mbus_dram_target_id);
  4148. mvpp2_write(priv, MVPP2_WIN_SIZE(i),
  4149. (cs->size - 1) & 0xffff0000);
  4150. win_enable |= (1 << i);
  4151. }
  4152. mvpp2_write(priv, MVPP2_BASE_ADDR_ENABLE, win_enable);
  4153. }
  4154. /* Initialize Rx FIFO's */
  4155. static void mvpp2_rx_fifo_init(struct mvpp2 *priv)
  4156. {
  4157. int port;
  4158. for (port = 0; port < MVPP2_MAX_PORTS; port++) {
  4159. mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(port),
  4160. MVPP2_RX_FIFO_PORT_DATA_SIZE_4KB);
  4161. mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
  4162. MVPP2_RX_FIFO_PORT_ATTR_SIZE_4KB);
  4163. }
  4164. mvpp2_write(priv, MVPP2_RX_MIN_PKT_SIZE_REG,
  4165. MVPP2_RX_FIFO_PORT_MIN_PKT);
  4166. mvpp2_write(priv, MVPP2_RX_FIFO_INIT_REG, 0x1);
  4167. }
  4168. static void mvpp22_rx_fifo_init(struct mvpp2 *priv)
  4169. {
  4170. int port;
  4171. /* The FIFO size parameters are set depending on the maximum speed a
  4172. * given port can handle:
  4173. * - Port 0: 10Gbps
  4174. * - Port 1: 2.5Gbps
  4175. * - Ports 2 and 3: 1Gbps
  4176. */
  4177. mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(0),
  4178. MVPP2_RX_FIFO_PORT_DATA_SIZE_32KB);
  4179. mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(0),
  4180. MVPP2_RX_FIFO_PORT_ATTR_SIZE_32KB);
  4181. mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(1),
  4182. MVPP2_RX_FIFO_PORT_DATA_SIZE_8KB);
  4183. mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(1),
  4184. MVPP2_RX_FIFO_PORT_ATTR_SIZE_8KB);
  4185. for (port = 2; port < MVPP2_MAX_PORTS; port++) {
  4186. mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(port),
  4187. MVPP2_RX_FIFO_PORT_DATA_SIZE_4KB);
  4188. mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
  4189. MVPP2_RX_FIFO_PORT_ATTR_SIZE_4KB);
  4190. }
  4191. mvpp2_write(priv, MVPP2_RX_MIN_PKT_SIZE_REG,
  4192. MVPP2_RX_FIFO_PORT_MIN_PKT);
  4193. mvpp2_write(priv, MVPP2_RX_FIFO_INIT_REG, 0x1);
  4194. }
  4195. /* Initialize Tx FIFO's: the total FIFO size is 19kB on PPv2.2 and 10G
  4196. * interfaces must have a Tx FIFO size of 10kB. As only port 0 can do 10G,
  4197. * configure its Tx FIFO size to 10kB and the others ports Tx FIFO size to 3kB.
  4198. */
  4199. static void mvpp22_tx_fifo_init(struct mvpp2 *priv)
  4200. {
  4201. int port, size, thrs;
  4202. for (port = 0; port < MVPP2_MAX_PORTS; port++) {
  4203. if (port == 0) {
  4204. size = MVPP22_TX_FIFO_DATA_SIZE_10KB;
  4205. thrs = MVPP2_TX_FIFO_THRESHOLD_10KB;
  4206. } else {
  4207. size = MVPP22_TX_FIFO_DATA_SIZE_3KB;
  4208. thrs = MVPP2_TX_FIFO_THRESHOLD_3KB;
  4209. }
  4210. mvpp2_write(priv, MVPP22_TX_FIFO_SIZE_REG(port), size);
  4211. mvpp2_write(priv, MVPP22_TX_FIFO_THRESH_REG(port), thrs);
  4212. }
  4213. }
  4214. static void mvpp2_axi_init(struct mvpp2 *priv)
  4215. {
  4216. u32 val, rdval, wrval;
  4217. mvpp2_write(priv, MVPP22_BM_ADDR_HIGH_RLS_REG, 0x0);
  4218. /* AXI Bridge Configuration */
  4219. rdval = MVPP22_AXI_CODE_CACHE_RD_CACHE
  4220. << MVPP22_AXI_ATTR_CACHE_OFFS;
  4221. rdval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
  4222. << MVPP22_AXI_ATTR_DOMAIN_OFFS;
  4223. wrval = MVPP22_AXI_CODE_CACHE_WR_CACHE
  4224. << MVPP22_AXI_ATTR_CACHE_OFFS;
  4225. wrval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
  4226. << MVPP22_AXI_ATTR_DOMAIN_OFFS;
  4227. /* BM */
  4228. mvpp2_write(priv, MVPP22_AXI_BM_WR_ATTR_REG, wrval);
  4229. mvpp2_write(priv, MVPP22_AXI_BM_RD_ATTR_REG, rdval);
  4230. /* Descriptors */
  4231. mvpp2_write(priv, MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG, rdval);
  4232. mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG, wrval);
  4233. mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG, rdval);
  4234. mvpp2_write(priv, MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG, wrval);
  4235. /* Buffer Data */
  4236. mvpp2_write(priv, MVPP22_AXI_TX_DATA_RD_ATTR_REG, rdval);
  4237. mvpp2_write(priv, MVPP22_AXI_RX_DATA_WR_ATTR_REG, wrval);
  4238. val = MVPP22_AXI_CODE_CACHE_NON_CACHE
  4239. << MVPP22_AXI_CODE_CACHE_OFFS;
  4240. val |= MVPP22_AXI_CODE_DOMAIN_SYSTEM
  4241. << MVPP22_AXI_CODE_DOMAIN_OFFS;
  4242. mvpp2_write(priv, MVPP22_AXI_RD_NORMAL_CODE_REG, val);
  4243. mvpp2_write(priv, MVPP22_AXI_WR_NORMAL_CODE_REG, val);
  4244. val = MVPP22_AXI_CODE_CACHE_RD_CACHE
  4245. << MVPP22_AXI_CODE_CACHE_OFFS;
  4246. val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
  4247. << MVPP22_AXI_CODE_DOMAIN_OFFS;
  4248. mvpp2_write(priv, MVPP22_AXI_RD_SNOOP_CODE_REG, val);
  4249. val = MVPP22_AXI_CODE_CACHE_WR_CACHE
  4250. << MVPP22_AXI_CODE_CACHE_OFFS;
  4251. val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
  4252. << MVPP22_AXI_CODE_DOMAIN_OFFS;
  4253. mvpp2_write(priv, MVPP22_AXI_WR_SNOOP_CODE_REG, val);
  4254. }
  4255. /* Initialize network controller common part HW */
  4256. static int mvpp2_init(struct platform_device *pdev, struct mvpp2 *priv)
  4257. {
  4258. const struct mbus_dram_target_info *dram_target_info;
  4259. int err, i;
  4260. u32 val;
  4261. /* MBUS windows configuration */
  4262. dram_target_info = mv_mbus_dram_info();
  4263. if (dram_target_info)
  4264. mvpp2_conf_mbus_windows(dram_target_info, priv);
  4265. if (priv->hw_version == MVPP22)
  4266. mvpp2_axi_init(priv);
  4267. /* Disable HW PHY polling */
  4268. if (priv->hw_version == MVPP21) {
  4269. val = readl(priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
  4270. val |= MVPP2_PHY_AN_STOP_SMI0_MASK;
  4271. writel(val, priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
  4272. } else {
  4273. val = readl(priv->iface_base + MVPP22_SMI_MISC_CFG_REG);
  4274. val &= ~MVPP22_SMI_POLLING_EN;
  4275. writel(val, priv->iface_base + MVPP22_SMI_MISC_CFG_REG);
  4276. }
  4277. /* Allocate and initialize aggregated TXQs */
  4278. priv->aggr_txqs = devm_kcalloc(&pdev->dev, MVPP2_MAX_THREADS,
  4279. sizeof(*priv->aggr_txqs),
  4280. GFP_KERNEL);
  4281. if (!priv->aggr_txqs)
  4282. return -ENOMEM;
  4283. for (i = 0; i < MVPP2_MAX_THREADS; i++) {
  4284. priv->aggr_txqs[i].id = i;
  4285. priv->aggr_txqs[i].size = MVPP2_AGGR_TXQ_SIZE;
  4286. err = mvpp2_aggr_txq_init(pdev, &priv->aggr_txqs[i], i, priv);
  4287. if (err < 0)
  4288. return err;
  4289. }
  4290. /* Fifo Init */
  4291. if (priv->hw_version == MVPP21) {
  4292. mvpp2_rx_fifo_init(priv);
  4293. } else {
  4294. mvpp22_rx_fifo_init(priv);
  4295. mvpp22_tx_fifo_init(priv);
  4296. }
  4297. if (priv->hw_version == MVPP21)
  4298. writel(MVPP2_EXT_GLOBAL_CTRL_DEFAULT,
  4299. priv->lms_base + MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG);
  4300. /* Allow cache snoop when transmiting packets */
  4301. mvpp2_write(priv, MVPP2_TX_SNOOP_REG, 0x1);
  4302. /* Buffer Manager initialization */
  4303. err = mvpp2_bm_init(pdev, priv);
  4304. if (err < 0)
  4305. return err;
  4306. /* Parser default initialization */
  4307. err = mvpp2_prs_default_init(pdev, priv);
  4308. if (err < 0)
  4309. return err;
  4310. /* Classifier default initialization */
  4311. mvpp2_cls_init(priv);
  4312. return 0;
  4313. }
  4314. static int mvpp2_probe(struct platform_device *pdev)
  4315. {
  4316. const struct acpi_device_id *acpi_id;
  4317. struct fwnode_handle *fwnode = pdev->dev.fwnode;
  4318. struct fwnode_handle *port_fwnode;
  4319. struct mvpp2 *priv;
  4320. struct resource *res;
  4321. void __iomem *base;
  4322. int i, shared;
  4323. int err;
  4324. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  4325. if (!priv)
  4326. return -ENOMEM;
  4327. if (has_acpi_companion(&pdev->dev)) {
  4328. acpi_id = acpi_match_device(pdev->dev.driver->acpi_match_table,
  4329. &pdev->dev);
  4330. priv->hw_version = (unsigned long)acpi_id->driver_data;
  4331. } else {
  4332. priv->hw_version =
  4333. (unsigned long)of_device_get_match_data(&pdev->dev);
  4334. }
  4335. /* multi queue mode isn't supported on PPV2.1, fallback to single
  4336. * mode
  4337. */
  4338. if (priv->hw_version == MVPP21)
  4339. queue_mode = MVPP2_QDIST_SINGLE_MODE;
  4340. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  4341. base = devm_ioremap_resource(&pdev->dev, res);
  4342. if (IS_ERR(base))
  4343. return PTR_ERR(base);
  4344. if (priv->hw_version == MVPP21) {
  4345. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  4346. priv->lms_base = devm_ioremap_resource(&pdev->dev, res);
  4347. if (IS_ERR(priv->lms_base))
  4348. return PTR_ERR(priv->lms_base);
  4349. } else {
  4350. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  4351. if (has_acpi_companion(&pdev->dev)) {
  4352. /* In case the MDIO memory region is declared in
  4353. * the ACPI, it can already appear as 'in-use'
  4354. * in the OS. Because it is overlapped by second
  4355. * region of the network controller, make
  4356. * sure it is released, before requesting it again.
  4357. * The care is taken by mvpp2 driver to avoid
  4358. * concurrent access to this memory region.
  4359. */
  4360. release_resource(res);
  4361. }
  4362. priv->iface_base = devm_ioremap_resource(&pdev->dev, res);
  4363. if (IS_ERR(priv->iface_base))
  4364. return PTR_ERR(priv->iface_base);
  4365. }
  4366. if (priv->hw_version == MVPP22 && dev_of_node(&pdev->dev)) {
  4367. priv->sysctrl_base =
  4368. syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
  4369. "marvell,system-controller");
  4370. if (IS_ERR(priv->sysctrl_base))
  4371. /* The system controller regmap is optional for dt
  4372. * compatibility reasons. When not provided, the
  4373. * configuration of the GoP relies on the
  4374. * firmware/bootloader.
  4375. */
  4376. priv->sysctrl_base = NULL;
  4377. }
  4378. mvpp2_setup_bm_pool();
  4379. priv->nthreads = min_t(unsigned int, num_present_cpus(),
  4380. MVPP2_MAX_THREADS);
  4381. shared = num_present_cpus() - priv->nthreads;
  4382. if (shared > 0)
  4383. bitmap_fill(&priv->lock_map,
  4384. min_t(int, shared, MVPP2_MAX_THREADS));
  4385. for (i = 0; i < MVPP2_MAX_THREADS; i++) {
  4386. u32 addr_space_sz;
  4387. addr_space_sz = (priv->hw_version == MVPP21 ?
  4388. MVPP21_ADDR_SPACE_SZ : MVPP22_ADDR_SPACE_SZ);
  4389. priv->swth_base[i] = base + i * addr_space_sz;
  4390. }
  4391. if (priv->hw_version == MVPP21)
  4392. priv->max_port_rxqs = 8;
  4393. else
  4394. priv->max_port_rxqs = 32;
  4395. if (dev_of_node(&pdev->dev)) {
  4396. priv->pp_clk = devm_clk_get(&pdev->dev, "pp_clk");
  4397. if (IS_ERR(priv->pp_clk))
  4398. return PTR_ERR(priv->pp_clk);
  4399. err = clk_prepare_enable(priv->pp_clk);
  4400. if (err < 0)
  4401. return err;
  4402. priv->gop_clk = devm_clk_get(&pdev->dev, "gop_clk");
  4403. if (IS_ERR(priv->gop_clk)) {
  4404. err = PTR_ERR(priv->gop_clk);
  4405. goto err_pp_clk;
  4406. }
  4407. err = clk_prepare_enable(priv->gop_clk);
  4408. if (err < 0)
  4409. goto err_pp_clk;
  4410. if (priv->hw_version == MVPP22) {
  4411. priv->mg_clk = devm_clk_get(&pdev->dev, "mg_clk");
  4412. if (IS_ERR(priv->mg_clk)) {
  4413. err = PTR_ERR(priv->mg_clk);
  4414. goto err_gop_clk;
  4415. }
  4416. err = clk_prepare_enable(priv->mg_clk);
  4417. if (err < 0)
  4418. goto err_gop_clk;
  4419. priv->mg_core_clk = devm_clk_get(&pdev->dev, "mg_core_clk");
  4420. if (IS_ERR(priv->mg_core_clk)) {
  4421. priv->mg_core_clk = NULL;
  4422. } else {
  4423. err = clk_prepare_enable(priv->mg_core_clk);
  4424. if (err < 0)
  4425. goto err_mg_clk;
  4426. }
  4427. }
  4428. priv->axi_clk = devm_clk_get(&pdev->dev, "axi_clk");
  4429. if (IS_ERR(priv->axi_clk)) {
  4430. err = PTR_ERR(priv->axi_clk);
  4431. if (err == -EPROBE_DEFER)
  4432. goto err_mg_core_clk;
  4433. priv->axi_clk = NULL;
  4434. } else {
  4435. err = clk_prepare_enable(priv->axi_clk);
  4436. if (err < 0)
  4437. goto err_mg_core_clk;
  4438. }
  4439. /* Get system's tclk rate */
  4440. priv->tclk = clk_get_rate(priv->pp_clk);
  4441. } else if (device_property_read_u32(&pdev->dev, "clock-frequency",
  4442. &priv->tclk)) {
  4443. dev_err(&pdev->dev, "missing clock-frequency value\n");
  4444. return -EINVAL;
  4445. }
  4446. if (priv->hw_version == MVPP22) {
  4447. err = dma_set_mask(&pdev->dev, MVPP2_DESC_DMA_MASK);
  4448. if (err)
  4449. goto err_axi_clk;
  4450. /* Sadly, the BM pools all share the same register to
  4451. * store the high 32 bits of their address. So they
  4452. * must all have the same high 32 bits, which forces
  4453. * us to restrict coherent memory to DMA_BIT_MASK(32).
  4454. */
  4455. err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
  4456. if (err)
  4457. goto err_axi_clk;
  4458. }
  4459. /* Initialize network controller */
  4460. err = mvpp2_init(pdev, priv);
  4461. if (err < 0) {
  4462. dev_err(&pdev->dev, "failed to initialize controller\n");
  4463. goto err_axi_clk;
  4464. }
  4465. /* Initialize ports */
  4466. fwnode_for_each_available_child_node(fwnode, port_fwnode) {
  4467. err = mvpp2_port_probe(pdev, port_fwnode, priv);
  4468. if (err < 0)
  4469. goto err_port_probe;
  4470. }
  4471. if (priv->port_count == 0) {
  4472. dev_err(&pdev->dev, "no ports enabled\n");
  4473. err = -ENODEV;
  4474. goto err_axi_clk;
  4475. }
  4476. /* Statistics must be gathered regularly because some of them (like
  4477. * packets counters) are 32-bit registers and could overflow quite
  4478. * quickly. For instance, a 10Gb link used at full bandwidth with the
  4479. * smallest packets (64B) will overflow a 32-bit counter in less than
  4480. * 30 seconds. Then, use a workqueue to fill 64-bit counters.
  4481. */
  4482. snprintf(priv->queue_name, sizeof(priv->queue_name),
  4483. "stats-wq-%s%s", netdev_name(priv->port_list[0]->dev),
  4484. priv->port_count > 1 ? "+" : "");
  4485. priv->stats_queue = create_singlethread_workqueue(priv->queue_name);
  4486. if (!priv->stats_queue) {
  4487. err = -ENOMEM;
  4488. goto err_port_probe;
  4489. }
  4490. mvpp2_dbgfs_init(priv, pdev->name);
  4491. platform_set_drvdata(pdev, priv);
  4492. return 0;
  4493. err_port_probe:
  4494. i = 0;
  4495. fwnode_for_each_available_child_node(fwnode, port_fwnode) {
  4496. if (priv->port_list[i])
  4497. mvpp2_port_remove(priv->port_list[i]);
  4498. i++;
  4499. }
  4500. err_axi_clk:
  4501. clk_disable_unprepare(priv->axi_clk);
  4502. err_mg_core_clk:
  4503. if (priv->hw_version == MVPP22)
  4504. clk_disable_unprepare(priv->mg_core_clk);
  4505. err_mg_clk:
  4506. if (priv->hw_version == MVPP22)
  4507. clk_disable_unprepare(priv->mg_clk);
  4508. err_gop_clk:
  4509. clk_disable_unprepare(priv->gop_clk);
  4510. err_pp_clk:
  4511. clk_disable_unprepare(priv->pp_clk);
  4512. return err;
  4513. }
  4514. static int mvpp2_remove(struct platform_device *pdev)
  4515. {
  4516. struct mvpp2 *priv = platform_get_drvdata(pdev);
  4517. struct fwnode_handle *fwnode = pdev->dev.fwnode;
  4518. struct fwnode_handle *port_fwnode;
  4519. int i = 0;
  4520. mvpp2_dbgfs_cleanup(priv);
  4521. flush_workqueue(priv->stats_queue);
  4522. destroy_workqueue(priv->stats_queue);
  4523. fwnode_for_each_available_child_node(fwnode, port_fwnode) {
  4524. if (priv->port_list[i]) {
  4525. mutex_destroy(&priv->port_list[i]->gather_stats_lock);
  4526. mvpp2_port_remove(priv->port_list[i]);
  4527. }
  4528. i++;
  4529. }
  4530. for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
  4531. struct mvpp2_bm_pool *bm_pool = &priv->bm_pools[i];
  4532. mvpp2_bm_pool_destroy(pdev, priv, bm_pool);
  4533. }
  4534. for (i = 0; i < MVPP2_MAX_THREADS; i++) {
  4535. struct mvpp2_tx_queue *aggr_txq = &priv->aggr_txqs[i];
  4536. dma_free_coherent(&pdev->dev,
  4537. MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE,
  4538. aggr_txq->descs,
  4539. aggr_txq->descs_dma);
  4540. }
  4541. if (is_acpi_node(port_fwnode))
  4542. return 0;
  4543. clk_disable_unprepare(priv->axi_clk);
  4544. clk_disable_unprepare(priv->mg_core_clk);
  4545. clk_disable_unprepare(priv->mg_clk);
  4546. clk_disable_unprepare(priv->pp_clk);
  4547. clk_disable_unprepare(priv->gop_clk);
  4548. return 0;
  4549. }
  4550. static const struct of_device_id mvpp2_match[] = {
  4551. {
  4552. .compatible = "marvell,armada-375-pp2",
  4553. .data = (void *)MVPP21,
  4554. },
  4555. {
  4556. .compatible = "marvell,armada-7k-pp22",
  4557. .data = (void *)MVPP22,
  4558. },
  4559. { }
  4560. };
  4561. MODULE_DEVICE_TABLE(of, mvpp2_match);
  4562. static const struct acpi_device_id mvpp2_acpi_match[] = {
  4563. { "MRVL0110", MVPP22 },
  4564. { },
  4565. };
  4566. MODULE_DEVICE_TABLE(acpi, mvpp2_acpi_match);
  4567. static struct platform_driver mvpp2_driver = {
  4568. .probe = mvpp2_probe,
  4569. .remove = mvpp2_remove,
  4570. .driver = {
  4571. .name = MVPP2_DRIVER_NAME,
  4572. .of_match_table = mvpp2_match,
  4573. .acpi_match_table = ACPI_PTR(mvpp2_acpi_match),
  4574. },
  4575. };
  4576. module_platform_driver(mvpp2_driver);
  4577. MODULE_DESCRIPTION("Marvell PPv2 Ethernet Driver - www.marvell.com");
  4578. MODULE_AUTHOR("Marcin Wojtas <mw@semihalf.com>");
  4579. MODULE_LICENSE("GPL v2");