intel_ringbuffer.c 74 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <drm/drmP.h>
  30. #include "i915_drv.h"
  31. #include <drm/i915_drm.h>
  32. #include "i915_trace.h"
  33. #include "intel_drv.h"
  34. bool
  35. intel_ring_initialized(struct intel_engine_cs *ring)
  36. {
  37. struct drm_device *dev = ring->dev;
  38. if (!dev)
  39. return false;
  40. if (i915.enable_execlists) {
  41. struct intel_context *dctx = ring->default_context;
  42. struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
  43. return ringbuf->obj;
  44. } else
  45. return ring->buffer && ring->buffer->obj;
  46. }
  47. int __intel_ring_space(int head, int tail, int size)
  48. {
  49. int space = head - tail;
  50. if (space <= 0)
  51. space += size;
  52. return space - I915_RING_FREE_SPACE;
  53. }
  54. void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
  55. {
  56. if (ringbuf->last_retired_head != -1) {
  57. ringbuf->head = ringbuf->last_retired_head;
  58. ringbuf->last_retired_head = -1;
  59. }
  60. ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
  61. ringbuf->tail, ringbuf->size);
  62. }
  63. int intel_ring_space(struct intel_ringbuffer *ringbuf)
  64. {
  65. intel_ring_update_space(ringbuf);
  66. return ringbuf->space;
  67. }
  68. bool intel_ring_stopped(struct intel_engine_cs *ring)
  69. {
  70. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  71. return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
  72. }
  73. void __intel_ring_advance(struct intel_engine_cs *ring)
  74. {
  75. struct intel_ringbuffer *ringbuf = ring->buffer;
  76. ringbuf->tail &= ringbuf->size - 1;
  77. if (intel_ring_stopped(ring))
  78. return;
  79. ring->write_tail(ring, ringbuf->tail);
  80. }
  81. static int
  82. gen2_render_ring_flush(struct intel_engine_cs *ring,
  83. u32 invalidate_domains,
  84. u32 flush_domains)
  85. {
  86. u32 cmd;
  87. int ret;
  88. cmd = MI_FLUSH;
  89. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  90. cmd |= MI_NO_WRITE_FLUSH;
  91. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  92. cmd |= MI_READ_FLUSH;
  93. ret = intel_ring_begin(ring, 2);
  94. if (ret)
  95. return ret;
  96. intel_ring_emit(ring, cmd);
  97. intel_ring_emit(ring, MI_NOOP);
  98. intel_ring_advance(ring);
  99. return 0;
  100. }
  101. static int
  102. gen4_render_ring_flush(struct intel_engine_cs *ring,
  103. u32 invalidate_domains,
  104. u32 flush_domains)
  105. {
  106. struct drm_device *dev = ring->dev;
  107. u32 cmd;
  108. int ret;
  109. /*
  110. * read/write caches:
  111. *
  112. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  113. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  114. * also flushed at 2d versus 3d pipeline switches.
  115. *
  116. * read-only caches:
  117. *
  118. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  119. * MI_READ_FLUSH is set, and is always flushed on 965.
  120. *
  121. * I915_GEM_DOMAIN_COMMAND may not exist?
  122. *
  123. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  124. * invalidated when MI_EXE_FLUSH is set.
  125. *
  126. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  127. * invalidated with every MI_FLUSH.
  128. *
  129. * TLBs:
  130. *
  131. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  132. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  133. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  134. * are flushed at any MI_FLUSH.
  135. */
  136. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  137. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  138. cmd &= ~MI_NO_WRITE_FLUSH;
  139. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  140. cmd |= MI_EXE_FLUSH;
  141. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  142. (IS_G4X(dev) || IS_GEN5(dev)))
  143. cmd |= MI_INVALIDATE_ISP;
  144. ret = intel_ring_begin(ring, 2);
  145. if (ret)
  146. return ret;
  147. intel_ring_emit(ring, cmd);
  148. intel_ring_emit(ring, MI_NOOP);
  149. intel_ring_advance(ring);
  150. return 0;
  151. }
  152. /**
  153. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  154. * implementing two workarounds on gen6. From section 1.4.7.1
  155. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  156. *
  157. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  158. * produced by non-pipelined state commands), software needs to first
  159. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  160. * 0.
  161. *
  162. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  163. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  164. *
  165. * And the workaround for these two requires this workaround first:
  166. *
  167. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  168. * BEFORE the pipe-control with a post-sync op and no write-cache
  169. * flushes.
  170. *
  171. * And this last workaround is tricky because of the requirements on
  172. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  173. * volume 2 part 1:
  174. *
  175. * "1 of the following must also be set:
  176. * - Render Target Cache Flush Enable ([12] of DW1)
  177. * - Depth Cache Flush Enable ([0] of DW1)
  178. * - Stall at Pixel Scoreboard ([1] of DW1)
  179. * - Depth Stall ([13] of DW1)
  180. * - Post-Sync Operation ([13] of DW1)
  181. * - Notify Enable ([8] of DW1)"
  182. *
  183. * The cache flushes require the workaround flush that triggered this
  184. * one, so we can't use it. Depth stall would trigger the same.
  185. * Post-sync nonzero is what triggered this second workaround, so we
  186. * can't use that one either. Notify enable is IRQs, which aren't
  187. * really our business. That leaves only stall at scoreboard.
  188. */
  189. static int
  190. intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
  191. {
  192. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  193. int ret;
  194. ret = intel_ring_begin(ring, 6);
  195. if (ret)
  196. return ret;
  197. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  198. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  199. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  200. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  201. intel_ring_emit(ring, 0); /* low dword */
  202. intel_ring_emit(ring, 0); /* high dword */
  203. intel_ring_emit(ring, MI_NOOP);
  204. intel_ring_advance(ring);
  205. ret = intel_ring_begin(ring, 6);
  206. if (ret)
  207. return ret;
  208. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  209. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  210. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  211. intel_ring_emit(ring, 0);
  212. intel_ring_emit(ring, 0);
  213. intel_ring_emit(ring, MI_NOOP);
  214. intel_ring_advance(ring);
  215. return 0;
  216. }
  217. static int
  218. gen6_render_ring_flush(struct intel_engine_cs *ring,
  219. u32 invalidate_domains, u32 flush_domains)
  220. {
  221. u32 flags = 0;
  222. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  223. int ret;
  224. /* Force SNB workarounds for PIPE_CONTROL flushes */
  225. ret = intel_emit_post_sync_nonzero_flush(ring);
  226. if (ret)
  227. return ret;
  228. /* Just flush everything. Experiments have shown that reducing the
  229. * number of bits based on the write domains has little performance
  230. * impact.
  231. */
  232. if (flush_domains) {
  233. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  234. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  235. /*
  236. * Ensure that any following seqno writes only happen
  237. * when the render cache is indeed flushed.
  238. */
  239. flags |= PIPE_CONTROL_CS_STALL;
  240. }
  241. if (invalidate_domains) {
  242. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  243. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  244. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  245. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  246. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  247. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  248. /*
  249. * TLB invalidate requires a post-sync write.
  250. */
  251. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  252. }
  253. ret = intel_ring_begin(ring, 4);
  254. if (ret)
  255. return ret;
  256. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  257. intel_ring_emit(ring, flags);
  258. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  259. intel_ring_emit(ring, 0);
  260. intel_ring_advance(ring);
  261. return 0;
  262. }
  263. static int
  264. gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
  265. {
  266. int ret;
  267. ret = intel_ring_begin(ring, 4);
  268. if (ret)
  269. return ret;
  270. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  271. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  272. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  273. intel_ring_emit(ring, 0);
  274. intel_ring_emit(ring, 0);
  275. intel_ring_advance(ring);
  276. return 0;
  277. }
  278. static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
  279. {
  280. int ret;
  281. if (!ring->fbc_dirty)
  282. return 0;
  283. ret = intel_ring_begin(ring, 6);
  284. if (ret)
  285. return ret;
  286. /* WaFbcNukeOn3DBlt:ivb/hsw */
  287. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  288. intel_ring_emit(ring, MSG_FBC_REND_STATE);
  289. intel_ring_emit(ring, value);
  290. intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
  291. intel_ring_emit(ring, MSG_FBC_REND_STATE);
  292. intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
  293. intel_ring_advance(ring);
  294. ring->fbc_dirty = false;
  295. return 0;
  296. }
  297. static int
  298. gen7_render_ring_flush(struct intel_engine_cs *ring,
  299. u32 invalidate_domains, u32 flush_domains)
  300. {
  301. u32 flags = 0;
  302. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  303. int ret;
  304. /*
  305. * Ensure that any following seqno writes only happen when the render
  306. * cache is indeed flushed.
  307. *
  308. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  309. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  310. * don't try to be clever and just set it unconditionally.
  311. */
  312. flags |= PIPE_CONTROL_CS_STALL;
  313. /* Just flush everything. Experiments have shown that reducing the
  314. * number of bits based on the write domains has little performance
  315. * impact.
  316. */
  317. if (flush_domains) {
  318. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  319. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  320. }
  321. if (invalidate_domains) {
  322. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  323. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  324. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  325. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  326. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  327. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  328. flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
  329. /*
  330. * TLB invalidate requires a post-sync write.
  331. */
  332. flags |= PIPE_CONTROL_QW_WRITE;
  333. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  334. flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
  335. /* Workaround: we must issue a pipe_control with CS-stall bit
  336. * set before a pipe_control command that has the state cache
  337. * invalidate bit set. */
  338. gen7_render_ring_cs_stall_wa(ring);
  339. }
  340. ret = intel_ring_begin(ring, 4);
  341. if (ret)
  342. return ret;
  343. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  344. intel_ring_emit(ring, flags);
  345. intel_ring_emit(ring, scratch_addr);
  346. intel_ring_emit(ring, 0);
  347. intel_ring_advance(ring);
  348. if (!invalidate_domains && flush_domains)
  349. return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
  350. return 0;
  351. }
  352. static int
  353. gen8_emit_pipe_control(struct intel_engine_cs *ring,
  354. u32 flags, u32 scratch_addr)
  355. {
  356. int ret;
  357. ret = intel_ring_begin(ring, 6);
  358. if (ret)
  359. return ret;
  360. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  361. intel_ring_emit(ring, flags);
  362. intel_ring_emit(ring, scratch_addr);
  363. intel_ring_emit(ring, 0);
  364. intel_ring_emit(ring, 0);
  365. intel_ring_emit(ring, 0);
  366. intel_ring_advance(ring);
  367. return 0;
  368. }
  369. static int
  370. gen8_render_ring_flush(struct intel_engine_cs *ring,
  371. u32 invalidate_domains, u32 flush_domains)
  372. {
  373. u32 flags = 0;
  374. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  375. int ret;
  376. flags |= PIPE_CONTROL_CS_STALL;
  377. if (flush_domains) {
  378. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  379. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  380. }
  381. if (invalidate_domains) {
  382. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  383. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  384. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  385. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  386. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  387. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  388. flags |= PIPE_CONTROL_QW_WRITE;
  389. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  390. /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
  391. ret = gen8_emit_pipe_control(ring,
  392. PIPE_CONTROL_CS_STALL |
  393. PIPE_CONTROL_STALL_AT_SCOREBOARD,
  394. 0);
  395. if (ret)
  396. return ret;
  397. }
  398. ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
  399. if (ret)
  400. return ret;
  401. if (!invalidate_domains && flush_domains)
  402. return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
  403. return 0;
  404. }
  405. static void ring_write_tail(struct intel_engine_cs *ring,
  406. u32 value)
  407. {
  408. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  409. I915_WRITE_TAIL(ring, value);
  410. }
  411. u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
  412. {
  413. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  414. u64 acthd;
  415. if (INTEL_INFO(ring->dev)->gen >= 8)
  416. acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
  417. RING_ACTHD_UDW(ring->mmio_base));
  418. else if (INTEL_INFO(ring->dev)->gen >= 4)
  419. acthd = I915_READ(RING_ACTHD(ring->mmio_base));
  420. else
  421. acthd = I915_READ(ACTHD);
  422. return acthd;
  423. }
  424. static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
  425. {
  426. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  427. u32 addr;
  428. addr = dev_priv->status_page_dmah->busaddr;
  429. if (INTEL_INFO(ring->dev)->gen >= 4)
  430. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  431. I915_WRITE(HWS_PGA, addr);
  432. }
  433. static bool stop_ring(struct intel_engine_cs *ring)
  434. {
  435. struct drm_i915_private *dev_priv = to_i915(ring->dev);
  436. if (!IS_GEN2(ring->dev)) {
  437. I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
  438. if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
  439. DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
  440. /* Sometimes we observe that the idle flag is not
  441. * set even though the ring is empty. So double
  442. * check before giving up.
  443. */
  444. if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
  445. return false;
  446. }
  447. }
  448. I915_WRITE_CTL(ring, 0);
  449. I915_WRITE_HEAD(ring, 0);
  450. ring->write_tail(ring, 0);
  451. if (!IS_GEN2(ring->dev)) {
  452. (void)I915_READ_CTL(ring);
  453. I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
  454. }
  455. return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
  456. }
  457. static int init_ring_common(struct intel_engine_cs *ring)
  458. {
  459. struct drm_device *dev = ring->dev;
  460. struct drm_i915_private *dev_priv = dev->dev_private;
  461. struct intel_ringbuffer *ringbuf = ring->buffer;
  462. struct drm_i915_gem_object *obj = ringbuf->obj;
  463. int ret = 0;
  464. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  465. if (!stop_ring(ring)) {
  466. /* G45 ring initialization often fails to reset head to zero */
  467. DRM_DEBUG_KMS("%s head not reset to zero "
  468. "ctl %08x head %08x tail %08x start %08x\n",
  469. ring->name,
  470. I915_READ_CTL(ring),
  471. I915_READ_HEAD(ring),
  472. I915_READ_TAIL(ring),
  473. I915_READ_START(ring));
  474. if (!stop_ring(ring)) {
  475. DRM_ERROR("failed to set %s head to zero "
  476. "ctl %08x head %08x tail %08x start %08x\n",
  477. ring->name,
  478. I915_READ_CTL(ring),
  479. I915_READ_HEAD(ring),
  480. I915_READ_TAIL(ring),
  481. I915_READ_START(ring));
  482. ret = -EIO;
  483. goto out;
  484. }
  485. }
  486. if (I915_NEED_GFX_HWS(dev))
  487. intel_ring_setup_status_page(ring);
  488. else
  489. ring_setup_phys_status_page(ring);
  490. /* Enforce ordering by reading HEAD register back */
  491. I915_READ_HEAD(ring);
  492. /* Initialize the ring. This must happen _after_ we've cleared the ring
  493. * registers with the above sequence (the readback of the HEAD registers
  494. * also enforces ordering), otherwise the hw might lose the new ring
  495. * register values. */
  496. I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
  497. /* WaClearRingBufHeadRegAtInit:ctg,elk */
  498. if (I915_READ_HEAD(ring))
  499. DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
  500. ring->name, I915_READ_HEAD(ring));
  501. I915_WRITE_HEAD(ring, 0);
  502. (void)I915_READ_HEAD(ring);
  503. I915_WRITE_CTL(ring,
  504. ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
  505. | RING_VALID);
  506. /* If the head is still not zero, the ring is dead */
  507. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  508. I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
  509. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  510. DRM_ERROR("%s initialization failed "
  511. "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
  512. ring->name,
  513. I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
  514. I915_READ_HEAD(ring), I915_READ_TAIL(ring),
  515. I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
  516. ret = -EIO;
  517. goto out;
  518. }
  519. ringbuf->last_retired_head = -1;
  520. ringbuf->head = I915_READ_HEAD(ring);
  521. ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  522. intel_ring_update_space(ringbuf);
  523. memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
  524. out:
  525. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  526. return ret;
  527. }
  528. void
  529. intel_fini_pipe_control(struct intel_engine_cs *ring)
  530. {
  531. struct drm_device *dev = ring->dev;
  532. if (ring->scratch.obj == NULL)
  533. return;
  534. if (INTEL_INFO(dev)->gen >= 5) {
  535. kunmap(sg_page(ring->scratch.obj->pages->sgl));
  536. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  537. }
  538. drm_gem_object_unreference(&ring->scratch.obj->base);
  539. ring->scratch.obj = NULL;
  540. }
  541. int
  542. intel_init_pipe_control(struct intel_engine_cs *ring)
  543. {
  544. int ret;
  545. WARN_ON(ring->scratch.obj);
  546. ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
  547. if (ring->scratch.obj == NULL) {
  548. DRM_ERROR("Failed to allocate seqno page\n");
  549. ret = -ENOMEM;
  550. goto err;
  551. }
  552. ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
  553. if (ret)
  554. goto err_unref;
  555. ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
  556. if (ret)
  557. goto err_unref;
  558. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
  559. ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
  560. if (ring->scratch.cpu_page == NULL) {
  561. ret = -ENOMEM;
  562. goto err_unpin;
  563. }
  564. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  565. ring->name, ring->scratch.gtt_offset);
  566. return 0;
  567. err_unpin:
  568. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  569. err_unref:
  570. drm_gem_object_unreference(&ring->scratch.obj->base);
  571. err:
  572. return ret;
  573. }
  574. static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
  575. struct intel_context *ctx)
  576. {
  577. int ret, i;
  578. struct drm_device *dev = ring->dev;
  579. struct drm_i915_private *dev_priv = dev->dev_private;
  580. struct i915_workarounds *w = &dev_priv->workarounds;
  581. if (WARN_ON_ONCE(w->count == 0))
  582. return 0;
  583. ring->gpu_caches_dirty = true;
  584. ret = intel_ring_flush_all_caches(ring);
  585. if (ret)
  586. return ret;
  587. ret = intel_ring_begin(ring, (w->count * 2 + 2));
  588. if (ret)
  589. return ret;
  590. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
  591. for (i = 0; i < w->count; i++) {
  592. intel_ring_emit(ring, w->reg[i].addr);
  593. intel_ring_emit(ring, w->reg[i].value);
  594. }
  595. intel_ring_emit(ring, MI_NOOP);
  596. intel_ring_advance(ring);
  597. ring->gpu_caches_dirty = true;
  598. ret = intel_ring_flush_all_caches(ring);
  599. if (ret)
  600. return ret;
  601. DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
  602. return 0;
  603. }
  604. static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
  605. struct intel_context *ctx)
  606. {
  607. int ret;
  608. ret = intel_ring_workarounds_emit(ring, ctx);
  609. if (ret != 0)
  610. return ret;
  611. ret = i915_gem_render_state_init(ring);
  612. if (ret)
  613. DRM_ERROR("init render state: %d\n", ret);
  614. return ret;
  615. }
  616. static int wa_add(struct drm_i915_private *dev_priv,
  617. const u32 addr, const u32 mask, const u32 val)
  618. {
  619. const u32 idx = dev_priv->workarounds.count;
  620. if (WARN_ON(idx >= I915_MAX_WA_REGS))
  621. return -ENOSPC;
  622. dev_priv->workarounds.reg[idx].addr = addr;
  623. dev_priv->workarounds.reg[idx].value = val;
  624. dev_priv->workarounds.reg[idx].mask = mask;
  625. dev_priv->workarounds.count++;
  626. return 0;
  627. }
  628. #define WA_REG(addr, mask, val) { \
  629. const int r = wa_add(dev_priv, (addr), (mask), (val)); \
  630. if (r) \
  631. return r; \
  632. }
  633. #define WA_SET_BIT_MASKED(addr, mask) \
  634. WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
  635. #define WA_CLR_BIT_MASKED(addr, mask) \
  636. WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
  637. #define WA_SET_FIELD_MASKED(addr, mask, value) \
  638. WA_REG(addr, mask, _MASKED_FIELD(mask, value))
  639. #define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
  640. #define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
  641. #define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
  642. static int bdw_init_workarounds(struct intel_engine_cs *ring)
  643. {
  644. struct drm_device *dev = ring->dev;
  645. struct drm_i915_private *dev_priv = dev->dev_private;
  646. /* WaDisablePartialInstShootdown:bdw */
  647. /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
  648. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  649. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
  650. STALL_DOP_GATING_DISABLE);
  651. /* WaDisableDopClockGating:bdw */
  652. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
  653. DOP_CLOCK_GATING_DISABLE);
  654. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  655. GEN8_SAMPLER_POWER_BYPASS_DIS);
  656. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  657. * workaround for for a possible hang in the unlikely event a TLB
  658. * invalidation occurs during a PSD flush.
  659. */
  660. /* WaForceEnableNonCoherent:bdw */
  661. /* WaHdcDisableFetchWhenMasked:bdw */
  662. /* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
  663. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  664. HDC_FORCE_NON_COHERENT |
  665. HDC_DONOT_FETCH_MEM_WHEN_MASKED |
  666. (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
  667. /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
  668. * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
  669. * polygons in the same 8x4 pixel/sample area to be processed without
  670. * stalling waiting for the earlier ones to write to Hierarchical Z
  671. * buffer."
  672. *
  673. * This optimization is off by default for Broadwell; turn it on.
  674. */
  675. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  676. /* Wa4x4STCOptimizationDisable:bdw */
  677. WA_SET_BIT_MASKED(CACHE_MODE_1,
  678. GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  679. /*
  680. * BSpec recommends 8x4 when MSAA is used,
  681. * however in practice 16x4 seems fastest.
  682. *
  683. * Note that PS/WM thread counts depend on the WIZ hashing
  684. * disable bit, which we don't touch here, but it's good
  685. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  686. */
  687. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  688. GEN6_WIZ_HASHING_MASK,
  689. GEN6_WIZ_HASHING_16x4);
  690. return 0;
  691. }
  692. static int chv_init_workarounds(struct intel_engine_cs *ring)
  693. {
  694. struct drm_device *dev = ring->dev;
  695. struct drm_i915_private *dev_priv = dev->dev_private;
  696. /* WaDisablePartialInstShootdown:chv */
  697. /* WaDisableThreadStallDopClockGating:chv */
  698. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  699. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
  700. STALL_DOP_GATING_DISABLE);
  701. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  702. * workaround for a possible hang in the unlikely event a TLB
  703. * invalidation occurs during a PSD flush.
  704. */
  705. /* WaForceEnableNonCoherent:chv */
  706. /* WaHdcDisableFetchWhenMasked:chv */
  707. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  708. HDC_FORCE_NON_COHERENT |
  709. HDC_DONOT_FETCH_MEM_WHEN_MASKED);
  710. /* According to the CACHE_MODE_0 default value documentation, some
  711. * CHV platforms disable this optimization by default. Turn it on.
  712. */
  713. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  714. /* Improve HiZ throughput on CHV. */
  715. WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
  716. return 0;
  717. }
  718. int init_workarounds_ring(struct intel_engine_cs *ring)
  719. {
  720. struct drm_device *dev = ring->dev;
  721. struct drm_i915_private *dev_priv = dev->dev_private;
  722. WARN_ON(ring->id != RCS);
  723. dev_priv->workarounds.count = 0;
  724. if (IS_BROADWELL(dev))
  725. return bdw_init_workarounds(ring);
  726. if (IS_CHERRYVIEW(dev))
  727. return chv_init_workarounds(ring);
  728. return 0;
  729. }
  730. static int init_render_ring(struct intel_engine_cs *ring)
  731. {
  732. struct drm_device *dev = ring->dev;
  733. struct drm_i915_private *dev_priv = dev->dev_private;
  734. int ret = init_ring_common(ring);
  735. if (ret)
  736. return ret;
  737. /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
  738. if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
  739. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  740. /* We need to disable the AsyncFlip performance optimisations in order
  741. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  742. * programmed to '1' on all products.
  743. *
  744. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
  745. */
  746. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
  747. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  748. /* Required for the hardware to program scanline values for waiting */
  749. /* WaEnableFlushTlbInvalidationMode:snb */
  750. if (INTEL_INFO(dev)->gen == 6)
  751. I915_WRITE(GFX_MODE,
  752. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
  753. /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
  754. if (IS_GEN7(dev))
  755. I915_WRITE(GFX_MODE_GEN7,
  756. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
  757. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  758. if (IS_GEN6(dev)) {
  759. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  760. * "If this bit is set, STCunit will have LRA as replacement
  761. * policy. [...] This bit must be reset. LRA replacement
  762. * policy is not supported."
  763. */
  764. I915_WRITE(CACHE_MODE_0,
  765. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  766. }
  767. if (INTEL_INFO(dev)->gen >= 6)
  768. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  769. if (HAS_L3_DPF(dev))
  770. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  771. return init_workarounds_ring(ring);
  772. }
  773. static void render_ring_cleanup(struct intel_engine_cs *ring)
  774. {
  775. struct drm_device *dev = ring->dev;
  776. struct drm_i915_private *dev_priv = dev->dev_private;
  777. if (dev_priv->semaphore_obj) {
  778. i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
  779. drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
  780. dev_priv->semaphore_obj = NULL;
  781. }
  782. intel_fini_pipe_control(ring);
  783. }
  784. static int gen8_rcs_signal(struct intel_engine_cs *signaller,
  785. unsigned int num_dwords)
  786. {
  787. #define MBOX_UPDATE_DWORDS 8
  788. struct drm_device *dev = signaller->dev;
  789. struct drm_i915_private *dev_priv = dev->dev_private;
  790. struct intel_engine_cs *waiter;
  791. int i, ret, num_rings;
  792. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  793. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  794. #undef MBOX_UPDATE_DWORDS
  795. ret = intel_ring_begin(signaller, num_dwords);
  796. if (ret)
  797. return ret;
  798. for_each_ring(waiter, dev_priv, i) {
  799. u32 seqno;
  800. u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
  801. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  802. continue;
  803. seqno = i915_gem_request_get_seqno(
  804. signaller->outstanding_lazy_request);
  805. intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
  806. intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
  807. PIPE_CONTROL_QW_WRITE |
  808. PIPE_CONTROL_FLUSH_ENABLE);
  809. intel_ring_emit(signaller, lower_32_bits(gtt_offset));
  810. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  811. intel_ring_emit(signaller, seqno);
  812. intel_ring_emit(signaller, 0);
  813. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  814. MI_SEMAPHORE_TARGET(waiter->id));
  815. intel_ring_emit(signaller, 0);
  816. }
  817. return 0;
  818. }
  819. static int gen8_xcs_signal(struct intel_engine_cs *signaller,
  820. unsigned int num_dwords)
  821. {
  822. #define MBOX_UPDATE_DWORDS 6
  823. struct drm_device *dev = signaller->dev;
  824. struct drm_i915_private *dev_priv = dev->dev_private;
  825. struct intel_engine_cs *waiter;
  826. int i, ret, num_rings;
  827. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  828. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  829. #undef MBOX_UPDATE_DWORDS
  830. ret = intel_ring_begin(signaller, num_dwords);
  831. if (ret)
  832. return ret;
  833. for_each_ring(waiter, dev_priv, i) {
  834. u32 seqno;
  835. u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
  836. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  837. continue;
  838. seqno = i915_gem_request_get_seqno(
  839. signaller->outstanding_lazy_request);
  840. intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
  841. MI_FLUSH_DW_OP_STOREDW);
  842. intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
  843. MI_FLUSH_DW_USE_GTT);
  844. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  845. intel_ring_emit(signaller, seqno);
  846. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  847. MI_SEMAPHORE_TARGET(waiter->id));
  848. intel_ring_emit(signaller, 0);
  849. }
  850. return 0;
  851. }
  852. static int gen6_signal(struct intel_engine_cs *signaller,
  853. unsigned int num_dwords)
  854. {
  855. struct drm_device *dev = signaller->dev;
  856. struct drm_i915_private *dev_priv = dev->dev_private;
  857. struct intel_engine_cs *useless;
  858. int i, ret, num_rings;
  859. #define MBOX_UPDATE_DWORDS 3
  860. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  861. num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
  862. #undef MBOX_UPDATE_DWORDS
  863. ret = intel_ring_begin(signaller, num_dwords);
  864. if (ret)
  865. return ret;
  866. for_each_ring(useless, dev_priv, i) {
  867. u32 mbox_reg = signaller->semaphore.mbox.signal[i];
  868. if (mbox_reg != GEN6_NOSYNC) {
  869. u32 seqno = i915_gem_request_get_seqno(
  870. signaller->outstanding_lazy_request);
  871. intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
  872. intel_ring_emit(signaller, mbox_reg);
  873. intel_ring_emit(signaller, seqno);
  874. }
  875. }
  876. /* If num_dwords was rounded, make sure the tail pointer is correct */
  877. if (num_rings % 2 == 0)
  878. intel_ring_emit(signaller, MI_NOOP);
  879. return 0;
  880. }
  881. /**
  882. * gen6_add_request - Update the semaphore mailbox registers
  883. *
  884. * @ring - ring that is adding a request
  885. * @seqno - return seqno stuck into the ring
  886. *
  887. * Update the mailbox registers in the *other* rings with the current seqno.
  888. * This acts like a signal in the canonical semaphore.
  889. */
  890. static int
  891. gen6_add_request(struct intel_engine_cs *ring)
  892. {
  893. int ret;
  894. if (ring->semaphore.signal)
  895. ret = ring->semaphore.signal(ring, 4);
  896. else
  897. ret = intel_ring_begin(ring, 4);
  898. if (ret)
  899. return ret;
  900. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  901. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  902. intel_ring_emit(ring,
  903. i915_gem_request_get_seqno(ring->outstanding_lazy_request));
  904. intel_ring_emit(ring, MI_USER_INTERRUPT);
  905. __intel_ring_advance(ring);
  906. return 0;
  907. }
  908. static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
  909. u32 seqno)
  910. {
  911. struct drm_i915_private *dev_priv = dev->dev_private;
  912. return dev_priv->last_seqno < seqno;
  913. }
  914. /**
  915. * intel_ring_sync - sync the waiter to the signaller on seqno
  916. *
  917. * @waiter - ring that is waiting
  918. * @signaller - ring which has, or will signal
  919. * @seqno - seqno which the waiter will block on
  920. */
  921. static int
  922. gen8_ring_sync(struct intel_engine_cs *waiter,
  923. struct intel_engine_cs *signaller,
  924. u32 seqno)
  925. {
  926. struct drm_i915_private *dev_priv = waiter->dev->dev_private;
  927. int ret;
  928. ret = intel_ring_begin(waiter, 4);
  929. if (ret)
  930. return ret;
  931. intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
  932. MI_SEMAPHORE_GLOBAL_GTT |
  933. MI_SEMAPHORE_POLL |
  934. MI_SEMAPHORE_SAD_GTE_SDD);
  935. intel_ring_emit(waiter, seqno);
  936. intel_ring_emit(waiter,
  937. lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  938. intel_ring_emit(waiter,
  939. upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  940. intel_ring_advance(waiter);
  941. return 0;
  942. }
  943. static int
  944. gen6_ring_sync(struct intel_engine_cs *waiter,
  945. struct intel_engine_cs *signaller,
  946. u32 seqno)
  947. {
  948. u32 dw1 = MI_SEMAPHORE_MBOX |
  949. MI_SEMAPHORE_COMPARE |
  950. MI_SEMAPHORE_REGISTER;
  951. u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
  952. int ret;
  953. /* Throughout all of the GEM code, seqno passed implies our current
  954. * seqno is >= the last seqno executed. However for hardware the
  955. * comparison is strictly greater than.
  956. */
  957. seqno -= 1;
  958. WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
  959. ret = intel_ring_begin(waiter, 4);
  960. if (ret)
  961. return ret;
  962. /* If seqno wrap happened, omit the wait with no-ops */
  963. if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
  964. intel_ring_emit(waiter, dw1 | wait_mbox);
  965. intel_ring_emit(waiter, seqno);
  966. intel_ring_emit(waiter, 0);
  967. intel_ring_emit(waiter, MI_NOOP);
  968. } else {
  969. intel_ring_emit(waiter, MI_NOOP);
  970. intel_ring_emit(waiter, MI_NOOP);
  971. intel_ring_emit(waiter, MI_NOOP);
  972. intel_ring_emit(waiter, MI_NOOP);
  973. }
  974. intel_ring_advance(waiter);
  975. return 0;
  976. }
  977. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  978. do { \
  979. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  980. PIPE_CONTROL_DEPTH_STALL); \
  981. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  982. intel_ring_emit(ring__, 0); \
  983. intel_ring_emit(ring__, 0); \
  984. } while (0)
  985. static int
  986. pc_render_add_request(struct intel_engine_cs *ring)
  987. {
  988. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  989. int ret;
  990. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  991. * incoherent with writes to memory, i.e. completely fubar,
  992. * so we need to use PIPE_NOTIFY instead.
  993. *
  994. * However, we also need to workaround the qword write
  995. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  996. * memory before requesting an interrupt.
  997. */
  998. ret = intel_ring_begin(ring, 32);
  999. if (ret)
  1000. return ret;
  1001. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  1002. PIPE_CONTROL_WRITE_FLUSH |
  1003. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  1004. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  1005. intel_ring_emit(ring,
  1006. i915_gem_request_get_seqno(ring->outstanding_lazy_request));
  1007. intel_ring_emit(ring, 0);
  1008. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1009. scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
  1010. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1011. scratch_addr += 2 * CACHELINE_BYTES;
  1012. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1013. scratch_addr += 2 * CACHELINE_BYTES;
  1014. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1015. scratch_addr += 2 * CACHELINE_BYTES;
  1016. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1017. scratch_addr += 2 * CACHELINE_BYTES;
  1018. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1019. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  1020. PIPE_CONTROL_WRITE_FLUSH |
  1021. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  1022. PIPE_CONTROL_NOTIFY);
  1023. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  1024. intel_ring_emit(ring,
  1025. i915_gem_request_get_seqno(ring->outstanding_lazy_request));
  1026. intel_ring_emit(ring, 0);
  1027. __intel_ring_advance(ring);
  1028. return 0;
  1029. }
  1030. static u32
  1031. gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1032. {
  1033. /* Workaround to force correct ordering between irq and seqno writes on
  1034. * ivb (and maybe also on snb) by reading from a CS register (like
  1035. * ACTHD) before reading the status page. */
  1036. if (!lazy_coherency) {
  1037. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1038. POSTING_READ(RING_ACTHD(ring->mmio_base));
  1039. }
  1040. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  1041. }
  1042. static u32
  1043. ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1044. {
  1045. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  1046. }
  1047. static void
  1048. ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
  1049. {
  1050. intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
  1051. }
  1052. static u32
  1053. pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1054. {
  1055. return ring->scratch.cpu_page[0];
  1056. }
  1057. static void
  1058. pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
  1059. {
  1060. ring->scratch.cpu_page[0] = seqno;
  1061. }
  1062. static bool
  1063. gen5_ring_get_irq(struct intel_engine_cs *ring)
  1064. {
  1065. struct drm_device *dev = ring->dev;
  1066. struct drm_i915_private *dev_priv = dev->dev_private;
  1067. unsigned long flags;
  1068. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1069. return false;
  1070. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1071. if (ring->irq_refcount++ == 0)
  1072. gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  1073. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1074. return true;
  1075. }
  1076. static void
  1077. gen5_ring_put_irq(struct intel_engine_cs *ring)
  1078. {
  1079. struct drm_device *dev = ring->dev;
  1080. struct drm_i915_private *dev_priv = dev->dev_private;
  1081. unsigned long flags;
  1082. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1083. if (--ring->irq_refcount == 0)
  1084. gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  1085. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1086. }
  1087. static bool
  1088. i9xx_ring_get_irq(struct intel_engine_cs *ring)
  1089. {
  1090. struct drm_device *dev = ring->dev;
  1091. struct drm_i915_private *dev_priv = dev->dev_private;
  1092. unsigned long flags;
  1093. if (!intel_irqs_enabled(dev_priv))
  1094. return false;
  1095. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1096. if (ring->irq_refcount++ == 0) {
  1097. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  1098. I915_WRITE(IMR, dev_priv->irq_mask);
  1099. POSTING_READ(IMR);
  1100. }
  1101. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1102. return true;
  1103. }
  1104. static void
  1105. i9xx_ring_put_irq(struct intel_engine_cs *ring)
  1106. {
  1107. struct drm_device *dev = ring->dev;
  1108. struct drm_i915_private *dev_priv = dev->dev_private;
  1109. unsigned long flags;
  1110. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1111. if (--ring->irq_refcount == 0) {
  1112. dev_priv->irq_mask |= ring->irq_enable_mask;
  1113. I915_WRITE(IMR, dev_priv->irq_mask);
  1114. POSTING_READ(IMR);
  1115. }
  1116. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1117. }
  1118. static bool
  1119. i8xx_ring_get_irq(struct intel_engine_cs *ring)
  1120. {
  1121. struct drm_device *dev = ring->dev;
  1122. struct drm_i915_private *dev_priv = dev->dev_private;
  1123. unsigned long flags;
  1124. if (!intel_irqs_enabled(dev_priv))
  1125. return false;
  1126. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1127. if (ring->irq_refcount++ == 0) {
  1128. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  1129. I915_WRITE16(IMR, dev_priv->irq_mask);
  1130. POSTING_READ16(IMR);
  1131. }
  1132. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1133. return true;
  1134. }
  1135. static void
  1136. i8xx_ring_put_irq(struct intel_engine_cs *ring)
  1137. {
  1138. struct drm_device *dev = ring->dev;
  1139. struct drm_i915_private *dev_priv = dev->dev_private;
  1140. unsigned long flags;
  1141. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1142. if (--ring->irq_refcount == 0) {
  1143. dev_priv->irq_mask |= ring->irq_enable_mask;
  1144. I915_WRITE16(IMR, dev_priv->irq_mask);
  1145. POSTING_READ16(IMR);
  1146. }
  1147. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1148. }
  1149. void intel_ring_setup_status_page(struct intel_engine_cs *ring)
  1150. {
  1151. struct drm_device *dev = ring->dev;
  1152. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1153. u32 mmio = 0;
  1154. /* The ring status page addresses are no longer next to the rest of
  1155. * the ring registers as of gen7.
  1156. */
  1157. if (IS_GEN7(dev)) {
  1158. switch (ring->id) {
  1159. case RCS:
  1160. mmio = RENDER_HWS_PGA_GEN7;
  1161. break;
  1162. case BCS:
  1163. mmio = BLT_HWS_PGA_GEN7;
  1164. break;
  1165. /*
  1166. * VCS2 actually doesn't exist on Gen7. Only shut up
  1167. * gcc switch check warning
  1168. */
  1169. case VCS2:
  1170. case VCS:
  1171. mmio = BSD_HWS_PGA_GEN7;
  1172. break;
  1173. case VECS:
  1174. mmio = VEBOX_HWS_PGA_GEN7;
  1175. break;
  1176. }
  1177. } else if (IS_GEN6(ring->dev)) {
  1178. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  1179. } else {
  1180. /* XXX: gen8 returns to sanity */
  1181. mmio = RING_HWS_PGA(ring->mmio_base);
  1182. }
  1183. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  1184. POSTING_READ(mmio);
  1185. /*
  1186. * Flush the TLB for this page
  1187. *
  1188. * FIXME: These two bits have disappeared on gen8, so a question
  1189. * arises: do we still need this and if so how should we go about
  1190. * invalidating the TLB?
  1191. */
  1192. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
  1193. u32 reg = RING_INSTPM(ring->mmio_base);
  1194. /* ring should be idle before issuing a sync flush*/
  1195. WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
  1196. I915_WRITE(reg,
  1197. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  1198. INSTPM_SYNC_FLUSH));
  1199. if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
  1200. 1000))
  1201. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  1202. ring->name);
  1203. }
  1204. }
  1205. static int
  1206. bsd_ring_flush(struct intel_engine_cs *ring,
  1207. u32 invalidate_domains,
  1208. u32 flush_domains)
  1209. {
  1210. int ret;
  1211. ret = intel_ring_begin(ring, 2);
  1212. if (ret)
  1213. return ret;
  1214. intel_ring_emit(ring, MI_FLUSH);
  1215. intel_ring_emit(ring, MI_NOOP);
  1216. intel_ring_advance(ring);
  1217. return 0;
  1218. }
  1219. static int
  1220. i9xx_add_request(struct intel_engine_cs *ring)
  1221. {
  1222. int ret;
  1223. ret = intel_ring_begin(ring, 4);
  1224. if (ret)
  1225. return ret;
  1226. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  1227. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1228. intel_ring_emit(ring,
  1229. i915_gem_request_get_seqno(ring->outstanding_lazy_request));
  1230. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1231. __intel_ring_advance(ring);
  1232. return 0;
  1233. }
  1234. static bool
  1235. gen6_ring_get_irq(struct intel_engine_cs *ring)
  1236. {
  1237. struct drm_device *dev = ring->dev;
  1238. struct drm_i915_private *dev_priv = dev->dev_private;
  1239. unsigned long flags;
  1240. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1241. return false;
  1242. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1243. if (ring->irq_refcount++ == 0) {
  1244. if (HAS_L3_DPF(dev) && ring->id == RCS)
  1245. I915_WRITE_IMR(ring,
  1246. ~(ring->irq_enable_mask |
  1247. GT_PARITY_ERROR(dev)));
  1248. else
  1249. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1250. gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  1251. }
  1252. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1253. return true;
  1254. }
  1255. static void
  1256. gen6_ring_put_irq(struct intel_engine_cs *ring)
  1257. {
  1258. struct drm_device *dev = ring->dev;
  1259. struct drm_i915_private *dev_priv = dev->dev_private;
  1260. unsigned long flags;
  1261. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1262. if (--ring->irq_refcount == 0) {
  1263. if (HAS_L3_DPF(dev) && ring->id == RCS)
  1264. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  1265. else
  1266. I915_WRITE_IMR(ring, ~0);
  1267. gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  1268. }
  1269. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1270. }
  1271. static bool
  1272. hsw_vebox_get_irq(struct intel_engine_cs *ring)
  1273. {
  1274. struct drm_device *dev = ring->dev;
  1275. struct drm_i915_private *dev_priv = dev->dev_private;
  1276. unsigned long flags;
  1277. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1278. return false;
  1279. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1280. if (ring->irq_refcount++ == 0) {
  1281. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1282. gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
  1283. }
  1284. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1285. return true;
  1286. }
  1287. static void
  1288. hsw_vebox_put_irq(struct intel_engine_cs *ring)
  1289. {
  1290. struct drm_device *dev = ring->dev;
  1291. struct drm_i915_private *dev_priv = dev->dev_private;
  1292. unsigned long flags;
  1293. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1294. if (--ring->irq_refcount == 0) {
  1295. I915_WRITE_IMR(ring, ~0);
  1296. gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
  1297. }
  1298. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1299. }
  1300. static bool
  1301. gen8_ring_get_irq(struct intel_engine_cs *ring)
  1302. {
  1303. struct drm_device *dev = ring->dev;
  1304. struct drm_i915_private *dev_priv = dev->dev_private;
  1305. unsigned long flags;
  1306. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1307. return false;
  1308. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1309. if (ring->irq_refcount++ == 0) {
  1310. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1311. I915_WRITE_IMR(ring,
  1312. ~(ring->irq_enable_mask |
  1313. GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
  1314. } else {
  1315. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1316. }
  1317. POSTING_READ(RING_IMR(ring->mmio_base));
  1318. }
  1319. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1320. return true;
  1321. }
  1322. static void
  1323. gen8_ring_put_irq(struct intel_engine_cs *ring)
  1324. {
  1325. struct drm_device *dev = ring->dev;
  1326. struct drm_i915_private *dev_priv = dev->dev_private;
  1327. unsigned long flags;
  1328. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1329. if (--ring->irq_refcount == 0) {
  1330. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1331. I915_WRITE_IMR(ring,
  1332. ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
  1333. } else {
  1334. I915_WRITE_IMR(ring, ~0);
  1335. }
  1336. POSTING_READ(RING_IMR(ring->mmio_base));
  1337. }
  1338. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1339. }
  1340. static int
  1341. i965_dispatch_execbuffer(struct intel_engine_cs *ring,
  1342. u64 offset, u32 length,
  1343. unsigned flags)
  1344. {
  1345. int ret;
  1346. ret = intel_ring_begin(ring, 2);
  1347. if (ret)
  1348. return ret;
  1349. intel_ring_emit(ring,
  1350. MI_BATCH_BUFFER_START |
  1351. MI_BATCH_GTT |
  1352. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1353. intel_ring_emit(ring, offset);
  1354. intel_ring_advance(ring);
  1355. return 0;
  1356. }
  1357. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  1358. #define I830_BATCH_LIMIT (256*1024)
  1359. #define I830_TLB_ENTRIES (2)
  1360. #define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
  1361. static int
  1362. i830_dispatch_execbuffer(struct intel_engine_cs *ring,
  1363. u64 offset, u32 len,
  1364. unsigned flags)
  1365. {
  1366. u32 cs_offset = ring->scratch.gtt_offset;
  1367. int ret;
  1368. ret = intel_ring_begin(ring, 6);
  1369. if (ret)
  1370. return ret;
  1371. /* Evict the invalid PTE TLBs */
  1372. intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
  1373. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
  1374. intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
  1375. intel_ring_emit(ring, cs_offset);
  1376. intel_ring_emit(ring, 0xdeadbeef);
  1377. intel_ring_emit(ring, MI_NOOP);
  1378. intel_ring_advance(ring);
  1379. if ((flags & I915_DISPATCH_PINNED) == 0) {
  1380. if (len > I830_BATCH_LIMIT)
  1381. return -ENOSPC;
  1382. ret = intel_ring_begin(ring, 6 + 2);
  1383. if (ret)
  1384. return ret;
  1385. /* Blit the batch (which has now all relocs applied) to the
  1386. * stable batch scratch bo area (so that the CS never
  1387. * stumbles over its tlb invalidation bug) ...
  1388. */
  1389. intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
  1390. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
  1391. intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
  1392. intel_ring_emit(ring, cs_offset);
  1393. intel_ring_emit(ring, 4096);
  1394. intel_ring_emit(ring, offset);
  1395. intel_ring_emit(ring, MI_FLUSH);
  1396. intel_ring_emit(ring, MI_NOOP);
  1397. intel_ring_advance(ring);
  1398. /* ... and execute it. */
  1399. offset = cs_offset;
  1400. }
  1401. ret = intel_ring_begin(ring, 4);
  1402. if (ret)
  1403. return ret;
  1404. intel_ring_emit(ring, MI_BATCH_BUFFER);
  1405. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1406. intel_ring_emit(ring, offset + len - 8);
  1407. intel_ring_emit(ring, MI_NOOP);
  1408. intel_ring_advance(ring);
  1409. return 0;
  1410. }
  1411. static int
  1412. i915_dispatch_execbuffer(struct intel_engine_cs *ring,
  1413. u64 offset, u32 len,
  1414. unsigned flags)
  1415. {
  1416. int ret;
  1417. ret = intel_ring_begin(ring, 2);
  1418. if (ret)
  1419. return ret;
  1420. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1421. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1422. intel_ring_advance(ring);
  1423. return 0;
  1424. }
  1425. static void cleanup_status_page(struct intel_engine_cs *ring)
  1426. {
  1427. struct drm_i915_gem_object *obj;
  1428. obj = ring->status_page.obj;
  1429. if (obj == NULL)
  1430. return;
  1431. kunmap(sg_page(obj->pages->sgl));
  1432. i915_gem_object_ggtt_unpin(obj);
  1433. drm_gem_object_unreference(&obj->base);
  1434. ring->status_page.obj = NULL;
  1435. }
  1436. static int init_status_page(struct intel_engine_cs *ring)
  1437. {
  1438. struct drm_i915_gem_object *obj;
  1439. if ((obj = ring->status_page.obj) == NULL) {
  1440. unsigned flags;
  1441. int ret;
  1442. obj = i915_gem_alloc_object(ring->dev, 4096);
  1443. if (obj == NULL) {
  1444. DRM_ERROR("Failed to allocate status page\n");
  1445. return -ENOMEM;
  1446. }
  1447. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1448. if (ret)
  1449. goto err_unref;
  1450. flags = 0;
  1451. if (!HAS_LLC(ring->dev))
  1452. /* On g33, we cannot place HWS above 256MiB, so
  1453. * restrict its pinning to the low mappable arena.
  1454. * Though this restriction is not documented for
  1455. * gen4, gen5, or byt, they also behave similarly
  1456. * and hang if the HWS is placed at the top of the
  1457. * GTT. To generalise, it appears that all !llc
  1458. * platforms have issues with us placing the HWS
  1459. * above the mappable region (even though we never
  1460. * actualy map it).
  1461. */
  1462. flags |= PIN_MAPPABLE;
  1463. ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
  1464. if (ret) {
  1465. err_unref:
  1466. drm_gem_object_unreference(&obj->base);
  1467. return ret;
  1468. }
  1469. ring->status_page.obj = obj;
  1470. }
  1471. ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
  1472. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  1473. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1474. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1475. ring->name, ring->status_page.gfx_addr);
  1476. return 0;
  1477. }
  1478. static int init_phys_status_page(struct intel_engine_cs *ring)
  1479. {
  1480. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1481. if (!dev_priv->status_page_dmah) {
  1482. dev_priv->status_page_dmah =
  1483. drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
  1484. if (!dev_priv->status_page_dmah)
  1485. return -ENOMEM;
  1486. }
  1487. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1488. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1489. return 0;
  1490. }
  1491. void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1492. {
  1493. iounmap(ringbuf->virtual_start);
  1494. ringbuf->virtual_start = NULL;
  1495. i915_gem_object_ggtt_unpin(ringbuf->obj);
  1496. }
  1497. int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
  1498. struct intel_ringbuffer *ringbuf)
  1499. {
  1500. struct drm_i915_private *dev_priv = to_i915(dev);
  1501. struct drm_i915_gem_object *obj = ringbuf->obj;
  1502. int ret;
  1503. ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
  1504. if (ret)
  1505. return ret;
  1506. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1507. if (ret) {
  1508. i915_gem_object_ggtt_unpin(obj);
  1509. return ret;
  1510. }
  1511. ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
  1512. i915_gem_obj_ggtt_offset(obj), ringbuf->size);
  1513. if (ringbuf->virtual_start == NULL) {
  1514. i915_gem_object_ggtt_unpin(obj);
  1515. return -EINVAL;
  1516. }
  1517. return 0;
  1518. }
  1519. void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1520. {
  1521. drm_gem_object_unreference(&ringbuf->obj->base);
  1522. ringbuf->obj = NULL;
  1523. }
  1524. int intel_alloc_ringbuffer_obj(struct drm_device *dev,
  1525. struct intel_ringbuffer *ringbuf)
  1526. {
  1527. struct drm_i915_gem_object *obj;
  1528. obj = NULL;
  1529. if (!HAS_LLC(dev))
  1530. obj = i915_gem_object_create_stolen(dev, ringbuf->size);
  1531. if (obj == NULL)
  1532. obj = i915_gem_alloc_object(dev, ringbuf->size);
  1533. if (obj == NULL)
  1534. return -ENOMEM;
  1535. /* mark ring buffers as read-only from GPU side by default */
  1536. obj->gt_ro = 1;
  1537. ringbuf->obj = obj;
  1538. return 0;
  1539. }
  1540. static int intel_init_ring_buffer(struct drm_device *dev,
  1541. struct intel_engine_cs *ring)
  1542. {
  1543. struct intel_ringbuffer *ringbuf;
  1544. int ret;
  1545. WARN_ON(ring->buffer);
  1546. ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
  1547. if (!ringbuf)
  1548. return -ENOMEM;
  1549. ring->buffer = ringbuf;
  1550. ring->dev = dev;
  1551. INIT_LIST_HEAD(&ring->active_list);
  1552. INIT_LIST_HEAD(&ring->request_list);
  1553. INIT_LIST_HEAD(&ring->execlist_queue);
  1554. ringbuf->size = 32 * PAGE_SIZE;
  1555. ringbuf->ring = ring;
  1556. memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
  1557. init_waitqueue_head(&ring->irq_queue);
  1558. if (I915_NEED_GFX_HWS(dev)) {
  1559. ret = init_status_page(ring);
  1560. if (ret)
  1561. goto error;
  1562. } else {
  1563. BUG_ON(ring->id != RCS);
  1564. ret = init_phys_status_page(ring);
  1565. if (ret)
  1566. goto error;
  1567. }
  1568. WARN_ON(ringbuf->obj);
  1569. ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
  1570. if (ret) {
  1571. DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
  1572. ring->name, ret);
  1573. goto error;
  1574. }
  1575. ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
  1576. if (ret) {
  1577. DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
  1578. ring->name, ret);
  1579. intel_destroy_ringbuffer_obj(ringbuf);
  1580. goto error;
  1581. }
  1582. /* Workaround an erratum on the i830 which causes a hang if
  1583. * the TAIL pointer points to within the last 2 cachelines
  1584. * of the buffer.
  1585. */
  1586. ringbuf->effective_size = ringbuf->size;
  1587. if (IS_I830(dev) || IS_845G(dev))
  1588. ringbuf->effective_size -= 2 * CACHELINE_BYTES;
  1589. ret = i915_cmd_parser_init_ring(ring);
  1590. if (ret)
  1591. goto error;
  1592. return 0;
  1593. error:
  1594. kfree(ringbuf);
  1595. ring->buffer = NULL;
  1596. return ret;
  1597. }
  1598. void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
  1599. {
  1600. struct drm_i915_private *dev_priv;
  1601. struct intel_ringbuffer *ringbuf;
  1602. if (!intel_ring_initialized(ring))
  1603. return;
  1604. dev_priv = to_i915(ring->dev);
  1605. ringbuf = ring->buffer;
  1606. intel_stop_ring_buffer(ring);
  1607. WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
  1608. intel_unpin_ringbuffer_obj(ringbuf);
  1609. intel_destroy_ringbuffer_obj(ringbuf);
  1610. i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
  1611. if (ring->cleanup)
  1612. ring->cleanup(ring);
  1613. cleanup_status_page(ring);
  1614. i915_cmd_parser_fini_ring(ring);
  1615. kfree(ringbuf);
  1616. ring->buffer = NULL;
  1617. }
  1618. static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
  1619. {
  1620. struct intel_ringbuffer *ringbuf = ring->buffer;
  1621. struct drm_i915_gem_request *request;
  1622. int ret;
  1623. if (intel_ring_space(ringbuf) >= n)
  1624. return 0;
  1625. list_for_each_entry(request, &ring->request_list, list) {
  1626. if (__intel_ring_space(request->tail, ringbuf->tail,
  1627. ringbuf->size) >= n) {
  1628. break;
  1629. }
  1630. }
  1631. if (&request->list == &ring->request_list)
  1632. return -ENOSPC;
  1633. ret = i915_wait_request(request);
  1634. if (ret)
  1635. return ret;
  1636. i915_gem_retire_requests_ring(ring);
  1637. return 0;
  1638. }
  1639. static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
  1640. {
  1641. struct drm_device *dev = ring->dev;
  1642. struct drm_i915_private *dev_priv = dev->dev_private;
  1643. struct intel_ringbuffer *ringbuf = ring->buffer;
  1644. unsigned long end;
  1645. int ret;
  1646. ret = intel_ring_wait_request(ring, n);
  1647. if (ret != -ENOSPC)
  1648. return ret;
  1649. /* force the tail write in case we have been skipping them */
  1650. __intel_ring_advance(ring);
  1651. /* With GEM the hangcheck timer should kick us out of the loop,
  1652. * leaving it early runs the risk of corrupting GEM state (due
  1653. * to running on almost untested codepaths). But on resume
  1654. * timers don't work yet, so prevent a complete hang in that
  1655. * case by choosing an insanely large timeout. */
  1656. end = jiffies + 60 * HZ;
  1657. ret = 0;
  1658. trace_i915_ring_wait_begin(ring);
  1659. do {
  1660. if (intel_ring_space(ringbuf) >= n)
  1661. break;
  1662. ringbuf->head = I915_READ_HEAD(ring);
  1663. if (intel_ring_space(ringbuf) >= n)
  1664. break;
  1665. msleep(1);
  1666. if (dev_priv->mm.interruptible && signal_pending(current)) {
  1667. ret = -ERESTARTSYS;
  1668. break;
  1669. }
  1670. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1671. dev_priv->mm.interruptible);
  1672. if (ret)
  1673. break;
  1674. if (time_after(jiffies, end)) {
  1675. ret = -EBUSY;
  1676. break;
  1677. }
  1678. } while (1);
  1679. trace_i915_ring_wait_end(ring);
  1680. return ret;
  1681. }
  1682. static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
  1683. {
  1684. uint32_t __iomem *virt;
  1685. struct intel_ringbuffer *ringbuf = ring->buffer;
  1686. int rem = ringbuf->size - ringbuf->tail;
  1687. if (ringbuf->space < rem) {
  1688. int ret = ring_wait_for_space(ring, rem);
  1689. if (ret)
  1690. return ret;
  1691. }
  1692. virt = ringbuf->virtual_start + ringbuf->tail;
  1693. rem /= 4;
  1694. while (rem--)
  1695. iowrite32(MI_NOOP, virt++);
  1696. ringbuf->tail = 0;
  1697. intel_ring_update_space(ringbuf);
  1698. return 0;
  1699. }
  1700. int intel_ring_idle(struct intel_engine_cs *ring)
  1701. {
  1702. struct drm_i915_gem_request *req;
  1703. int ret;
  1704. /* We need to add any requests required to flush the objects and ring */
  1705. if (ring->outstanding_lazy_request) {
  1706. ret = i915_add_request(ring);
  1707. if (ret)
  1708. return ret;
  1709. }
  1710. /* Wait upon the last request to be completed */
  1711. if (list_empty(&ring->request_list))
  1712. return 0;
  1713. req = list_entry(ring->request_list.prev,
  1714. struct drm_i915_gem_request,
  1715. list);
  1716. return i915_wait_request(req);
  1717. }
  1718. static int
  1719. intel_ring_alloc_request(struct intel_engine_cs *ring)
  1720. {
  1721. int ret;
  1722. struct drm_i915_gem_request *request;
  1723. struct drm_i915_private *dev_private = ring->dev->dev_private;
  1724. if (ring->outstanding_lazy_request)
  1725. return 0;
  1726. request = kzalloc(sizeof(*request), GFP_KERNEL);
  1727. if (request == NULL)
  1728. return -ENOMEM;
  1729. kref_init(&request->ref);
  1730. request->ring = ring;
  1731. request->uniq = dev_private->request_uniq++;
  1732. ret = i915_gem_get_seqno(ring->dev, &request->seqno);
  1733. if (ret) {
  1734. kfree(request);
  1735. return ret;
  1736. }
  1737. ring->outstanding_lazy_request = request;
  1738. return 0;
  1739. }
  1740. static int __intel_ring_prepare(struct intel_engine_cs *ring,
  1741. int bytes)
  1742. {
  1743. struct intel_ringbuffer *ringbuf = ring->buffer;
  1744. int ret;
  1745. if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
  1746. ret = intel_wrap_ring_buffer(ring);
  1747. if (unlikely(ret))
  1748. return ret;
  1749. }
  1750. if (unlikely(ringbuf->space < bytes)) {
  1751. ret = ring_wait_for_space(ring, bytes);
  1752. if (unlikely(ret))
  1753. return ret;
  1754. }
  1755. return 0;
  1756. }
  1757. int intel_ring_begin(struct intel_engine_cs *ring,
  1758. int num_dwords)
  1759. {
  1760. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1761. int ret;
  1762. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1763. dev_priv->mm.interruptible);
  1764. if (ret)
  1765. return ret;
  1766. ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
  1767. if (ret)
  1768. return ret;
  1769. /* Preallocate the olr before touching the ring */
  1770. ret = intel_ring_alloc_request(ring);
  1771. if (ret)
  1772. return ret;
  1773. ring->buffer->space -= num_dwords * sizeof(uint32_t);
  1774. return 0;
  1775. }
  1776. /* Align the ring tail to a cacheline boundary */
  1777. int intel_ring_cacheline_align(struct intel_engine_cs *ring)
  1778. {
  1779. int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
  1780. int ret;
  1781. if (num_dwords == 0)
  1782. return 0;
  1783. num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
  1784. ret = intel_ring_begin(ring, num_dwords);
  1785. if (ret)
  1786. return ret;
  1787. while (num_dwords--)
  1788. intel_ring_emit(ring, MI_NOOP);
  1789. intel_ring_advance(ring);
  1790. return 0;
  1791. }
  1792. void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
  1793. {
  1794. struct drm_device *dev = ring->dev;
  1795. struct drm_i915_private *dev_priv = dev->dev_private;
  1796. BUG_ON(ring->outstanding_lazy_request);
  1797. if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
  1798. I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
  1799. I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
  1800. if (HAS_VEBOX(dev))
  1801. I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
  1802. }
  1803. ring->set_seqno(ring, seqno);
  1804. ring->hangcheck.seqno = seqno;
  1805. }
  1806. static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
  1807. u32 value)
  1808. {
  1809. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1810. /* Every tail move must follow the sequence below */
  1811. /* Disable notification that the ring is IDLE. The GT
  1812. * will then assume that it is busy and bring it out of rc6.
  1813. */
  1814. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1815. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1816. /* Clear the context id. Here be magic! */
  1817. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1818. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1819. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1820. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1821. 50))
  1822. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1823. /* Now that the ring is fully powered up, update the tail */
  1824. I915_WRITE_TAIL(ring, value);
  1825. POSTING_READ(RING_TAIL(ring->mmio_base));
  1826. /* Let the ring send IDLE messages to the GT again,
  1827. * and so let it sleep to conserve power when idle.
  1828. */
  1829. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1830. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1831. }
  1832. static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
  1833. u32 invalidate, u32 flush)
  1834. {
  1835. uint32_t cmd;
  1836. int ret;
  1837. ret = intel_ring_begin(ring, 4);
  1838. if (ret)
  1839. return ret;
  1840. cmd = MI_FLUSH_DW;
  1841. if (INTEL_INFO(ring->dev)->gen >= 8)
  1842. cmd += 1;
  1843. /*
  1844. * Bspec vol 1c.5 - video engine command streamer:
  1845. * "If ENABLED, all TLBs will be invalidated once the flush
  1846. * operation is complete. This bit is only valid when the
  1847. * Post-Sync Operation field is a value of 1h or 3h."
  1848. */
  1849. if (invalidate & I915_GEM_GPU_DOMAINS)
  1850. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
  1851. MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1852. intel_ring_emit(ring, cmd);
  1853. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1854. if (INTEL_INFO(ring->dev)->gen >= 8) {
  1855. intel_ring_emit(ring, 0); /* upper addr */
  1856. intel_ring_emit(ring, 0); /* value */
  1857. } else {
  1858. intel_ring_emit(ring, 0);
  1859. intel_ring_emit(ring, MI_NOOP);
  1860. }
  1861. intel_ring_advance(ring);
  1862. return 0;
  1863. }
  1864. static int
  1865. gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  1866. u64 offset, u32 len,
  1867. unsigned flags)
  1868. {
  1869. bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
  1870. int ret;
  1871. ret = intel_ring_begin(ring, 4);
  1872. if (ret)
  1873. return ret;
  1874. /* FIXME(BDW): Address space and security selectors. */
  1875. intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
  1876. intel_ring_emit(ring, lower_32_bits(offset));
  1877. intel_ring_emit(ring, upper_32_bits(offset));
  1878. intel_ring_emit(ring, MI_NOOP);
  1879. intel_ring_advance(ring);
  1880. return 0;
  1881. }
  1882. static int
  1883. hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  1884. u64 offset, u32 len,
  1885. unsigned flags)
  1886. {
  1887. int ret;
  1888. ret = intel_ring_begin(ring, 2);
  1889. if (ret)
  1890. return ret;
  1891. intel_ring_emit(ring,
  1892. MI_BATCH_BUFFER_START |
  1893. (flags & I915_DISPATCH_SECURE ?
  1894. 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
  1895. /* bit0-7 is the length on GEN6+ */
  1896. intel_ring_emit(ring, offset);
  1897. intel_ring_advance(ring);
  1898. return 0;
  1899. }
  1900. static int
  1901. gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  1902. u64 offset, u32 len,
  1903. unsigned flags)
  1904. {
  1905. int ret;
  1906. ret = intel_ring_begin(ring, 2);
  1907. if (ret)
  1908. return ret;
  1909. intel_ring_emit(ring,
  1910. MI_BATCH_BUFFER_START |
  1911. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1912. /* bit0-7 is the length on GEN6+ */
  1913. intel_ring_emit(ring, offset);
  1914. intel_ring_advance(ring);
  1915. return 0;
  1916. }
  1917. /* Blitter support (SandyBridge+) */
  1918. static int gen6_ring_flush(struct intel_engine_cs *ring,
  1919. u32 invalidate, u32 flush)
  1920. {
  1921. struct drm_device *dev = ring->dev;
  1922. struct drm_i915_private *dev_priv = dev->dev_private;
  1923. uint32_t cmd;
  1924. int ret;
  1925. ret = intel_ring_begin(ring, 4);
  1926. if (ret)
  1927. return ret;
  1928. cmd = MI_FLUSH_DW;
  1929. if (INTEL_INFO(ring->dev)->gen >= 8)
  1930. cmd += 1;
  1931. /*
  1932. * Bspec vol 1c.3 - blitter engine command streamer:
  1933. * "If ENABLED, all TLBs will be invalidated once the flush
  1934. * operation is complete. This bit is only valid when the
  1935. * Post-Sync Operation field is a value of 1h or 3h."
  1936. */
  1937. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1938. cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
  1939. MI_FLUSH_DW_OP_STOREDW;
  1940. intel_ring_emit(ring, cmd);
  1941. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1942. if (INTEL_INFO(ring->dev)->gen >= 8) {
  1943. intel_ring_emit(ring, 0); /* upper addr */
  1944. intel_ring_emit(ring, 0); /* value */
  1945. } else {
  1946. intel_ring_emit(ring, 0);
  1947. intel_ring_emit(ring, MI_NOOP);
  1948. }
  1949. intel_ring_advance(ring);
  1950. if (!invalidate && flush) {
  1951. if (IS_GEN7(dev))
  1952. return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
  1953. else if (IS_BROADWELL(dev))
  1954. dev_priv->fbc.need_sw_cache_clean = true;
  1955. }
  1956. return 0;
  1957. }
  1958. int intel_init_render_ring_buffer(struct drm_device *dev)
  1959. {
  1960. struct drm_i915_private *dev_priv = dev->dev_private;
  1961. struct intel_engine_cs *ring = &dev_priv->ring[RCS];
  1962. struct drm_i915_gem_object *obj;
  1963. int ret;
  1964. ring->name = "render ring";
  1965. ring->id = RCS;
  1966. ring->mmio_base = RENDER_RING_BASE;
  1967. if (INTEL_INFO(dev)->gen >= 8) {
  1968. if (i915_semaphore_is_enabled(dev)) {
  1969. obj = i915_gem_alloc_object(dev, 4096);
  1970. if (obj == NULL) {
  1971. DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
  1972. i915.semaphores = 0;
  1973. } else {
  1974. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1975. ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
  1976. if (ret != 0) {
  1977. drm_gem_object_unreference(&obj->base);
  1978. DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
  1979. i915.semaphores = 0;
  1980. } else
  1981. dev_priv->semaphore_obj = obj;
  1982. }
  1983. }
  1984. ring->init_context = intel_rcs_ctx_init;
  1985. ring->add_request = gen6_add_request;
  1986. ring->flush = gen8_render_ring_flush;
  1987. ring->irq_get = gen8_ring_get_irq;
  1988. ring->irq_put = gen8_ring_put_irq;
  1989. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  1990. ring->get_seqno = gen6_ring_get_seqno;
  1991. ring->set_seqno = ring_set_seqno;
  1992. if (i915_semaphore_is_enabled(dev)) {
  1993. WARN_ON(!dev_priv->semaphore_obj);
  1994. ring->semaphore.sync_to = gen8_ring_sync;
  1995. ring->semaphore.signal = gen8_rcs_signal;
  1996. GEN8_RING_SEMAPHORE_INIT;
  1997. }
  1998. } else if (INTEL_INFO(dev)->gen >= 6) {
  1999. ring->add_request = gen6_add_request;
  2000. ring->flush = gen7_render_ring_flush;
  2001. if (INTEL_INFO(dev)->gen == 6)
  2002. ring->flush = gen6_render_ring_flush;
  2003. ring->irq_get = gen6_ring_get_irq;
  2004. ring->irq_put = gen6_ring_put_irq;
  2005. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  2006. ring->get_seqno = gen6_ring_get_seqno;
  2007. ring->set_seqno = ring_set_seqno;
  2008. if (i915_semaphore_is_enabled(dev)) {
  2009. ring->semaphore.sync_to = gen6_ring_sync;
  2010. ring->semaphore.signal = gen6_signal;
  2011. /*
  2012. * The current semaphore is only applied on pre-gen8
  2013. * platform. And there is no VCS2 ring on the pre-gen8
  2014. * platform. So the semaphore between RCS and VCS2 is
  2015. * initialized as INVALID. Gen8 will initialize the
  2016. * sema between VCS2 and RCS later.
  2017. */
  2018. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
  2019. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
  2020. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
  2021. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
  2022. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2023. ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
  2024. ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
  2025. ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
  2026. ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
  2027. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2028. }
  2029. } else if (IS_GEN5(dev)) {
  2030. ring->add_request = pc_render_add_request;
  2031. ring->flush = gen4_render_ring_flush;
  2032. ring->get_seqno = pc_render_get_seqno;
  2033. ring->set_seqno = pc_render_set_seqno;
  2034. ring->irq_get = gen5_ring_get_irq;
  2035. ring->irq_put = gen5_ring_put_irq;
  2036. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
  2037. GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
  2038. } else {
  2039. ring->add_request = i9xx_add_request;
  2040. if (INTEL_INFO(dev)->gen < 4)
  2041. ring->flush = gen2_render_ring_flush;
  2042. else
  2043. ring->flush = gen4_render_ring_flush;
  2044. ring->get_seqno = ring_get_seqno;
  2045. ring->set_seqno = ring_set_seqno;
  2046. if (IS_GEN2(dev)) {
  2047. ring->irq_get = i8xx_ring_get_irq;
  2048. ring->irq_put = i8xx_ring_put_irq;
  2049. } else {
  2050. ring->irq_get = i9xx_ring_get_irq;
  2051. ring->irq_put = i9xx_ring_put_irq;
  2052. }
  2053. ring->irq_enable_mask = I915_USER_INTERRUPT;
  2054. }
  2055. ring->write_tail = ring_write_tail;
  2056. if (IS_HASWELL(dev))
  2057. ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  2058. else if (IS_GEN8(dev))
  2059. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2060. else if (INTEL_INFO(dev)->gen >= 6)
  2061. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2062. else if (INTEL_INFO(dev)->gen >= 4)
  2063. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  2064. else if (IS_I830(dev) || IS_845G(dev))
  2065. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  2066. else
  2067. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  2068. ring->init_hw = init_render_ring;
  2069. ring->cleanup = render_ring_cleanup;
  2070. /* Workaround batchbuffer to combat CS tlb bug. */
  2071. if (HAS_BROKEN_CS_TLB(dev)) {
  2072. obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
  2073. if (obj == NULL) {
  2074. DRM_ERROR("Failed to allocate batch bo\n");
  2075. return -ENOMEM;
  2076. }
  2077. ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
  2078. if (ret != 0) {
  2079. drm_gem_object_unreference(&obj->base);
  2080. DRM_ERROR("Failed to ping batch bo\n");
  2081. return ret;
  2082. }
  2083. ring->scratch.obj = obj;
  2084. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
  2085. }
  2086. ret = intel_init_ring_buffer(dev, ring);
  2087. if (ret)
  2088. return ret;
  2089. if (INTEL_INFO(dev)->gen >= 5) {
  2090. ret = intel_init_pipe_control(ring);
  2091. if (ret)
  2092. return ret;
  2093. }
  2094. return 0;
  2095. }
  2096. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  2097. {
  2098. struct drm_i915_private *dev_priv = dev->dev_private;
  2099. struct intel_engine_cs *ring = &dev_priv->ring[VCS];
  2100. ring->name = "bsd ring";
  2101. ring->id = VCS;
  2102. ring->write_tail = ring_write_tail;
  2103. if (INTEL_INFO(dev)->gen >= 6) {
  2104. ring->mmio_base = GEN6_BSD_RING_BASE;
  2105. /* gen6 bsd needs a special wa for tail updates */
  2106. if (IS_GEN6(dev))
  2107. ring->write_tail = gen6_bsd_ring_write_tail;
  2108. ring->flush = gen6_bsd_ring_flush;
  2109. ring->add_request = gen6_add_request;
  2110. ring->get_seqno = gen6_ring_get_seqno;
  2111. ring->set_seqno = ring_set_seqno;
  2112. if (INTEL_INFO(dev)->gen >= 8) {
  2113. ring->irq_enable_mask =
  2114. GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
  2115. ring->irq_get = gen8_ring_get_irq;
  2116. ring->irq_put = gen8_ring_put_irq;
  2117. ring->dispatch_execbuffer =
  2118. gen8_ring_dispatch_execbuffer;
  2119. if (i915_semaphore_is_enabled(dev)) {
  2120. ring->semaphore.sync_to = gen8_ring_sync;
  2121. ring->semaphore.signal = gen8_xcs_signal;
  2122. GEN8_RING_SEMAPHORE_INIT;
  2123. }
  2124. } else {
  2125. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  2126. ring->irq_get = gen6_ring_get_irq;
  2127. ring->irq_put = gen6_ring_put_irq;
  2128. ring->dispatch_execbuffer =
  2129. gen6_ring_dispatch_execbuffer;
  2130. if (i915_semaphore_is_enabled(dev)) {
  2131. ring->semaphore.sync_to = gen6_ring_sync;
  2132. ring->semaphore.signal = gen6_signal;
  2133. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
  2134. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
  2135. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
  2136. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
  2137. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2138. ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
  2139. ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
  2140. ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
  2141. ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
  2142. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2143. }
  2144. }
  2145. } else {
  2146. ring->mmio_base = BSD_RING_BASE;
  2147. ring->flush = bsd_ring_flush;
  2148. ring->add_request = i9xx_add_request;
  2149. ring->get_seqno = ring_get_seqno;
  2150. ring->set_seqno = ring_set_seqno;
  2151. if (IS_GEN5(dev)) {
  2152. ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  2153. ring->irq_get = gen5_ring_get_irq;
  2154. ring->irq_put = gen5_ring_put_irq;
  2155. } else {
  2156. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  2157. ring->irq_get = i9xx_ring_get_irq;
  2158. ring->irq_put = i9xx_ring_put_irq;
  2159. }
  2160. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  2161. }
  2162. ring->init_hw = init_ring_common;
  2163. return intel_init_ring_buffer(dev, ring);
  2164. }
  2165. /**
  2166. * Initialize the second BSD ring for Broadwell GT3.
  2167. * It is noted that this only exists on Broadwell GT3.
  2168. */
  2169. int intel_init_bsd2_ring_buffer(struct drm_device *dev)
  2170. {
  2171. struct drm_i915_private *dev_priv = dev->dev_private;
  2172. struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
  2173. if ((INTEL_INFO(dev)->gen != 8)) {
  2174. DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
  2175. return -EINVAL;
  2176. }
  2177. ring->name = "bsd2 ring";
  2178. ring->id = VCS2;
  2179. ring->write_tail = ring_write_tail;
  2180. ring->mmio_base = GEN8_BSD2_RING_BASE;
  2181. ring->flush = gen6_bsd_ring_flush;
  2182. ring->add_request = gen6_add_request;
  2183. ring->get_seqno = gen6_ring_get_seqno;
  2184. ring->set_seqno = ring_set_seqno;
  2185. ring->irq_enable_mask =
  2186. GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
  2187. ring->irq_get = gen8_ring_get_irq;
  2188. ring->irq_put = gen8_ring_put_irq;
  2189. ring->dispatch_execbuffer =
  2190. gen8_ring_dispatch_execbuffer;
  2191. if (i915_semaphore_is_enabled(dev)) {
  2192. ring->semaphore.sync_to = gen8_ring_sync;
  2193. ring->semaphore.signal = gen8_xcs_signal;
  2194. GEN8_RING_SEMAPHORE_INIT;
  2195. }
  2196. ring->init_hw = init_ring_common;
  2197. return intel_init_ring_buffer(dev, ring);
  2198. }
  2199. int intel_init_blt_ring_buffer(struct drm_device *dev)
  2200. {
  2201. struct drm_i915_private *dev_priv = dev->dev_private;
  2202. struct intel_engine_cs *ring = &dev_priv->ring[BCS];
  2203. ring->name = "blitter ring";
  2204. ring->id = BCS;
  2205. ring->mmio_base = BLT_RING_BASE;
  2206. ring->write_tail = ring_write_tail;
  2207. ring->flush = gen6_ring_flush;
  2208. ring->add_request = gen6_add_request;
  2209. ring->get_seqno = gen6_ring_get_seqno;
  2210. ring->set_seqno = ring_set_seqno;
  2211. if (INTEL_INFO(dev)->gen >= 8) {
  2212. ring->irq_enable_mask =
  2213. GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
  2214. ring->irq_get = gen8_ring_get_irq;
  2215. ring->irq_put = gen8_ring_put_irq;
  2216. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2217. if (i915_semaphore_is_enabled(dev)) {
  2218. ring->semaphore.sync_to = gen8_ring_sync;
  2219. ring->semaphore.signal = gen8_xcs_signal;
  2220. GEN8_RING_SEMAPHORE_INIT;
  2221. }
  2222. } else {
  2223. ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  2224. ring->irq_get = gen6_ring_get_irq;
  2225. ring->irq_put = gen6_ring_put_irq;
  2226. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2227. if (i915_semaphore_is_enabled(dev)) {
  2228. ring->semaphore.signal = gen6_signal;
  2229. ring->semaphore.sync_to = gen6_ring_sync;
  2230. /*
  2231. * The current semaphore is only applied on pre-gen8
  2232. * platform. And there is no VCS2 ring on the pre-gen8
  2233. * platform. So the semaphore between BCS and VCS2 is
  2234. * initialized as INVALID. Gen8 will initialize the
  2235. * sema between BCS and VCS2 later.
  2236. */
  2237. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
  2238. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
  2239. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
  2240. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
  2241. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2242. ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
  2243. ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
  2244. ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
  2245. ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
  2246. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2247. }
  2248. }
  2249. ring->init_hw = init_ring_common;
  2250. return intel_init_ring_buffer(dev, ring);
  2251. }
  2252. int intel_init_vebox_ring_buffer(struct drm_device *dev)
  2253. {
  2254. struct drm_i915_private *dev_priv = dev->dev_private;
  2255. struct intel_engine_cs *ring = &dev_priv->ring[VECS];
  2256. ring->name = "video enhancement ring";
  2257. ring->id = VECS;
  2258. ring->mmio_base = VEBOX_RING_BASE;
  2259. ring->write_tail = ring_write_tail;
  2260. ring->flush = gen6_ring_flush;
  2261. ring->add_request = gen6_add_request;
  2262. ring->get_seqno = gen6_ring_get_seqno;
  2263. ring->set_seqno = ring_set_seqno;
  2264. if (INTEL_INFO(dev)->gen >= 8) {
  2265. ring->irq_enable_mask =
  2266. GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
  2267. ring->irq_get = gen8_ring_get_irq;
  2268. ring->irq_put = gen8_ring_put_irq;
  2269. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2270. if (i915_semaphore_is_enabled(dev)) {
  2271. ring->semaphore.sync_to = gen8_ring_sync;
  2272. ring->semaphore.signal = gen8_xcs_signal;
  2273. GEN8_RING_SEMAPHORE_INIT;
  2274. }
  2275. } else {
  2276. ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
  2277. ring->irq_get = hsw_vebox_get_irq;
  2278. ring->irq_put = hsw_vebox_put_irq;
  2279. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2280. if (i915_semaphore_is_enabled(dev)) {
  2281. ring->semaphore.sync_to = gen6_ring_sync;
  2282. ring->semaphore.signal = gen6_signal;
  2283. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
  2284. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
  2285. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
  2286. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
  2287. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2288. ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
  2289. ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
  2290. ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
  2291. ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
  2292. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2293. }
  2294. }
  2295. ring->init_hw = init_ring_common;
  2296. return intel_init_ring_buffer(dev, ring);
  2297. }
  2298. int
  2299. intel_ring_flush_all_caches(struct intel_engine_cs *ring)
  2300. {
  2301. int ret;
  2302. if (!ring->gpu_caches_dirty)
  2303. return 0;
  2304. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  2305. if (ret)
  2306. return ret;
  2307. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  2308. ring->gpu_caches_dirty = false;
  2309. return 0;
  2310. }
  2311. int
  2312. intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
  2313. {
  2314. uint32_t flush_domains;
  2315. int ret;
  2316. flush_domains = 0;
  2317. if (ring->gpu_caches_dirty)
  2318. flush_domains = I915_GEM_GPU_DOMAINS;
  2319. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  2320. if (ret)
  2321. return ret;
  2322. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  2323. ring->gpu_caches_dirty = false;
  2324. return 0;
  2325. }
  2326. void
  2327. intel_stop_ring_buffer(struct intel_engine_cs *ring)
  2328. {
  2329. int ret;
  2330. if (!intel_ring_initialized(ring))
  2331. return;
  2332. ret = intel_ring_idle(ring);
  2333. if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
  2334. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  2335. ring->name, ret);
  2336. stop_ring(ring);
  2337. }