omap_crtc.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738
  1. /*
  2. * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
  3. * Author: Rob Clark <rob@ti.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include <drm/drm_atomic.h>
  18. #include <drm/drm_atomic_helper.h>
  19. #include <drm/drm_crtc.h>
  20. #include <drm/drm_crtc_helper.h>
  21. #include <drm/drm_mode.h>
  22. #include <drm/drm_plane_helper.h>
  23. #include <linux/math64.h>
  24. #include "omap_drv.h"
  25. #define to_omap_crtc_state(x) container_of(x, struct omap_crtc_state, base)
  26. struct omap_crtc_state {
  27. /* Must be first. */
  28. struct drm_crtc_state base;
  29. /* Shadow values for legacy userspace support. */
  30. unsigned int rotation;
  31. unsigned int zpos;
  32. };
  33. #define to_omap_crtc(x) container_of(x, struct omap_crtc, base)
  34. struct omap_crtc {
  35. struct drm_crtc base;
  36. const char *name;
  37. struct omap_drm_pipeline *pipe;
  38. enum omap_channel channel;
  39. struct videomode vm;
  40. bool ignore_digit_sync_lost;
  41. bool enabled;
  42. bool pending;
  43. wait_queue_head_t pending_wait;
  44. struct drm_pending_vblank_event *event;
  45. };
  46. /* -----------------------------------------------------------------------------
  47. * Helper Functions
  48. */
  49. struct videomode *omap_crtc_timings(struct drm_crtc *crtc)
  50. {
  51. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  52. return &omap_crtc->vm;
  53. }
  54. enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
  55. {
  56. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  57. return omap_crtc->channel;
  58. }
  59. static bool omap_crtc_is_pending(struct drm_crtc *crtc)
  60. {
  61. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  62. unsigned long flags;
  63. bool pending;
  64. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  65. pending = omap_crtc->pending;
  66. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  67. return pending;
  68. }
  69. int omap_crtc_wait_pending(struct drm_crtc *crtc)
  70. {
  71. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  72. /*
  73. * Timeout is set to a "sufficiently" high value, which should cover
  74. * a single frame refresh even on slower displays.
  75. */
  76. return wait_event_timeout(omap_crtc->pending_wait,
  77. !omap_crtc_is_pending(crtc),
  78. msecs_to_jiffies(250));
  79. }
  80. /* -----------------------------------------------------------------------------
  81. * DSS Manager Functions
  82. */
  83. /*
  84. * Manager-ops, callbacks from output when they need to configure
  85. * the upstream part of the video pipe.
  86. *
  87. * Most of these we can ignore until we add support for command-mode
  88. * panels.. for video-mode the crtc-helpers already do an adequate
  89. * job of sequencing the setup of the video pipe in the proper order
  90. */
  91. /* we can probably ignore these until we support command-mode panels: */
  92. static int omap_crtc_dss_connect(struct omap_drm_private *priv,
  93. enum omap_channel channel,
  94. struct omap_dss_device *dst)
  95. {
  96. dst->dispc_channel_connected = true;
  97. return 0;
  98. }
  99. static void omap_crtc_dss_disconnect(struct omap_drm_private *priv,
  100. enum omap_channel channel,
  101. struct omap_dss_device *dst)
  102. {
  103. dst->dispc_channel_connected = false;
  104. }
  105. static void omap_crtc_dss_start_update(struct omap_drm_private *priv,
  106. enum omap_channel channel)
  107. {
  108. }
  109. /* Called only from the encoder enable/disable and suspend/resume handlers. */
  110. static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
  111. {
  112. struct drm_device *dev = crtc->dev;
  113. struct omap_drm_private *priv = dev->dev_private;
  114. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  115. enum omap_channel channel = omap_crtc->channel;
  116. struct omap_irq_wait *wait;
  117. u32 framedone_irq, vsync_irq;
  118. int ret;
  119. if (WARN_ON(omap_crtc->enabled == enable))
  120. return;
  121. if (omap_crtc->pipe->output->output_type == OMAP_DISPLAY_TYPE_HDMI) {
  122. priv->dispc_ops->mgr_enable(priv->dispc, channel, enable);
  123. omap_crtc->enabled = enable;
  124. return;
  125. }
  126. if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
  127. /*
  128. * Digit output produces some sync lost interrupts during the
  129. * first frame when enabling, so we need to ignore those.
  130. */
  131. omap_crtc->ignore_digit_sync_lost = true;
  132. }
  133. framedone_irq = priv->dispc_ops->mgr_get_framedone_irq(priv->dispc,
  134. channel);
  135. vsync_irq = priv->dispc_ops->mgr_get_vsync_irq(priv->dispc, channel);
  136. if (enable) {
  137. wait = omap_irq_wait_init(dev, vsync_irq, 1);
  138. } else {
  139. /*
  140. * When we disable the digit output, we need to wait for
  141. * FRAMEDONE to know that DISPC has finished with the output.
  142. *
  143. * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
  144. * that case we need to use vsync interrupt, and wait for both
  145. * even and odd frames.
  146. */
  147. if (framedone_irq)
  148. wait = omap_irq_wait_init(dev, framedone_irq, 1);
  149. else
  150. wait = omap_irq_wait_init(dev, vsync_irq, 2);
  151. }
  152. priv->dispc_ops->mgr_enable(priv->dispc, channel, enable);
  153. omap_crtc->enabled = enable;
  154. ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
  155. if (ret) {
  156. dev_err(dev->dev, "%s: timeout waiting for %s\n",
  157. omap_crtc->name, enable ? "enable" : "disable");
  158. }
  159. if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
  160. omap_crtc->ignore_digit_sync_lost = false;
  161. /* make sure the irq handler sees the value above */
  162. mb();
  163. }
  164. }
  165. static int omap_crtc_dss_enable(struct omap_drm_private *priv,
  166. enum omap_channel channel)
  167. {
  168. struct drm_crtc *crtc = priv->channels[channel]->crtc;
  169. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  170. priv->dispc_ops->mgr_set_timings(priv->dispc, omap_crtc->channel,
  171. &omap_crtc->vm);
  172. omap_crtc_set_enabled(&omap_crtc->base, true);
  173. return 0;
  174. }
  175. static void omap_crtc_dss_disable(struct omap_drm_private *priv,
  176. enum omap_channel channel)
  177. {
  178. struct drm_crtc *crtc = priv->channels[channel]->crtc;
  179. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  180. omap_crtc_set_enabled(&omap_crtc->base, false);
  181. }
  182. static void omap_crtc_dss_set_timings(struct omap_drm_private *priv,
  183. enum omap_channel channel,
  184. const struct videomode *vm)
  185. {
  186. struct drm_crtc *crtc = priv->channels[channel]->crtc;
  187. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  188. DBG("%s", omap_crtc->name);
  189. omap_crtc->vm = *vm;
  190. }
  191. static void omap_crtc_dss_set_lcd_config(struct omap_drm_private *priv,
  192. enum omap_channel channel,
  193. const struct dss_lcd_mgr_config *config)
  194. {
  195. struct drm_crtc *crtc = priv->channels[channel]->crtc;
  196. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  197. DBG("%s", omap_crtc->name);
  198. priv->dispc_ops->mgr_set_lcd_config(priv->dispc, omap_crtc->channel,
  199. config);
  200. }
  201. static int omap_crtc_dss_register_framedone(
  202. struct omap_drm_private *priv, enum omap_channel channel,
  203. void (*handler)(void *), void *data)
  204. {
  205. return 0;
  206. }
  207. static void omap_crtc_dss_unregister_framedone(
  208. struct omap_drm_private *priv, enum omap_channel channel,
  209. void (*handler)(void *), void *data)
  210. {
  211. }
  212. static const struct dss_mgr_ops mgr_ops = {
  213. .connect = omap_crtc_dss_connect,
  214. .disconnect = omap_crtc_dss_disconnect,
  215. .start_update = omap_crtc_dss_start_update,
  216. .enable = omap_crtc_dss_enable,
  217. .disable = omap_crtc_dss_disable,
  218. .set_timings = omap_crtc_dss_set_timings,
  219. .set_lcd_config = omap_crtc_dss_set_lcd_config,
  220. .register_framedone_handler = omap_crtc_dss_register_framedone,
  221. .unregister_framedone_handler = omap_crtc_dss_unregister_framedone,
  222. };
  223. /* -----------------------------------------------------------------------------
  224. * Setup, Flush and Page Flip
  225. */
  226. void omap_crtc_error_irq(struct drm_crtc *crtc, u32 irqstatus)
  227. {
  228. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  229. if (omap_crtc->ignore_digit_sync_lost) {
  230. irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
  231. if (!irqstatus)
  232. return;
  233. }
  234. DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus);
  235. }
  236. void omap_crtc_vblank_irq(struct drm_crtc *crtc)
  237. {
  238. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  239. struct drm_device *dev = omap_crtc->base.dev;
  240. struct omap_drm_private *priv = dev->dev_private;
  241. bool pending;
  242. spin_lock(&crtc->dev->event_lock);
  243. /*
  244. * If the dispc is busy we're racing the flush operation. Try again on
  245. * the next vblank interrupt.
  246. */
  247. if (priv->dispc_ops->mgr_go_busy(priv->dispc, omap_crtc->channel)) {
  248. spin_unlock(&crtc->dev->event_lock);
  249. return;
  250. }
  251. /* Send the vblank event if one has been requested. */
  252. if (omap_crtc->event) {
  253. drm_crtc_send_vblank_event(crtc, omap_crtc->event);
  254. omap_crtc->event = NULL;
  255. }
  256. pending = omap_crtc->pending;
  257. omap_crtc->pending = false;
  258. spin_unlock(&crtc->dev->event_lock);
  259. if (pending)
  260. drm_crtc_vblank_put(crtc);
  261. /* Wake up omap_atomic_complete. */
  262. wake_up(&omap_crtc->pending_wait);
  263. DBG("%s: apply done", omap_crtc->name);
  264. }
  265. static void omap_crtc_write_crtc_properties(struct drm_crtc *crtc)
  266. {
  267. struct omap_drm_private *priv = crtc->dev->dev_private;
  268. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  269. struct omap_overlay_manager_info info;
  270. memset(&info, 0, sizeof(info));
  271. info.default_color = 0x000000;
  272. info.trans_enabled = false;
  273. info.partial_alpha_enabled = false;
  274. info.cpr_enable = false;
  275. priv->dispc_ops->mgr_setup(priv->dispc, omap_crtc->channel, &info);
  276. }
  277. /* -----------------------------------------------------------------------------
  278. * CRTC Functions
  279. */
  280. static void omap_crtc_destroy(struct drm_crtc *crtc)
  281. {
  282. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  283. DBG("%s", omap_crtc->name);
  284. drm_crtc_cleanup(crtc);
  285. kfree(omap_crtc);
  286. }
  287. static void omap_crtc_arm_event(struct drm_crtc *crtc)
  288. {
  289. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  290. WARN_ON(omap_crtc->pending);
  291. omap_crtc->pending = true;
  292. if (crtc->state->event) {
  293. omap_crtc->event = crtc->state->event;
  294. crtc->state->event = NULL;
  295. }
  296. }
  297. static void omap_crtc_atomic_enable(struct drm_crtc *crtc,
  298. struct drm_crtc_state *old_state)
  299. {
  300. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  301. int ret;
  302. DBG("%s", omap_crtc->name);
  303. spin_lock_irq(&crtc->dev->event_lock);
  304. drm_crtc_vblank_on(crtc);
  305. ret = drm_crtc_vblank_get(crtc);
  306. WARN_ON(ret != 0);
  307. omap_crtc_arm_event(crtc);
  308. spin_unlock_irq(&crtc->dev->event_lock);
  309. }
  310. static void omap_crtc_atomic_disable(struct drm_crtc *crtc,
  311. struct drm_crtc_state *old_state)
  312. {
  313. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  314. DBG("%s", omap_crtc->name);
  315. spin_lock_irq(&crtc->dev->event_lock);
  316. if (crtc->state->event) {
  317. drm_crtc_send_vblank_event(crtc, crtc->state->event);
  318. crtc->state->event = NULL;
  319. }
  320. spin_unlock_irq(&crtc->dev->event_lock);
  321. drm_crtc_vblank_off(crtc);
  322. }
  323. static enum drm_mode_status omap_crtc_mode_valid(struct drm_crtc *crtc,
  324. const struct drm_display_mode *mode)
  325. {
  326. struct omap_drm_private *priv = crtc->dev->dev_private;
  327. /* Check for bandwidth limit */
  328. if (priv->max_bandwidth) {
  329. /*
  330. * Estimation for the bandwidth need of a given mode with one
  331. * full screen plane:
  332. * bandwidth = resolution * 32bpp * (pclk / (vtotal * htotal))
  333. * ^^ Refresh rate ^^
  334. *
  335. * The interlaced mode is taken into account by using the
  336. * pixelclock in the calculation.
  337. *
  338. * The equation is rearranged for 64bit arithmetic.
  339. */
  340. uint64_t bandwidth = mode->clock * 1000;
  341. unsigned int bpp = 4;
  342. bandwidth = bandwidth * mode->hdisplay * mode->vdisplay * bpp;
  343. bandwidth = div_u64(bandwidth, mode->htotal * mode->vtotal);
  344. /*
  345. * Reject modes which would need more bandwidth if used with one
  346. * full resolution plane (most common use case).
  347. */
  348. if (priv->max_bandwidth < bandwidth)
  349. return MODE_BAD;
  350. }
  351. return MODE_OK;
  352. }
  353. static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc)
  354. {
  355. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  356. struct drm_display_mode *mode = &crtc->state->adjusted_mode;
  357. struct omap_drm_private *priv = crtc->dev->dev_private;
  358. const u32 flags_mask = DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_DE_LOW |
  359. DISPLAY_FLAGS_PIXDATA_POSEDGE | DISPLAY_FLAGS_PIXDATA_NEGEDGE |
  360. DISPLAY_FLAGS_SYNC_POSEDGE | DISPLAY_FLAGS_SYNC_NEGEDGE;
  361. unsigned int i;
  362. DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
  363. omap_crtc->name, mode->base.id, mode->name,
  364. mode->vrefresh, mode->clock,
  365. mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal,
  366. mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal,
  367. mode->type, mode->flags);
  368. drm_display_mode_to_videomode(mode, &omap_crtc->vm);
  369. /*
  370. * HACK: This fixes the vm flags.
  371. * struct drm_display_mode does not contain the VSYNC/HSYNC/DE flags
  372. * and they get lost when converting back and forth between
  373. * struct drm_display_mode and struct videomode. The hack below
  374. * goes and fetches the missing flags from the panel drivers.
  375. *
  376. * Correct solution would be to use DRM's bus-flags, but that's not
  377. * easily possible before the omapdrm's panel/encoder driver model
  378. * has been changed to the DRM model.
  379. */
  380. for (i = 0; i < priv->num_pipes; ++i) {
  381. struct drm_encoder *encoder = priv->pipes[i].encoder;
  382. if (encoder->crtc == crtc) {
  383. struct omap_dss_device *dssdev;
  384. dssdev = omap_encoder_get_dssdev(encoder);
  385. if (dssdev) {
  386. struct videomode vm = {0};
  387. dssdev->driver->get_timings(dssdev, &vm);
  388. omap_crtc->vm.flags |= vm.flags & flags_mask;
  389. }
  390. break;
  391. }
  392. }
  393. }
  394. static int omap_crtc_atomic_check(struct drm_crtc *crtc,
  395. struct drm_crtc_state *state)
  396. {
  397. struct drm_plane_state *pri_state;
  398. if (state->color_mgmt_changed && state->gamma_lut) {
  399. unsigned int length = state->gamma_lut->length /
  400. sizeof(struct drm_color_lut);
  401. if (length < 2)
  402. return -EINVAL;
  403. }
  404. pri_state = drm_atomic_get_new_plane_state(state->state, crtc->primary);
  405. if (pri_state) {
  406. struct omap_crtc_state *omap_crtc_state =
  407. to_omap_crtc_state(state);
  408. /* Mirror new values for zpos and rotation in omap_crtc_state */
  409. omap_crtc_state->zpos = pri_state->zpos;
  410. omap_crtc_state->rotation = pri_state->rotation;
  411. }
  412. return 0;
  413. }
  414. static void omap_crtc_atomic_begin(struct drm_crtc *crtc,
  415. struct drm_crtc_state *old_crtc_state)
  416. {
  417. }
  418. static void omap_crtc_atomic_flush(struct drm_crtc *crtc,
  419. struct drm_crtc_state *old_crtc_state)
  420. {
  421. struct omap_drm_private *priv = crtc->dev->dev_private;
  422. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  423. int ret;
  424. if (crtc->state->color_mgmt_changed) {
  425. struct drm_color_lut *lut = NULL;
  426. unsigned int length = 0;
  427. if (crtc->state->gamma_lut) {
  428. lut = (struct drm_color_lut *)
  429. crtc->state->gamma_lut->data;
  430. length = crtc->state->gamma_lut->length /
  431. sizeof(*lut);
  432. }
  433. priv->dispc_ops->mgr_set_gamma(priv->dispc, omap_crtc->channel,
  434. lut, length);
  435. }
  436. omap_crtc_write_crtc_properties(crtc);
  437. /* Only flush the CRTC if it is currently enabled. */
  438. if (!omap_crtc->enabled)
  439. return;
  440. DBG("%s: GO", omap_crtc->name);
  441. ret = drm_crtc_vblank_get(crtc);
  442. WARN_ON(ret != 0);
  443. spin_lock_irq(&crtc->dev->event_lock);
  444. priv->dispc_ops->mgr_go(priv->dispc, omap_crtc->channel);
  445. omap_crtc_arm_event(crtc);
  446. spin_unlock_irq(&crtc->dev->event_lock);
  447. }
  448. static int omap_crtc_atomic_set_property(struct drm_crtc *crtc,
  449. struct drm_crtc_state *state,
  450. struct drm_property *property,
  451. u64 val)
  452. {
  453. struct omap_drm_private *priv = crtc->dev->dev_private;
  454. struct drm_plane_state *plane_state;
  455. /*
  456. * Delegate property set to the primary plane. Get the plane state and
  457. * set the property directly, the shadow copy will be assigned in the
  458. * omap_crtc_atomic_check callback. This way updates to plane state will
  459. * always be mirrored in the crtc state correctly.
  460. */
  461. plane_state = drm_atomic_get_plane_state(state->state, crtc->primary);
  462. if (IS_ERR(plane_state))
  463. return PTR_ERR(plane_state);
  464. if (property == crtc->primary->rotation_property)
  465. plane_state->rotation = val;
  466. else if (property == priv->zorder_prop)
  467. plane_state->zpos = val;
  468. else
  469. return -EINVAL;
  470. return 0;
  471. }
  472. static int omap_crtc_atomic_get_property(struct drm_crtc *crtc,
  473. const struct drm_crtc_state *state,
  474. struct drm_property *property,
  475. u64 *val)
  476. {
  477. struct omap_drm_private *priv = crtc->dev->dev_private;
  478. struct omap_crtc_state *omap_state = to_omap_crtc_state(state);
  479. if (property == crtc->primary->rotation_property)
  480. *val = omap_state->rotation;
  481. else if (property == priv->zorder_prop)
  482. *val = omap_state->zpos;
  483. else
  484. return -EINVAL;
  485. return 0;
  486. }
  487. static void omap_crtc_reset(struct drm_crtc *crtc)
  488. {
  489. if (crtc->state)
  490. __drm_atomic_helper_crtc_destroy_state(crtc->state);
  491. kfree(crtc->state);
  492. crtc->state = kzalloc(sizeof(struct omap_crtc_state), GFP_KERNEL);
  493. if (crtc->state)
  494. crtc->state->crtc = crtc;
  495. }
  496. static struct drm_crtc_state *
  497. omap_crtc_duplicate_state(struct drm_crtc *crtc)
  498. {
  499. struct omap_crtc_state *state, *current_state;
  500. if (WARN_ON(!crtc->state))
  501. return NULL;
  502. current_state = to_omap_crtc_state(crtc->state);
  503. state = kmalloc(sizeof(*state), GFP_KERNEL);
  504. if (!state)
  505. return NULL;
  506. __drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);
  507. state->zpos = current_state->zpos;
  508. state->rotation = current_state->rotation;
  509. return &state->base;
  510. }
  511. static const struct drm_crtc_funcs omap_crtc_funcs = {
  512. .reset = omap_crtc_reset,
  513. .set_config = drm_atomic_helper_set_config,
  514. .destroy = omap_crtc_destroy,
  515. .page_flip = drm_atomic_helper_page_flip,
  516. .gamma_set = drm_atomic_helper_legacy_gamma_set,
  517. .atomic_duplicate_state = omap_crtc_duplicate_state,
  518. .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
  519. .atomic_set_property = omap_crtc_atomic_set_property,
  520. .atomic_get_property = omap_crtc_atomic_get_property,
  521. .enable_vblank = omap_irq_enable_vblank,
  522. .disable_vblank = omap_irq_disable_vblank,
  523. };
  524. static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
  525. .mode_set_nofb = omap_crtc_mode_set_nofb,
  526. .atomic_check = omap_crtc_atomic_check,
  527. .atomic_begin = omap_crtc_atomic_begin,
  528. .atomic_flush = omap_crtc_atomic_flush,
  529. .atomic_enable = omap_crtc_atomic_enable,
  530. .atomic_disable = omap_crtc_atomic_disable,
  531. .mode_valid = omap_crtc_mode_valid,
  532. };
  533. /* -----------------------------------------------------------------------------
  534. * Init and Cleanup
  535. */
  536. static const char *channel_names[] = {
  537. [OMAP_DSS_CHANNEL_LCD] = "lcd",
  538. [OMAP_DSS_CHANNEL_DIGIT] = "tv",
  539. [OMAP_DSS_CHANNEL_LCD2] = "lcd2",
  540. [OMAP_DSS_CHANNEL_LCD3] = "lcd3",
  541. };
  542. void omap_crtc_pre_init(struct omap_drm_private *priv)
  543. {
  544. dss_install_mgr_ops(priv->dss, &mgr_ops, priv);
  545. }
  546. void omap_crtc_pre_uninit(struct omap_drm_private *priv)
  547. {
  548. dss_uninstall_mgr_ops(priv->dss);
  549. }
  550. /* initialize crtc */
  551. struct drm_crtc *omap_crtc_init(struct drm_device *dev,
  552. struct omap_drm_pipeline *pipe,
  553. struct drm_plane *plane)
  554. {
  555. struct omap_drm_private *priv = dev->dev_private;
  556. struct drm_crtc *crtc = NULL;
  557. struct omap_crtc *omap_crtc;
  558. enum omap_channel channel;
  559. int ret;
  560. channel = pipe->output->dispc_channel;
  561. DBG("%s", channel_names[channel]);
  562. omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
  563. if (!omap_crtc)
  564. return ERR_PTR(-ENOMEM);
  565. crtc = &omap_crtc->base;
  566. init_waitqueue_head(&omap_crtc->pending_wait);
  567. omap_crtc->pipe = pipe;
  568. omap_crtc->channel = channel;
  569. omap_crtc->name = channel_names[channel];
  570. ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
  571. &omap_crtc_funcs, NULL);
  572. if (ret < 0) {
  573. dev_err(dev->dev, "%s(): could not init crtc for: %s\n",
  574. __func__, pipe->display->name);
  575. kfree(omap_crtc);
  576. return ERR_PTR(ret);
  577. }
  578. drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);
  579. /* The dispc API adapts to what ever size, but the HW supports
  580. * 256 element gamma table for LCDs and 1024 element table for
  581. * OMAP_DSS_CHANNEL_DIGIT. X server assumes 256 element gamma
  582. * tables so lets use that. Size of HW gamma table can be
  583. * extracted with dispc_mgr_gamma_size(). If it returns 0
  584. * gamma table is not supprted.
  585. */
  586. if (priv->dispc_ops->mgr_gamma_size(priv->dispc, channel)) {
  587. unsigned int gamma_lut_size = 256;
  588. drm_crtc_enable_color_mgmt(crtc, 0, false, gamma_lut_size);
  589. drm_mode_crtc_set_gamma_size(crtc, gamma_lut_size);
  590. }
  591. omap_plane_install_properties(crtc->primary, &crtc->base);
  592. return crtc;
  593. }