psp_v3_1.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Author: Huang Rui
  23. *
  24. */
  25. #include <linux/firmware.h>
  26. #include "drmP.h"
  27. #include "amdgpu.h"
  28. #include "amdgpu_psp.h"
  29. #include "amdgpu_ucode.h"
  30. #include "soc15_common.h"
  31. #include "psp_v3_1.h"
  32. #include "vega10/soc15ip.h"
  33. #include "vega10/MP/mp_9_0_offset.h"
  34. #include "vega10/MP/mp_9_0_sh_mask.h"
  35. #include "vega10/GC/gc_9_0_offset.h"
  36. #include "vega10/SDMA0/sdma0_4_0_offset.h"
  37. #include "vega10/NBIO/nbio_6_1_offset.h"
  38. MODULE_FIRMWARE("amdgpu/vega10_sos.bin");
  39. MODULE_FIRMWARE("amdgpu/vega10_asd.bin");
  40. #define smnMP1_FIRMWARE_FLAGS 0x3010028
  41. static int
  42. psp_v3_1_get_fw_type(struct amdgpu_firmware_info *ucode, enum psp_gfx_fw_type *type)
  43. {
  44. switch(ucode->ucode_id) {
  45. case AMDGPU_UCODE_ID_SDMA0:
  46. *type = GFX_FW_TYPE_SDMA0;
  47. break;
  48. case AMDGPU_UCODE_ID_SDMA1:
  49. *type = GFX_FW_TYPE_SDMA1;
  50. break;
  51. case AMDGPU_UCODE_ID_CP_CE:
  52. *type = GFX_FW_TYPE_CP_CE;
  53. break;
  54. case AMDGPU_UCODE_ID_CP_PFP:
  55. *type = GFX_FW_TYPE_CP_PFP;
  56. break;
  57. case AMDGPU_UCODE_ID_CP_ME:
  58. *type = GFX_FW_TYPE_CP_ME;
  59. break;
  60. case AMDGPU_UCODE_ID_CP_MEC1:
  61. *type = GFX_FW_TYPE_CP_MEC;
  62. break;
  63. case AMDGPU_UCODE_ID_CP_MEC1_JT:
  64. *type = GFX_FW_TYPE_CP_MEC_ME1;
  65. break;
  66. case AMDGPU_UCODE_ID_CP_MEC2:
  67. *type = GFX_FW_TYPE_CP_MEC;
  68. break;
  69. case AMDGPU_UCODE_ID_CP_MEC2_JT:
  70. *type = GFX_FW_TYPE_CP_MEC_ME2;
  71. break;
  72. case AMDGPU_UCODE_ID_RLC_G:
  73. *type = GFX_FW_TYPE_RLC_G;
  74. break;
  75. case AMDGPU_UCODE_ID_SMC:
  76. *type = GFX_FW_TYPE_SMU;
  77. break;
  78. case AMDGPU_UCODE_ID_UVD:
  79. *type = GFX_FW_TYPE_UVD;
  80. break;
  81. case AMDGPU_UCODE_ID_VCE:
  82. *type = GFX_FW_TYPE_VCE;
  83. break;
  84. case AMDGPU_UCODE_ID_MAXIMUM:
  85. default:
  86. return -EINVAL;
  87. }
  88. return 0;
  89. }
  90. int psp_v3_1_init_microcode(struct psp_context *psp)
  91. {
  92. struct amdgpu_device *adev = psp->adev;
  93. const char *chip_name;
  94. char fw_name[30];
  95. int err = 0;
  96. const struct psp_firmware_header_v1_0 *hdr;
  97. DRM_DEBUG("\n");
  98. switch (adev->asic_type) {
  99. case CHIP_VEGA10:
  100. chip_name = "vega10";
  101. break;
  102. default: BUG();
  103. }
  104. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sos.bin", chip_name);
  105. err = request_firmware(&adev->psp.sos_fw, fw_name, adev->dev);
  106. if (err)
  107. goto out;
  108. err = amdgpu_ucode_validate(adev->psp.sos_fw);
  109. if (err)
  110. goto out;
  111. hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.sos_fw->data;
  112. adev->psp.sos_fw_version = le32_to_cpu(hdr->header.ucode_version);
  113. adev->psp.sos_feature_version = le32_to_cpu(hdr->ucode_feature_version);
  114. adev->psp.sos_bin_size = le32_to_cpu(hdr->sos_size_bytes);
  115. adev->psp.sys_bin_size = le32_to_cpu(hdr->header.ucode_size_bytes) -
  116. le32_to_cpu(hdr->sos_size_bytes);
  117. adev->psp.sys_start_addr = (uint8_t *)hdr +
  118. le32_to_cpu(hdr->header.ucode_array_offset_bytes);
  119. adev->psp.sos_start_addr = (uint8_t *)adev->psp.sys_start_addr +
  120. le32_to_cpu(hdr->sos_offset_bytes);
  121. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_asd.bin", chip_name);
  122. err = request_firmware(&adev->psp.asd_fw, fw_name, adev->dev);
  123. if (err)
  124. goto out;
  125. err = amdgpu_ucode_validate(adev->psp.asd_fw);
  126. if (err)
  127. goto out;
  128. hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.asd_fw->data;
  129. adev->psp.asd_fw_version = le32_to_cpu(hdr->header.ucode_version);
  130. adev->psp.asd_feature_version = le32_to_cpu(hdr->ucode_feature_version);
  131. adev->psp.asd_ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
  132. adev->psp.asd_start_addr = (uint8_t *)hdr +
  133. le32_to_cpu(hdr->header.ucode_array_offset_bytes);
  134. return 0;
  135. out:
  136. if (err) {
  137. dev_err(adev->dev,
  138. "psp v3.1: Failed to load firmware \"%s\"\n",
  139. fw_name);
  140. release_firmware(adev->psp.sos_fw);
  141. adev->psp.sos_fw = NULL;
  142. release_firmware(adev->psp.asd_fw);
  143. adev->psp.asd_fw = NULL;
  144. }
  145. return err;
  146. }
  147. int psp_v3_1_bootloader_load_sysdrv(struct psp_context *psp)
  148. {
  149. int ret;
  150. uint32_t psp_gfxdrv_command_reg = 0;
  151. struct amdgpu_bo *psp_sysdrv;
  152. void *psp_sysdrv_virt = NULL;
  153. uint64_t psp_sysdrv_mem;
  154. struct amdgpu_device *adev = psp->adev;
  155. uint32_t size;
  156. /* Wait for bootloader to signify that is ready having bit 31 of C2PMSG_35 set to 1 */
  157. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_35),
  158. 0x80000000, 0x80000000, false);
  159. if (ret)
  160. return ret;
  161. /*
  162. * Create a 1 meg GART memory to store the psp sys driver
  163. * binary with a 1 meg aligned address
  164. */
  165. size = (psp->sys_bin_size + (PSP_BOOTLOADER_1_MEG_ALIGNMENT - 1)) &
  166. (~(PSP_BOOTLOADER_1_MEG_ALIGNMENT - 1));
  167. ret = amdgpu_bo_create_kernel(adev, size, PSP_BOOTLOADER_1_MEG_ALIGNMENT,
  168. AMDGPU_GEM_DOMAIN_GTT,
  169. &psp_sysdrv,
  170. &psp_sysdrv_mem,
  171. &psp_sysdrv_virt);
  172. if (ret)
  173. return ret;
  174. /* Copy PSP System Driver binary to memory */
  175. memcpy(psp_sysdrv_virt, psp->sys_start_addr, psp->sys_bin_size);
  176. /* Provide the sys driver to bootrom */
  177. WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_36),
  178. (uint32_t)(psp_sysdrv_mem >> 20));
  179. psp_gfxdrv_command_reg = 1 << 16;
  180. WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_35),
  181. psp_gfxdrv_command_reg);
  182. /* there might be handshake issue with hardware which needs delay */
  183. mdelay(20);
  184. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_35),
  185. 0x80000000, 0x80000000, false);
  186. amdgpu_bo_free_kernel(&psp_sysdrv, &psp_sysdrv_mem, &psp_sysdrv_virt);
  187. return ret;
  188. }
  189. int psp_v3_1_bootloader_load_sos(struct psp_context *psp)
  190. {
  191. int ret;
  192. unsigned int psp_gfxdrv_command_reg = 0;
  193. struct amdgpu_bo *psp_sos;
  194. void *psp_sos_virt = NULL;
  195. uint64_t psp_sos_mem;
  196. struct amdgpu_device *adev = psp->adev;
  197. uint32_t size;
  198. /* Wait for bootloader to signify that is ready having bit 31 of C2PMSG_35 set to 1 */
  199. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_35),
  200. 0x80000000, 0x80000000, false);
  201. if (ret)
  202. return ret;
  203. size = (psp->sos_bin_size + (PSP_BOOTLOADER_1_MEG_ALIGNMENT - 1)) &
  204. (~((uint64_t)PSP_BOOTLOADER_1_MEG_ALIGNMENT - 1));
  205. ret = amdgpu_bo_create_kernel(adev, size, PSP_BOOTLOADER_1_MEG_ALIGNMENT,
  206. AMDGPU_GEM_DOMAIN_GTT,
  207. &psp_sos,
  208. &psp_sos_mem,
  209. &psp_sos_virt);
  210. if (ret)
  211. return ret;
  212. /* Copy Secure OS binary to PSP memory */
  213. memcpy(psp_sos_virt, psp->sos_start_addr, psp->sos_bin_size);
  214. /* Provide the PSP secure OS to bootrom */
  215. WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_36),
  216. (uint32_t)(psp_sos_mem >> 20));
  217. psp_gfxdrv_command_reg = 2 << 16;
  218. WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_35),
  219. psp_gfxdrv_command_reg);
  220. /* there might be handshake issue with hardware which needs delay */
  221. mdelay(20);
  222. #if 0
  223. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_81),
  224. RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_81)),
  225. 0, true);
  226. #endif
  227. amdgpu_bo_free_kernel(&psp_sos, &psp_sos_mem, &psp_sos_virt);
  228. return ret;
  229. }
  230. int psp_v3_1_prep_cmd_buf(struct amdgpu_firmware_info *ucode, struct psp_gfx_cmd_resp *cmd)
  231. {
  232. int ret;
  233. uint64_t fw_mem_mc_addr = ucode->mc_addr;
  234. memset(cmd, 0, sizeof(struct psp_gfx_cmd_resp));
  235. cmd->cmd_id = GFX_CMD_ID_LOAD_IP_FW;
  236. cmd->cmd.cmd_load_ip_fw.fw_phy_addr_lo = (uint32_t)fw_mem_mc_addr;
  237. cmd->cmd.cmd_load_ip_fw.fw_phy_addr_hi = (uint32_t)((uint64_t)fw_mem_mc_addr >> 32);
  238. cmd->cmd.cmd_load_ip_fw.fw_size = ucode->ucode_size;
  239. ret = psp_v3_1_get_fw_type(ucode, &cmd->cmd.cmd_load_ip_fw.fw_type);
  240. if (ret)
  241. DRM_ERROR("Unknown firmware type\n");
  242. return ret;
  243. }
  244. int psp_v3_1_ring_init(struct psp_context *psp, enum psp_ring_type ring_type)
  245. {
  246. int ret = 0;
  247. unsigned int psp_ring_reg = 0;
  248. struct psp_ring *ring;
  249. struct amdgpu_device *adev = psp->adev;
  250. ring = &psp->km_ring;
  251. ring->ring_type = ring_type;
  252. /* allocate 4k Page of Local Frame Buffer memory for ring */
  253. ring->ring_size = 0x1000;
  254. ret = amdgpu_bo_create_kernel(adev, ring->ring_size, PAGE_SIZE,
  255. AMDGPU_GEM_DOMAIN_VRAM,
  256. &adev->firmware.rbuf,
  257. &ring->ring_mem_mc_addr,
  258. (void **)&ring->ring_mem);
  259. if (ret) {
  260. ring->ring_size = 0;
  261. return ret;
  262. }
  263. /* Write low address of the ring to C2PMSG_69 */
  264. psp_ring_reg = lower_32_bits(ring->ring_mem_mc_addr);
  265. WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_69), psp_ring_reg);
  266. /* Write high address of the ring to C2PMSG_70 */
  267. psp_ring_reg = upper_32_bits(ring->ring_mem_mc_addr);
  268. WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_70), psp_ring_reg);
  269. /* Write size of ring to C2PMSG_71 */
  270. psp_ring_reg = ring->ring_size;
  271. WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_71), psp_ring_reg);
  272. /* Write the ring initialization command to C2PMSG_64 */
  273. psp_ring_reg = ring_type;
  274. psp_ring_reg = psp_ring_reg << 16;
  275. WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64), psp_ring_reg);
  276. /* there might be handshake issue with hardware which needs delay */
  277. mdelay(20);
  278. /* Wait for response flag (bit 31) in C2PMSG_64 */
  279. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64),
  280. 0x80000000, 0x8000FFFF, false);
  281. return ret;
  282. }
  283. int psp_v3_1_cmd_submit(struct psp_context *psp,
  284. struct amdgpu_firmware_info *ucode,
  285. uint64_t cmd_buf_mc_addr, uint64_t fence_mc_addr,
  286. int index)
  287. {
  288. unsigned int psp_write_ptr_reg = 0;
  289. struct psp_gfx_rb_frame * write_frame = psp->km_ring.ring_mem;
  290. struct psp_ring *ring = &psp->km_ring;
  291. struct amdgpu_device *adev = psp->adev;
  292. uint32_t ring_size_dw = ring->ring_size / 4;
  293. uint32_t rb_frame_size_dw = sizeof(struct psp_gfx_rb_frame) / 4;
  294. /* KM (GPCOM) prepare write pointer */
  295. psp_write_ptr_reg = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_67));
  296. /* Update KM RB frame pointer to new frame */
  297. /* write_frame ptr increments by size of rb_frame in bytes */
  298. /* psp_write_ptr_reg increments by size of rb_frame in DWORDs */
  299. if ((psp_write_ptr_reg % ring_size_dw) == 0)
  300. write_frame = ring->ring_mem;
  301. else
  302. write_frame = ring->ring_mem + (psp_write_ptr_reg / rb_frame_size_dw);
  303. /* Initialize KM RB frame */
  304. memset(write_frame, 0, sizeof(struct psp_gfx_rb_frame));
  305. /* Update KM RB frame */
  306. write_frame->cmd_buf_addr_hi = (unsigned int)(cmd_buf_mc_addr >> 32);
  307. write_frame->cmd_buf_addr_lo = (unsigned int)(cmd_buf_mc_addr);
  308. write_frame->fence_addr_hi = (unsigned int)(fence_mc_addr >> 32);
  309. write_frame->fence_addr_lo = (unsigned int)(fence_mc_addr);
  310. write_frame->fence_value = index;
  311. /* Update the write Pointer in DWORDs */
  312. psp_write_ptr_reg = (psp_write_ptr_reg + rb_frame_size_dw) % ring_size_dw;
  313. WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_67), psp_write_ptr_reg);
  314. return 0;
  315. }
  316. static int
  317. psp_v3_1_sram_map(unsigned int *sram_offset, unsigned int *sram_addr_reg_offset,
  318. unsigned int *sram_data_reg_offset,
  319. enum AMDGPU_UCODE_ID ucode_id)
  320. {
  321. int ret = 0;
  322. switch(ucode_id) {
  323. /* TODO: needs to confirm */
  324. #if 0
  325. case AMDGPU_UCODE_ID_SMC:
  326. *sram_offset = 0;
  327. *sram_addr_reg_offset = 0;
  328. *sram_data_reg_offset = 0;
  329. break;
  330. #endif
  331. case AMDGPU_UCODE_ID_CP_CE:
  332. *sram_offset = 0x0;
  333. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_CE_UCODE_ADDR);
  334. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_CE_UCODE_DATA);
  335. break;
  336. case AMDGPU_UCODE_ID_CP_PFP:
  337. *sram_offset = 0x0;
  338. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_PFP_UCODE_ADDR);
  339. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_PFP_UCODE_DATA);
  340. break;
  341. case AMDGPU_UCODE_ID_CP_ME:
  342. *sram_offset = 0x0;
  343. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_ME_UCODE_ADDR);
  344. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_ME_UCODE_DATA);
  345. break;
  346. case AMDGPU_UCODE_ID_CP_MEC1:
  347. *sram_offset = 0x10000;
  348. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_MEC_ME1_UCODE_ADDR);
  349. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_MEC_ME1_UCODE_DATA);
  350. break;
  351. case AMDGPU_UCODE_ID_CP_MEC2:
  352. *sram_offset = 0x10000;
  353. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_MEC2_UCODE_ADDR);
  354. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_MEC2_UCODE_DATA);
  355. break;
  356. case AMDGPU_UCODE_ID_RLC_G:
  357. *sram_offset = 0x2000;
  358. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UCODE_ADDR);
  359. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UCODE_DATA);
  360. break;
  361. case AMDGPU_UCODE_ID_SDMA0:
  362. *sram_offset = 0x0;
  363. *sram_addr_reg_offset = SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_UCODE_ADDR);
  364. *sram_data_reg_offset = SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_UCODE_DATA);
  365. break;
  366. /* TODO: needs to confirm */
  367. #if 0
  368. case AMDGPU_UCODE_ID_SDMA1:
  369. *sram_offset = ;
  370. *sram_addr_reg_offset = ;
  371. break;
  372. case AMDGPU_UCODE_ID_UVD:
  373. *sram_offset = ;
  374. *sram_addr_reg_offset = ;
  375. break;
  376. case AMDGPU_UCODE_ID_VCE:
  377. *sram_offset = ;
  378. *sram_addr_reg_offset = ;
  379. break;
  380. #endif
  381. case AMDGPU_UCODE_ID_MAXIMUM:
  382. default:
  383. ret = -EINVAL;
  384. break;
  385. }
  386. return ret;
  387. }
  388. bool psp_v3_1_compare_sram_data(struct psp_context *psp,
  389. struct amdgpu_firmware_info *ucode,
  390. enum AMDGPU_UCODE_ID ucode_type)
  391. {
  392. int err = 0;
  393. unsigned int fw_sram_reg_val = 0;
  394. unsigned int fw_sram_addr_reg_offset = 0;
  395. unsigned int fw_sram_data_reg_offset = 0;
  396. unsigned int ucode_size;
  397. uint32_t *ucode_mem = NULL;
  398. struct amdgpu_device *adev = psp->adev;
  399. err = psp_v3_1_sram_map(&fw_sram_reg_val, &fw_sram_addr_reg_offset,
  400. &fw_sram_data_reg_offset, ucode_type);
  401. if (err)
  402. return false;
  403. WREG32(fw_sram_addr_reg_offset, fw_sram_reg_val);
  404. ucode_size = ucode->ucode_size;
  405. ucode_mem = (uint32_t *)ucode->kaddr;
  406. while (!ucode_size) {
  407. fw_sram_reg_val = RREG32(fw_sram_data_reg_offset);
  408. if (*ucode_mem != fw_sram_reg_val)
  409. return false;
  410. ucode_mem++;
  411. /* 4 bytes */
  412. ucode_size -= 4;
  413. }
  414. return true;
  415. }
  416. bool psp_v3_1_smu_reload_quirk(struct psp_context *psp)
  417. {
  418. struct amdgpu_device *adev = psp->adev;
  419. uint32_t reg, reg_val;
  420. reg_val = (smnMP1_FIRMWARE_FLAGS & 0xffffffff) | 0x03b00000;
  421. WREG32(SOC15_REG_OFFSET(NBIO, 0, mmPCIE_INDEX2), reg_val);
  422. reg = RREG32(SOC15_REG_OFFSET(NBIO, 0, mmPCIE_DATA2));
  423. if ((reg & MP1_FIRMWARE_FLAGS__INTERRUPTS_ENABLED_MASK) >>
  424. MP1_FIRMWARE_FLAGS__INTERRUPTS_ENABLED__SHIFT)
  425. return true;
  426. return false;
  427. }