mmhub_v1_0.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "amdgpu.h"
  24. #include "mmhub_v1_0.h"
  25. #include "vega10/soc15ip.h"
  26. #include "vega10/MMHUB/mmhub_1_0_offset.h"
  27. #include "vega10/MMHUB/mmhub_1_0_sh_mask.h"
  28. #include "vega10/MMHUB/mmhub_1_0_default.h"
  29. #include "vega10/ATHUB/athub_1_0_offset.h"
  30. #include "vega10/ATHUB/athub_1_0_sh_mask.h"
  31. #include "vega10/ATHUB/athub_1_0_default.h"
  32. #include "vega10/vega10_enum.h"
  33. #include "soc15_common.h"
  34. u64 mmhub_v1_0_get_fb_location(struct amdgpu_device *adev)
  35. {
  36. u64 base = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_FB_LOCATION_BASE));
  37. base &= MC_VM_FB_LOCATION_BASE__FB_BASE_MASK;
  38. base <<= 24;
  39. return base;
  40. }
  41. int mmhub_v1_0_gart_enable(struct amdgpu_device *adev)
  42. {
  43. u32 tmp;
  44. u64 value;
  45. uint64_t addr;
  46. u32 i;
  47. /* Program MC. */
  48. /* Update configuration */
  49. DRM_INFO("%s -- in\n", __func__);
  50. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_SYSTEM_APERTURE_LOW_ADDR),
  51. adev->mc.vram_start >> 18);
  52. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR),
  53. adev->mc.vram_end >> 18);
  54. value = adev->vram_scratch.gpu_addr - adev->mc.vram_start +
  55. adev->vm_manager.vram_base_offset;
  56. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  57. mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB),
  58. (u32)(value >> 12));
  59. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  60. mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB),
  61. (u32)(value >> 44));
  62. /* Disable AGP. */
  63. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_AGP_BASE), 0);
  64. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_AGP_TOP), 0);
  65. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_AGP_BOT), 0x00FFFFFF);
  66. /* GART Enable. */
  67. /* Setup TLB control */
  68. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL));
  69. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  70. tmp = REG_SET_FIELD(tmp,
  71. MC_VM_MX_L1_TLB_CNTL,
  72. SYSTEM_ACCESS_MODE,
  73. 3);
  74. tmp = REG_SET_FIELD(tmp,
  75. MC_VM_MX_L1_TLB_CNTL,
  76. ENABLE_ADVANCED_DRIVER_MODEL,
  77. 1);
  78. tmp = REG_SET_FIELD(tmp,
  79. MC_VM_MX_L1_TLB_CNTL,
  80. SYSTEM_APERTURE_UNMAPPED_ACCESS,
  81. 0);
  82. tmp = REG_SET_FIELD(tmp,
  83. MC_VM_MX_L1_TLB_CNTL,
  84. ECO_BITS,
  85. 0);
  86. tmp = REG_SET_FIELD(tmp,
  87. MC_VM_MX_L1_TLB_CNTL,
  88. MTYPE,
  89. MTYPE_UC);/* XXX for emulation. */
  90. tmp = REG_SET_FIELD(tmp,
  91. MC_VM_MX_L1_TLB_CNTL,
  92. ATC_EN,
  93. 1);
  94. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL), tmp);
  95. /* Setup L2 cache */
  96. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL));
  97. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  98. tmp = REG_SET_FIELD(tmp,
  99. VM_L2_CNTL,
  100. ENABLE_L2_FRAGMENT_PROCESSING,
  101. 0);
  102. tmp = REG_SET_FIELD(tmp,
  103. VM_L2_CNTL,
  104. L2_PDE0_CACHE_TAG_GENERATION_MODE,
  105. 0);/* XXX for emulation, Refer to closed source code.*/
  106. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, PDE_FAULT_CLASSIFICATION, 1);
  107. tmp = REG_SET_FIELD(tmp,
  108. VM_L2_CNTL,
  109. CONTEXT1_IDENTITY_ACCESS_MODE,
  110. 1);
  111. tmp = REG_SET_FIELD(tmp,
  112. VM_L2_CNTL,
  113. IDENTITY_MODE_FRAGMENT_SIZE,
  114. 0);
  115. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL), tmp);
  116. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL2));
  117. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  118. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  119. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL2), tmp);
  120. tmp = mmVM_L2_CNTL3_DEFAULT;
  121. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL3), tmp);
  122. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL4));
  123. tmp = REG_SET_FIELD(tmp,
  124. VM_L2_CNTL4,
  125. VMC_TAP_PDE_REQUEST_PHYSICAL,
  126. 0);
  127. tmp = REG_SET_FIELD(tmp,
  128. VM_L2_CNTL4,
  129. VMC_TAP_PTE_REQUEST_PHYSICAL,
  130. 0);
  131. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL4), tmp);
  132. /* setup context0 */
  133. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  134. mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32),
  135. (u32)(adev->mc.gtt_start >> 12));
  136. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  137. mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32),
  138. (u32)(adev->mc.gtt_start >> 44));
  139. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  140. mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32),
  141. (u32)(adev->mc.gtt_end >> 12));
  142. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  143. mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32),
  144. (u32)(adev->mc.gtt_end >> 44));
  145. BUG_ON(adev->gart.table_addr & (~0x0000FFFFFFFFF000ULL));
  146. value = adev->gart.table_addr - adev->mc.vram_start +
  147. adev->vm_manager.vram_base_offset;
  148. value &= 0x0000FFFFFFFFF000ULL;
  149. value |= 0x1; /* valid bit */
  150. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  151. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32),
  152. (u32)value);
  153. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  154. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32),
  155. (u32)(value >> 32));
  156. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  157. mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32),
  158. (u32)(adev->dummy_page.addr >> 12));
  159. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  160. mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32),
  161. (u32)(adev->dummy_page.addr >> 44));
  162. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL2));
  163. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL2,
  164. ACTIVE_PAGE_MIGRATION_PTE_READ_RETRY,
  165. 1);
  166. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL2), tmp);
  167. addr = SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL);
  168. tmp = RREG32(addr);
  169. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  170. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  171. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL), tmp);
  172. tmp = RREG32(addr);
  173. /* Disable identity aperture.*/
  174. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  175. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32), 0XFFFFFFFF);
  176. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  177. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32), 0x0000000F);
  178. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  179. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32), 0);
  180. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  181. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32), 0);
  182. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  183. mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32), 0);
  184. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  185. mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32), 0);
  186. for (i = 0; i <= 14; i++) {
  187. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT1_CNTL)
  188. + i);
  189. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  190. ENABLE_CONTEXT, 1);
  191. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  192. PAGE_TABLE_DEPTH, 1);
  193. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  194. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  195. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  196. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  197. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  198. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  199. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  200. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  201. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  202. READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  203. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  204. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  205. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  206. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  207. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  208. PAGE_TABLE_BLOCK_SIZE,
  209. amdgpu_vm_block_size - 9);
  210. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT1_CNTL) + i, tmp);
  211. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32) + i*2, 0);
  212. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32) + i*2, 0);
  213. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32) + i*2,
  214. adev->vm_manager.max_pfn - 1);
  215. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32) + i*2, 0);
  216. }
  217. return 0;
  218. }
  219. void mmhub_v1_0_gart_disable(struct amdgpu_device *adev)
  220. {
  221. u32 tmp;
  222. u32 i;
  223. /* Disable all tables */
  224. for (i = 0; i < 16; i++)
  225. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL) + i, 0);
  226. /* Setup TLB control */
  227. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL));
  228. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  229. tmp = REG_SET_FIELD(tmp,
  230. MC_VM_MX_L1_TLB_CNTL,
  231. ENABLE_ADVANCED_DRIVER_MODEL,
  232. 0);
  233. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL), tmp);
  234. /* Setup L2 cache */
  235. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL));
  236. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  237. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL), tmp);
  238. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL3), 0);
  239. }
  240. /**
  241. * mmhub_v1_0_set_fault_enable_default - update GART/VM fault handling
  242. *
  243. * @adev: amdgpu_device pointer
  244. * @value: true redirects VM faults to the default page
  245. */
  246. void mmhub_v1_0_set_fault_enable_default(struct amdgpu_device *adev, bool value)
  247. {
  248. u32 tmp;
  249. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL));
  250. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  251. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  252. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  253. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  254. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  255. PDE1_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  256. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  257. PDE2_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  258. tmp = REG_SET_FIELD(tmp,
  259. VM_L2_PROTECTION_FAULT_CNTL,
  260. TRANSLATE_FURTHER_PROTECTION_FAULT_ENABLE_DEFAULT,
  261. value);
  262. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  263. NACK_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  264. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  265. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  266. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  267. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  268. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  269. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  270. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  271. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  272. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  273. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  274. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL), tmp);
  275. }
  276. static uint32_t mmhub_v1_0_get_invalidate_req(unsigned int vm_id)
  277. {
  278. u32 req = 0;
  279. /* invalidate using legacy mode on vm_id*/
  280. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ,
  281. PER_VMID_INVALIDATE_REQ, 1 << vm_id);
  282. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, FLUSH_TYPE, 0);
  283. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PTES, 1);
  284. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE0, 1);
  285. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE1, 1);
  286. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE2, 1);
  287. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L1_PTES, 1);
  288. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ,
  289. CLEAR_PROTECTION_FAULT_STATUS_ADDR, 0);
  290. return req;
  291. }
  292. static uint32_t mmhub_v1_0_get_vm_protection_bits(void)
  293. {
  294. return (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  295. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  296. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  297. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  298. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  299. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  300. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  301. }
  302. static int mmhub_v1_0_early_init(void *handle)
  303. {
  304. return 0;
  305. }
  306. static int mmhub_v1_0_late_init(void *handle)
  307. {
  308. return 0;
  309. }
  310. static int mmhub_v1_0_sw_init(void *handle)
  311. {
  312. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  313. struct amdgpu_vmhub *hub = &adev->vmhub[AMDGPU_MMHUB];
  314. hub->ctx0_ptb_addr_lo32 =
  315. SOC15_REG_OFFSET(MMHUB, 0,
  316. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32);
  317. hub->ctx0_ptb_addr_hi32 =
  318. SOC15_REG_OFFSET(MMHUB, 0,
  319. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32);
  320. hub->vm_inv_eng0_req =
  321. SOC15_REG_OFFSET(MMHUB, 0, mmVM_INVALIDATE_ENG0_REQ);
  322. hub->vm_inv_eng0_ack =
  323. SOC15_REG_OFFSET(MMHUB, 0, mmVM_INVALIDATE_ENG0_ACK);
  324. hub->vm_context0_cntl =
  325. SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL);
  326. hub->vm_l2_pro_fault_status =
  327. SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_STATUS);
  328. hub->vm_l2_pro_fault_cntl =
  329. SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL);
  330. hub->get_invalidate_req = mmhub_v1_0_get_invalidate_req;
  331. hub->get_vm_protection_bits = mmhub_v1_0_get_vm_protection_bits;
  332. return 0;
  333. }
  334. static int mmhub_v1_0_sw_fini(void *handle)
  335. {
  336. return 0;
  337. }
  338. static int mmhub_v1_0_hw_init(void *handle)
  339. {
  340. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  341. unsigned i;
  342. for (i = 0; i < 18; ++i) {
  343. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  344. mmVM_INVALIDATE_ENG0_ADDR_RANGE_LO32) +
  345. 2 * i, 0xffffffff);
  346. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  347. mmVM_INVALIDATE_ENG0_ADDR_RANGE_HI32) +
  348. 2 * i, 0x1f);
  349. }
  350. return 0;
  351. }
  352. static int mmhub_v1_0_hw_fini(void *handle)
  353. {
  354. return 0;
  355. }
  356. static int mmhub_v1_0_suspend(void *handle)
  357. {
  358. return 0;
  359. }
  360. static int mmhub_v1_0_resume(void *handle)
  361. {
  362. return 0;
  363. }
  364. static bool mmhub_v1_0_is_idle(void *handle)
  365. {
  366. return true;
  367. }
  368. static int mmhub_v1_0_wait_for_idle(void *handle)
  369. {
  370. return 0;
  371. }
  372. static int mmhub_v1_0_soft_reset(void *handle)
  373. {
  374. return 0;
  375. }
  376. static void mmhub_v1_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  377. bool enable)
  378. {
  379. uint32_t def, data, def1, data1, def2, data2;
  380. def = data = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmATC_L2_MISC_CG));
  381. def1 = data1 = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmDAGB0_CNTL_MISC2));
  382. def2 = data2 = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmDAGB1_CNTL_MISC2));
  383. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG)) {
  384. data |= ATC_L2_MISC_CG__ENABLE_MASK;
  385. data1 &= ~(DAGB0_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
  386. DAGB0_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
  387. DAGB0_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
  388. DAGB0_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
  389. DAGB0_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
  390. DAGB0_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
  391. data2 &= ~(DAGB1_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
  392. DAGB1_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
  393. DAGB1_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
  394. DAGB1_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
  395. DAGB1_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
  396. DAGB1_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
  397. } else {
  398. data &= ~ATC_L2_MISC_CG__ENABLE_MASK;
  399. data1 |= (DAGB0_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
  400. DAGB0_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
  401. DAGB0_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
  402. DAGB0_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
  403. DAGB0_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
  404. DAGB0_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
  405. data2 |= (DAGB1_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
  406. DAGB1_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
  407. DAGB1_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
  408. DAGB1_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
  409. DAGB1_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
  410. DAGB1_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
  411. }
  412. if (def != data)
  413. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmATC_L2_MISC_CG), data);
  414. if (def1 != data1)
  415. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmDAGB0_CNTL_MISC2), data1);
  416. if (def2 != data2)
  417. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmDAGB1_CNTL_MISC2), data2);
  418. }
  419. static void athub_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  420. bool enable)
  421. {
  422. uint32_t def, data;
  423. def = data = RREG32(SOC15_REG_OFFSET(ATHUB, 0, mmATHUB_MISC_CNTL));
  424. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG))
  425. data |= ATHUB_MISC_CNTL__CG_ENABLE_MASK;
  426. else
  427. data &= ~ATHUB_MISC_CNTL__CG_ENABLE_MASK;
  428. if (def != data)
  429. WREG32(SOC15_REG_OFFSET(ATHUB, 0, mmATHUB_MISC_CNTL), data);
  430. }
  431. static void mmhub_v1_0_update_medium_grain_light_sleep(struct amdgpu_device *adev,
  432. bool enable)
  433. {
  434. uint32_t def, data;
  435. def = data = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmATC_L2_MISC_CG));
  436. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS))
  437. data |= ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK;
  438. else
  439. data &= ~ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK;
  440. if (def != data)
  441. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmATC_L2_MISC_CG), data);
  442. }
  443. static void athub_update_medium_grain_light_sleep(struct amdgpu_device *adev,
  444. bool enable)
  445. {
  446. uint32_t def, data;
  447. def = data = RREG32(SOC15_REG_OFFSET(ATHUB, 0, mmATHUB_MISC_CNTL));
  448. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS) &&
  449. (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  450. data |= ATHUB_MISC_CNTL__CG_MEM_LS_ENABLE_MASK;
  451. else
  452. data &= ~ATHUB_MISC_CNTL__CG_MEM_LS_ENABLE_MASK;
  453. if(def != data)
  454. WREG32(SOC15_REG_OFFSET(ATHUB, 0, mmATHUB_MISC_CNTL), data);
  455. }
  456. static int mmhub_v1_0_set_clockgating_state(void *handle,
  457. enum amd_clockgating_state state)
  458. {
  459. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  460. switch (adev->asic_type) {
  461. case CHIP_VEGA10:
  462. mmhub_v1_0_update_medium_grain_clock_gating(adev,
  463. state == AMD_CG_STATE_GATE ? true : false);
  464. athub_update_medium_grain_clock_gating(adev,
  465. state == AMD_CG_STATE_GATE ? true : false);
  466. mmhub_v1_0_update_medium_grain_light_sleep(adev,
  467. state == AMD_CG_STATE_GATE ? true : false);
  468. athub_update_medium_grain_light_sleep(adev,
  469. state == AMD_CG_STATE_GATE ? true : false);
  470. break;
  471. default:
  472. break;
  473. }
  474. return 0;
  475. }
  476. static int mmhub_v1_0_set_powergating_state(void *handle,
  477. enum amd_powergating_state state)
  478. {
  479. return 0;
  480. }
  481. const struct amd_ip_funcs mmhub_v1_0_ip_funcs = {
  482. .name = "mmhub_v1_0",
  483. .early_init = mmhub_v1_0_early_init,
  484. .late_init = mmhub_v1_0_late_init,
  485. .sw_init = mmhub_v1_0_sw_init,
  486. .sw_fini = mmhub_v1_0_sw_fini,
  487. .hw_init = mmhub_v1_0_hw_init,
  488. .hw_fini = mmhub_v1_0_hw_fini,
  489. .suspend = mmhub_v1_0_suspend,
  490. .resume = mmhub_v1_0_resume,
  491. .is_idle = mmhub_v1_0_is_idle,
  492. .wait_for_idle = mmhub_v1_0_wait_for_idle,
  493. .soft_reset = mmhub_v1_0_soft_reset,
  494. .set_clockgating_state = mmhub_v1_0_set_clockgating_state,
  495. .set_powergating_state = mmhub_v1_0_set_powergating_state,
  496. };
  497. const struct amdgpu_ip_block_version mmhub_v1_0_ip_block =
  498. {
  499. .type = AMD_IP_BLOCK_TYPE_MMHUB,
  500. .major = 1,
  501. .minor = 0,
  502. .rev = 0,
  503. .funcs = &mmhub_v1_0_ip_funcs,
  504. };