amdgpu_kms.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "amdgpu.h"
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu_uvd.h"
  32. #include "amdgpu_vce.h"
  33. #include <linux/vga_switcheroo.h>
  34. #include <linux/slab.h>
  35. #include <linux/pm_runtime.h>
  36. #include "amdgpu_amdkfd.h"
  37. #if defined(CONFIG_VGA_SWITCHEROO)
  38. bool amdgpu_has_atpx(void);
  39. #else
  40. static inline bool amdgpu_has_atpx(void) { return false; }
  41. #endif
  42. /**
  43. * amdgpu_driver_unload_kms - Main unload function for KMS.
  44. *
  45. * @dev: drm dev pointer
  46. *
  47. * This is the main unload function for KMS (all asics).
  48. * Returns 0 on success.
  49. */
  50. void amdgpu_driver_unload_kms(struct drm_device *dev)
  51. {
  52. struct amdgpu_device *adev = dev->dev_private;
  53. if (adev == NULL)
  54. return;
  55. if (adev->rmmio == NULL)
  56. goto done_free;
  57. if (amdgpu_sriov_vf(adev))
  58. amdgpu_virt_request_full_gpu(adev, false);
  59. if (amdgpu_device_is_px(dev)) {
  60. pm_runtime_get_sync(dev->dev);
  61. pm_runtime_forbid(dev->dev);
  62. }
  63. amdgpu_amdkfd_device_fini(adev);
  64. amdgpu_acpi_fini(adev);
  65. amdgpu_device_fini(adev);
  66. done_free:
  67. kfree(adev);
  68. dev->dev_private = NULL;
  69. }
  70. /**
  71. * amdgpu_driver_load_kms - Main load function for KMS.
  72. *
  73. * @dev: drm dev pointer
  74. * @flags: device flags
  75. *
  76. * This is the main load function for KMS (all asics).
  77. * Returns 0 on success, error on failure.
  78. */
  79. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)
  80. {
  81. struct amdgpu_device *adev;
  82. int r, acpi_status;
  83. adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL);
  84. if (adev == NULL) {
  85. return -ENOMEM;
  86. }
  87. dev->dev_private = (void *)adev;
  88. if ((amdgpu_runtime_pm != 0) &&
  89. amdgpu_has_atpx() &&
  90. (amdgpu_is_atpx_hybrid() ||
  91. amdgpu_has_atpx_dgpu_power_cntl()) &&
  92. ((flags & AMD_IS_APU) == 0))
  93. flags |= AMD_IS_PX;
  94. /* amdgpu_device_init should report only fatal error
  95. * like memory allocation failure or iomapping failure,
  96. * or memory manager initialization failure, it must
  97. * properly initialize the GPU MC controller and permit
  98. * VRAM allocation
  99. */
  100. r = amdgpu_device_init(adev, dev, dev->pdev, flags);
  101. if (r) {
  102. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  103. goto out;
  104. }
  105. /* Call ACPI methods: require modeset init
  106. * but failure is not fatal
  107. */
  108. if (!r) {
  109. acpi_status = amdgpu_acpi_init(adev);
  110. if (acpi_status)
  111. dev_dbg(&dev->pdev->dev,
  112. "Error during ACPI methods call\n");
  113. }
  114. amdgpu_amdkfd_load_interface(adev);
  115. amdgpu_amdkfd_device_probe(adev);
  116. amdgpu_amdkfd_device_init(adev);
  117. if (amdgpu_device_is_px(dev)) {
  118. pm_runtime_use_autosuspend(dev->dev);
  119. pm_runtime_set_autosuspend_delay(dev->dev, 5000);
  120. pm_runtime_set_active(dev->dev);
  121. pm_runtime_allow(dev->dev);
  122. pm_runtime_mark_last_busy(dev->dev);
  123. pm_runtime_put_autosuspend(dev->dev);
  124. }
  125. if (amdgpu_sriov_vf(adev))
  126. amdgpu_virt_release_full_gpu(adev, true);
  127. out:
  128. if (r) {
  129. /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */
  130. if (adev->rmmio && amdgpu_device_is_px(dev))
  131. pm_runtime_put_noidle(dev->dev);
  132. amdgpu_driver_unload_kms(dev);
  133. }
  134. return r;
  135. }
  136. static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
  137. struct drm_amdgpu_query_fw *query_fw,
  138. struct amdgpu_device *adev)
  139. {
  140. switch (query_fw->fw_type) {
  141. case AMDGPU_INFO_FW_VCE:
  142. fw_info->ver = adev->vce.fw_version;
  143. fw_info->feature = adev->vce.fb_version;
  144. break;
  145. case AMDGPU_INFO_FW_UVD:
  146. fw_info->ver = adev->uvd.fw_version;
  147. fw_info->feature = 0;
  148. break;
  149. case AMDGPU_INFO_FW_GMC:
  150. fw_info->ver = adev->mc.fw_version;
  151. fw_info->feature = 0;
  152. break;
  153. case AMDGPU_INFO_FW_GFX_ME:
  154. fw_info->ver = adev->gfx.me_fw_version;
  155. fw_info->feature = adev->gfx.me_feature_version;
  156. break;
  157. case AMDGPU_INFO_FW_GFX_PFP:
  158. fw_info->ver = adev->gfx.pfp_fw_version;
  159. fw_info->feature = adev->gfx.pfp_feature_version;
  160. break;
  161. case AMDGPU_INFO_FW_GFX_CE:
  162. fw_info->ver = adev->gfx.ce_fw_version;
  163. fw_info->feature = adev->gfx.ce_feature_version;
  164. break;
  165. case AMDGPU_INFO_FW_GFX_RLC:
  166. fw_info->ver = adev->gfx.rlc_fw_version;
  167. fw_info->feature = adev->gfx.rlc_feature_version;
  168. break;
  169. case AMDGPU_INFO_FW_GFX_MEC:
  170. if (query_fw->index == 0) {
  171. fw_info->ver = adev->gfx.mec_fw_version;
  172. fw_info->feature = adev->gfx.mec_feature_version;
  173. } else if (query_fw->index == 1) {
  174. fw_info->ver = adev->gfx.mec2_fw_version;
  175. fw_info->feature = adev->gfx.mec2_feature_version;
  176. } else
  177. return -EINVAL;
  178. break;
  179. case AMDGPU_INFO_FW_SMC:
  180. fw_info->ver = adev->pm.fw_version;
  181. fw_info->feature = 0;
  182. break;
  183. case AMDGPU_INFO_FW_SDMA:
  184. if (query_fw->index >= adev->sdma.num_instances)
  185. return -EINVAL;
  186. fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
  187. fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
  188. break;
  189. case AMDGPU_INFO_FW_SOS:
  190. fw_info->ver = adev->psp.sos_fw_version;
  191. fw_info->feature = adev->psp.sos_feature_version;
  192. break;
  193. case AMDGPU_INFO_FW_ASD:
  194. fw_info->ver = adev->psp.asd_fw_version;
  195. fw_info->feature = adev->psp.asd_feature_version;
  196. break;
  197. default:
  198. return -EINVAL;
  199. }
  200. return 0;
  201. }
  202. /*
  203. * Userspace get information ioctl
  204. */
  205. /**
  206. * amdgpu_info_ioctl - answer a device specific request.
  207. *
  208. * @adev: amdgpu device pointer
  209. * @data: request object
  210. * @filp: drm filp
  211. *
  212. * This function is used to pass device specific parameters to the userspace
  213. * drivers. Examples include: pci device id, pipeline parms, tiling params,
  214. * etc. (all asics).
  215. * Returns 0 on success, -EINVAL on failure.
  216. */
  217. static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  218. {
  219. struct amdgpu_device *adev = dev->dev_private;
  220. struct drm_amdgpu_info *info = data;
  221. struct amdgpu_mode_info *minfo = &adev->mode_info;
  222. void __user *out = (void __user *)(long)info->return_pointer;
  223. uint32_t size = info->return_size;
  224. struct drm_crtc *crtc;
  225. uint32_t ui32 = 0;
  226. uint64_t ui64 = 0;
  227. int i, found;
  228. int ui32_size = sizeof(ui32);
  229. if (!info->return_size || !info->return_pointer)
  230. return -EINVAL;
  231. switch (info->query) {
  232. case AMDGPU_INFO_ACCEL_WORKING:
  233. ui32 = adev->accel_working;
  234. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  235. case AMDGPU_INFO_CRTC_FROM_ID:
  236. for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
  237. crtc = (struct drm_crtc *)minfo->crtcs[i];
  238. if (crtc && crtc->base.id == info->mode_crtc.id) {
  239. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  240. ui32 = amdgpu_crtc->crtc_id;
  241. found = 1;
  242. break;
  243. }
  244. }
  245. if (!found) {
  246. DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
  247. return -EINVAL;
  248. }
  249. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  250. case AMDGPU_INFO_HW_IP_INFO: {
  251. struct drm_amdgpu_info_hw_ip ip = {};
  252. enum amd_ip_block_type type;
  253. uint32_t ring_mask = 0;
  254. uint32_t ib_start_alignment = 0;
  255. uint32_t ib_size_alignment = 0;
  256. if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
  257. return -EINVAL;
  258. switch (info->query_hw_ip.type) {
  259. case AMDGPU_HW_IP_GFX:
  260. type = AMD_IP_BLOCK_TYPE_GFX;
  261. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  262. ring_mask |= ((adev->gfx.gfx_ring[i].ready ? 1 : 0) << i);
  263. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  264. ib_size_alignment = 8;
  265. break;
  266. case AMDGPU_HW_IP_COMPUTE:
  267. type = AMD_IP_BLOCK_TYPE_GFX;
  268. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  269. ring_mask |= ((adev->gfx.compute_ring[i].ready ? 1 : 0) << i);
  270. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  271. ib_size_alignment = 8;
  272. break;
  273. case AMDGPU_HW_IP_DMA:
  274. type = AMD_IP_BLOCK_TYPE_SDMA;
  275. for (i = 0; i < adev->sdma.num_instances; i++)
  276. ring_mask |= ((adev->sdma.instance[i].ring.ready ? 1 : 0) << i);
  277. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  278. ib_size_alignment = 1;
  279. break;
  280. case AMDGPU_HW_IP_UVD:
  281. type = AMD_IP_BLOCK_TYPE_UVD;
  282. ring_mask = adev->uvd.ring.ready ? 1 : 0;
  283. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  284. ib_size_alignment = 16;
  285. break;
  286. case AMDGPU_HW_IP_VCE:
  287. type = AMD_IP_BLOCK_TYPE_VCE;
  288. for (i = 0; i < adev->vce.num_rings; i++)
  289. ring_mask |= ((adev->vce.ring[i].ready ? 1 : 0) << i);
  290. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  291. ib_size_alignment = 1;
  292. break;
  293. case AMDGPU_HW_IP_UVD_ENC:
  294. type = AMD_IP_BLOCK_TYPE_UVD;
  295. for (i = 0; i < adev->uvd.num_enc_rings; i++)
  296. ring_mask |= ((adev->uvd.ring_enc[i].ready ? 1 : 0) << i);
  297. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  298. ib_size_alignment = 1;
  299. break;
  300. default:
  301. return -EINVAL;
  302. }
  303. for (i = 0; i < adev->num_ip_blocks; i++) {
  304. if (adev->ip_blocks[i].version->type == type &&
  305. adev->ip_blocks[i].status.valid) {
  306. ip.hw_ip_version_major = adev->ip_blocks[i].version->major;
  307. ip.hw_ip_version_minor = adev->ip_blocks[i].version->minor;
  308. ip.capabilities_flags = 0;
  309. ip.available_rings = ring_mask;
  310. ip.ib_start_alignment = ib_start_alignment;
  311. ip.ib_size_alignment = ib_size_alignment;
  312. break;
  313. }
  314. }
  315. return copy_to_user(out, &ip,
  316. min((size_t)size, sizeof(ip))) ? -EFAULT : 0;
  317. }
  318. case AMDGPU_INFO_HW_IP_COUNT: {
  319. enum amd_ip_block_type type;
  320. uint32_t count = 0;
  321. switch (info->query_hw_ip.type) {
  322. case AMDGPU_HW_IP_GFX:
  323. type = AMD_IP_BLOCK_TYPE_GFX;
  324. break;
  325. case AMDGPU_HW_IP_COMPUTE:
  326. type = AMD_IP_BLOCK_TYPE_GFX;
  327. break;
  328. case AMDGPU_HW_IP_DMA:
  329. type = AMD_IP_BLOCK_TYPE_SDMA;
  330. break;
  331. case AMDGPU_HW_IP_UVD:
  332. type = AMD_IP_BLOCK_TYPE_UVD;
  333. break;
  334. case AMDGPU_HW_IP_VCE:
  335. type = AMD_IP_BLOCK_TYPE_VCE;
  336. break;
  337. case AMDGPU_HW_IP_UVD_ENC:
  338. type = AMD_IP_BLOCK_TYPE_UVD;
  339. break;
  340. default:
  341. return -EINVAL;
  342. }
  343. for (i = 0; i < adev->num_ip_blocks; i++)
  344. if (adev->ip_blocks[i].version->type == type &&
  345. adev->ip_blocks[i].status.valid &&
  346. count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
  347. count++;
  348. return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
  349. }
  350. case AMDGPU_INFO_TIMESTAMP:
  351. ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
  352. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  353. case AMDGPU_INFO_FW_VERSION: {
  354. struct drm_amdgpu_info_firmware fw_info;
  355. int ret;
  356. /* We only support one instance of each IP block right now. */
  357. if (info->query_fw.ip_instance != 0)
  358. return -EINVAL;
  359. ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
  360. if (ret)
  361. return ret;
  362. return copy_to_user(out, &fw_info,
  363. min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
  364. }
  365. case AMDGPU_INFO_NUM_BYTES_MOVED:
  366. ui64 = atomic64_read(&adev->num_bytes_moved);
  367. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  368. case AMDGPU_INFO_NUM_EVICTIONS:
  369. ui64 = atomic64_read(&adev->num_evictions);
  370. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  371. case AMDGPU_INFO_VRAM_USAGE:
  372. ui64 = atomic64_read(&adev->vram_usage);
  373. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  374. case AMDGPU_INFO_VIS_VRAM_USAGE:
  375. ui64 = atomic64_read(&adev->vram_vis_usage);
  376. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  377. case AMDGPU_INFO_GTT_USAGE:
  378. ui64 = atomic64_read(&adev->gtt_usage);
  379. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  380. case AMDGPU_INFO_GDS_CONFIG: {
  381. struct drm_amdgpu_info_gds gds_info;
  382. memset(&gds_info, 0, sizeof(gds_info));
  383. gds_info.gds_gfx_partition_size = adev->gds.mem.gfx_partition_size >> AMDGPU_GDS_SHIFT;
  384. gds_info.compute_partition_size = adev->gds.mem.cs_partition_size >> AMDGPU_GDS_SHIFT;
  385. gds_info.gds_total_size = adev->gds.mem.total_size >> AMDGPU_GDS_SHIFT;
  386. gds_info.gws_per_gfx_partition = adev->gds.gws.gfx_partition_size >> AMDGPU_GWS_SHIFT;
  387. gds_info.gws_per_compute_partition = adev->gds.gws.cs_partition_size >> AMDGPU_GWS_SHIFT;
  388. gds_info.oa_per_gfx_partition = adev->gds.oa.gfx_partition_size >> AMDGPU_OA_SHIFT;
  389. gds_info.oa_per_compute_partition = adev->gds.oa.cs_partition_size >> AMDGPU_OA_SHIFT;
  390. return copy_to_user(out, &gds_info,
  391. min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
  392. }
  393. case AMDGPU_INFO_VRAM_GTT: {
  394. struct drm_amdgpu_info_vram_gtt vram_gtt;
  395. vram_gtt.vram_size = adev->mc.real_vram_size;
  396. vram_gtt.vram_size -= adev->vram_pin_size;
  397. vram_gtt.vram_cpu_accessible_size = adev->mc.visible_vram_size;
  398. vram_gtt.vram_cpu_accessible_size -= (adev->vram_pin_size - adev->invisible_pin_size);
  399. vram_gtt.gtt_size = adev->mc.gtt_size;
  400. vram_gtt.gtt_size -= adev->gart_pin_size;
  401. return copy_to_user(out, &vram_gtt,
  402. min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
  403. }
  404. case AMDGPU_INFO_MEMORY: {
  405. struct drm_amdgpu_memory_info mem;
  406. memset(&mem, 0, sizeof(mem));
  407. mem.vram.total_heap_size = adev->mc.real_vram_size;
  408. mem.vram.usable_heap_size =
  409. adev->mc.real_vram_size - adev->vram_pin_size;
  410. mem.vram.heap_usage = atomic64_read(&adev->vram_usage);
  411. mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
  412. mem.cpu_accessible_vram.total_heap_size =
  413. adev->mc.visible_vram_size;
  414. mem.cpu_accessible_vram.usable_heap_size =
  415. adev->mc.visible_vram_size -
  416. (adev->vram_pin_size - adev->invisible_pin_size);
  417. mem.cpu_accessible_vram.heap_usage =
  418. atomic64_read(&adev->vram_vis_usage);
  419. mem.cpu_accessible_vram.max_allocation =
  420. mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
  421. mem.gtt.total_heap_size = adev->mc.gtt_size;
  422. mem.gtt.usable_heap_size =
  423. adev->mc.gtt_size - adev->gart_pin_size;
  424. mem.gtt.heap_usage = atomic64_read(&adev->gtt_usage);
  425. mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
  426. return copy_to_user(out, &mem,
  427. min((size_t)size, sizeof(mem)))
  428. ? -EFAULT : 0;
  429. }
  430. case AMDGPU_INFO_READ_MMR_REG: {
  431. unsigned n, alloc_size;
  432. uint32_t *regs;
  433. unsigned se_num = (info->read_mmr_reg.instance >>
  434. AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
  435. AMDGPU_INFO_MMR_SE_INDEX_MASK;
  436. unsigned sh_num = (info->read_mmr_reg.instance >>
  437. AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
  438. AMDGPU_INFO_MMR_SH_INDEX_MASK;
  439. /* set full masks if the userspace set all bits
  440. * in the bitfields */
  441. if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
  442. se_num = 0xffffffff;
  443. if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
  444. sh_num = 0xffffffff;
  445. regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
  446. if (!regs)
  447. return -ENOMEM;
  448. alloc_size = info->read_mmr_reg.count * sizeof(*regs);
  449. for (i = 0; i < info->read_mmr_reg.count; i++)
  450. if (amdgpu_asic_read_register(adev, se_num, sh_num,
  451. info->read_mmr_reg.dword_offset + i,
  452. &regs[i])) {
  453. DRM_DEBUG_KMS("unallowed offset %#x\n",
  454. info->read_mmr_reg.dword_offset + i);
  455. kfree(regs);
  456. return -EFAULT;
  457. }
  458. n = copy_to_user(out, regs, min(size, alloc_size));
  459. kfree(regs);
  460. return n ? -EFAULT : 0;
  461. }
  462. case AMDGPU_INFO_DEV_INFO: {
  463. struct drm_amdgpu_info_device dev_info = {};
  464. dev_info.device_id = dev->pdev->device;
  465. dev_info.chip_rev = adev->rev_id;
  466. dev_info.external_rev = adev->external_rev_id;
  467. dev_info.pci_rev = dev->pdev->revision;
  468. dev_info.family = adev->family;
  469. dev_info.num_shader_engines = adev->gfx.config.max_shader_engines;
  470. dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
  471. /* return all clocks in KHz */
  472. dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
  473. if (adev->pm.dpm_enabled) {
  474. dev_info.max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
  475. dev_info.max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
  476. } else {
  477. dev_info.max_engine_clock = adev->pm.default_sclk * 10;
  478. dev_info.max_memory_clock = adev->pm.default_mclk * 10;
  479. }
  480. dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
  481. dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se *
  482. adev->gfx.config.max_shader_engines;
  483. dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
  484. dev_info._pad = 0;
  485. dev_info.ids_flags = 0;
  486. if (adev->flags & AMD_IS_APU)
  487. dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
  488. if (amdgpu_sriov_vf(adev))
  489. dev_info.ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
  490. dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
  491. dev_info.virtual_address_max = (uint64_t)adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
  492. dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
  493. dev_info.pte_fragment_size = (1 << AMDGPU_LOG2_PAGES_PER_FRAG) *
  494. AMDGPU_GPU_PAGE_SIZE;
  495. dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE;
  496. dev_info.cu_active_number = adev->gfx.cu_info.number;
  497. dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
  498. dev_info.ce_ram_size = adev->gfx.ce_ram_size;
  499. memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
  500. sizeof(adev->gfx.cu_info.bitmap));
  501. dev_info.vram_type = adev->mc.vram_type;
  502. dev_info.vram_bit_width = adev->mc.vram_width;
  503. dev_info.vce_harvest_config = adev->vce.harvest_config;
  504. dev_info.gc_double_offchip_lds_buf =
  505. adev->gfx.config.double_offchip_lds_buf;
  506. if (amdgpu_ngg) {
  507. dev_info.prim_buf_gpu_addr = adev->gfx.ngg.buf[PRIM].gpu_addr;
  508. dev_info.pos_buf_gpu_addr = adev->gfx.ngg.buf[POS].gpu_addr;
  509. dev_info.cntl_sb_buf_gpu_addr = adev->gfx.ngg.buf[CNTL].gpu_addr;
  510. dev_info.param_buf_gpu_addr = adev->gfx.ngg.buf[PARAM].gpu_addr;
  511. }
  512. return copy_to_user(out, &dev_info,
  513. min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0;
  514. }
  515. case AMDGPU_INFO_VCE_CLOCK_TABLE: {
  516. unsigned i;
  517. struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
  518. struct amd_vce_state *vce_state;
  519. for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
  520. vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
  521. if (vce_state) {
  522. vce_clk_table.entries[i].sclk = vce_state->sclk;
  523. vce_clk_table.entries[i].mclk = vce_state->mclk;
  524. vce_clk_table.entries[i].eclk = vce_state->evclk;
  525. vce_clk_table.num_valid_entries++;
  526. }
  527. }
  528. return copy_to_user(out, &vce_clk_table,
  529. min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
  530. }
  531. case AMDGPU_INFO_VBIOS: {
  532. uint32_t bios_size = adev->bios_size;
  533. switch (info->vbios_info.type) {
  534. case AMDGPU_INFO_VBIOS_SIZE:
  535. return copy_to_user(out, &bios_size,
  536. min((size_t)size, sizeof(bios_size)))
  537. ? -EFAULT : 0;
  538. case AMDGPU_INFO_VBIOS_IMAGE: {
  539. uint8_t *bios;
  540. uint32_t bios_offset = info->vbios_info.offset;
  541. if (bios_offset >= bios_size)
  542. return -EINVAL;
  543. bios = adev->bios + bios_offset;
  544. return copy_to_user(out, bios,
  545. min((size_t)size, (size_t)(bios_size - bios_offset)))
  546. ? -EFAULT : 0;
  547. }
  548. default:
  549. DRM_DEBUG_KMS("Invalid request %d\n",
  550. info->vbios_info.type);
  551. return -EINVAL;
  552. }
  553. }
  554. case AMDGPU_INFO_NUM_HANDLES: {
  555. struct drm_amdgpu_info_num_handles handle;
  556. switch (info->query_hw_ip.type) {
  557. case AMDGPU_HW_IP_UVD:
  558. /* Starting Polaris, we support unlimited UVD handles */
  559. if (adev->asic_type < CHIP_POLARIS10) {
  560. handle.uvd_max_handles = adev->uvd.max_handles;
  561. handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
  562. return copy_to_user(out, &handle,
  563. min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
  564. } else {
  565. return -ENODATA;
  566. }
  567. break;
  568. default:
  569. return -EINVAL;
  570. }
  571. }
  572. case AMDGPU_INFO_SENSOR: {
  573. struct pp_gpu_power query = {0};
  574. int query_size = sizeof(query);
  575. if (amdgpu_dpm == 0)
  576. return -ENOENT;
  577. switch (info->sensor_info.type) {
  578. case AMDGPU_INFO_SENSOR_GFX_SCLK:
  579. /* get sclk in Mhz */
  580. if (amdgpu_dpm_read_sensor(adev,
  581. AMDGPU_PP_SENSOR_GFX_SCLK,
  582. (void *)&ui32, &ui32_size)) {
  583. return -EINVAL;
  584. }
  585. ui32 /= 100;
  586. break;
  587. case AMDGPU_INFO_SENSOR_GFX_MCLK:
  588. /* get mclk in Mhz */
  589. if (amdgpu_dpm_read_sensor(adev,
  590. AMDGPU_PP_SENSOR_GFX_MCLK,
  591. (void *)&ui32, &ui32_size)) {
  592. return -EINVAL;
  593. }
  594. ui32 /= 100;
  595. break;
  596. case AMDGPU_INFO_SENSOR_GPU_TEMP:
  597. /* get temperature in millidegrees C */
  598. if (amdgpu_dpm_read_sensor(adev,
  599. AMDGPU_PP_SENSOR_GPU_TEMP,
  600. (void *)&ui32, &ui32_size)) {
  601. return -EINVAL;
  602. }
  603. break;
  604. case AMDGPU_INFO_SENSOR_GPU_LOAD:
  605. /* get GPU load */
  606. if (amdgpu_dpm_read_sensor(adev,
  607. AMDGPU_PP_SENSOR_GPU_LOAD,
  608. (void *)&ui32, &ui32_size)) {
  609. return -EINVAL;
  610. }
  611. break;
  612. case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
  613. /* get average GPU power */
  614. if (amdgpu_dpm_read_sensor(adev,
  615. AMDGPU_PP_SENSOR_GPU_POWER,
  616. (void *)&query, &query_size)) {
  617. return -EINVAL;
  618. }
  619. ui32 = query.average_gpu_power >> 8;
  620. break;
  621. case AMDGPU_INFO_SENSOR_VDDNB:
  622. /* get VDDNB in millivolts */
  623. if (amdgpu_dpm_read_sensor(adev,
  624. AMDGPU_PP_SENSOR_VDDNB,
  625. (void *)&ui32, &ui32_size)) {
  626. return -EINVAL;
  627. }
  628. break;
  629. case AMDGPU_INFO_SENSOR_VDDGFX:
  630. /* get VDDGFX in millivolts */
  631. if (amdgpu_dpm_read_sensor(adev,
  632. AMDGPU_PP_SENSOR_VDDGFX,
  633. (void *)&ui32, &ui32_size)) {
  634. return -EINVAL;
  635. }
  636. break;
  637. default:
  638. DRM_DEBUG_KMS("Invalid request %d\n",
  639. info->sensor_info.type);
  640. return -EINVAL;
  641. }
  642. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  643. }
  644. default:
  645. DRM_DEBUG_KMS("Invalid request %d\n", info->query);
  646. return -EINVAL;
  647. }
  648. return 0;
  649. }
  650. /*
  651. * Outdated mess for old drm with Xorg being in charge (void function now).
  652. */
  653. /**
  654. * amdgpu_driver_lastclose_kms - drm callback for last close
  655. *
  656. * @dev: drm dev pointer
  657. *
  658. * Switch vga_switcheroo state after last close (all asics).
  659. */
  660. void amdgpu_driver_lastclose_kms(struct drm_device *dev)
  661. {
  662. struct amdgpu_device *adev = dev->dev_private;
  663. amdgpu_fbdev_restore_mode(adev);
  664. vga_switcheroo_process_delayed_switch();
  665. }
  666. /**
  667. * amdgpu_driver_open_kms - drm callback for open
  668. *
  669. * @dev: drm dev pointer
  670. * @file_priv: drm file
  671. *
  672. * On device open, init vm on cayman+ (all asics).
  673. * Returns 0 on success, error on failure.
  674. */
  675. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  676. {
  677. struct amdgpu_device *adev = dev->dev_private;
  678. struct amdgpu_fpriv *fpriv;
  679. int r;
  680. file_priv->driver_priv = NULL;
  681. r = pm_runtime_get_sync(dev->dev);
  682. if (r < 0)
  683. return r;
  684. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  685. if (unlikely(!fpriv)) {
  686. r = -ENOMEM;
  687. goto out_suspend;
  688. }
  689. r = amdgpu_vm_init(adev, &fpriv->vm);
  690. if (r) {
  691. kfree(fpriv);
  692. goto out_suspend;
  693. }
  694. fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
  695. if (!fpriv->prt_va) {
  696. r = -ENOMEM;
  697. amdgpu_vm_fini(adev, &fpriv->vm);
  698. kfree(fpriv);
  699. goto out_suspend;
  700. }
  701. if (amdgpu_sriov_vf(adev)) {
  702. r = amdgpu_map_static_csa(adev, &fpriv->vm);
  703. if (r)
  704. goto out_suspend;
  705. }
  706. mutex_init(&fpriv->bo_list_lock);
  707. idr_init(&fpriv->bo_list_handles);
  708. amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
  709. file_priv->driver_priv = fpriv;
  710. out_suspend:
  711. pm_runtime_mark_last_busy(dev->dev);
  712. pm_runtime_put_autosuspend(dev->dev);
  713. return r;
  714. }
  715. /**
  716. * amdgpu_driver_postclose_kms - drm callback for post close
  717. *
  718. * @dev: drm dev pointer
  719. * @file_priv: drm file
  720. *
  721. * On device post close, tear down vm on cayman+ (all asics).
  722. */
  723. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  724. struct drm_file *file_priv)
  725. {
  726. struct amdgpu_device *adev = dev->dev_private;
  727. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  728. struct amdgpu_bo_list *list;
  729. int handle;
  730. if (!fpriv)
  731. return;
  732. pm_runtime_get_sync(dev->dev);
  733. amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
  734. amdgpu_uvd_free_handles(adev, file_priv);
  735. amdgpu_vce_free_handles(adev, file_priv);
  736. amdgpu_vm_bo_rmv(adev, fpriv->prt_va);
  737. if (amdgpu_sriov_vf(adev)) {
  738. /* TODO: how to handle reserve failure */
  739. BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, false));
  740. amdgpu_vm_bo_rmv(adev, fpriv->vm.csa_bo_va);
  741. fpriv->vm.csa_bo_va = NULL;
  742. amdgpu_bo_unreserve(adev->virt.csa_obj);
  743. }
  744. amdgpu_vm_fini(adev, &fpriv->vm);
  745. idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
  746. amdgpu_bo_list_free(list);
  747. idr_destroy(&fpriv->bo_list_handles);
  748. mutex_destroy(&fpriv->bo_list_lock);
  749. kfree(fpriv);
  750. file_priv->driver_priv = NULL;
  751. pm_runtime_mark_last_busy(dev->dev);
  752. pm_runtime_put_autosuspend(dev->dev);
  753. }
  754. /*
  755. * VBlank related functions.
  756. */
  757. /**
  758. * amdgpu_get_vblank_counter_kms - get frame count
  759. *
  760. * @dev: drm dev pointer
  761. * @pipe: crtc to get the frame count from
  762. *
  763. * Gets the frame count on the requested crtc (all asics).
  764. * Returns frame count on success, -EINVAL on failure.
  765. */
  766. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
  767. {
  768. struct amdgpu_device *adev = dev->dev_private;
  769. int vpos, hpos, stat;
  770. u32 count;
  771. if (pipe >= adev->mode_info.num_crtc) {
  772. DRM_ERROR("Invalid crtc %u\n", pipe);
  773. return -EINVAL;
  774. }
  775. /* The hw increments its frame counter at start of vsync, not at start
  776. * of vblank, as is required by DRM core vblank counter handling.
  777. * Cook the hw count here to make it appear to the caller as if it
  778. * incremented at start of vblank. We measure distance to start of
  779. * vblank in vpos. vpos therefore will be >= 0 between start of vblank
  780. * and start of vsync, so vpos >= 0 means to bump the hw frame counter
  781. * result by 1 to give the proper appearance to caller.
  782. */
  783. if (adev->mode_info.crtcs[pipe]) {
  784. /* Repeat readout if needed to provide stable result if
  785. * we cross start of vsync during the queries.
  786. */
  787. do {
  788. count = amdgpu_display_vblank_get_counter(adev, pipe);
  789. /* Ask amdgpu_get_crtc_scanoutpos to return vpos as
  790. * distance to start of vblank, instead of regular
  791. * vertical scanout pos.
  792. */
  793. stat = amdgpu_get_crtc_scanoutpos(
  794. dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
  795. &vpos, &hpos, NULL, NULL,
  796. &adev->mode_info.crtcs[pipe]->base.hwmode);
  797. } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
  798. if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
  799. (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
  800. DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
  801. } else {
  802. DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
  803. pipe, vpos);
  804. /* Bump counter if we are at >= leading edge of vblank,
  805. * but before vsync where vpos would turn negative and
  806. * the hw counter really increments.
  807. */
  808. if (vpos >= 0)
  809. count++;
  810. }
  811. } else {
  812. /* Fallback to use value as is. */
  813. count = amdgpu_display_vblank_get_counter(adev, pipe);
  814. DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
  815. }
  816. return count;
  817. }
  818. /**
  819. * amdgpu_enable_vblank_kms - enable vblank interrupt
  820. *
  821. * @dev: drm dev pointer
  822. * @pipe: crtc to enable vblank interrupt for
  823. *
  824. * Enable the interrupt on the requested crtc (all asics).
  825. * Returns 0 on success, -EINVAL on failure.
  826. */
  827. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe)
  828. {
  829. struct amdgpu_device *adev = dev->dev_private;
  830. int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
  831. return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
  832. }
  833. /**
  834. * amdgpu_disable_vblank_kms - disable vblank interrupt
  835. *
  836. * @dev: drm dev pointer
  837. * @pipe: crtc to disable vblank interrupt for
  838. *
  839. * Disable the interrupt on the requested crtc (all asics).
  840. */
  841. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe)
  842. {
  843. struct amdgpu_device *adev = dev->dev_private;
  844. int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
  845. amdgpu_irq_put(adev, &adev->crtc_irq, idx);
  846. }
  847. /**
  848. * amdgpu_get_vblank_timestamp_kms - get vblank timestamp
  849. *
  850. * @dev: drm dev pointer
  851. * @crtc: crtc to get the timestamp for
  852. * @max_error: max error
  853. * @vblank_time: time value
  854. * @flags: flags passed to the driver
  855. *
  856. * Gets the timestamp on the requested crtc based on the
  857. * scanout position. (all asics).
  858. * Returns postive status flags on success, negative error on failure.
  859. */
  860. int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
  861. int *max_error,
  862. struct timeval *vblank_time,
  863. unsigned flags)
  864. {
  865. struct drm_crtc *crtc;
  866. struct amdgpu_device *adev = dev->dev_private;
  867. if (pipe >= dev->num_crtcs) {
  868. DRM_ERROR("Invalid crtc %u\n", pipe);
  869. return -EINVAL;
  870. }
  871. /* Get associated drm_crtc: */
  872. crtc = &adev->mode_info.crtcs[pipe]->base;
  873. if (!crtc) {
  874. /* This can occur on driver load if some component fails to
  875. * initialize completely and driver is unloaded */
  876. DRM_ERROR("Uninitialized crtc %d\n", pipe);
  877. return -EINVAL;
  878. }
  879. /* Helper routine in DRM core does all the work: */
  880. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  881. vblank_time, flags,
  882. &crtc->hwmode);
  883. }
  884. const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
  885. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  886. DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  887. DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  888. /* KMS */
  889. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  890. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  891. DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  892. DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  893. DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  894. DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  895. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  896. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  897. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  898. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  899. };
  900. const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms);
  901. /*
  902. * Debugfs info
  903. */
  904. #if defined(CONFIG_DEBUG_FS)
  905. static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data)
  906. {
  907. struct drm_info_node *node = (struct drm_info_node *) m->private;
  908. struct drm_device *dev = node->minor->dev;
  909. struct amdgpu_device *adev = dev->dev_private;
  910. struct drm_amdgpu_info_firmware fw_info;
  911. struct drm_amdgpu_query_fw query_fw;
  912. int ret, i;
  913. /* VCE */
  914. query_fw.fw_type = AMDGPU_INFO_FW_VCE;
  915. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  916. if (ret)
  917. return ret;
  918. seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
  919. fw_info.feature, fw_info.ver);
  920. /* UVD */
  921. query_fw.fw_type = AMDGPU_INFO_FW_UVD;
  922. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  923. if (ret)
  924. return ret;
  925. seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
  926. fw_info.feature, fw_info.ver);
  927. /* GMC */
  928. query_fw.fw_type = AMDGPU_INFO_FW_GMC;
  929. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  930. if (ret)
  931. return ret;
  932. seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
  933. fw_info.feature, fw_info.ver);
  934. /* ME */
  935. query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
  936. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  937. if (ret)
  938. return ret;
  939. seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
  940. fw_info.feature, fw_info.ver);
  941. /* PFP */
  942. query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
  943. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  944. if (ret)
  945. return ret;
  946. seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
  947. fw_info.feature, fw_info.ver);
  948. /* CE */
  949. query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
  950. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  951. if (ret)
  952. return ret;
  953. seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
  954. fw_info.feature, fw_info.ver);
  955. /* RLC */
  956. query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
  957. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  958. if (ret)
  959. return ret;
  960. seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
  961. fw_info.feature, fw_info.ver);
  962. /* MEC */
  963. query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
  964. query_fw.index = 0;
  965. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  966. if (ret)
  967. return ret;
  968. seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
  969. fw_info.feature, fw_info.ver);
  970. /* MEC2 */
  971. if (adev->asic_type == CHIP_KAVERI ||
  972. (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) {
  973. query_fw.index = 1;
  974. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  975. if (ret)
  976. return ret;
  977. seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
  978. fw_info.feature, fw_info.ver);
  979. }
  980. /* PSP SOS */
  981. query_fw.fw_type = AMDGPU_INFO_FW_SOS;
  982. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  983. if (ret)
  984. return ret;
  985. seq_printf(m, "SOS feature version: %u, firmware version: 0x%08x\n",
  986. fw_info.feature, fw_info.ver);
  987. /* PSP ASD */
  988. query_fw.fw_type = AMDGPU_INFO_FW_ASD;
  989. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  990. if (ret)
  991. return ret;
  992. seq_printf(m, "ASD feature version: %u, firmware version: 0x%08x\n",
  993. fw_info.feature, fw_info.ver);
  994. /* SMC */
  995. query_fw.fw_type = AMDGPU_INFO_FW_SMC;
  996. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  997. if (ret)
  998. return ret;
  999. seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n",
  1000. fw_info.feature, fw_info.ver);
  1001. /* SDMA */
  1002. query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
  1003. for (i = 0; i < adev->sdma.num_instances; i++) {
  1004. query_fw.index = i;
  1005. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1006. if (ret)
  1007. return ret;
  1008. seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
  1009. i, fw_info.feature, fw_info.ver);
  1010. }
  1011. return 0;
  1012. }
  1013. static const struct drm_info_list amdgpu_firmware_info_list[] = {
  1014. {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL},
  1015. };
  1016. #endif
  1017. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
  1018. {
  1019. #if defined(CONFIG_DEBUG_FS)
  1020. return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list,
  1021. ARRAY_SIZE(amdgpu_firmware_info_list));
  1022. #else
  1023. return 0;
  1024. #endif
  1025. }