amdgpu_cgs.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. *
  23. */
  24. #include <linux/list.h>
  25. #include <linux/slab.h>
  26. #include <linux/pci.h>
  27. #include <linux/acpi.h>
  28. #include <drm/drmP.h>
  29. #include <linux/firmware.h>
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu.h"
  32. #include "cgs_linux.h"
  33. #include "atom.h"
  34. #include "amdgpu_ucode.h"
  35. struct amdgpu_cgs_device {
  36. struct cgs_device base;
  37. struct amdgpu_device *adev;
  38. };
  39. #define CGS_FUNC_ADEV \
  40. struct amdgpu_device *adev = \
  41. ((struct amdgpu_cgs_device *)cgs_device)->adev
  42. static int amdgpu_cgs_gpu_mem_info(struct cgs_device *cgs_device, enum cgs_gpu_mem_type type,
  43. uint64_t *mc_start, uint64_t *mc_size,
  44. uint64_t *mem_size)
  45. {
  46. CGS_FUNC_ADEV;
  47. switch(type) {
  48. case CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB:
  49. case CGS_GPU_MEM_TYPE__VISIBLE_FB:
  50. *mc_start = 0;
  51. *mc_size = adev->mc.visible_vram_size;
  52. *mem_size = adev->mc.visible_vram_size - adev->vram_pin_size;
  53. break;
  54. case CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB:
  55. case CGS_GPU_MEM_TYPE__INVISIBLE_FB:
  56. *mc_start = adev->mc.visible_vram_size;
  57. *mc_size = adev->mc.real_vram_size - adev->mc.visible_vram_size;
  58. *mem_size = *mc_size;
  59. break;
  60. case CGS_GPU_MEM_TYPE__GART_CACHEABLE:
  61. case CGS_GPU_MEM_TYPE__GART_WRITECOMBINE:
  62. *mc_start = adev->mc.gtt_start;
  63. *mc_size = adev->mc.gtt_size;
  64. *mem_size = adev->mc.gtt_size - adev->gart_pin_size;
  65. break;
  66. default:
  67. return -EINVAL;
  68. }
  69. return 0;
  70. }
  71. static int amdgpu_cgs_gmap_kmem(struct cgs_device *cgs_device, void *kmem,
  72. uint64_t size,
  73. uint64_t min_offset, uint64_t max_offset,
  74. cgs_handle_t *kmem_handle, uint64_t *mcaddr)
  75. {
  76. CGS_FUNC_ADEV;
  77. int ret;
  78. struct amdgpu_bo *bo;
  79. struct page *kmem_page = vmalloc_to_page(kmem);
  80. int npages = ALIGN(size, PAGE_SIZE) >> PAGE_SHIFT;
  81. struct sg_table *sg = drm_prime_pages_to_sg(&kmem_page, npages);
  82. ret = amdgpu_bo_create(adev, size, PAGE_SIZE, false,
  83. AMDGPU_GEM_DOMAIN_GTT, 0, sg, NULL, &bo);
  84. if (ret)
  85. return ret;
  86. ret = amdgpu_bo_reserve(bo, false);
  87. if (unlikely(ret != 0))
  88. return ret;
  89. /* pin buffer into GTT */
  90. ret = amdgpu_bo_pin_restricted(bo, AMDGPU_GEM_DOMAIN_GTT,
  91. min_offset, max_offset, mcaddr);
  92. amdgpu_bo_unreserve(bo);
  93. *kmem_handle = (cgs_handle_t)bo;
  94. return ret;
  95. }
  96. static int amdgpu_cgs_gunmap_kmem(struct cgs_device *cgs_device, cgs_handle_t kmem_handle)
  97. {
  98. struct amdgpu_bo *obj = (struct amdgpu_bo *)kmem_handle;
  99. if (obj) {
  100. int r = amdgpu_bo_reserve(obj, false);
  101. if (likely(r == 0)) {
  102. amdgpu_bo_unpin(obj);
  103. amdgpu_bo_unreserve(obj);
  104. }
  105. amdgpu_bo_unref(&obj);
  106. }
  107. return 0;
  108. }
  109. static int amdgpu_cgs_alloc_gpu_mem(struct cgs_device *cgs_device,
  110. enum cgs_gpu_mem_type type,
  111. uint64_t size, uint64_t align,
  112. uint64_t min_offset, uint64_t max_offset,
  113. cgs_handle_t *handle)
  114. {
  115. CGS_FUNC_ADEV;
  116. uint16_t flags = 0;
  117. int ret = 0;
  118. uint32_t domain = 0;
  119. struct amdgpu_bo *obj;
  120. struct ttm_placement placement;
  121. struct ttm_place place;
  122. if (min_offset > max_offset) {
  123. BUG_ON(1);
  124. return -EINVAL;
  125. }
  126. /* fail if the alignment is not a power of 2 */
  127. if (((align != 1) && (align & (align - 1)))
  128. || size == 0 || align == 0)
  129. return -EINVAL;
  130. switch(type) {
  131. case CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB:
  132. case CGS_GPU_MEM_TYPE__VISIBLE_FB:
  133. flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  134. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  135. domain = AMDGPU_GEM_DOMAIN_VRAM;
  136. if (max_offset > adev->mc.real_vram_size)
  137. return -EINVAL;
  138. place.fpfn = min_offset >> PAGE_SHIFT;
  139. place.lpfn = max_offset >> PAGE_SHIFT;
  140. place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  141. TTM_PL_FLAG_VRAM;
  142. break;
  143. case CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB:
  144. case CGS_GPU_MEM_TYPE__INVISIBLE_FB:
  145. flags = AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  146. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  147. domain = AMDGPU_GEM_DOMAIN_VRAM;
  148. if (adev->mc.visible_vram_size < adev->mc.real_vram_size) {
  149. place.fpfn =
  150. max(min_offset, adev->mc.visible_vram_size) >> PAGE_SHIFT;
  151. place.lpfn =
  152. min(max_offset, adev->mc.real_vram_size) >> PAGE_SHIFT;
  153. place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  154. TTM_PL_FLAG_VRAM;
  155. }
  156. break;
  157. case CGS_GPU_MEM_TYPE__GART_CACHEABLE:
  158. domain = AMDGPU_GEM_DOMAIN_GTT;
  159. place.fpfn = min_offset >> PAGE_SHIFT;
  160. place.lpfn = max_offset >> PAGE_SHIFT;
  161. place.flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
  162. break;
  163. case CGS_GPU_MEM_TYPE__GART_WRITECOMBINE:
  164. flags = AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  165. domain = AMDGPU_GEM_DOMAIN_GTT;
  166. place.fpfn = min_offset >> PAGE_SHIFT;
  167. place.lpfn = max_offset >> PAGE_SHIFT;
  168. place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT |
  169. TTM_PL_FLAG_UNCACHED;
  170. break;
  171. default:
  172. return -EINVAL;
  173. }
  174. *handle = 0;
  175. placement.placement = &place;
  176. placement.num_placement = 1;
  177. placement.busy_placement = &place;
  178. placement.num_busy_placement = 1;
  179. ret = amdgpu_bo_create_restricted(adev, size, PAGE_SIZE,
  180. true, domain, flags,
  181. NULL, &placement, NULL,
  182. &obj);
  183. if (ret) {
  184. DRM_ERROR("(%d) bo create failed\n", ret);
  185. return ret;
  186. }
  187. *handle = (cgs_handle_t)obj;
  188. return ret;
  189. }
  190. static int amdgpu_cgs_free_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
  191. {
  192. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  193. if (obj) {
  194. int r = amdgpu_bo_reserve(obj, false);
  195. if (likely(r == 0)) {
  196. amdgpu_bo_kunmap(obj);
  197. amdgpu_bo_unpin(obj);
  198. amdgpu_bo_unreserve(obj);
  199. }
  200. amdgpu_bo_unref(&obj);
  201. }
  202. return 0;
  203. }
  204. static int amdgpu_cgs_gmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle,
  205. uint64_t *mcaddr)
  206. {
  207. int r;
  208. u64 min_offset, max_offset;
  209. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  210. WARN_ON_ONCE(obj->placement.num_placement > 1);
  211. min_offset = obj->placements[0].fpfn << PAGE_SHIFT;
  212. max_offset = obj->placements[0].lpfn << PAGE_SHIFT;
  213. r = amdgpu_bo_reserve(obj, false);
  214. if (unlikely(r != 0))
  215. return r;
  216. r = amdgpu_bo_pin_restricted(obj, obj->prefered_domains,
  217. min_offset, max_offset, mcaddr);
  218. amdgpu_bo_unreserve(obj);
  219. return r;
  220. }
  221. static int amdgpu_cgs_gunmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
  222. {
  223. int r;
  224. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  225. r = amdgpu_bo_reserve(obj, false);
  226. if (unlikely(r != 0))
  227. return r;
  228. r = amdgpu_bo_unpin(obj);
  229. amdgpu_bo_unreserve(obj);
  230. return r;
  231. }
  232. static int amdgpu_cgs_kmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle,
  233. void **map)
  234. {
  235. int r;
  236. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  237. r = amdgpu_bo_reserve(obj, false);
  238. if (unlikely(r != 0))
  239. return r;
  240. r = amdgpu_bo_kmap(obj, map);
  241. amdgpu_bo_unreserve(obj);
  242. return r;
  243. }
  244. static int amdgpu_cgs_kunmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
  245. {
  246. int r;
  247. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  248. r = amdgpu_bo_reserve(obj, false);
  249. if (unlikely(r != 0))
  250. return r;
  251. amdgpu_bo_kunmap(obj);
  252. amdgpu_bo_unreserve(obj);
  253. return r;
  254. }
  255. static uint32_t amdgpu_cgs_read_register(struct cgs_device *cgs_device, unsigned offset)
  256. {
  257. CGS_FUNC_ADEV;
  258. return RREG32(offset);
  259. }
  260. static void amdgpu_cgs_write_register(struct cgs_device *cgs_device, unsigned offset,
  261. uint32_t value)
  262. {
  263. CGS_FUNC_ADEV;
  264. WREG32(offset, value);
  265. }
  266. static uint32_t amdgpu_cgs_read_ind_register(struct cgs_device *cgs_device,
  267. enum cgs_ind_reg space,
  268. unsigned index)
  269. {
  270. CGS_FUNC_ADEV;
  271. switch (space) {
  272. case CGS_IND_REG__MMIO:
  273. return RREG32_IDX(index);
  274. case CGS_IND_REG__PCIE:
  275. return RREG32_PCIE(index);
  276. case CGS_IND_REG__SMC:
  277. return RREG32_SMC(index);
  278. case CGS_IND_REG__UVD_CTX:
  279. return RREG32_UVD_CTX(index);
  280. case CGS_IND_REG__DIDT:
  281. return RREG32_DIDT(index);
  282. case CGS_IND_REG_GC_CAC:
  283. return RREG32_GC_CAC(index);
  284. case CGS_IND_REG__AUDIO_ENDPT:
  285. DRM_ERROR("audio endpt register access not implemented.\n");
  286. return 0;
  287. }
  288. WARN(1, "Invalid indirect register space");
  289. return 0;
  290. }
  291. static void amdgpu_cgs_write_ind_register(struct cgs_device *cgs_device,
  292. enum cgs_ind_reg space,
  293. unsigned index, uint32_t value)
  294. {
  295. CGS_FUNC_ADEV;
  296. switch (space) {
  297. case CGS_IND_REG__MMIO:
  298. return WREG32_IDX(index, value);
  299. case CGS_IND_REG__PCIE:
  300. return WREG32_PCIE(index, value);
  301. case CGS_IND_REG__SMC:
  302. return WREG32_SMC(index, value);
  303. case CGS_IND_REG__UVD_CTX:
  304. return WREG32_UVD_CTX(index, value);
  305. case CGS_IND_REG__DIDT:
  306. return WREG32_DIDT(index, value);
  307. case CGS_IND_REG_GC_CAC:
  308. return WREG32_GC_CAC(index, value);
  309. case CGS_IND_REG__AUDIO_ENDPT:
  310. DRM_ERROR("audio endpt register access not implemented.\n");
  311. return;
  312. }
  313. WARN(1, "Invalid indirect register space");
  314. }
  315. static uint8_t amdgpu_cgs_read_pci_config_byte(struct cgs_device *cgs_device, unsigned addr)
  316. {
  317. CGS_FUNC_ADEV;
  318. uint8_t val;
  319. int ret = pci_read_config_byte(adev->pdev, addr, &val);
  320. if (WARN(ret, "pci_read_config_byte error"))
  321. return 0;
  322. return val;
  323. }
  324. static uint16_t amdgpu_cgs_read_pci_config_word(struct cgs_device *cgs_device, unsigned addr)
  325. {
  326. CGS_FUNC_ADEV;
  327. uint16_t val;
  328. int ret = pci_read_config_word(adev->pdev, addr, &val);
  329. if (WARN(ret, "pci_read_config_word error"))
  330. return 0;
  331. return val;
  332. }
  333. static uint32_t amdgpu_cgs_read_pci_config_dword(struct cgs_device *cgs_device,
  334. unsigned addr)
  335. {
  336. CGS_FUNC_ADEV;
  337. uint32_t val;
  338. int ret = pci_read_config_dword(adev->pdev, addr, &val);
  339. if (WARN(ret, "pci_read_config_dword error"))
  340. return 0;
  341. return val;
  342. }
  343. static void amdgpu_cgs_write_pci_config_byte(struct cgs_device *cgs_device, unsigned addr,
  344. uint8_t value)
  345. {
  346. CGS_FUNC_ADEV;
  347. int ret = pci_write_config_byte(adev->pdev, addr, value);
  348. WARN(ret, "pci_write_config_byte error");
  349. }
  350. static void amdgpu_cgs_write_pci_config_word(struct cgs_device *cgs_device, unsigned addr,
  351. uint16_t value)
  352. {
  353. CGS_FUNC_ADEV;
  354. int ret = pci_write_config_word(adev->pdev, addr, value);
  355. WARN(ret, "pci_write_config_word error");
  356. }
  357. static void amdgpu_cgs_write_pci_config_dword(struct cgs_device *cgs_device, unsigned addr,
  358. uint32_t value)
  359. {
  360. CGS_FUNC_ADEV;
  361. int ret = pci_write_config_dword(adev->pdev, addr, value);
  362. WARN(ret, "pci_write_config_dword error");
  363. }
  364. static int amdgpu_cgs_get_pci_resource(struct cgs_device *cgs_device,
  365. enum cgs_resource_type resource_type,
  366. uint64_t size,
  367. uint64_t offset,
  368. uint64_t *resource_base)
  369. {
  370. CGS_FUNC_ADEV;
  371. if (resource_base == NULL)
  372. return -EINVAL;
  373. switch (resource_type) {
  374. case CGS_RESOURCE_TYPE_MMIO:
  375. if (adev->rmmio_size == 0)
  376. return -ENOENT;
  377. if ((offset + size) > adev->rmmio_size)
  378. return -EINVAL;
  379. *resource_base = adev->rmmio_base;
  380. return 0;
  381. case CGS_RESOURCE_TYPE_DOORBELL:
  382. if (adev->doorbell.size == 0)
  383. return -ENOENT;
  384. if ((offset + size) > adev->doorbell.size)
  385. return -EINVAL;
  386. *resource_base = adev->doorbell.base;
  387. return 0;
  388. case CGS_RESOURCE_TYPE_FB:
  389. case CGS_RESOURCE_TYPE_IO:
  390. case CGS_RESOURCE_TYPE_ROM:
  391. default:
  392. return -EINVAL;
  393. }
  394. }
  395. static const void *amdgpu_cgs_atom_get_data_table(struct cgs_device *cgs_device,
  396. unsigned table, uint16_t *size,
  397. uint8_t *frev, uint8_t *crev)
  398. {
  399. CGS_FUNC_ADEV;
  400. uint16_t data_start;
  401. if (amdgpu_atom_parse_data_header(
  402. adev->mode_info.atom_context, table, size,
  403. frev, crev, &data_start))
  404. return (uint8_t*)adev->mode_info.atom_context->bios +
  405. data_start;
  406. return NULL;
  407. }
  408. static int amdgpu_cgs_atom_get_cmd_table_revs(struct cgs_device *cgs_device, unsigned table,
  409. uint8_t *frev, uint8_t *crev)
  410. {
  411. CGS_FUNC_ADEV;
  412. if (amdgpu_atom_parse_cmd_header(
  413. adev->mode_info.atom_context, table,
  414. frev, crev))
  415. return 0;
  416. return -EINVAL;
  417. }
  418. static int amdgpu_cgs_atom_exec_cmd_table(struct cgs_device *cgs_device, unsigned table,
  419. void *args)
  420. {
  421. CGS_FUNC_ADEV;
  422. return amdgpu_atom_execute_table(
  423. adev->mode_info.atom_context, table, args);
  424. }
  425. static int amdgpu_cgs_create_pm_request(struct cgs_device *cgs_device, cgs_handle_t *request)
  426. {
  427. /* TODO */
  428. return 0;
  429. }
  430. static int amdgpu_cgs_destroy_pm_request(struct cgs_device *cgs_device, cgs_handle_t request)
  431. {
  432. /* TODO */
  433. return 0;
  434. }
  435. static int amdgpu_cgs_set_pm_request(struct cgs_device *cgs_device, cgs_handle_t request,
  436. int active)
  437. {
  438. /* TODO */
  439. return 0;
  440. }
  441. static int amdgpu_cgs_pm_request_clock(struct cgs_device *cgs_device, cgs_handle_t request,
  442. enum cgs_clock clock, unsigned freq)
  443. {
  444. /* TODO */
  445. return 0;
  446. }
  447. static int amdgpu_cgs_pm_request_engine(struct cgs_device *cgs_device, cgs_handle_t request,
  448. enum cgs_engine engine, int powered)
  449. {
  450. /* TODO */
  451. return 0;
  452. }
  453. static int amdgpu_cgs_pm_query_clock_limits(struct cgs_device *cgs_device,
  454. enum cgs_clock clock,
  455. struct cgs_clock_limits *limits)
  456. {
  457. /* TODO */
  458. return 0;
  459. }
  460. static int amdgpu_cgs_set_camera_voltages(struct cgs_device *cgs_device, uint32_t mask,
  461. const uint32_t *voltages)
  462. {
  463. DRM_ERROR("not implemented");
  464. return -EPERM;
  465. }
  466. struct cgs_irq_params {
  467. unsigned src_id;
  468. cgs_irq_source_set_func_t set;
  469. cgs_irq_handler_func_t handler;
  470. void *private_data;
  471. };
  472. static int cgs_set_irq_state(struct amdgpu_device *adev,
  473. struct amdgpu_irq_src *src,
  474. unsigned type,
  475. enum amdgpu_interrupt_state state)
  476. {
  477. struct cgs_irq_params *irq_params =
  478. (struct cgs_irq_params *)src->data;
  479. if (!irq_params)
  480. return -EINVAL;
  481. if (!irq_params->set)
  482. return -EINVAL;
  483. return irq_params->set(irq_params->private_data,
  484. irq_params->src_id,
  485. type,
  486. (int)state);
  487. }
  488. static int cgs_process_irq(struct amdgpu_device *adev,
  489. struct amdgpu_irq_src *source,
  490. struct amdgpu_iv_entry *entry)
  491. {
  492. struct cgs_irq_params *irq_params =
  493. (struct cgs_irq_params *)source->data;
  494. if (!irq_params)
  495. return -EINVAL;
  496. if (!irq_params->handler)
  497. return -EINVAL;
  498. return irq_params->handler(irq_params->private_data,
  499. irq_params->src_id,
  500. entry->iv_entry);
  501. }
  502. static const struct amdgpu_irq_src_funcs cgs_irq_funcs = {
  503. .set = cgs_set_irq_state,
  504. .process = cgs_process_irq,
  505. };
  506. static int amdgpu_cgs_add_irq_source(void *cgs_device,
  507. unsigned client_id,
  508. unsigned src_id,
  509. unsigned num_types,
  510. cgs_irq_source_set_func_t set,
  511. cgs_irq_handler_func_t handler,
  512. void *private_data)
  513. {
  514. CGS_FUNC_ADEV;
  515. int ret = 0;
  516. struct cgs_irq_params *irq_params;
  517. struct amdgpu_irq_src *source =
  518. kzalloc(sizeof(struct amdgpu_irq_src), GFP_KERNEL);
  519. if (!source)
  520. return -ENOMEM;
  521. irq_params =
  522. kzalloc(sizeof(struct cgs_irq_params), GFP_KERNEL);
  523. if (!irq_params) {
  524. kfree(source);
  525. return -ENOMEM;
  526. }
  527. source->num_types = num_types;
  528. source->funcs = &cgs_irq_funcs;
  529. irq_params->src_id = src_id;
  530. irq_params->set = set;
  531. irq_params->handler = handler;
  532. irq_params->private_data = private_data;
  533. source->data = (void *)irq_params;
  534. ret = amdgpu_irq_add_id(adev, client_id, src_id, source);
  535. if (ret) {
  536. kfree(irq_params);
  537. kfree(source);
  538. }
  539. return ret;
  540. }
  541. static int amdgpu_cgs_irq_get(void *cgs_device, unsigned client_id,
  542. unsigned src_id, unsigned type)
  543. {
  544. CGS_FUNC_ADEV;
  545. if (!adev->irq.client[client_id].sources)
  546. return -EINVAL;
  547. return amdgpu_irq_get(adev, adev->irq.client[client_id].sources[src_id], type);
  548. }
  549. static int amdgpu_cgs_irq_put(void *cgs_device, unsigned client_id,
  550. unsigned src_id, unsigned type)
  551. {
  552. CGS_FUNC_ADEV;
  553. if (!adev->irq.client[client_id].sources)
  554. return -EINVAL;
  555. return amdgpu_irq_put(adev, adev->irq.client[client_id].sources[src_id], type);
  556. }
  557. static int amdgpu_cgs_set_clockgating_state(struct cgs_device *cgs_device,
  558. enum amd_ip_block_type block_type,
  559. enum amd_clockgating_state state)
  560. {
  561. CGS_FUNC_ADEV;
  562. int i, r = -1;
  563. for (i = 0; i < adev->num_ip_blocks; i++) {
  564. if (!adev->ip_blocks[i].status.valid)
  565. continue;
  566. if (adev->ip_blocks[i].version->type == block_type) {
  567. r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
  568. (void *)adev,
  569. state);
  570. break;
  571. }
  572. }
  573. return r;
  574. }
  575. static int amdgpu_cgs_set_powergating_state(struct cgs_device *cgs_device,
  576. enum amd_ip_block_type block_type,
  577. enum amd_powergating_state state)
  578. {
  579. CGS_FUNC_ADEV;
  580. int i, r = -1;
  581. for (i = 0; i < adev->num_ip_blocks; i++) {
  582. if (!adev->ip_blocks[i].status.valid)
  583. continue;
  584. if (adev->ip_blocks[i].version->type == block_type) {
  585. r = adev->ip_blocks[i].version->funcs->set_powergating_state(
  586. (void *)adev,
  587. state);
  588. break;
  589. }
  590. }
  591. return r;
  592. }
  593. static uint32_t fw_type_convert(struct cgs_device *cgs_device, uint32_t fw_type)
  594. {
  595. CGS_FUNC_ADEV;
  596. enum AMDGPU_UCODE_ID result = AMDGPU_UCODE_ID_MAXIMUM;
  597. switch (fw_type) {
  598. case CGS_UCODE_ID_SDMA0:
  599. result = AMDGPU_UCODE_ID_SDMA0;
  600. break;
  601. case CGS_UCODE_ID_SDMA1:
  602. result = AMDGPU_UCODE_ID_SDMA1;
  603. break;
  604. case CGS_UCODE_ID_CP_CE:
  605. result = AMDGPU_UCODE_ID_CP_CE;
  606. break;
  607. case CGS_UCODE_ID_CP_PFP:
  608. result = AMDGPU_UCODE_ID_CP_PFP;
  609. break;
  610. case CGS_UCODE_ID_CP_ME:
  611. result = AMDGPU_UCODE_ID_CP_ME;
  612. break;
  613. case CGS_UCODE_ID_CP_MEC:
  614. case CGS_UCODE_ID_CP_MEC_JT1:
  615. result = AMDGPU_UCODE_ID_CP_MEC1;
  616. break;
  617. case CGS_UCODE_ID_CP_MEC_JT2:
  618. /* for VI. JT2 should be the same as JT1, because:
  619. 1, MEC2 and MEC1 use exactly same FW.
  620. 2, JT2 is not pached but JT1 is.
  621. */
  622. if (adev->asic_type >= CHIP_TOPAZ)
  623. result = AMDGPU_UCODE_ID_CP_MEC1;
  624. else
  625. result = AMDGPU_UCODE_ID_CP_MEC2;
  626. break;
  627. case CGS_UCODE_ID_RLC_G:
  628. result = AMDGPU_UCODE_ID_RLC_G;
  629. break;
  630. case CGS_UCODE_ID_STORAGE:
  631. result = AMDGPU_UCODE_ID_STORAGE;
  632. break;
  633. default:
  634. DRM_ERROR("Firmware type not supported\n");
  635. }
  636. return result;
  637. }
  638. static int amdgpu_cgs_rel_firmware(struct cgs_device *cgs_device, enum cgs_ucode_id type)
  639. {
  640. CGS_FUNC_ADEV;
  641. if ((CGS_UCODE_ID_SMU == type) || (CGS_UCODE_ID_SMU_SK == type)) {
  642. release_firmware(adev->pm.fw);
  643. adev->pm.fw = NULL;
  644. return 0;
  645. }
  646. /* cannot release other firmware because they are not created by cgs */
  647. return -EINVAL;
  648. }
  649. static uint16_t amdgpu_get_firmware_version(struct cgs_device *cgs_device,
  650. enum cgs_ucode_id type)
  651. {
  652. CGS_FUNC_ADEV;
  653. uint16_t fw_version = 0;
  654. switch (type) {
  655. case CGS_UCODE_ID_SDMA0:
  656. fw_version = adev->sdma.instance[0].fw_version;
  657. break;
  658. case CGS_UCODE_ID_SDMA1:
  659. fw_version = adev->sdma.instance[1].fw_version;
  660. break;
  661. case CGS_UCODE_ID_CP_CE:
  662. fw_version = adev->gfx.ce_fw_version;
  663. break;
  664. case CGS_UCODE_ID_CP_PFP:
  665. fw_version = adev->gfx.pfp_fw_version;
  666. break;
  667. case CGS_UCODE_ID_CP_ME:
  668. fw_version = adev->gfx.me_fw_version;
  669. break;
  670. case CGS_UCODE_ID_CP_MEC:
  671. fw_version = adev->gfx.mec_fw_version;
  672. break;
  673. case CGS_UCODE_ID_CP_MEC_JT1:
  674. fw_version = adev->gfx.mec_fw_version;
  675. break;
  676. case CGS_UCODE_ID_CP_MEC_JT2:
  677. fw_version = adev->gfx.mec_fw_version;
  678. break;
  679. case CGS_UCODE_ID_RLC_G:
  680. fw_version = adev->gfx.rlc_fw_version;
  681. break;
  682. case CGS_UCODE_ID_STORAGE:
  683. break;
  684. default:
  685. DRM_ERROR("firmware type %d do not have version\n", type);
  686. break;
  687. }
  688. return fw_version;
  689. }
  690. static int amdgpu_cgs_enter_safe_mode(struct cgs_device *cgs_device,
  691. bool en)
  692. {
  693. CGS_FUNC_ADEV;
  694. if (adev->gfx.rlc.funcs->enter_safe_mode == NULL ||
  695. adev->gfx.rlc.funcs->exit_safe_mode == NULL)
  696. return 0;
  697. if (en)
  698. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  699. else
  700. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  701. return 0;
  702. }
  703. static int amdgpu_cgs_get_firmware_info(struct cgs_device *cgs_device,
  704. enum cgs_ucode_id type,
  705. struct cgs_firmware_info *info)
  706. {
  707. CGS_FUNC_ADEV;
  708. if ((CGS_UCODE_ID_SMU != type) && (CGS_UCODE_ID_SMU_SK != type)) {
  709. uint64_t gpu_addr;
  710. uint32_t data_size;
  711. const struct gfx_firmware_header_v1_0 *header;
  712. enum AMDGPU_UCODE_ID id;
  713. struct amdgpu_firmware_info *ucode;
  714. id = fw_type_convert(cgs_device, type);
  715. ucode = &adev->firmware.ucode[id];
  716. if (ucode->fw == NULL)
  717. return -EINVAL;
  718. gpu_addr = ucode->mc_addr;
  719. header = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data;
  720. data_size = le32_to_cpu(header->header.ucode_size_bytes);
  721. if ((type == CGS_UCODE_ID_CP_MEC_JT1) ||
  722. (type == CGS_UCODE_ID_CP_MEC_JT2)) {
  723. gpu_addr += ALIGN(le32_to_cpu(header->header.ucode_size_bytes), PAGE_SIZE);
  724. data_size = le32_to_cpu(header->jt_size) << 2;
  725. }
  726. info->kptr = ucode->kaddr;
  727. info->image_size = data_size;
  728. info->mc_addr = gpu_addr;
  729. info->version = (uint16_t)le32_to_cpu(header->header.ucode_version);
  730. if (CGS_UCODE_ID_CP_MEC == type)
  731. info->image_size = (header->jt_offset) << 2;
  732. info->fw_version = amdgpu_get_firmware_version(cgs_device, type);
  733. info->feature_version = (uint16_t)le32_to_cpu(header->ucode_feature_version);
  734. } else {
  735. char fw_name[30] = {0};
  736. int err = 0;
  737. uint32_t ucode_size;
  738. uint32_t ucode_start_address;
  739. const uint8_t *src;
  740. const struct smc_firmware_header_v1_0 *hdr;
  741. const struct common_firmware_header *header;
  742. struct amdgpu_firmware_info *ucode = NULL;
  743. if (CGS_UCODE_ID_SMU_SK == type)
  744. amdgpu_cgs_rel_firmware(cgs_device, CGS_UCODE_ID_SMU);
  745. if (!adev->pm.fw) {
  746. switch (adev->asic_type) {
  747. case CHIP_TOPAZ:
  748. if (((adev->pdev->device == 0x6900) && (adev->pdev->revision == 0x81)) ||
  749. ((adev->pdev->device == 0x6900) && (adev->pdev->revision == 0x83)) ||
  750. ((adev->pdev->device == 0x6907) && (adev->pdev->revision == 0x87))) {
  751. info->is_kicker = true;
  752. strcpy(fw_name, "amdgpu/topaz_k_smc.bin");
  753. } else
  754. strcpy(fw_name, "amdgpu/topaz_smc.bin");
  755. break;
  756. case CHIP_TONGA:
  757. if (((adev->pdev->device == 0x6939) && (adev->pdev->revision == 0xf1)) ||
  758. ((adev->pdev->device == 0x6938) && (adev->pdev->revision == 0xf1))) {
  759. info->is_kicker = true;
  760. strcpy(fw_name, "amdgpu/tonga_k_smc.bin");
  761. } else
  762. strcpy(fw_name, "amdgpu/tonga_smc.bin");
  763. break;
  764. case CHIP_FIJI:
  765. strcpy(fw_name, "amdgpu/fiji_smc.bin");
  766. break;
  767. case CHIP_POLARIS11:
  768. if (type == CGS_UCODE_ID_SMU) {
  769. if (((adev->pdev->device == 0x67ef) &&
  770. ((adev->pdev->revision == 0xe0) ||
  771. (adev->pdev->revision == 0xe2) ||
  772. (adev->pdev->revision == 0xe5))) ||
  773. ((adev->pdev->device == 0x67ff) &&
  774. ((adev->pdev->revision == 0xcf) ||
  775. (adev->pdev->revision == 0xef) ||
  776. (adev->pdev->revision == 0xff)))) {
  777. info->is_kicker = true;
  778. strcpy(fw_name, "amdgpu/polaris11_k_smc.bin");
  779. } else
  780. strcpy(fw_name, "amdgpu/polaris11_smc.bin");
  781. } else if (type == CGS_UCODE_ID_SMU_SK) {
  782. strcpy(fw_name, "amdgpu/polaris11_smc_sk.bin");
  783. }
  784. break;
  785. case CHIP_POLARIS10:
  786. if (type == CGS_UCODE_ID_SMU) {
  787. if ((adev->pdev->device == 0x67df) &&
  788. ((adev->pdev->revision == 0xe0) ||
  789. (adev->pdev->revision == 0xe3) ||
  790. (adev->pdev->revision == 0xe4) ||
  791. (adev->pdev->revision == 0xe5) ||
  792. (adev->pdev->revision == 0xe7) ||
  793. (adev->pdev->revision == 0xef))) {
  794. info->is_kicker = true;
  795. strcpy(fw_name, "amdgpu/polaris10_k_smc.bin");
  796. } else
  797. strcpy(fw_name, "amdgpu/polaris10_smc.bin");
  798. } else if (type == CGS_UCODE_ID_SMU_SK) {
  799. strcpy(fw_name, "amdgpu/polaris10_smc_sk.bin");
  800. }
  801. break;
  802. case CHIP_POLARIS12:
  803. strcpy(fw_name, "amdgpu/polaris12_smc.bin");
  804. break;
  805. default:
  806. DRM_ERROR("SMC firmware not supported\n");
  807. return -EINVAL;
  808. }
  809. err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
  810. if (err) {
  811. DRM_ERROR("Failed to request firmware\n");
  812. return err;
  813. }
  814. err = amdgpu_ucode_validate(adev->pm.fw);
  815. if (err) {
  816. DRM_ERROR("Failed to load firmware \"%s\"", fw_name);
  817. release_firmware(adev->pm.fw);
  818. adev->pm.fw = NULL;
  819. return err;
  820. }
  821. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  822. ucode = &adev->firmware.ucode[AMDGPU_UCODE_ID_SMC];
  823. ucode->ucode_id = AMDGPU_UCODE_ID_SMC;
  824. ucode->fw = adev->pm.fw;
  825. header = (const struct common_firmware_header *)ucode->fw->data;
  826. adev->firmware.fw_size +=
  827. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  828. }
  829. }
  830. hdr = (const struct smc_firmware_header_v1_0 *) adev->pm.fw->data;
  831. amdgpu_ucode_print_smc_hdr(&hdr->header);
  832. adev->pm.fw_version = le32_to_cpu(hdr->header.ucode_version);
  833. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
  834. ucode_start_address = le32_to_cpu(hdr->ucode_start_addr);
  835. src = (const uint8_t *)(adev->pm.fw->data +
  836. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  837. info->version = adev->pm.fw_version;
  838. info->image_size = ucode_size;
  839. info->ucode_start_address = ucode_start_address;
  840. info->kptr = (void *)src;
  841. }
  842. return 0;
  843. }
  844. static int amdgpu_cgs_is_virtualization_enabled(void *cgs_device)
  845. {
  846. CGS_FUNC_ADEV;
  847. return amdgpu_sriov_vf(adev);
  848. }
  849. static int amdgpu_cgs_query_system_info(struct cgs_device *cgs_device,
  850. struct cgs_system_info *sys_info)
  851. {
  852. CGS_FUNC_ADEV;
  853. if (NULL == sys_info)
  854. return -ENODEV;
  855. if (sizeof(struct cgs_system_info) != sys_info->size)
  856. return -ENODEV;
  857. switch (sys_info->info_id) {
  858. case CGS_SYSTEM_INFO_ADAPTER_BDF_ID:
  859. sys_info->value = adev->pdev->devfn | (adev->pdev->bus->number << 8);
  860. break;
  861. case CGS_SYSTEM_INFO_PCIE_GEN_INFO:
  862. sys_info->value = adev->pm.pcie_gen_mask;
  863. break;
  864. case CGS_SYSTEM_INFO_PCIE_MLW:
  865. sys_info->value = adev->pm.pcie_mlw_mask;
  866. break;
  867. case CGS_SYSTEM_INFO_PCIE_DEV:
  868. sys_info->value = adev->pdev->device;
  869. break;
  870. case CGS_SYSTEM_INFO_PCIE_REV:
  871. sys_info->value = adev->pdev->revision;
  872. break;
  873. case CGS_SYSTEM_INFO_CG_FLAGS:
  874. sys_info->value = adev->cg_flags;
  875. break;
  876. case CGS_SYSTEM_INFO_PG_FLAGS:
  877. sys_info->value = adev->pg_flags;
  878. break;
  879. case CGS_SYSTEM_INFO_GFX_CU_INFO:
  880. sys_info->value = adev->gfx.cu_info.number;
  881. break;
  882. case CGS_SYSTEM_INFO_GFX_SE_INFO:
  883. sys_info->value = adev->gfx.config.max_shader_engines;
  884. break;
  885. case CGS_SYSTEM_INFO_PCIE_SUB_SYS_ID:
  886. sys_info->value = adev->pdev->subsystem_device;
  887. break;
  888. case CGS_SYSTEM_INFO_PCIE_SUB_SYS_VENDOR_ID:
  889. sys_info->value = adev->pdev->subsystem_vendor;
  890. break;
  891. default:
  892. return -ENODEV;
  893. }
  894. return 0;
  895. }
  896. static int amdgpu_cgs_get_active_displays_info(struct cgs_device *cgs_device,
  897. struct cgs_display_info *info)
  898. {
  899. CGS_FUNC_ADEV;
  900. struct amdgpu_crtc *amdgpu_crtc;
  901. struct drm_device *ddev = adev->ddev;
  902. struct drm_crtc *crtc;
  903. uint32_t line_time_us, vblank_lines;
  904. struct cgs_mode_info *mode_info;
  905. if (info == NULL)
  906. return -EINVAL;
  907. mode_info = info->mode_info;
  908. if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
  909. list_for_each_entry(crtc,
  910. &ddev->mode_config.crtc_list, head) {
  911. amdgpu_crtc = to_amdgpu_crtc(crtc);
  912. if (crtc->enabled) {
  913. info->active_display_mask |= (1 << amdgpu_crtc->crtc_id);
  914. info->display_count++;
  915. }
  916. if (mode_info != NULL &&
  917. crtc->enabled && amdgpu_crtc->enabled &&
  918. amdgpu_crtc->hw_mode.clock) {
  919. line_time_us = (amdgpu_crtc->hw_mode.crtc_htotal * 1000) /
  920. amdgpu_crtc->hw_mode.clock;
  921. vblank_lines = amdgpu_crtc->hw_mode.crtc_vblank_end -
  922. amdgpu_crtc->hw_mode.crtc_vdisplay +
  923. (amdgpu_crtc->v_border * 2);
  924. mode_info->vblank_time_us = vblank_lines * line_time_us;
  925. mode_info->refresh_rate = drm_mode_vrefresh(&amdgpu_crtc->hw_mode);
  926. mode_info->ref_clock = adev->clock.spll.reference_freq;
  927. mode_info = NULL;
  928. }
  929. }
  930. }
  931. return 0;
  932. }
  933. static int amdgpu_cgs_notify_dpm_enabled(struct cgs_device *cgs_device, bool enabled)
  934. {
  935. CGS_FUNC_ADEV;
  936. adev->pm.dpm_enabled = enabled;
  937. return 0;
  938. }
  939. /** \brief evaluate acpi namespace object, handle or pathname must be valid
  940. * \param cgs_device
  941. * \param info input/output arguments for the control method
  942. * \return status
  943. */
  944. #if defined(CONFIG_ACPI)
  945. static int amdgpu_cgs_acpi_eval_object(struct cgs_device *cgs_device,
  946. struct cgs_acpi_method_info *info)
  947. {
  948. CGS_FUNC_ADEV;
  949. acpi_handle handle;
  950. struct acpi_object_list input;
  951. struct acpi_buffer output = { ACPI_ALLOCATE_BUFFER, NULL };
  952. union acpi_object *params, *obj;
  953. uint8_t name[5] = {'\0'};
  954. struct cgs_acpi_method_argument *argument;
  955. uint32_t i, count;
  956. acpi_status status;
  957. int result;
  958. handle = ACPI_HANDLE(&adev->pdev->dev);
  959. if (!handle)
  960. return -ENODEV;
  961. memset(&input, 0, sizeof(struct acpi_object_list));
  962. /* validate input info */
  963. if (info->size != sizeof(struct cgs_acpi_method_info))
  964. return -EINVAL;
  965. input.count = info->input_count;
  966. if (info->input_count > 0) {
  967. if (info->pinput_argument == NULL)
  968. return -EINVAL;
  969. argument = info->pinput_argument;
  970. for (i = 0; i < info->input_count; i++) {
  971. if (((argument->type == ACPI_TYPE_STRING) ||
  972. (argument->type == ACPI_TYPE_BUFFER)) &&
  973. (argument->pointer == NULL))
  974. return -EINVAL;
  975. argument++;
  976. }
  977. }
  978. if (info->output_count > 0) {
  979. if (info->poutput_argument == NULL)
  980. return -EINVAL;
  981. argument = info->poutput_argument;
  982. for (i = 0; i < info->output_count; i++) {
  983. if (((argument->type == ACPI_TYPE_STRING) ||
  984. (argument->type == ACPI_TYPE_BUFFER))
  985. && (argument->pointer == NULL))
  986. return -EINVAL;
  987. argument++;
  988. }
  989. }
  990. /* The path name passed to acpi_evaluate_object should be null terminated */
  991. if ((info->field & CGS_ACPI_FIELD_METHOD_NAME) != 0) {
  992. strncpy(name, (char *)&(info->name), sizeof(uint32_t));
  993. name[4] = '\0';
  994. }
  995. /* parse input parameters */
  996. if (input.count > 0) {
  997. input.pointer = params =
  998. kzalloc(sizeof(union acpi_object) * input.count, GFP_KERNEL);
  999. if (params == NULL)
  1000. return -EINVAL;
  1001. argument = info->pinput_argument;
  1002. for (i = 0; i < input.count; i++) {
  1003. params->type = argument->type;
  1004. switch (params->type) {
  1005. case ACPI_TYPE_INTEGER:
  1006. params->integer.value = argument->value;
  1007. break;
  1008. case ACPI_TYPE_STRING:
  1009. params->string.length = argument->data_length;
  1010. params->string.pointer = argument->pointer;
  1011. break;
  1012. case ACPI_TYPE_BUFFER:
  1013. params->buffer.length = argument->data_length;
  1014. params->buffer.pointer = argument->pointer;
  1015. break;
  1016. default:
  1017. break;
  1018. }
  1019. params++;
  1020. argument++;
  1021. }
  1022. }
  1023. /* parse output info */
  1024. count = info->output_count;
  1025. argument = info->poutput_argument;
  1026. /* evaluate the acpi method */
  1027. status = acpi_evaluate_object(handle, name, &input, &output);
  1028. if (ACPI_FAILURE(status)) {
  1029. result = -EIO;
  1030. goto free_input;
  1031. }
  1032. /* return the output info */
  1033. obj = output.pointer;
  1034. if (count > 1) {
  1035. if ((obj->type != ACPI_TYPE_PACKAGE) ||
  1036. (obj->package.count != count)) {
  1037. result = -EIO;
  1038. goto free_obj;
  1039. }
  1040. params = obj->package.elements;
  1041. } else
  1042. params = obj;
  1043. if (params == NULL) {
  1044. result = -EIO;
  1045. goto free_obj;
  1046. }
  1047. for (i = 0; i < count; i++) {
  1048. if (argument->type != params->type) {
  1049. result = -EIO;
  1050. goto free_obj;
  1051. }
  1052. switch (params->type) {
  1053. case ACPI_TYPE_INTEGER:
  1054. argument->value = params->integer.value;
  1055. break;
  1056. case ACPI_TYPE_STRING:
  1057. if ((params->string.length != argument->data_length) ||
  1058. (params->string.pointer == NULL)) {
  1059. result = -EIO;
  1060. goto free_obj;
  1061. }
  1062. strncpy(argument->pointer,
  1063. params->string.pointer,
  1064. params->string.length);
  1065. break;
  1066. case ACPI_TYPE_BUFFER:
  1067. if (params->buffer.pointer == NULL) {
  1068. result = -EIO;
  1069. goto free_obj;
  1070. }
  1071. memcpy(argument->pointer,
  1072. params->buffer.pointer,
  1073. argument->data_length);
  1074. break;
  1075. default:
  1076. break;
  1077. }
  1078. argument++;
  1079. params++;
  1080. }
  1081. result = 0;
  1082. free_obj:
  1083. kfree(obj);
  1084. free_input:
  1085. kfree((void *)input.pointer);
  1086. return result;
  1087. }
  1088. #else
  1089. static int amdgpu_cgs_acpi_eval_object(struct cgs_device *cgs_device,
  1090. struct cgs_acpi_method_info *info)
  1091. {
  1092. return -EIO;
  1093. }
  1094. #endif
  1095. static int amdgpu_cgs_call_acpi_method(struct cgs_device *cgs_device,
  1096. uint32_t acpi_method,
  1097. uint32_t acpi_function,
  1098. void *pinput, void *poutput,
  1099. uint32_t output_count,
  1100. uint32_t input_size,
  1101. uint32_t output_size)
  1102. {
  1103. struct cgs_acpi_method_argument acpi_input[2] = { {0}, {0} };
  1104. struct cgs_acpi_method_argument acpi_output = {0};
  1105. struct cgs_acpi_method_info info = {0};
  1106. acpi_input[0].type = CGS_ACPI_TYPE_INTEGER;
  1107. acpi_input[0].data_length = sizeof(uint32_t);
  1108. acpi_input[0].value = acpi_function;
  1109. acpi_input[1].type = CGS_ACPI_TYPE_BUFFER;
  1110. acpi_input[1].data_length = input_size;
  1111. acpi_input[1].pointer = pinput;
  1112. acpi_output.type = CGS_ACPI_TYPE_BUFFER;
  1113. acpi_output.data_length = output_size;
  1114. acpi_output.pointer = poutput;
  1115. info.size = sizeof(struct cgs_acpi_method_info);
  1116. info.field = CGS_ACPI_FIELD_METHOD_NAME | CGS_ACPI_FIELD_INPUT_ARGUMENT_COUNT;
  1117. info.input_count = 2;
  1118. info.name = acpi_method;
  1119. info.pinput_argument = acpi_input;
  1120. info.output_count = output_count;
  1121. info.poutput_argument = &acpi_output;
  1122. return amdgpu_cgs_acpi_eval_object(cgs_device, &info);
  1123. }
  1124. static const struct cgs_ops amdgpu_cgs_ops = {
  1125. .gpu_mem_info = amdgpu_cgs_gpu_mem_info,
  1126. .gmap_kmem = amdgpu_cgs_gmap_kmem,
  1127. .gunmap_kmem = amdgpu_cgs_gunmap_kmem,
  1128. .alloc_gpu_mem = amdgpu_cgs_alloc_gpu_mem,
  1129. .free_gpu_mem = amdgpu_cgs_free_gpu_mem,
  1130. .gmap_gpu_mem = amdgpu_cgs_gmap_gpu_mem,
  1131. .gunmap_gpu_mem = amdgpu_cgs_gunmap_gpu_mem,
  1132. .kmap_gpu_mem = amdgpu_cgs_kmap_gpu_mem,
  1133. .kunmap_gpu_mem = amdgpu_cgs_kunmap_gpu_mem,
  1134. .read_register = amdgpu_cgs_read_register,
  1135. .write_register = amdgpu_cgs_write_register,
  1136. .read_ind_register = amdgpu_cgs_read_ind_register,
  1137. .write_ind_register = amdgpu_cgs_write_ind_register,
  1138. .read_pci_config_byte = amdgpu_cgs_read_pci_config_byte,
  1139. .read_pci_config_word = amdgpu_cgs_read_pci_config_word,
  1140. .read_pci_config_dword = amdgpu_cgs_read_pci_config_dword,
  1141. .write_pci_config_byte = amdgpu_cgs_write_pci_config_byte,
  1142. .write_pci_config_word = amdgpu_cgs_write_pci_config_word,
  1143. .write_pci_config_dword = amdgpu_cgs_write_pci_config_dword,
  1144. .get_pci_resource = amdgpu_cgs_get_pci_resource,
  1145. .atom_get_data_table = amdgpu_cgs_atom_get_data_table,
  1146. .atom_get_cmd_table_revs = amdgpu_cgs_atom_get_cmd_table_revs,
  1147. .atom_exec_cmd_table = amdgpu_cgs_atom_exec_cmd_table,
  1148. .create_pm_request = amdgpu_cgs_create_pm_request,
  1149. .destroy_pm_request = amdgpu_cgs_destroy_pm_request,
  1150. .set_pm_request = amdgpu_cgs_set_pm_request,
  1151. .pm_request_clock = amdgpu_cgs_pm_request_clock,
  1152. .pm_request_engine = amdgpu_cgs_pm_request_engine,
  1153. .pm_query_clock_limits = amdgpu_cgs_pm_query_clock_limits,
  1154. .set_camera_voltages = amdgpu_cgs_set_camera_voltages,
  1155. .get_firmware_info = amdgpu_cgs_get_firmware_info,
  1156. .rel_firmware = amdgpu_cgs_rel_firmware,
  1157. .set_powergating_state = amdgpu_cgs_set_powergating_state,
  1158. .set_clockgating_state = amdgpu_cgs_set_clockgating_state,
  1159. .get_active_displays_info = amdgpu_cgs_get_active_displays_info,
  1160. .notify_dpm_enabled = amdgpu_cgs_notify_dpm_enabled,
  1161. .call_acpi_method = amdgpu_cgs_call_acpi_method,
  1162. .query_system_info = amdgpu_cgs_query_system_info,
  1163. .is_virtualization_enabled = amdgpu_cgs_is_virtualization_enabled,
  1164. .enter_safe_mode = amdgpu_cgs_enter_safe_mode,
  1165. };
  1166. static const struct cgs_os_ops amdgpu_cgs_os_ops = {
  1167. .add_irq_source = amdgpu_cgs_add_irq_source,
  1168. .irq_get = amdgpu_cgs_irq_get,
  1169. .irq_put = amdgpu_cgs_irq_put
  1170. };
  1171. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev)
  1172. {
  1173. struct amdgpu_cgs_device *cgs_device =
  1174. kmalloc(sizeof(*cgs_device), GFP_KERNEL);
  1175. if (!cgs_device) {
  1176. DRM_ERROR("Couldn't allocate CGS device structure\n");
  1177. return NULL;
  1178. }
  1179. cgs_device->base.ops = &amdgpu_cgs_ops;
  1180. cgs_device->base.os_ops = &amdgpu_cgs_os_ops;
  1181. cgs_device->adev = adev;
  1182. return (struct cgs_device *)cgs_device;
  1183. }
  1184. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device)
  1185. {
  1186. kfree(cgs_device);
  1187. }