ipu-prg.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465
  1. /*
  2. * Copyright (c) 2016-2017 Lucas Stach, Pengutronix
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. */
  13. #include <drm/drm_fourcc.h>
  14. #include <linux/clk.h>
  15. #include <linux/err.h>
  16. #include <linux/iopoll.h>
  17. #include <linux/mfd/syscon.h>
  18. #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
  19. #include <linux/module.h>
  20. #include <linux/of.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/regmap.h>
  24. #include <video/imx-ipu-v3.h>
  25. #include "ipu-prv.h"
  26. #define IPU_PRG_CTL 0x00
  27. #define IPU_PRG_CTL_BYPASS(i) (1 << (0 + i))
  28. #define IPU_PRG_CTL_SOFT_ARID_MASK 0x3
  29. #define IPU_PRG_CTL_SOFT_ARID_SHIFT(i) (8 + i * 2)
  30. #define IPU_PRG_CTL_SOFT_ARID(i, v) ((v & 0x3) << (8 + 2 * i))
  31. #define IPU_PRG_CTL_SO(i) (1 << (16 + i))
  32. #define IPU_PRG_CTL_VFLIP(i) (1 << (19 + i))
  33. #define IPU_PRG_CTL_BLOCK_MODE(i) (1 << (22 + i))
  34. #define IPU_PRG_CTL_CNT_LOAD_EN(i) (1 << (25 + i))
  35. #define IPU_PRG_CTL_SOFTRST (1 << 30)
  36. #define IPU_PRG_CTL_SHADOW_EN (1 << 31)
  37. #define IPU_PRG_STATUS 0x04
  38. #define IPU_PRG_STATUS_BUFFER0_READY(i) (1 << (0 + i * 2))
  39. #define IPU_PRG_STATUS_BUFFER1_READY(i) (1 << (1 + i * 2))
  40. #define IPU_PRG_QOS 0x08
  41. #define IPU_PRG_QOS_ARID_MASK 0xf
  42. #define IPU_PRG_QOS_ARID_SHIFT(i) (0 + i * 4)
  43. #define IPU_PRG_REG_UPDATE 0x0c
  44. #define IPU_PRG_REG_UPDATE_REG_UPDATE (1 << 0)
  45. #define IPU_PRG_STRIDE(i) (0x10 + i * 0x4)
  46. #define IPU_PRG_STRIDE_STRIDE_MASK 0x3fff
  47. #define IPU_PRG_CROP_LINE 0x1c
  48. #define IPU_PRG_THD 0x20
  49. #define IPU_PRG_BADDR(i) (0x24 + i * 0x4)
  50. #define IPU_PRG_OFFSET(i) (0x30 + i * 0x4)
  51. #define IPU_PRG_ILO(i) (0x3c + i * 0x4)
  52. #define IPU_PRG_HEIGHT(i) (0x48 + i * 0x4)
  53. #define IPU_PRG_HEIGHT_PRE_HEIGHT_MASK 0xfff
  54. #define IPU_PRG_HEIGHT_PRE_HEIGHT_SHIFT 0
  55. #define IPU_PRG_HEIGHT_IPU_HEIGHT_MASK 0xfff
  56. #define IPU_PRG_HEIGHT_IPU_HEIGHT_SHIFT 16
  57. struct ipu_prg_channel {
  58. bool enabled;
  59. int used_pre;
  60. };
  61. struct ipu_prg {
  62. struct list_head list;
  63. struct device *dev;
  64. int id;
  65. void __iomem *regs;
  66. struct clk *clk_ipg, *clk_axi;
  67. struct regmap *iomuxc_gpr;
  68. struct ipu_pre *pres[3];
  69. struct ipu_prg_channel chan[3];
  70. };
  71. static DEFINE_MUTEX(ipu_prg_list_mutex);
  72. static LIST_HEAD(ipu_prg_list);
  73. struct ipu_prg *
  74. ipu_prg_lookup_by_phandle(struct device *dev, const char *name, int ipu_id)
  75. {
  76. struct device_node *prg_node = of_parse_phandle(dev->of_node,
  77. name, 0);
  78. struct ipu_prg *prg;
  79. mutex_lock(&ipu_prg_list_mutex);
  80. list_for_each_entry(prg, &ipu_prg_list, list) {
  81. if (prg_node == prg->dev->of_node) {
  82. mutex_unlock(&ipu_prg_list_mutex);
  83. device_link_add(dev, prg->dev, DL_FLAG_AUTOREMOVE);
  84. prg->id = ipu_id;
  85. return prg;
  86. }
  87. }
  88. mutex_unlock(&ipu_prg_list_mutex);
  89. return NULL;
  90. }
  91. int ipu_prg_max_active_channels(void)
  92. {
  93. return ipu_pre_get_available_count();
  94. }
  95. EXPORT_SYMBOL_GPL(ipu_prg_max_active_channels);
  96. bool ipu_prg_present(struct ipu_soc *ipu)
  97. {
  98. if (ipu->prg_priv)
  99. return true;
  100. return false;
  101. }
  102. EXPORT_SYMBOL_GPL(ipu_prg_present);
  103. bool ipu_prg_format_supported(struct ipu_soc *ipu, uint32_t format,
  104. uint64_t modifier)
  105. {
  106. const struct drm_format_info *info = drm_format_info(format);
  107. if (info->num_planes != 1)
  108. return false;
  109. switch (modifier) {
  110. case DRM_FORMAT_MOD_LINEAR:
  111. case DRM_FORMAT_MOD_VIVANTE_TILED:
  112. case DRM_FORMAT_MOD_VIVANTE_SUPER_TILED:
  113. return true;
  114. default:
  115. return false;
  116. }
  117. }
  118. EXPORT_SYMBOL_GPL(ipu_prg_format_supported);
  119. int ipu_prg_enable(struct ipu_soc *ipu)
  120. {
  121. struct ipu_prg *prg = ipu->prg_priv;
  122. if (!prg)
  123. return 0;
  124. return pm_runtime_get_sync(prg->dev);
  125. }
  126. EXPORT_SYMBOL_GPL(ipu_prg_enable);
  127. void ipu_prg_disable(struct ipu_soc *ipu)
  128. {
  129. struct ipu_prg *prg = ipu->prg_priv;
  130. if (!prg)
  131. return;
  132. pm_runtime_put(prg->dev);
  133. }
  134. EXPORT_SYMBOL_GPL(ipu_prg_disable);
  135. /*
  136. * The channel configuartion functions below are not thread safe, as they
  137. * must be only called from the atomic commit path in the DRM driver, which
  138. * is properly serialized.
  139. */
  140. static int ipu_prg_ipu_to_prg_chan(int ipu_chan)
  141. {
  142. /*
  143. * This isn't clearly documented in the RM, but IPU to PRG channel
  144. * assignment is fixed, as only with this mapping the control signals
  145. * match up.
  146. */
  147. switch (ipu_chan) {
  148. case IPUV3_CHANNEL_MEM_BG_SYNC:
  149. return 0;
  150. case IPUV3_CHANNEL_MEM_FG_SYNC:
  151. return 1;
  152. case IPUV3_CHANNEL_MEM_DC_SYNC:
  153. return 2;
  154. default:
  155. return -EINVAL;
  156. }
  157. }
  158. static int ipu_prg_get_pre(struct ipu_prg *prg, int prg_chan)
  159. {
  160. int i, ret;
  161. /* channel 0 is special as it is hardwired to one of the PREs */
  162. if (prg_chan == 0) {
  163. ret = ipu_pre_get(prg->pres[0]);
  164. if (ret)
  165. goto fail;
  166. prg->chan[prg_chan].used_pre = 0;
  167. return 0;
  168. }
  169. for (i = 1; i < 3; i++) {
  170. ret = ipu_pre_get(prg->pres[i]);
  171. if (!ret) {
  172. u32 val, mux;
  173. int shift;
  174. prg->chan[prg_chan].used_pre = i;
  175. /* configure the PRE to PRG channel mux */
  176. shift = (i == 1) ? 12 : 14;
  177. mux = (prg->id << 1) | (prg_chan - 1);
  178. regmap_update_bits(prg->iomuxc_gpr, IOMUXC_GPR5,
  179. 0x3 << shift, mux << shift);
  180. /* check other mux, must not point to same channel */
  181. shift = (i == 1) ? 14 : 12;
  182. regmap_read(prg->iomuxc_gpr, IOMUXC_GPR5, &val);
  183. if (((val >> shift) & 0x3) == mux) {
  184. regmap_update_bits(prg->iomuxc_gpr, IOMUXC_GPR5,
  185. 0x3 << shift,
  186. (mux ^ 0x1) << shift);
  187. }
  188. return 0;
  189. }
  190. }
  191. fail:
  192. dev_err(prg->dev, "could not get PRE for PRG chan %d", prg_chan);
  193. return ret;
  194. }
  195. static void ipu_prg_put_pre(struct ipu_prg *prg, int prg_chan)
  196. {
  197. struct ipu_prg_channel *chan = &prg->chan[prg_chan];
  198. ipu_pre_put(prg->pres[chan->used_pre]);
  199. chan->used_pre = -1;
  200. }
  201. void ipu_prg_channel_disable(struct ipuv3_channel *ipu_chan)
  202. {
  203. int prg_chan = ipu_prg_ipu_to_prg_chan(ipu_chan->num);
  204. struct ipu_prg *prg = ipu_chan->ipu->prg_priv;
  205. struct ipu_prg_channel *chan = &prg->chan[prg_chan];
  206. u32 val;
  207. if (!chan->enabled || prg_chan < 0)
  208. return;
  209. pm_runtime_get_sync(prg->dev);
  210. val = readl(prg->regs + IPU_PRG_CTL);
  211. val |= IPU_PRG_CTL_BYPASS(prg_chan);
  212. writel(val, prg->regs + IPU_PRG_CTL);
  213. val = IPU_PRG_REG_UPDATE_REG_UPDATE;
  214. writel(val, prg->regs + IPU_PRG_REG_UPDATE);
  215. pm_runtime_put(prg->dev);
  216. ipu_prg_put_pre(prg, prg_chan);
  217. chan->enabled = false;
  218. }
  219. EXPORT_SYMBOL_GPL(ipu_prg_channel_disable);
  220. int ipu_prg_channel_configure(struct ipuv3_channel *ipu_chan,
  221. unsigned int axi_id, unsigned int width,
  222. unsigned int height, unsigned int stride,
  223. u32 format, uint64_t modifier, unsigned long *eba)
  224. {
  225. int prg_chan = ipu_prg_ipu_to_prg_chan(ipu_chan->num);
  226. struct ipu_prg *prg = ipu_chan->ipu->prg_priv;
  227. struct ipu_prg_channel *chan = &prg->chan[prg_chan];
  228. u32 val;
  229. int ret;
  230. if (prg_chan < 0)
  231. return prg_chan;
  232. if (chan->enabled) {
  233. ipu_pre_update(prg->pres[chan->used_pre], *eba);
  234. return 0;
  235. }
  236. ret = ipu_prg_get_pre(prg, prg_chan);
  237. if (ret)
  238. return ret;
  239. ipu_pre_configure(prg->pres[chan->used_pre],
  240. width, height, stride, format, modifier, *eba);
  241. pm_runtime_get_sync(prg->dev);
  242. val = (stride - 1) & IPU_PRG_STRIDE_STRIDE_MASK;
  243. writel(val, prg->regs + IPU_PRG_STRIDE(prg_chan));
  244. val = ((height & IPU_PRG_HEIGHT_PRE_HEIGHT_MASK) <<
  245. IPU_PRG_HEIGHT_PRE_HEIGHT_SHIFT) |
  246. ((height & IPU_PRG_HEIGHT_IPU_HEIGHT_MASK) <<
  247. IPU_PRG_HEIGHT_IPU_HEIGHT_SHIFT);
  248. writel(val, prg->regs + IPU_PRG_HEIGHT(prg_chan));
  249. val = ipu_pre_get_baddr(prg->pres[chan->used_pre]);
  250. *eba = val;
  251. writel(val, prg->regs + IPU_PRG_BADDR(prg_chan));
  252. val = readl(prg->regs + IPU_PRG_CTL);
  253. /* config AXI ID */
  254. val &= ~(IPU_PRG_CTL_SOFT_ARID_MASK <<
  255. IPU_PRG_CTL_SOFT_ARID_SHIFT(prg_chan));
  256. val |= IPU_PRG_CTL_SOFT_ARID(prg_chan, axi_id);
  257. /* enable channel */
  258. val &= ~IPU_PRG_CTL_BYPASS(prg_chan);
  259. writel(val, prg->regs + IPU_PRG_CTL);
  260. val = IPU_PRG_REG_UPDATE_REG_UPDATE;
  261. writel(val, prg->regs + IPU_PRG_REG_UPDATE);
  262. /* wait for both double buffers to be filled */
  263. readl_poll_timeout(prg->regs + IPU_PRG_STATUS, val,
  264. (val & IPU_PRG_STATUS_BUFFER0_READY(prg_chan)) &&
  265. (val & IPU_PRG_STATUS_BUFFER1_READY(prg_chan)),
  266. 5, 1000);
  267. pm_runtime_put(prg->dev);
  268. chan->enabled = true;
  269. return 0;
  270. }
  271. EXPORT_SYMBOL_GPL(ipu_prg_channel_configure);
  272. static int ipu_prg_probe(struct platform_device *pdev)
  273. {
  274. struct device *dev = &pdev->dev;
  275. struct resource *res;
  276. struct ipu_prg *prg;
  277. u32 val;
  278. int i, ret;
  279. prg = devm_kzalloc(dev, sizeof(*prg), GFP_KERNEL);
  280. if (!prg)
  281. return -ENOMEM;
  282. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  283. prg->regs = devm_ioremap_resource(&pdev->dev, res);
  284. if (IS_ERR(prg->regs))
  285. return PTR_ERR(prg->regs);
  286. prg->clk_ipg = devm_clk_get(dev, "ipg");
  287. if (IS_ERR(prg->clk_ipg))
  288. return PTR_ERR(prg->clk_ipg);
  289. prg->clk_axi = devm_clk_get(dev, "axi");
  290. if (IS_ERR(prg->clk_axi))
  291. return PTR_ERR(prg->clk_axi);
  292. prg->iomuxc_gpr =
  293. syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr");
  294. if (IS_ERR(prg->iomuxc_gpr))
  295. return PTR_ERR(prg->iomuxc_gpr);
  296. for (i = 0; i < 3; i++) {
  297. prg->pres[i] = ipu_pre_lookup_by_phandle(dev, "fsl,pres", i);
  298. if (!prg->pres[i])
  299. return -EPROBE_DEFER;
  300. }
  301. ret = clk_prepare_enable(prg->clk_ipg);
  302. if (ret)
  303. return ret;
  304. ret = clk_prepare_enable(prg->clk_axi);
  305. if (ret) {
  306. clk_disable_unprepare(prg->clk_ipg);
  307. return ret;
  308. }
  309. /* init to free running mode */
  310. val = readl(prg->regs + IPU_PRG_CTL);
  311. val |= IPU_PRG_CTL_SHADOW_EN;
  312. writel(val, prg->regs + IPU_PRG_CTL);
  313. /* disable address threshold */
  314. writel(0xffffffff, prg->regs + IPU_PRG_THD);
  315. pm_runtime_set_active(dev);
  316. pm_runtime_enable(dev);
  317. prg->dev = dev;
  318. platform_set_drvdata(pdev, prg);
  319. mutex_lock(&ipu_prg_list_mutex);
  320. list_add(&prg->list, &ipu_prg_list);
  321. mutex_unlock(&ipu_prg_list_mutex);
  322. return 0;
  323. }
  324. static int ipu_prg_remove(struct platform_device *pdev)
  325. {
  326. struct ipu_prg *prg = platform_get_drvdata(pdev);
  327. mutex_lock(&ipu_prg_list_mutex);
  328. list_del(&prg->list);
  329. mutex_unlock(&ipu_prg_list_mutex);
  330. return 0;
  331. }
  332. #ifdef CONFIG_PM
  333. static int prg_suspend(struct device *dev)
  334. {
  335. struct ipu_prg *prg = dev_get_drvdata(dev);
  336. clk_disable_unprepare(prg->clk_axi);
  337. clk_disable_unprepare(prg->clk_ipg);
  338. return 0;
  339. }
  340. static int prg_resume(struct device *dev)
  341. {
  342. struct ipu_prg *prg = dev_get_drvdata(dev);
  343. int ret;
  344. ret = clk_prepare_enable(prg->clk_ipg);
  345. if (ret)
  346. return ret;
  347. ret = clk_prepare_enable(prg->clk_axi);
  348. if (ret) {
  349. clk_disable_unprepare(prg->clk_ipg);
  350. return ret;
  351. }
  352. return 0;
  353. }
  354. #endif
  355. static const struct dev_pm_ops prg_pm_ops = {
  356. SET_RUNTIME_PM_OPS(prg_suspend, prg_resume, NULL)
  357. };
  358. static const struct of_device_id ipu_prg_dt_ids[] = {
  359. { .compatible = "fsl,imx6qp-prg", },
  360. { /* sentinel */ },
  361. };
  362. struct platform_driver ipu_prg_drv = {
  363. .probe = ipu_prg_probe,
  364. .remove = ipu_prg_remove,
  365. .driver = {
  366. .name = "imx-ipu-prg",
  367. .pm = &prg_pm_ops,
  368. .of_match_table = ipu_prg_dt_ids,
  369. },
  370. };